CA1129559A - Digital data bus system - Google Patents

Digital data bus system

Info

Publication number
CA1129559A
CA1129559A CA391,042A CA391042A CA1129559A CA 1129559 A CA1129559 A CA 1129559A CA 391042 A CA391042 A CA 391042A CA 1129559 A CA1129559 A CA 1129559A
Authority
CA
Canada
Prior art keywords
memory
bus
pfp
address
logic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA391,042A
Other languages
French (fr)
Inventor
David S. Grondalski
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
EMC Corp
Original Assignee
Data General Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US05/959,038 external-priority patent/US4316244A/en
Application filed by Data General Corp filed Critical Data General Corp
Priority to CA391,042A priority Critical patent/CA1129559A/en
Application granted granted Critical
Publication of CA1129559A publication Critical patent/CA1129559A/en
Expired legal-status Critical Current

Links

Landscapes

  • Complex Calculations (AREA)

Abstract

ABSTRACT

Therein is disclosed high speed digital computer system architecture. System architecture includes a processor for processing machine language digital data and a memory for storing at least machine language instructions for use by the processor.
Instructions or data are transmitted between memory and processor by memory input and output busses. Signals are transmitted between computer system and external devices by I/O apparatus.
Instruction pre-fetch circuitry is disclosed for fetching from memory, and storing, instructions in advance of instructions being executed by the processor. Also disclosed are a high speed memory and memory input and output busses providing high memory bus bandwidth and simple memory bus interface circuitry.
Processor circuitry is disclosed for allowing high speed initiation and execution of instruction sequences. I/O circuitry is disclosed which allows I/O apparatus to easily adapt to a variety of external devices or to changes in computer machine language or instructions.

Description

~ 1123SS~

`:
HIGH-SPEED DIGITAL COMPUTER SYSTEM

Back~round of The Ihvention , ! 1. Field of the Invention ¦ This invention relates to architecture for a high-speed digital computer system and, more particularly, to circuitry used therein to enhance operating speed and efficiency of such a system.
2. Description of Prior Art Basic elements of a digital computer include a processor, ; I for processing machine language digital data, and a memory. In ¦ general, machine language instructions for controlling process:lng operations of the processor are stored in memory. Memory may ¦ also contain at least portions of data to be processed. Instruc-~ tions and data are transmitted between processor and memory by ;~ 15 memory input and output busses. A computer further includes input/output (I/O) apparatus for transmitting instructions and data between computer and external devices. External devices may ` 1 include, e.g., a control console or a tape storage unit, and generally do not communicate in computer machine language.
!! Capability of such a digital computer is defined, and limited, by its speed and efficiency in processing data and its adaptability to changing user requirements. Computer system speed and efficiency æe determined by several factors. Among these factors are operating speed of memory, availability of memory access by the proce~ssor when require'd~ Other factors are , data ~and width whlch may be supported by memory input an~ output I I busses, complexity of processor interface with memory input and output busses, availabilitv of instructions to .~ '"

l?~s5s~
`i -~ .
the processor when required, and speed with which the processor initiates and executes sequences of instructions.
A limitation on computer adaptability is its ability to : structure memory capacity according to user needs~ Another limitation is ability of computer I/O apparatus to adapt to a variety of external devices, or to changes in computer internal machine language.
. The present invention provides computer system improvements .~ which bear upon the above-noted speed/efficiency factors, thus improving the speed and efficiency of operation of the system, and also provides solution to the aforementioned problems and . limitations o~ the prior art as will be discussed in detail :
; . hereinbelow.
This application is a division of Canadian Application Serial Number 339,190 filed November 5, 1979 and is of common assignee. .
.
. .
. . :- ' ~:7 5 5 ~
SUr~ARY OF THE INVENTION
;::

The present invention relates to computer system archi-tecture providing increased operating speed and efficiency and allowing a ccmputer system to adapt to changing user requirements The architecture includes a processor for processing machine language data, a memory for storing at least machine language instructions for use by the processor, a memory input bus and a memory output bus for transmitting at least instructions between memory and processor, and l/O apparatus for transmitting signals ~1 10 between computer system and external devices. The architecture ¦ includes other circuitry to enhance speed, operating efficiency, and adaptability of computer system. Among these circuits are a high-speed memory and memory busses which provide high memory bus bandwidth and simple memory bus interface circuitry. Another ¦ feature is instruction pre-fetch apparatus to fetch and store ¦ instructions from memory in advance of instructions being executed by the processor. Yet another feature is circuitry allowing high speed initiation and execution of instruction sequences. A further feature is I/O circuitry allowing a com-1 puter system to easily interface with a variety of external devices or easily-adapt to chanqes in computer machine language or instructions.
It is thus advantageous to incorporate the present inven-tion into a computer system because speed with which instructions ` 25 are transferred from memory to processor is increased and compute] .
~`~ overhead time required to fetch instructions from memory is reduced. The present invention is further advantageous because speed with which instruction sequences are initiated and executed is increased. Additionally, the present invention increases adaptability of a computer in interfacing with external devices and allows computer system capabillty to be increased to meet '''. ~ ,
-3-~ :~

- .'.1~955~
increasing user requirements.
It is thus an object of the present inventi.on to provide an improved digital computer system.
It is another object of the present invention to provide an improved computer memory and memory bus system capable of expanding to meet user re~uirements.
. The above objects are met with the invention defined .: in the parent application by way of a computer system capable of processing data signals, the system including processor ~ 10 means for processing the data, memory means for storing at ; least instructions for use ~y the processor means, memory .~ input bus means for conducting memory input signals from the processor means to the memory means, memory outpu-t bus means for conducting memory output signals from the memory means to the processor~means, and I/O means connected to the processor means for communicating system input signals into the processor means from outside of the system and for communicating system output signals to outside of the system from the processor meansj the memory means comprising: memory input means for receiv.ing the memory. input signals from the input bus means; a plurality of memory modules, each module of the plurality connected from the memory input means and capable of performing memory related operations.concurrently with and independently of performance by all other modules of the memory realted operations; memory control means connected from the input means and deriving control signals from first certain the memory input signals for providing memory control signals to the memory modules; and output multiplexor means for selectively transferring output signals from the plurality of memory modules to the output bus means. `~:
The present inYention provides another impro~ement, namely circuitry for increasing the speed with which
- 4 -sb/~ ?

r~ ~"
~ l L. i~ V ~

: instruction sequences are initiated and executed by the computer.
Thus, the present invention provides a digital data bus system useful in a digital computer sys~em including processor means for processing the data and memory means for storing at least instructions for use by the processor, the data bus system comprising: memory input bus means connected from the processor means to the memory means for conducting memory input signals to the memory means;
-memory output bus means connected from the memory means to the processor means for conducting the data to the processor means; the memory means for performing each of a plurality of memory related operations within a predetermined time interval; and processor memory bus interface means comprising means for generating certain of the memory input signals requesting the stored instructions from the memory means, timing means responsive to operation of the generating means for measuring the predetermined time interval, and ; storage means connected from the memory output bus means and responsive to operation of the timing means for receiving the memory output signals representing at least the instructions and for storing representations of the memory output signals representing the instructions.
Other objects and advantages of the present invention will be understood by those of ordinary skill in the art, after referring to detailed description of the preferred embodiments and drawings wherein:

- 4a -sb/~ ~?
- ..

1 .L ~ 9 ~J ~ 3 I

BRIEF DESCRIPTION OF DRAWINGS
'I
; ~ Fig. l is a partial block diagram of a computer of the prior artJ
I I Fig~ 2 is a partial block diagram of a computer incor-porating the present invention~
~ Fig. 3 is a detailed block diagram of a computer incor ; porating the present invention~
Fig. 4 illustrates instruction and data words used in the present computer~
Fig. 5 is a block diagram of a sub-memory;
Fig. 6 is a timing diagram illustrating a read cycle of a ;
sub-memory.
Fig. 7 is a timing diagram illustrating a write cycle of a sub-memory;
Fig. 8 is a timing diagram illustrating a refresh cycle of computer memory;
Fig. 9 is a timing diagram illustrating a late refresh cycle of computer memory;
Fig. 10 js a timing diagram illustrating a deferred read/write cycle of computer memory' ~:
Fig. 11 is a timing diagram illustrating computer memory switching into battery backup mode;
Fig. 12 is a timing diagram illustrating computer refresh ;
cycle in battery backup mode;
Fig. 13 is a timing diagram illustrating computer memory `
switching out of battery backup mode;
Fig. 14 is a schematic of a memory module bank;
Fig. 15 is a block diagram of a memory element;
Figs. 16 and 16A are schematics of memory output circuitry Fig. 17 is a schematic of memory input circuitry;
- 5 - . ,~

, 11~35$3 .
Fig. 18 is a schematic of memory module input circuitry;
Fig. 19 is a schematic of memory module bank dri~er circuitry;
¦ Fig. 20 is a schematic ~ of module control circuitry;
Fig. 21 is a schematic ;of memory control clrcuitry;
Fig. 22 and 22A are schema-tics of memory output control circuitry;
Figs. 23, 23A, and 23B are schematics. of memory refresh and battery backup control circuitry;
Fig. 24 is a schematic of memory input clock circuitry;
Figs. 25 and 25A are schematics of pre-fetch ;
processor instruction request circuitry; `
Figs. 26 and 26A are schematics of pre-fetch processor memory circuitry;
Figs. 27 and 27A are schematics of pre-fetch processor control circuitry;
Fig. 28 is a block diagram of computer microinstruction logic; ` ' Fig. 29 illustrates relationship between computer system macroinstructions and microinstruction sequences; and Fig. 30 is a schematic of part of computer system microinstruction logic (SAGE).

~ - 6 ~ ~,,, I . .`.~

~ESCRIPTION OF '~iiF. r~.'EP.RED EM~ODIME~'T

I ~2~S~
`. _.
The following discussion presents the architecture and operation of a computer incorporating the present invention. As indicated in the following table of contents, the general archi-iecture and operation of a computer according to the prior art wi~
be presented first.` Next, the genèral architecture and operation .~ .. . . , . . .
of a computer according to the present invention will be presen~ed and compared to the computer of the prior art. A short discussion of certain features of the present invention will follow. The architecture and operation of the computer of the present inven-tion will then be described on a block diagram level. Selected - portions of the present computer, e.g., the memory, pre-fetch - processor, microinstruction control logic, and soft console, will then be described individually.
Certain conventions are used throughout the following dis-: cussion to enhance clarity of presentation. When substantial numbers of signals will be referred to during a discussion, e.g., of the memory or pre-fetch processor, the discussion will be pre-, ceded by a glossary naming and defining signals referred to ~0 therein. Further signals may be introduced in the discussion as ¦ required. A group of similar signals is indicated by, e.g., i MODSTART(512, 514, 516~ 518). A single signal of this group is ; referred to, e.g., as MODSTART512-, and the group generally by MODSTART. Inverted signals are indicated by a bar over the sig-~25 nal name, such as MODRDY and MODRDY. Where related circuitry is shown in two or more figures, the figures will share a common figure number with a letter designation, e.g., Fig. 12, 12A, 12~.
Common electrical points between such circuitry will be indicated by a bracket enclosing a lead to such a point and a designation "a-b"; "a" indicates other figures having the same common point and "b" is a letter designation applied to a particular common electrical point~ Reference numbers will comprise a two ~
diqit number (00-99) preceded by the number of the figure , in which they appear, e.g., 100 through 199 in Figure 1 or -7- :
:` :

'9559 T 2500 through 2599 in Figure 25. In the case of related circuitry I
shown in two or more figures, the figure number used will be that of the first figure of the related group. Reference numbers will : be assigned in sequence through the related group of figures.

1¦ 1129~,59 TABLE OF CONTENTS
~ Page 1. Introduction (Figs. 1 and 2) 10 2. Computer Architecture and Operation (Figs. 3 and 4) 14 A. Structure (Fig. 3) 14 B. Instruction and Data Words (Fig. 4) 15 -~ C. Operation (Fig. 3) 17 3. Sub-memory 313 (Figs. 5-24) 20 A. Sub-memory 313 Structure (Fig. 5) 20 B. Sub-memory 313 Signal Glossary 22 C. Operation of Sub-memory 313 (Fig. 5) 27 D. Memory 313 Timing Diagrams (Figs. 6-13) 34 E. Sub-memory 313 Circuitry (Figs. 14-24) 43 F. Summary of Sub-memory 313 Features 62 4. Pre-feteh Proeessor (PFP) 312 (Figs. 3, 25-27) 66 A. PFP 312 Signal Glôssary 66 B. Operation of PFP 312 (Fig. 3) 70 C. PFP 312 Cireuitry (Figs. 25-27) 74 D. Summary of PFP 312 Features 84 ; 5. Microinstruction Logic 34~ (Figs- 3, 28, 30) 86 A. Mieroinstruction Logie 342 Structure and86 Operation (Fig. 3, 28) B. SAGE 2824 (Figs. 29 and 30) 89
6. Console ROM 358 (Fig. 3) 94
7. Parts List (Figs. 14-27, 30) 96
8. Claims 100
9 Abstraet 115 `~` ~.' .

1. Introduction (Figs. 1 and 2) Referring to Fig. 1, a partial block diagram of computer 110 of the prior art is shown. Major elements of computer ¦ 110 are memory 111, central processing unit (CPU) 114, and input/output (I/O) devices 116. The user's program, e.g., data and macroinstructions, are stored in memory 111 and trans-rerred to CPU 114 through memory output MEMOUT bus 118 upon request by CPU 114. Transfer of data/instructions out of memory 111, and the writing of such into memory 111, are accom-plished through memory input (MEMIN) register 162. MEMIN register 162 comprises address register 162a and data register 162b, which ; are connected to address (ADR) bus 120a and data (DATA) bus 120b.
` Data, and some instructions, appearing on MEMOUT bus 118 are transferred into memory output (MEMOUT) register 140. Data/instruction ;
in M~MOUT register 140 are transferred through ALU input (ALUIN) bus 124 to arithmetic and logic unit (ALU) 156, for use in execu-ting the program steps. Generally, instructions are transferred from MEMQUT bus 118 into instruction register (IR) 146. Certain types of instructions may be transferred from IR 146 directly to ALU 156 through ALUIN bus 124. Frequently-used instruction sequences are, however, stored in microinstruction logic 142 rather than in memory 111. In such cases, a macroinstruction appearing in IR 146 comprises an instruction to microinstruction logic 142. Microinstruction logic 142 then sequentially calls steps of the microinstruction sequence from its internal memory and provides microinstructions to CPU ~
114. ~
Upon completing a macroinstruction or a microinstruction sequence ALU 156 requests the next instruction of the user program -from memory 111 by providing the corresponding address to memory 111 through ALU output (ALUOUT) bus 126, MEMIN registers 162, and ADR bus 120a.
In general, a user's macroinstruction sequence ¦ -~
-10- '~
, -~
..
., ~1~9S~,9 - ~
¦ program is stored in memory 111 in a corresponding sequence o~
¦ addresses. CPU 114 therefore rnaintains track of the program by storing the address of the currently executing instruction, I referred to as program count (PC). PC is incremented at conclusion of each instruction step and used as address input to memory 111.
External access to CPU 114 and memory 111 is obtained through I/O devices 116. Specifically, parallel digital words may be transferred through I/O DATA bus 168. Serial alphanumeric lnputs and outputs are communicated through I/O ASCII channel 174.
I/O devices 116 have direct access to ALUIN bus 124 and ALUOUT bus 126, and thus to ALU 156. Access into memory 111 is obtained through the path comprising ALUIN bus 1~, AI,U 156, ALUOUT bus 12~, ; ana MEMIN registers 162 Access out of memory 111 is obtained through MEMOUT register 140, ALUIN bus 124, ALU 156, and ALUOUT
bus 126. ~ata transferred through DATA bus 168 is generally com-patible in format with CPU 114 and memory 111. ASCII input, however, must be converted into a format compatible with CPU 114 and memorY 111. This is qenerallY accomplished in I/O device 116, ~ 20 or as a separate operation e~ecuted in ALU 156.

; Referring to Fig. 2, a partial block diagram showing architecture of computer 210 incorporating the present invention is depicted. Memory input busses ADR 120a and DATA 120b have been replaced by sinqle MEMIN bus 22n. Memory 21~ ~;
is comprised of one or more sub-memories 213, each of which is a complete and self-contained memory capable of operating indepen-dently. One or more sub-memories 213 may be connected in parallel to MEMIN bus 220 and MEMOUT bus 218 and, when so connected, will operate together as computer memory 211. This allows the capacit~
of computer memor~ 211 to be structured according to user ~
requirements.

I ~ 112~559 l ll CPU 214 has direct access to memory 211 outputs through MEMOUT bus 218 and its MEMOUT register 240. CPU 214 also has . direct input,access through its MEMIN register 262. Memorv 211 however, no longer transfers instructions directly to CPU 214 and ~ ALU 256 through MEMOUT bus 218 and IR 246. In computer 210, : instructions are transferred through MEMOUT bus 21B into pre-fetch processor (PFP) 212. Instructions are transferred from PFP 212 : to IR 246 through PFP bus 222. Additionally, microinstruction logic 242 receives instructions directly from PFP 212 rather than from IR 246. This change in architecture reflects a change in internal architecture of microinstruction logic 242, which will be described further below.
~ As shown, PFP 212 has direct access to memory 211 through MEMIN
., bus 220 in parallel with CPU 214. :

' 15 A further change in architecture of computer 210 is in-clusion of Co'nsole ROM 258 connected between ALUOUT bus 226' and :;
ALUIN bus 224.
Certain fe'atures of tfie present computer, which features and others are'further detailed later'in the instant application ~, ~
are~ : :
~ em-ory-211 may be comprised of between one and eight sub- .~
memories 213.''This'"'allows memory 2~'1 to be structured according ' .,.
to user neea5. ' ' ......................................... ..... . .
S~b-memories 213 'of 'the present invention~''are high speed, ~our-way interleaved memories providing synchronous and indepen- ,. i-dent MEMIN and MEMOUT busses. _ Sub-memorY 213 architecture pro---vides a memory inpuit/output bus architecture allowing ~re~tly , simplifiè~'in-~-erface circuitry between CPU 214. or other ~evices r and M~MI~ bUS 220 and MEMOUT bus 218. A furthe~ feature of th~s .-...

architecturè is' the simplici,~y with which i.nternal co~trol of sub- :~
~emory 2I3 is implemented. Also, sub-memorv 213 architecture ~' incorporates a bussing structure which allows . substantially greater amounts of storage 'capacity to be .

`! 1.1.~559 . .11 1 contained within a single printed circuit card.
Refresh of sub-memory 213 is accomplished by circuitry in-_ ._,._ . _ . ..... _ , , , I
ternal to sub-memory ~13, thereby reducing overhead burden on CPU !
214,and uses memory access cycIes not required by CPU 214 or PFP
212, thereby increasing usable access time of sub-memory 213. Sub memory 213 is trans~arent to arranqement of data .' bits in data words stored therein, including error correcting code bits, thereby providing maximum flexibility in data instruc-tion word storage. Transparency of sub-memory 213 to error cor~ -~=ectin~ codes increases 'th'roughput rate of sub-memory 213 by transferring the error correcting function to CPU 214.
PFP 312 nerforms - instruction loo~-ahead'for CPU 214 by fetching from memory 211,and storing, a sequence of instructions in advance of the instruction currently being executed by CPU 214. PFP 212 utilizes memory access cycles ;
not required by CPU 214 to perform the pre-fetch operation;
thereby increasing instruction execution rate of rPU 214 by reducing _ time required by CPU 14 to gain access to instruc-tions.
The internal change in microinstruction logic 242, referred ; to above, includes provision of an internal register (shown in Fig 28) for macroinstruction storage; there~y freeing IR 246 for other ;
use. Microinstruction logic 242 further comprises a start address ~ ~
, . . ,, . ~ . . . . . . - . . .
generator (SAGE) circuit (shown in Fi~. 28). SAGE directly ~e-codes instructions received from P~'P 312 to generate first'ad'resse ~- ' of microinstruction sequences. SAGE thereby provides immediate access to microinstruction sequences,reducing time re quired to initiate execution of a microinstruction sequence.
Console ROM 258 allows any external ASCII interface device to directly control the operation of computer 210.
ASCII instructions from an external source are converted direc-tly ~, ~ , : , ... .
~ . . .

1~ 2~55~
into corresponding machine language format used within computer 210. This reduces the dedicated external console reauired to con-trol computer 210. Translation of ASC II inputs to machine language sequences is controlled by read only memories (ROM), so that Console ROM 258 can be easily modified or e~panded to adapt to any input format and to any machine language format.
Having briefly described architectural structure and cer-.ain features of a computer incorporating the preferred embodi-ment of the present invention, architecture and operation will ~10 now be described in detail.
2. Computer Architecture and Operation (Figs. 3 and 4) A. Structure (Fig. 3) Referring to Fig. 3, there is disclosed a detailed block diagram of computer 310, whose architecture incorporates the present invention. As d~scribed above with regard to computer 210, memory 311 of computer 310 comprises one or more sub-memories 313. Memory 311 output is connected by MEMOUT bus 318 to inputs ; o~ MEMOUT register 340 in CPU 314 and memory 330 in PFP 312.
MEMOUT bus 318 is also connected to error correction (ERCC) logic 319 in CPU 314. MEMOUT register 340 I output is connected to ALUIN bus 324 and PFP memory 330 output is connected to PFP bus 322. PFP bus 322 is connected to ALUIN bus 324 through Trans~er bus 348, Short Effective Address (EFA) bus 350, and IR 346. PFP bus 322 is connected to inputs of microinstruction logic 342 and memory allocation and ~ ;
protection circuitry (MAP) 354. Microinstruction logic 342 out-put is connected through microinstruction register (~IR) 344 to ALUIN bus 32-4!ALUIN bus 324 is connected ¦ an input of ALU 356. A first output of ALU 356 is connected ~30 to ALUOUT bus 326 and a second output is connected to an input of MAP 354. ALUOUT bus 326 is connected to ALUI~ bus 324 through SWAP
bus 360 and Console ROM 358, and to PFP bus 322 through register 3 2 ALUOUT bus 326 is connected to inputs of CPU program counter (CPU~ ~' .. .~
I -~

l 14 !

- ~ - . - : .... ..

J register 364 and PFP fet~hed program count (PCF) register 332.
CPU PC register 364 output is connected to ALUIN bus 324, to an input of PFP Ready (PFPRDY) logic 334, and to read address input of PFP memory 330. PFP PCF register 332 output is connected to another input of PFPRDY logic 334, and to write address input of PFP memory 330. ALUOUT bus 326 is connected to an input of MEMIN
register 362 by bus 326a, to high order address (HIADR) bus 328 b bus 326b, and to an input of PFP requested program count (PCR) register 336. MAP 354 outputs are connected to ALUIN bus 324 and O to HIADR bus 328. HIADR bus 328 is connected to ALUIN bus 24 by Transfer bus 366. HIADR bus 328 is connected to inputs of MEMIN
¦ register 362 and PFP PCR register 336. MEMIN register 362 and PFP PCR register 336 outputs are connected to MEMIN bus 320, whic is connected to memory 311 input and to ERCC 319. PFP PCR regis-ter 336 output is connected to an input of write current block logic (WCB) 338, and MEMIN bus 320 is connected to another input of WCB 338. Clock and control (CC) bus 321 is connected between memory 311 and CPU 314 and PFP 312. Data I/O bus 368 is connec-ted to ALUIN bus 324 through bus 370, and to ALUOUT bus 326 ~20 ¦ through bus 372. I/O ASCII channel 374 is connected to ALUIN bus ¦ 324 and ALUOUT bus 326 through universal asynchronous receiver/
transmitter (UART) 376.
B. Instruction and Data Words (Fig. 4) Referring to Fig. 4, 'certain instruction and data words utilized in computer 310 are shown. These are ~
21 bit words utilized in CPU 314, PFP 312, and _ memory 311.
Referring to line 1 of Fig. 4, bits 0 through 15 of a data word contain actual data; bits 16 through 20 comprise 5 bits of error correcting code. Although this structure is used in the preferred embodiment described herein, memory 311 is transparent . .... .._ . ..,.. . ..,,~, , ._, to data word organization and will accept, store, and read out .. . .. . ~ .. , .... .. .. _ . _ .
any-word of up to ~1 blts. _ Referring to line 2 of Fig. 4, a iogical .
. '~' -15- ;~
.
.
: - : . - ' . ~ -, -- . .; ~

'9553 address word is depicted. As will be disc~ssed further below, a ¦ portion of the logical address word is stored in CPU PC register 364 as CPUPC. CPUPC is used by CPU 314 -to indicate memory 311 address of the program step currently being executed, of a se-quence of such steps and addresses CPUPC is appropriately in-¦¦cremented at e~ecution Of each program step. Bit 0 of logical ad dressis generally,but not necessarily,used as an indirect address ; ~it; indicating that the instruction stored at that address in : memory 311 is an address leading to the desired instruction. Bits 1 through 15 comprise actual logical address. Of these bits, bits 6 through 15 are low order bits of address and are used directly in addressing memory 311. Bits 1 through 5 comprise high order bits of address and, as will be discussed further below, may I be used as direct physical address bits of memory 311. Also as will be further discussed~below, bits 1 through 5 may be used as MAPped bits in translating a logical address into a physical address in memory 311. MAPped addressing allows a user to access a greater address space within memory 311 than can be directly I addressed with 15 bits of logical address. ~Pping is also used to allocate blocks of addresses within memory 311 to different concurrent users. In each case, 15 bits of logical address are translated into 20 bits of physical address.
¦ Line 3 of Fig. 4 shows physical address as provided to memory 311 on MEMIN bus 320. As will be discussed further below,a sub-memory 313 within memory 311 is structured as four memory mod-ules, each of which contains two memory banks, each bank organized as 128 rows by 128 columns of address space. Each sub-memory 313 is preferably contained within a single circuit board and memory l 311 may contain up to eight such sub-memory 313's. Accordingly, bits 16 through 18 of physical address comprise sub-memory 313 board selection bits. Bits 14 and lS comprise module selection ll ,: ,
11~9559 -~ bits within a sub-memory 313. sit 19 comprises a bank selectlon bit within one of four sub-memory 313 modules. Bits 0 through 6 are used as row address bits within such a bank, and blts 7 through 13 are used as column address bits. Bit 20 is not used~-being reserved for future expansion of memory 311.
Line 4 of Fig. 4 shows use of logical address as direct -physical address. Bits 1 through 15 of logical address are used directly as bits 1 through 15 of physical address. Bit 0 and bits 16 through 19 or physical address are forced to 0.
As indica~ed by the physical address word shown on line 3, each sub-memory 313 has an addressing capability of 128K words (K=1024) and memory 311 has a maximum capacity, with eight sub-memory 313's, OL one megaword. As shown on line 4, however, direct physical addressing (address bits 1 to 15) allows a user access to only 32K (215) words of memory. A direct physical address can address one memory 313 board (bits 16 to 19 are 0), all four modules of the board (bits 14 and 15), and one bank in each module (bit 19 is 0). In each bank, all 128 columns are available (bits 7 to 13), but only half the rows (bit o is o).
j20 l~Pping is required to gain access to total memory space of memory 311, or a sub-memory 313.
~ine 5 of Fig. 4 illustrates translation of logical addres into a l~APped physical address. Bits 6 through 15 of logical ¦ address are used as bits 6 through 15 of physical address. Bits ¦ 1 through 5 of logical address are MAP translated into bits 0 l through 5 and 16 through 19 of physical address. Twenty address ¦ bits 0 to 19 thereby allow user access to full capacity of memory 311, or a sub-memory 313.
C. Operation (Fig. 3) Referring again to Fig. 3, CPU 314 has direct access to memory 311 for writing or reading instructions and data into or from memory 311. CPU 314 also has indirect access to memory 111 through PFP 312 which fetches and stores instructions ahead of the instruction currently being executed by CPU 314. j ~ rurning fi=st to direct acce-s b_tween CPU 314 and ¦

: l 112'~553 l memory 311, memory 311 output is provided directly to ALUIN bus 324 and ALU 356 through MEMOUT register 340. Similarly, ALU
356 has direct access to memory 310 input, to directly enter or request data or instructions, through ALUOUT bus 326 and MEL~IN register 362. Data words are provided to MEMIN reqister 362¦
directly from ALU output bus 326, but provision of addresses to memory 310 depends upon whether the user is utilizing direct addressing of memory 311, or MAPped addressing. In direct addressing, logical address bits 6 through 15 are provided to MEM
register 362 through bus 326a; logical address bits D through 5, and bits 16 through 19, are provided through bus 326b and HIADR
bus 328. When MAPping is utilized, logical address bits 6 through 15 are provided to MEMIN register 362 from ALUOUT bus 326 and bus 326a. Logical ad~ress bits 1 through 5 are provided to MAP 354 frc m ALU 356. MAP 354 translates logical address bits 1 through 5 into corresponding bits 0 through 5 and 16 through 19 of physical address, and provides these bits to MEMIN register 362 through HIADR bus 328.
Considering indirect access between CPU 314 and memory 311, PFP 312 performs instruction lookahead for CPU 314 by fetching from memory 310, and storing, a sequence of instructions in advance of the instruction currently being executed by CPU 314.
CPU 314 maintains track of program being execut~ion by storing a part of the logical address of the instruction currently being executed in CPU RC register 364; this number is referred to as CPU program count (CPUPC). The initial CPUPC of a sequence of instructions is loaded into CPU PC register 364 from ALU 356 throuqh ALUOUT bus 326. CPUPC is then incremented each time an ;
instruction is executed, by one if instructions are to be called out of memory 311 in sequence. If the current instruction calls for a jump,or similar operation, a new CPUPC is loaded into CPU PC
regi r 364. Physical address of the initial instr~rtion o~ the -17A- :J
.ti ~
~ . ., '.` .~

~1 lrlg~-r,~ ~
L L J ~ ~
~ se~lence of instructions is loaded into PFP PCR register 336 as i PFPPCR. As when addresses-areloaded into MEMIN register 362, physical address may be direct or MAPped. If direct, physical address is provided from ALU 356 through bus 326c. If MAP 354 is `5 operating, bits 6 through 15 will be loaded through bus 326c and MAPped bits 1 through 5 and 6 through 19 will be loaded through HIADR bus 32B from MAP 354. At the same time, least significant bits 12 through 15 of physical address are loaded into PFP PCF 332 as PFPPCF. CPUPC therefore represents the initial logical address of the sequence, while PFPPCR and PFPPCF represent the initial p~ysical address.
Thereafter, at each available memory access cycle not required for other purposes, e.g., by CPU 314 or I/O devices 316, physical address PFPPCR in PFP PCR register 336 can be placed on ¦ MEMIN bus 320 to read out the corresponding stored instruc-tion from memory 311. A word requested by PFPPCR and appear-ing on MEMOUT bus 318 is stored in PFP memory 330 at an address determined by PFPPCF. PFPPCR and PFPPCF are incremented whenever a word is read ~rom memory 311. PFP PcR reqister 336 thereby ;~20 generates and tracks requested addresses; PFP PCR register 332 tracks fetched addresses and selects storage addresses in PFP
memory 330. WCB 338 compares addresses requested by PFPPCR to addresses written into by CPU 314 and provides a warning if CPU
314 writes into the instruction addresses requested by PFP 312.
`25 Transfer of words from PFP memory 330 to CPU 314 is con-trolled by CPU PC register 364 and PFPRDY logic 334. CPUPC
stored in CPU PC register 64 is provided as read address to PFP
_ . ., ~ ._ ... . . . .
memory 330. Instructions in PFP memory 330 are thereby transferr~ d onto PFP bus 322 and are available to microinstruction logic 342 and IR 346 for use as required by the program. PFPRDY 334 com-pares PFPPCF write addresses to CPUPC read addresses and indicate~

to CPU 314 whether PFP 312 has the next instruction required by CPU 314. ( -la- ~ ~

Turning to o-ther ~a~ures of CPU 314, rRC~ ~Gglc 319 moni-^~ tors all data or instruction words written into or read from ¦ memory 311. ERCC 319 generates error correcting bits of words !I written into ~A~O~y~- 31~ through MEMIN bus 320. If a readout word ¦¦ containing an error appears on MEMOUT bus 318, ERCC logic 319 ~¦ inhibits memory 311 output-and generates a corrected word. ERCC
logic 319 drives the corrected word onto MEMOUT bus 318 in place of the erronous word. Transfer bus 348 allows words on PFP bus 322 to be transferred directly to ALU 356 through ALUIN bus 24.
`10 Short Effective Address bus 350 allows the eight least significan bits of the word on PFP bus 322 to be transferred to ALUIN bus 324 as a short effective address, i.e., to generate a memory address relative to a currently known memory address. Register 352 allow ALU 356 output on ALUOUT bus 326 to be transferred onto PFP bus ¦ 322, e.g., as an input to microinstruction logic 342, IR 346, or ¦ lMAP 354. SWAP bus 360 allows bytes on ALUOUT bus 326 to be re-versed and placed on ALUIN bus 324 as an input to ALU 356. Trans-fer bus 366 allows an address on HIADR bus 328 to be transferred onto ALUIN bus 324.
Referring to I/O devices 316 and Console ROM 358, I/O data channel 368 and I/O busses 370 and 372 permit data to be trans-ferred between ALUIN bus 324 or ALUOUT bus 326 and an external device. Similarly, UART 376 permits trans~er of data and instruc tions between ALUIN bus 324 or ALUOUT bus 326 and an external device connected to I/O ASCII bus 374. Console ROM 358 is an interface device allowing any external device having, e.g,,an ASC I
II interface, to operate as a computer console. External ASC II
characters are received by UART 376, converted to binary code, an placed on ALUIN bus 324. They are processed using ALU 356 and 3Q appear on ALUOUT bus 326 as Console ROM 358 addresses.
~ddresses on ALUOUT bus 326 are then translated into machine language instructions by Console ROM 358. -Having described architecture and operation of computer 310 on block diagram level, structure and operation of a sub-~, . ................... ~ ~

l ~ 559 ~
l -19-., .~, . .. ~ , . . .

:: i L129559 memory 313, PFP 312, microinstruction logic 342, and Console ROM
358 will be discussed in detail.
~- 3. Sub-memory 313 (Figs. 5-24) Each sub-memory 313 may be accessihle as a 128K (K=1024) word by 21-bit wide dynamic memory mounted on a single circuit board with four-way interleave and separate input and output busses. A particular structure of sub-memory 313 allows up to . eight such boards to be connected in parallel, providing up to on ~ megaword capacity for memory 311. It is to be understood that - 10 other sub-memory 313 structures may be used. E.g., sub-memory 31 may be 16 or 32 bits wide or may contain other than 128K words.
Sub-memory 313 cycle period is 400 nanoseconds and input/output bus cycle period is 100 nanoseconds. Read access time is 500 nanoseconds, write access time is 200 nanoseconds, and refresh ! interval is 12.8 microseconds. It is to be understood that other ¦ parameters and periods may be used.
¦ Sub-memory 313 structure will first be described on a ¦ block diagram level, followed by a glossary keyed to the block - ¦ diagram defining sub-memory 313 signals useful in understandinq ¦ sub-memory 313 operation. Sub-memory 313 operation will then be ;
¦ discussed on the block diagram level and with aid of timing ¦ diagrams.
Detailed schematics of circuitry used in a preferred em-~odiment of sub-memory 313 will then be presented and certain ~25 features of sub-memory 313 will ~be summarized.
A. Sub-memory 313 Structure (Fig. S) Referring to Fig. 5, a block diagram of a sub-memory 313 -is shown. Sub-memory 313 is organized as four identical memory , modules, 512, 5:l4, 516, and 518. Modules 514, 516, and 518 are 3Q shown in skeleton form, without the detail shown in module 512, to enhance clar:ity of presentation. Thus, structure and opera-tion of modules 512 to 518 will be discussed with reference to ~ -;
module 512. Data and address busses are indicated by parallel lines and control busses by single, heavy lines.
I
~ ! -20- ~

Each modul~ co~prises two identical -andom access memory (RAM) banks, 520 and 522, timing generator 524, row address latch ~; 526, column address latch-528, and memory driver circuits 532.
As will be sho~n in circuit descriptions below~ each RAM bank 520 or 522 may comprise 21 memory elements. Each element may be 16K
, long (16,384 words) by 1 bit wide random access memory (RAM) internally arranged as 128 rows by 128 eolumns. The 21 memory elements are, therefore, eapable of storing 16K 21-bit words.
MEMIN bus 320 is connected to inputs of buffer circuitry 534, which provides eorresponding outputs on Memory Input (MI) bu 535. 21 lines of MI bus 535 are connected to inputs of data late 536, and Data Input ~DI) bus 537 is eonnected directly to data inpuis of banks 520 and 522 of modules 512 to 518.
Board, Module, and Bank Select (BMS) bus 539 is connected between MI bus 535 and memory logie 538 inputs. Row Address (RA) bus 527 and Column Address (CA) bus 529 are eonnected, respect-ively, from MI bus 535 to inputs of row address latches 526 and -~
eolumn address latches 528 of modules 512 to 518. Latches 526 an 528 outputs are connected as Address (ADR) bus 530 to inputs of driver eircuits 532. Refresh ~ddress (REFADR) bus 531 from mem-¦ ory logie 538 eonneets to other inputs of driver eircuits 532 of modules 512 to 518. Array Address (A) busses 533 are connected from driver eircuits 532 to address inputs of banks 520 and 522.
¦ Data outputs of banks 520 and 522 of eaeh memory module are wire O~ed to comprise data output (DO) busses DOA bus 513 to DOD bus 519 of, respeetively, modules 512 to 518. DOA bus 513 to DOD bus 519 are conneeted to inputs of output multiplexor (MUX) I 540. Multiplexor output (MO) bus 541 is eonneeted to inputs of ¦ output registers 542 to 548. Register Output (RO) busses 543 to ~1 549 are wire ORed to comprise Output (O) bus 551 to bus driver circuit 550 input. Bus driver 550 output is connected to MEMOUT
bus 318. Control line ~ENB (not shown for clarity of presenta-tionl is connected ~rom bus driver 550 output to an input of, e.g., CPU 314. -Control and eloek (CC) bus 321 is connected between memory ~'~
I logie 538, buffer 534, CPU 314, and PFP 312. Memory logie 538 -21- ~2~ `:
:~

Z~55~
¦ and timing gen~a~or~ ~34 of modules 512 to 518 are interconnected by memory control (CTL) bus 555. Refresh Con-trol (REF) bus 557 from logic 538_is connected to inputs of timin~
generators 524 and driver circuits 532 of modules 512 through 518.
Output Control (OUTCNTL) bus 559 from memory logic 538 is connected to inputs of output mult:iplexor 540, output register 542 to 548, and bus driver 550. Although not shown,for clarity of presentation, control line DATAINLATCH from logic 538 is connècted to an input of data latch 536 and control line ~E~WRITE ls connected from buffer 534 to inputs of latches 526 and 528. Control line MEMSTART from buffer 534 is connected to a logic 538 input.
~` Address Multiplexor (MUX) busses 561 are connected to inputs of latches 526 and 528 of modules 512 to 518. Module Control ~MEM) busses 563 are connected through driver circuits 532 to inputs of banks 52~ and 522 of modules 512 to 518.
B. Sub-memory 313 Signal Glossary The following glossary identifies and defines, for purposes of following discussions, each signal present in the busses and control lines identified in sub-memory 313 structure above. ~ Other signals will be introduced and defined, as necessary, during discussions of detailed circuitry of sub-memory 313 (1) MEMIN bus 320: (MEMORY IN) 21 line input bus from CPU 314 or PFP 312 carr-ying data and a~dresses.
(2) CC~bus~-553: (Contror and Clock) Carries control and clock signals between buffer 534, memory logic 538, CPU 314, and PFP 32.
' (a) MEMWRITE: (MEMORY WRITE) Control signal indicating data is to be written in~o su~-memory 313.
3Q (b) MEMSTART: (MEMORY START) Control signal indicating that asub-memory 313 read or write cycle is to be initiated.
(c) INHSEL: (INHIBIT SELECT) Sub-~emory 313 inhibit; allows multiple devices using same address field as memory 311 . . . . ~

-22- ~
.~:
.
,.... ::

r r 9 to be connected to MEMIN bus 320 and MEMOUT bus 318 withol~t addressing conflict.
i~ . .
(d) MEMWAIT: (MEMORY WAIT) Delays sub-memory 313 operation after sub-memory 313 has been addressedi used when sub-memory 313 '', interfaces with, e.g., a slower memory.
- (e) 20CLK: 50 nanosecond clock signal.
(f) MEMCLK: 100 nanosecond clock in phase with 20CLK.
10CLK: 100 nanosecond clock phase synchronized with 20CLK.
(g) PWROK: lPOWER OKAY) Signal from the computer power supply indicating imminent occurrence of a power failure.
~h) MEMSORRY: (MEMORY SORRY) Control signal from sub-memory 313 to CPU 314 indicating that a requested memory address is not presently available; the memory module in which it is located is currently executing a memory read or write cycle.
(i) MOENB: (MEMORY OUTPUT ENABLE) Signal from bus driver ~`~ 550 to, e.g., CPU 314, indicating a readout word from memory 313 is present on MEMOUT bus 318.
(j) MODIS: (MEMORY OUTPUT DATA IN~IBIT) Inhibit signal ,`~ . !:
rom, e.g., ERCO logic 319 in CPU 314, inhibiting sub-memory 313 output to MEMOUT hus 318.
(3) MEMOUT bus 318: (MEMORY OUT) Sub-memory 313 21 line output bus.
(4) Internal Data and Address Busses: -'"~ , ;~ (a) MI bus 535: (BUFFERED MEMORY IN) 21 line data and address "
. _ ',`, bus.
- (b) DI bus 537: (DATA LN) 21 line data bus to all banks 20 ~ -and 522.
(c) DOA/DOD busses 513/519: 21 line data output busses from memory modules 512 through 518.
(d) MO bus 541: (MEMORY MULTIPLEXOR OUTPUT) 21 line data output bus from output multiplexor 540.

.. ,~
dm:~3 - 23 -~ ~ 1 L.~ 5 5 J

~ (e) RO busses 543=549: 21 line data output busses from : registers 542 through 548.
(f) O bus 551: (O~TPUT) 21 line bus driver 550 input bus.
(g) RA bus 527: (ROW ADDRESS) seven line bus of row address information from MI bus 535.
(h) CA bus 529: (COL~MN ADDRESS) Seven line bus of column s'`~ dm:~ - 23a -address inforJnation ivlI bus 535.
(i) ADR bus 530: (READ/WRITE ADDRESS) Seven line bus of row or column address information (j) REFADR bus 531: (REFRESH ADDRESS) Seven line bus of refresh address inf~rmation.
_ _ !
(k) A bus 533: (ADDRESS) Seven line bus of address information from ADR bus 530 or REFADR bus 531.
¦ (1) BMS bus 539: Board, module, and bank selection address bit~
from MI bus 5~5.
(5) Control busses and Lines:
~'' ~, (a) CNTL bus 555: (MEMORY CONTROL) (al) MODSTART(512, 514, 516, 518): (MODULE START) Signalc from logic 538 to timing generators 524 of modules 51 to 518 indicating that the respective module is to initiate a memory read or write cycle.
(a2) MOD(512, 514, 516, 518) SEL (0, 1) : (MODULE SELECT) .
Signals from logic 538 to timing generators 524 of modules 512 to 518 indicating that selected ; address lies int respectively, bank 520 (0) or bank 522 (1) of the respective module.
(a3) MOD(512, 514, 516, 518) RDY : (MODULE READY) Signals from respective timing generators 524 of modules 512 ~;
~, to 518 indicating whether the respective memory modules are executing a read/write cycle, or are available ~or access.
; (a4) ACCESSMOD(512, 514, 516, 518) : (ACCESS MODULE) Signals from respective timing generators 524 of modules 512 to 518 to logic 538 indicating ` data requested from the respective module is availabl~ ;
on the respective module output bus DOA bus 513 through DOD bus 519.

. . . .
"~
~ 24- llZ~559 ¦¦ (a5) MEMCLK CL,0~K , 20CL~:Buffered _ clock signals from logic 538 to timiny generators 524 ¦ ~ ~l~s~ 512 to 518; .~EMCL~, . ~
1 10CLK, 20CLK are used in memory logic 538.
¦ (b) MUX bus 561: (ROW~COLUMN ADDRESS.MULTIPLEX) (bl) RADRENBMOD(512, 514! 516, 518) (ROW ADDRESS ENABLE) Enablinq siqnal tQ row address latch 526 to transfer row address onto ADR bus 530.
(b2) CADRENBMOD(512, 514, 516, 518)(COLUMN ADDRESS ENAB,LE) En~blinq signal to column address latch 528 to trans--er c~olun,n address onto ADR bus 530.
(b3) MOD(512,415,516,5i8)LATCH Clock signal to latche~
526 a~d 52~ to transfer row and column addresses on ~ .
~; bus 527 and CA bus 529 into latches 526 and 528.
(c) MEM bus 563: ~MODULE CONTROL~
; (cl) ~E: (WRITE ENABLE) Write enable signal to memory elements in banks 520 and 522.
(c2) CAS: (COLUMN ADDRESS STROBE) Column address strobe signal to memory elements in banks 520 and 522, ` causing column addresses on A bus 533 to be trans-ferred into memory elements.
(c3) RAS(o 1) : (ROW ADDRESS STROBE) Row address strobe signals to, respectively, banks520 and522 causing row address information on A bus 533 to be transferred in- .
to memory elements of banks520 and522 respectively.
(d) REF bUs 557: (REFRESH CONTROL) (dl) REFADRSET: (REFRES~ ADDRESS SET) Refresh control 3Q signal to timing generators 524, disabling row address `~, , ,~ l~L29ss9 `, . `",~ ~"
.' ' .

latch 526 output for the duration of refresh cycle.
I (d2) REFADRCLR: (REFRESH ADDRESS CLEAR) Refresh control ¦ si~g~a~ t~ ~iming generators 524, disabling column ¦ address latch 528 output for the duration of refresh cycle; also pre-sets timing generators 524 circuitry for normal non-refresh operation after refresh cycle. f (d3) REFR~SSET: (REFRESH ROW ADDRESS STROBE SET) Refresh control signal to timing generators 524, enabling I signals ~AS~0 1) from timing generators 524 to RAM
array banks 520 and 522.
(d4) REFRASCLR: (REFRESH ROW ADDRESS STROBE CLEAR) Refres~
. .
control signal to timing generators 524, disabling signals RAS(0, 1) at conclusion of refresh cycle; to driver circuits 532 disabling CAS from timing genera-tors 524 to RAM array banks 520 and 522 during battery backup_operation.
; (e) OUTCNTL bus 559: (OUTPUT CONTROL) (el) OUTSE1(U,V): (OU~PUT SE-LECT) A two binary bit control signal to_output_multiplexor 540 selecting data on on~
120 of DOA, DOB, DOC, or DOD busses to appear on MO bus 54 1.
(e2) ACCESSCLK(542, 544, 546, 548) : (ACCESS CLOCK) Clock signals to registers 5d2 to 548, causing output ~ f ;~ data present on MO bus 541 to be transferred into the respective output register.
(e3) oUTPUTSEL(542, 544, 546, 548) : (OUTPUT SELÉCT) Enabling signals to output registers 542 to 548, ~, causing contents of selected register to appear upon O bus 551.
(e4) MEMDR:[VE: (MEMORY DRIVE) Enabling signal to bus driver circuit 550, causing data appearing on ~:~Z~559 ;

~. ~

, " . : j:
.. . .

LL955~ .
o bus 551 to appear on bus MEMOUT 318.
(f) DATAINLATCH: (DATA,INPUT LATCH) Clock signal from logic , 538 to data latch 536, causing data on MI bus 535 to be transferred into data latch 536.
- 5 (g) MEMWRITE: (MEMORY WRITE) Write enable si~nal from buffer .. , I
~;~ 534 to timing generators 524. ¦
(h) MEMSTART: (MEMORY START) Signal from buffer 534 to logic 538 initiating a read or write cycle of memory 313.
C. O~eration of Sub-memory 31:3 (Fig. 5) - 10 ~peration of'sub-mëmory 313 will be describ,ed,,with,aid of Fig; 5. Discussion of signals referred to in the,above siqnal glossary will'bé generally deferred to a following timing diagram _ _ and:detailed'circui'try descriptions of~sub-memory 313',''reference , ,,,, , ,,, _ __ _ ,to siq~nals will be made as appropriate to illustrate sub-mèmory 1~ 313 operation.
'~ Four~basic modes of^operation of sub-memory 313~are memory ~ read, memory write, refresh and battery backup. '., ,~,, ~emory read and memory write are initiated from CPU 314 or Pre-fetch Processor 312. Refxesh and battery backup mode are pri~ri-~, ly controlled by sub-memory 313. Réad and write cyc,,le,s,,will,be described first, followed by a description of refresh operation, and finally by- battery backup mode.
Durin~ or write operation, memory modules 512 to 518 each ' ,o~erate as a separate and indepëndent memory unit. Each'module ma,y,~require 40b nanoseconds to execute a read or write cycle. ~~~
Because of independent operation of each module, CPU 314 or ~ ~
PFP 312 may initiate a read or write at 100 nanosecond intervals, -, ~` i.e., the memory bus cycle period as determined by 20CLK and MEM- ' , CLK. A read or w:rite cycle of a single memory module, howeverc ma~
be i~iti~ed o~ly,,every foùrth memory bus cycle, i.e., 400 nano- -seconds. Read or write cycles of modulos 512 to 518 may be ,,,,,,~ . . . -:
''' -27-,.'. . , ;~ ., l~S~5~
initiated in any desired sequence, so long as the 400 nanosecond ;' limitation on successive read or write cycles is observedO
Memo-ry readout words ' appear on bus MEMOUT 318 in the sequence i~n which read cycles are initiated; each readout word appears 400 nanoseconas after rea-~ cycle is initialed.
Turning first to read cycle operation, each read request comprises an address on MEMIN bus 520 and a MEMSTART pulse through CC bus 553. MEMSTART will be provided to memory logic538 from buffer534 and the address will appear on MI bus 535.
~10 Six ' board,module, and bank selection address bits are pro-vided to to logic538 through BMS bus 539. Seven bits of row address and seven bits of column address appear, respectively, on RA bus 527 and CA bus 529. Assuming that the selected address is located within memory module 512, logic 538 will decode board, mod u1e, and bank address bits and initiate module 512 read cycle. Row and_column address information on RA bus 527 and C~ bus 52~will ' transferred, respectively, into row address latch 526 and column address latch 528. Row and column addresses are then transferred sequentially onto ADR bus 530 and through driver circuits 532 and A bus 533 to address inputs of banks 520 and 522. 'Row and column addresses will be accompanied by bank control signals on MEM bus 563. Reauested word data from bank 520 or bank 522 will appear on DOA bus 513. Timing Generator 524 will provide ACCESS-MOD 512 to logic 538 to indicate presence of readout_word on DOA ' bus 513. Logic 538 then provides`OUTSEL'(~,V)~,o output~multiplex-or 540 to transfer readout word on DOA bus 513 onto MO bus'541, and thus to registers 542 to''5'48 inputs. Logic 538-will then pro--~ide ACCESSCLK, as will be described further below, to one of registers 542'`to 548 to transfe'r readout word on MO bus 541 into `30 the se'lected register.' Logic 538 will then, a~ain as will .be de-gcribed further below, Providë -;OU~PUTSEL tQ the selected reais- .
ter and MEMDRIVE to bus driver 550 to transfer readout word from . . '~:

-28- ' 5 ~
the selected register through C bus 551 and onto MEMOUT bus 318.

¦ MEM1DRIVE causes hus driver 550 to aenerat:e M~F,NB to in~icate read-; ¦ out word ls present on MEMOUT bus 318.
¦ Having described a rëadout cycle of a sinal-e module ¦ interl~aved readout operation of the four modules of sub-mem~ry ¦ 313 will now be described. As stated above, read rëques's ¦ may be made to modules 512 to _` 518 in any desired sequence, ¦ with due regard to the 400 nanosecond limitation. Readout words ¦ will appear on M~OUT bus 318 in the sequence requested, with ~ac~
¦ readout appearing 400 nanoseconds after read initiation. Also MEMIN bus 320 and MEMOUT bus 318 were described as being asyn-chronous and~independent.
Maintenance of sequence of readout requests and readout words, and synchronism between MEMIN bus 320 and MEMOUT bus 318,ic ~` lS provided~by oùtput multiplexor 540, registers 542 to 548, and bus driver 550. Because of independent operation of modules 512 through 518, readout words appear on busses DOA 513 to DOD
.. 519 in the sequence in which read cycles of memory modules 512 to 518 were initiated. Due to the 100 nanosecond mini-mum interval between memory 313 read requests, only one of busses DOA 513 through DOD 519 will have a valid word present at any given timè. There will be a minimum interval of 100 nanoseconds between successive word appearances on busses DOA 513 to DOD 519.
ACCESSMOD's (CNTL bus 555) from timing generators 524 of modules 512 to;518 are used by logic 538 to control multiplexor 540; so ~that readout words from memory modules 5i2 to 518 appear on MO bu~
541 in the same sequence as on busses DOA 513 through DOD 519, i.e ., in sequence of read requests. For each ACCESSMOD from a memory module, logic 538 generates an ACCESSCLK (OUTCNTL bus 559) ~o one of registers 542 to 548, and does so in fixed sequence. The firs~
.~ . .
I'' .
~ -29- ~
; ' ,, .: , . . ,~
,: .
~ ' . ~ , , ` ' ' , i word is transferred into register 542, second into register ¦ 544, and so on. Fifth word is loaded again into register 542r and so on.
Logic 538 provides OUTPUTSEL (OUTCNTL bus 559) to registerC
542 to 548 to transfer output register contents onto O bus 551.
~ OUTPUTSEL's are generated in_ same sequence as ACCESSCLK, so - that readout words are read onto MEMOUT bus 318 in same sequence as read requests.
As referenced in _ signal glossary above, sub-memory 313 ~L0 is provided with two clock signals at the memory bus cycle rate, 10CLK and MEMCLK. In general, operation of memory modules 512 to 518 is controlled by 10CLK. Transfer of data through multiplexor 540 and into registers 542 to 548 is also controlled by 10CLK.
; Transfer of words out of registers 542 to 548 and onto M MOUT bus L5 318 (i.e., OUTPUTSEL and MEMDRIVE) is controlled by MEMCLK. This allows MEMOUT bus 318 to operate independently of MEMIN bus 320.
- Transfer of words onto MEMOUT bus 318 may be suspended by inhibit-ing MEMCLK. Previously requested readouts will continue to be transferred into registers 542 to 548, where they will be stored ~ ;
until MEMOUT bus 318 operation resumes. No requested readout word will be lost because sub-memory 313 suspends accèptance of ` read and write requests until MEMOUT bus 318 operation resumes.
Operation of MEMOUT bus 318 can thereby be suspended for an unlimited time and sub-memorY 313 is capable of handling four outstanding memory requests.
Turning to a write cycle, a write request requires a ~ -~
¦ write address on MEMIN bus 320 and concurrent MEMSTART and MEMWRITE signals through CC bus 553. The word to be written .. into sub-memory 313 is placed on MEMIN bus 320 during 100 nano- ' 3Q second bus cycle immediately foilowing write address,MEMSTART, and MEMWRITE. A write request therefore requires two consecutive memory bus cycles, i.e., 200 nanoseconds. As in a read cycle, , I ............................................................... ~' ' ~l .
',' ' ~ -30-, 1129~`53 address bits are transferred through busses BMS 539, RA 527 and CA 529 to logic 538 and to inputs of row and column address latches 526 and 528 or modules 512 to 518. MEMWRITE is provided-directly from buffer 534 to latches 526 and 528. Loaiç 538 de-` codes BMS bus 539 address bits and MEMWRITE and initi-ates write cycle of timing generator 524 of the memory module containing the write address. The word to be written into memory 313 appears on M~ bus 535 100 nanoseconds after write address,. an~
is transferred into data latch 536 by DATALATCH from memory logic L0 538. The word appears on DI bus 537 and is provided con-currently to data inputs of banks 520 and 522 of modules 512 to 518. As in a read cycle, timing generator 524 of the selected memory module sequentially transfers row and column addresses through ADR bus 530 and A bus 533 to banks 520 and 522. Control signals are concurrently provided through MEM bus 563 and the word is transferred into the selected address.
400 nanoseconds may be normally required to execute a write cycle ~; Again, because of independent operation of memory modules, write requests may be initiated in any desired sequence so long ~2Q as a single module is not requested twice within 400 nanoseconds.
Similarly, memory read and write requests may be intermixed in ¦
any desired sequence by observing the 400 nanosecond limitation for a single module.
Actual memory elements of banks 520 and 522 are, as stated above, dynamic MOS RAMs and require periodic refreshing to avoid data loss. As previously stated, refresh operation is primarily controlled by sub-memory 313 and maximum interval allow-able between refresh cycles for the particular RAM's used in the preferred embodiment is 15.625 microseconds. Refresh cir-cuitry in logic 538 counts 12.8 microsecond intervals. After 6.4 microseconds, refresh circuitry begins watching for a memory~bus I . ~:"
~ I -31-, I . ,., c~cle in which none of the four memory modules are executin~ a read or write cycle. If such a bus cycle occurs before 6.4 rnicro-seconds after start of the 12.8 microsecond refresh interval, refresh circuitry siezes the cycle and executes a simultaneous rè-fresh cycle on all four memory modules. If such a cycle does not ~ppear within 6.4 microseconds, refresh circuitry pre-empts con-control of sub memory 313 and executes a refresh cycle. Durinq re-fresh, logic 538 controls timing generators 524 through REF bus 557 to ~rovide control sianals to banks 520 and 522 through ME~
hus 563. Concurrentlv, control si~nals to driver circuits 532 throuqh REF bus 557 transfer refresh addresses on REFADR bus 531 ~ onto A bus 533. A11 columns of a sinqle row of addresses within - banX~s 52n an~ 522 are refreshed durina a sinale refresh cYcle.
R~fresh circuitry qenerates successive row addresses on successive refresh cycles, so that all rows of banks 520 and 522 have been refreshed after 128 refresh cycles.
As previously stated, two sequential read or write requests cannot be made to the same memory module within a 400 nanosecond interval; nor can such a request be made during refresh If such a request interference occurs, this event is detected by logic 538 by comparing decoded sMS address bits to signals MODRDY provided by module timing generators 524. Logic 538 then ;~ provides MEMSORRY to CPU 314 through CC I bus 553. ~hen EMSORRY occurs, MEMCLK is suspended to CPU 314, PFP 312, and all ~:~ other devices interfacing with MEMOUT bus 318~E~ICLK resumes when ~` previous requested read or write cycle is completed. This is referred to as an extended memory clock cycle.
As will be discussed below in regard to PFP 312, request ~' interferences between PFP 312 and ~PU 314~o~r~other devices are ~30 av~oided . A signal from CPU 314 to PFP 312 indicates when CPU 31 is requesting memory`access, causing PFP 312 to defer memory requests to the next available memory bus cycle. Likewise, a . , ~ -32-`
.

;, ~L9559 MEMSOR?Y arising from a PFP 312 aenerated request and a prior ¦¦ request from another device causes PFP 312 to defer request but ¦ does not inhibit MEMCLK.
t I Turning to battery backup operation, this mode is .~ ~ I entered by sub-memory 313 when there is a failure of power to ~,~ ¦ computer 310. Failure is indicated by PWRO~ to logic 538 throuqh ¦ ~C bus 553 from ~omputer 310 power supply. In such an ever.t , - ¦ sub-mememory 313 circuitry goes to power off standby, with ~xce~-tion of refresh circuitry, parts of timing generators 524, driver L0 circuits 532, and banks 520 and 522. Sub-memory 313 rèverts out of ... : _ . . . . . . . .................................... .
battery backup mode when power is returned to computer-31U.
While in _ battery backup mode, banks 520 and 522 of all four modules are periodically refreshed to prevent loss of data.
;~ In this mode, refresh përiod_is 12.8 micro-` 15 seconds, ~ub-memorv_313 switches into and out of battery backup ;
~. mode only during execution of a refresh cycle. At all times other than during a refresh, it is extremely difficult to ascer-;;~ tain the present state of operation of sub`memory 313 due to _ ~ independent operation of modules 512 to 518. Further, `20 switching into and out of battery backup mode entails switching of power to parts of logic 538 and timing generators 524 with possible random operation of sub-memory 313. During refrésh`cycle, however, the operating state of sub-memory 313 is definitely known and controllable. Switching is therefore performed `~25 during refresh to avoid data loss.
Having briefly described operation of sub-memory 313 on the block diagram level, sub-memory 313 operation will be presen d next with ald of timing diagrams.

~' ~ ~

: . -:
~ , .~

~ ~ 2 3 S 5 ~ I
~ ¦ D. Memory 313 Timing D~agrams (Figs. 6 - 13) .- I
¦ Operation of memory control logic 538 and memory module 512 I will now be further described with aid of timing diagrams ¦ shown in Figs. 6 to 13. The majority of timing diagram signals have been defined and discussed in signal glossary or block dia-gram description above. Previously undefined signals will be de~ined and discussed as introduced. Sequence of following dis-cussions will follow that of block diagram operation above.
Times of occurrence of events described in following dis-L0 cussions are to be regarded as illustrative only and not as limit-ing. A time scale is provided and referred to only to enhance clarity of presentation. Actual times of occurrence will vary, e.g., due to component tolerance in tne circuits involved. Also, times may change if frequencies of 20CLK, 10CLK and MEMCLK
change. ~ ~
Referring to Fig. 6, a timing diagram illustrating a ' module 512 read cycle is snown. The numeric scale appearing ;
across the top of Fig. 5 represents increasing time in nanoseconds Lns)_from start of read cycle sequence. First three lines of Fig. 6 show clock signals 20CLK, 10CL~, and ~MCTK. Memory readout cycle is initiated by a MEMSTART, occur-ring at time 0 and extending for 100 nanoseconds, and a valid address on MEMIN bus 320. A signal WINDOW, shown here for the first time, is generated in logic 538 during each memory bus cycle when a valid address or data word is expected to be present on MEMIN bus 320. WINDOW is provided concurrently to modules 512 to 518 and is combined with individual MODRDY
signals to provide MODLATCH in each memory module. MODLATCH in ; turn transfers addresses on busses RA bus 527 and CA bus 529 into latches 526 and 528 of each module. In module 512, WINDOW

-3~-r ` 1 1 ~ ~ 5 5 9 :`
and MOD12LATCH are followed by MODSTART512 and ~OD512SEL0 or MOD512SELl from logic 538 to timing generator 524.
l~ether MOD512SEL0 or MOD512SELl is provided to timing generator 524 depends upon whether the address lies within, respectively, bank 520 or bank 522. These signals initiate operation of timing ;~ generator 524, as indicated by MOD512RDY at 100ns. MOD51~RDY
indicates that module 512 is executing a memory cycle. MOD512RDY
inhibits WINDOW in module 512 so that subsequent MOD512LATCH
triggers are not generated; row and column addresses transferred into latches 526 and 528 remain therein. WIMDOW in modules' 514 to 518 continue to transfer subsequent addresses appearing on MEMIN
~ bus 320 into latches 526 and 528 of those modules. Modules 514 : to 518 therebv continue to accept addresses until ~rovided with - MODSTART and MODSEL,indica~ting that last received address ` 15 pertained to a particular module and initiating operation of that particular module.
Returning to ~ig. 6, RADENBMOD512 to row address latch 526 from timing generator 524 causes row address information to be transferred onto ADR bus 530 and A bus 533.
At 100ns, generator 524 provides MOD512RAS0 or MOD512RASl to bankc 520 or 522,respectively, causing row address to be transferred inio the selected bank. At 150ns, generator 524 provides CADRENBMOD512 to latch 523, causing column address to be trans-ferred onto ADR bus 530 and A bus 533. Also, timing generator 524 begins generating signals ATG1 through ATG6 at 50 ns inter-vals. ATGl to ATG6 are used internally by generator 524 and will be discussed below with reference to detailed schematics. At 200ns, generator 524 provides MOD512CAS to ban~s 520 and 522, causing column address to be transferred into banks 520 and 522.
This completes addressing of module 512 and readout word . :

jl 1 129v59 ¦ appears on DOA bus 513. - R~adout word appears on DOA bus 513 ¦ prior to 350 nanoseconds and generator 524 provides ACCESSMOD512 ¦ to logic 538 at 350 nanoseconds. ACCESSMODS12 indicates a ¦ readout word will be available on DOA bus 513. Logic 538 then ¦ generates OUTSEL(U, V) to multiplexer 540 to connect DOA bus 513 to MO bus 541. Readout word then appears at output registers 542 to 548 inputs. At 400 nanoseconds, logic 538 generates ACCESSCLK to a selected output register, causing readout ; word to be transferred into the selected register. Logic 538 can then provide OUTPUTSEL to the selected register and MEMDRIVE to output driver 550, causing readout word to appear on MEMOUT
DUS 318.
Referring to Fig. 7, a timing diagram illustrating execu-tion of a write cycle by ~odule 512 is shown. Sequence of events in a write cycle is very similar to that of a read cycle; only difrerences between read and write cycles will be discussed herein As shown in Fig. 7, sequence of events is identical to that of a read cycle up to 100 nanoseconds; except MEM-~ START is accompanied by MEMWRITE, indicating a write cycle `20 is to be executed. At 100ns, a valid data word appears on MEMIN
bus 320. Logic 538 generates DATAINLATCH, transferring the - word into data latch 536. The word appears on DI bus 537 and is provided concurrently to data inputs of banks 520 and 522 of modules 512 t~ 518. Timing generator 24 provides RADRENBMO~512, ~OD512RAS0 or ~OD512RASl, CADRENBMOD512 and MOD512CAS to banks 520 and 522 as in a read cycle.
CADRENBMOD512 is accompanied by MOD512WE, causing the word on DI bus 537 to be written into bank 520 or bank 522, as ;~¦ selec d by MODS12RA50 or MODS12RA51. Write cycle is complete by ¦
~ . . :~' I ~

I , . . ;

li ~ l'L~g553 ::
400 nanoseconds. Timing generator 524 provides ACCESS~OD512 and ¦ logic 538 provides OUTCNTL bus 559 signals to multiplexer 540, registers 542 to 543, and output driver 550. The word appearing on ~MOUT bus 318, nowever, is random data but, as will become ¦ apparent in the description of PFP312 below, is not accepted, e.g.j, by PFP312, as it appears after a write request rather than aEter a read request.
Referring to Fig. 8, a timing diagram illustrating execu-cion of a refresh cycle by sub-memory 313 is shown. Refresh is performed on modules 512 to 518 simultaneously. Logic 538 refresh circuitry generates refresh request signal REFREQ at 12.8 micro-' seconds intervals. Refresh circuitry compares P~EFR~Q to signal i~' MODSRDY generated within logic 538 from ~OD512RDY to MOD518RDY.
MODSRDY, which will be discussed further below, indicates none of modules 512 to 518 are currently executing a memory cycle. When MODSRDY indicates modules 512 to 518 are avail-able for a pending refresh cycle and memory 313 has not received ~ a ~ lSTART, as indicated in Fig. 8 at 0 ns, refresh circuitry i;` assumes control of sub-memory 313. -;
~:' :
Refresh circuitry generates REFRESHING~ at 100 nanoseconds, ~ ~;
which is used internally by logic 538 to prevent sub-memory 313 fr om . accepting subsequent memory requests. A memory request received after REFRESHING appears will result in a ~IEMSORRY response to the requestor. Refresh logic simultaneously generates signals REFADRSET and REFADRCLR to timing generators 524 of modules 512 to 518. REFADRSET and REFADRCLR disable outputs RADENBMaD
and CADRENBMOD from timing generators S24, thereby disabling row and column address outputs of latches 526 and 528 of modules 512 ;

to 518. REFRASC];R is also applied to drivèr circuits 532 where it is used as an inhibit inPut for si~nals CAS and WE from timing generator 524 to banks 520 and 522. This input is not-. ...........................................................
,'';' -37- ~i~

:`
:: 1 112~5~
'`'.: I . :. ' - ¦ intended to be effective during a normal refresh operation ~ ¦ but, ~ as will be discussed below, inhibits CAS and WE
; ¦ during ~attery backup mode. REFRESHING inhibits generation l of MODSTART and MODSEL by logic 538; so that timing generators 52 ¦ remain inactive during refresh cycle and provide no bus MEM 563 ¦ signals to banks 520 and 522, except where such outputs are force :~ ¦ by REFRESSET and REFRESCLR. Also at 100 nanoseconds, a ¦ valid refresh address appears on REFADR bus S31, and thus on A
` ¦ bus 533 and address inputs of banks 520 and 522 of modules 512 to 518. REFADRENB is used internally bv rerresh circu~ltrv . to enable REFADR bus 531 and will be discussed below. Signals RTG0 through RTG3 are also internal to refresh circuitry, as will be discussed below, and control refresh cycle sequence. At 200 nanoseconds, refresh~circuitry generates REFRASSET to timinq ~,15 generators 524 of modules 512 to 518. REFRASSET enables ~ generators 524 outputs MODRAS0 and MODRASl ~ ~ransfer refresh `; address into bank 520 and bank 522 address inputs of modules 512 to 518. Transfer of addresses by MODRAS initiates ;` ¦ refresh operation within bank 520 and 522.
¦ Refresh is completed by 400 nanoseconds, when refresh cir-I ¦ cuitry generates REFRASCLR to timing generators 524. Also at this ¦ time, REFADRSET is released while REFADRCLR remains active; this I resets generator 524 to proper state for resumption of non-I ¦ refresh operation. REFADRCLR is released at 500 nanoseconds.
~25 ¦ REFRASSET is also released at this time while REFRASCLR remains ¦ active, also operating to set timing generators 524 to proper ¦ state for resumption of non-refresh operation. Release of REFRASSET terminates MODRAS0 and MODRASl. REFRASCLR is then -38- `
~'~

. !~ ;

''. ~ 1~9~5g !
released at 600 nanoseconds and refresh cycle is cornplete. Total refresh cycle may normally require 600 nanoseconds of refresh cir-cuiiry time, but refresh of modules 512 to 518 may normally be completed in 400 nanoseconds so that modules 512 to 518 may ~ 5 resume read and write cycle operation.
; Referring to Fiq. 9, a timing diagram illustrating execu-tion of a late rerresh cycle is shown. A late refresh cycle is, with exception of first 100 nanoseconds, identical to a normal refresh cycle described above. As such, late refresh cycle ~10 ¦ will be described herein only up to 100 nanoseconds. REFREQ is ¦ shown as having been active since start ¦ of present refresh interval. MODSRDY is shown as not indicating an available memory bus cycle since start of REFREQ. At 6.4 microseconds after start of present refresh interval, indicated as 100 nanoseconds, logic 538 refresh circuitry generates LATER~-FRESE. LATEREFRESH is used within logic 538 to arbitrarily seize ;~ control of sub-memory 313 and initiate a refresh cycle, as shown by REFRESHING becoming active at 100 nanoseconds. Refresh cycle begins at Ons, and from this time onwards late refresh cycle is identical to normal refresh cycle.
Referxing to Fig. 10, a timing diagram illustrating an extended memory bus cycle resulting from a memory request inter-ference-is shown,`~l.e.`,almemory request occurring during a re~resh cyele or requesting access to a memory module presently executing a read or write cycle. As shown, MEMSTART occurs at Ons, accompanied by a valid address o~ MEMIN bus 520. Either REFRESHING or MODRDY of the memory module containing the newly requested address is aetive. Logic 538 will then generate, at Ons, MEMSORRY. MEMSORRY is transmitted to requestbr to ~0 indicate ~~ requested address is not presently available.

:: `

.,, , i - MEMSORRY (except for PFP31-2 requests) also inhibits memory bus clock, MEMCLK. MEMSORRY remains active, and MEMCLK inhibited, until Nx 100 nanoseconds, where N is number of memory bus r;''~' cycles by which request is deferred. Memory requestor continues to provide MEMSTART and a valid address on MEMIN during entire `~ deferred time. At Nx 100 nanoseconds, refresh cycle, or read or write cycle, of the addressed module is complete. MEMSORRY returns inactive state. Sub-memory 313 then accepts MEMSTART and address on MEMIN bus 320, as indicated by MODSTART and MOD512RDY occurrln~
at (N+l) x 100 nanoseconds after termination of MEMSORRY. The ;~ addressed module proceeds to execute requested read or write cycle. As shown, MEMCLK resumes 100 nanoseconds after release of i ~ l~lEMSORRY.
Turning to the battery backup mode, a timing diagram illustrating sub-memory 313 switching into battery backup mode is shown in Fig. 11. Refresh cycle illustrated in Fig. 11 proceeds identically to that shown and discussed with reference to Fig. 8 until 300 nanoseconds. At 300 nanoseconds, a timing signal internal to refresh circuitry of logic 538, RTG2, samples PWROK. At some timè prior to 300 nanoseconds, shown here at 100 nanoseconds, PWROK begins to indicate a power failure has occurred. This results in generation of BBU, which indicates sub-memory 313 is to enter battery backup mode.
BBU causes MEMRESET to be generated. MEMRESET is provided to generators 524 and other circuitry within logic 538 where, as previously discussed, it forces circuitry therein into a known operating state. MEMRESET is also provided to refresh circuitry where as indicated in Fig. 11, it forces REFRESCLR to , .. '' ,~

" . . -¦ l 1. 2 9 ': I
.,.. ~ I
¦ remain in inhibiting state after refresh cycle is completed.
` I ~imilarly, BBV forces REFADRENB to remain in enabled state after refresh cycle is completed. With exception of ¦ REFADREMB and REFRESCLR, refresh cycle continues to completion S ¦ in a manner similar to that illustrated with reference to Fig. 8.
¦ BBU and MEMRESET continue as shown until, as will be discussed ¦ further below, sub-memory 313 switches out of BBU mode.
¦ Fig. 12 sh-ows a timing diagram illustrating execution of I refresh cycle while sub-memory 313 is in BBU mode. As described ¦ in block diagram operation above, refresh cycles during battery ¦ backup mode are initiated by LATEREFRESH rather than REFREQ.
Refresh cycle illustrated in Fig. 12 is identical to a normal refresh cycle, with execption that REFRASCLR is held in inhibiting -state and REFADRENB in enabling state by MEMRESET and BBU.
` 15 Referring finally to Fig. 13, a timing diagram illustrating refresh cycle wherein sub-memory 313 switches out of BBU mode is shown. Refresh cycle shown in Fig. 13 proceeds in a manner similar to that shown in Fig. 12, except that PWROK is ! I shown as indicating return of power at 100 nanoseconds. This ¦ event is detected by RTG 2 at 300 nanoseconds, causing BBU and M~IRESET to return to normal operation~ As indicated by PWROK, I power had returned before MEMRESET was released. MEMRESET has ¦ thereby forced prevlously unpowered portions of logic 538 and ;-; ¦ memory modules 512 to 518 to proper state for resumption ¦
~25 l of normal operation after completion of refresh cycle. Refresh ¦ cycle continues to completion as shown and discussed with ref-I erence to Figs. 8, 9, and 12 above, and sub-memory 313 returns to ¦ normal read and write operation.

5 ~ 3 .. ¦ Having described st-ructure and operation of sub-memory ¦ 313 on block diagram level, with aid of timing diagrams, cir-¦ cuitry used in a preferred embodiment of memory 313 will now be presente .

', ~` .

-42~ ~
~........ . . `''~ ~

~J V ~J

E. Sub-memory 313 Circuitry (Figs. 14 - 24) Schematics of circuitry used in a preferred embodi-ment of sub-memory 313 is now prese~ted in Figs. 14 through Z4 ~ and related to block diagram and timing discussions above.
Structure and interconnection of sub-memory 313 circuitry is shown in Figs. 14 to 24 and will not be further described exceptl as necessary to illustrate sub-memory 313 operation. Similarlv~ ¦
functions and operation of specific circuit components are dis-cussed in detail only where necessary, Standard and conventional circuit symbols are used throughout All components~drawn identical to a component referred to in text and parts list are identical to that referred to.
Certain components in following schematics are referred to by rootnote *BBU; This note indicates those components to which power is provided during battery bacXup operation; components not - so designated receive power only during no~nal operation. ¦ ;
. Referring to Fig. 14, a schematic diagram of bank 520 of module 512 is shown. Banks 520 and 522 of modules 512 to 518 are similar. Bank 520 may comprise 21 identical memory elements 1410 to 1450, each storing a single bit of the 21 bit words shown in Fig. 4. Each memory element has a single data input DI
(DI0 through DI20) and a single data output DOA, (DOA0 through ` DOA20). Each data output is connected to a separate lead of DOA
bus 513 and in parallel with a similar data output from bank 522.
Data inputs DI are each connected to a separate lead of DI bus 533, in parallel with similar data inputs DI of all other banks ; 520 and 522 of memory 313. Each element has seven address~inputs, A0 through A6. Address inputs of elements 1410 through 1430 are connected in parallel to a common address bus, AOR through A6R. Address inputs of elements 1432 through 1450 are 1 1:12~55~

connected in parallel to a second address input bus, AOL through A6L. Address bits appearing on bus AOR through A6R and AOL
through A6L are identical. Division of bank 520 into two groups of elements, 1410 through 1430 and 1432 through 1450, is, as will ¦
be discussed further below, to reduce loading on address drivers ; of driver circuits 532. Address inputs of elements 1410 through 1450 are, in effect, connected in parallel to A bus 533 through driver circuits 532. Division of bank 520 into two busses appears also in row address strobe (RAS), column address strobe (CAS), -`10 and write enable (WE) inputs of elements 1410 through 1450. Bank 520 is also divided into a block of memory elements 1410 through I 1440, wherein data bits are stored, and memory elements 1442 through 1450, wherein error correcting code bits are stored. This internal division into 16 bits of data storage and 5 bits of ~15 error correcting code storage is not imposed by struciure OL
sub-memory 313. Functionally, sub-memory 313 is a 21-bit wide ; memory and imposes no restrictions upon words stored therein;
e.g., all 21 bits may be used for storage of data. Also, memory elements may be deleted from or added to banks 520 and 522; e.g., ;20 so sub-memory 313 is 16 bits wide. Operation of bank 520 will become apparent in the following description of memory element .. 1~10. .
Referring to Fig. 15, a block diagram of memory element 1410 of bank 520 is shown. In discussions above, it was stated that row address and row address strobe (RASR) were presented to bank 520 first, followed by column address and column address strobe (CASR). Address input bus 1510 (AOR ¦
through A6Rl is connected internally to inputs of row address register 1512 and column address register 1514- RASR and CASR are 30 ¦¦ also c ected, respectively, to inputs of registers 1512 and . . ' ~:

i -44- ~;
;. . ~

~ . . ,. .: ., ., , ,. . ~, .

1~3~59 1514. Outputs of register-- 1512 are connected to inputs of row decoder 1516 and outputs of register 1514 are connected to inputs of column address decoder 1518. Outputs of row de-coder 1516 are connected to row selection inputs of memory array 1520. Array 1520 is organized as 128 rows by 128 columns of storage locations, each location storing 1 bit of information.
Column outputs of array 1520 are selected through sense ampli-fiers 1522 and column address decoder 1518- ~
Sense amplifiers 1522 provide data output DOA0 of memory element 1410 throuqh data buffer 1524. DIO from DI bus `
~; 537 is connected to an input of data buffer 1524, . as is WER. .
In operation, considering a memory read cycle, row address information on A bus 533 is provided through bus 1510 to inputs of register 151~. RASR transfers row address into register 1512. Row address in register 1512 is decoded by row ~ecoder 1516 to enable one of 12B rows of memory array 152~. Information stored in the selected row is then trans-ferred 'to sense amplifiers 1522. Column address information :j20 appearinq next on A bus 533 is transferred through bus 1510 to column address register 1514 and transferred into register 1514 ~y CASR. Column address in register 1514 is decoded by decoder -; 1516 to select one of 128 bits of information from the selected row in amplifiers 1522._- The selected bit a~ears at data buffer ~1524 output. Ability of memory element lql0 to accept row and column address information sequentially on a single bus simplifies ; address bussing arrangements within memory ¦ modules 2 to 518, as will be referred to below.

5_ ' ~ ~

!1 il~r53 1 ¦ ~rite cycle is identical to read cycle, except that, as ¦ shown in timing diagrams previously, WER is enabled. In this ¦ event, DI0 is transrerred through sense amplifier 1520 into column location selected by decoder 1516 and row location selected by decoder 1516. In refresh cycle, only a row address is provided to memory element 1410 and CAS is inhibited.
All 128 column locations of the selected row are transferred through sense amplifiers 1522 and, effectively, written back into their identical locations in the selected row. Information, stored in _ selected row, is thereby refreshed by rewriting.
Circuitry by which information is transferred out of memory modules 512 to 518 and onto MEMOUT bus 518 will now be described. Referring to Fi~s. 16 and 16A, output multiplexor 540, output registers 542 through -548, and bus driver 550 are shown.
Referring to Fig. 16, output multiplexor 540 comprises 21 four-line to one-line multiplexors implemented in ten dual four-` line multiplexor integrated circuits 1610. Output busses DOA bus 513 to DOD bus 519 are connected to multiplexor 1610 inputs. Each multiplexor 1610 receives one output from each of DOA bus 513 to 30D bus 519 (e.g., DOA2, DOB2, DOC2, and DOD2). Multiplexor 1610 control inputs are connected to OUTSELU and OUTSELV of OUTCNTL bus 559. As previously described, OUTSELU and OUTSELV ::
!' control multiplexors 1610 so that a 21 bit readout word on one of DOA bus 513 to DOD bus 519 appears on MO bus 541. It should be ; noted that output multiplexor 540 is the only actual, physical , multiplexor in sub-memory 313. All other multiplexing operations are performed by sequential transfer of data through a common bus, or by circuitry having tri-state outputs.
: . ' ,, .
. . ,' , 4F~

, 11 '9559 I
- I Registers 542 to 548 each comprise 21 bits of storage in ¦ tri-state logic registers 1612. Twenty-one lines of MO bus 541 ¦ are connected to 21 corresponding data inputs MOI of registers 1 542. MO bus 541 is similarly connected to corresponding inputs 1 of registers 544 to 548. Register 542 clock input is connected ¦ to ACCESSCLKW of OUTCNTL 559. Registers 544 to 548 clock inputs are connected to ACCESSCLK X, Y, and Z. Similarly, register 542 control input is connected to OUTPUTSELW of OUTCNTL bus 559;
registers 544 to 548 control inputs are connected to, respectively OUTPUTSEL X, Y, and Z. As previously described, an ACCESSCLK for one of registers 542 to 548 will transfer information on MO bus 541 into registers 1612 of that output register. ~lso as previ-ously described, enabling signal OUTPUTSEL to one of registers 542 to 548 will transfer contents of registers 1612 of the selected output register Qnto O bus 551.
Turning now to Fig. 16A, output driver 550 is shown.
Driver 550 is a buffer comprised of tri-state logic buf~er drivers 1614. Twenty-one lines of O bus 551 are connected to outputs of drivers 1614. Corresponding outputs of drivers 1614 are connected to l~EMOUT bus 318. MEMDRIVE of OUTCNTL bus 559 is connected to enabling inputs of drivers 1614 and enables transfer of words from O bus 551 onto MEMOUT bus 318. Bus driver 550 input corresponding to output MOENB is connected to another driver 550 output and driver 550 input corresponding to that second output is connected to ground. MOENB will thereby be logic 0 wnen MEMDRIVE enables bus driver 550 and indicate a valid readout word is present on ~EMOUT bus 318.
Having discussed circuitry by which readout words are trans _ ferred from sub-memory 313 onto MEMOUT bus 318, circuitry by which , addresses and data are transferred from MEMIN bus 320 to banks . ~ ~
~ 47_ ~3 . ~ ....... . . . ....................... . . . i .. . ... . . .. ..

I 11~95~9 ¦ 520 and 522 will be discussed next. Follo~i~g discussions will ; ¦ include buffer 534, data lateh 536, row and column ~ddress latches ¦ 526 and 528, and driver eircuits 532, in that order.
Referring to Fig. 17, buffer 534 and data latch 536 are ; 5 shown. Twenty-one lines of MEMIN, I~MSTART, and MEMWRITE are con-nected to inputs of buffer a~plifier cireuits 1710 of buffer 534.
Outputs MI0 to MI20 of buffers 1710 are connected to MI bus 535.
MI0 to MI20 are connected to inputs of registers 1712 of data lateh 536. MI0 to MI6 are connected to RA bus 527. MI7 to MI13 are eonnected to CA bus 529 and MI14 to MI19 are conneeted to BMS .
- bus 539. MEMSTART and MEl~WRITE outputs of buffers 1710 are con-neeted to, respectively, memory logie 538 and timing generators 524. Enable inputs of registers 1712 are connected to DATAINLATCH
from memory logie 538. Information present on MI0 through MI20 is transferred into registers 171~ to appear on register outputs DI0 to DI20 to DI bus 537 when DATAINLATCH appears on registers 1710 enabling inputs.
Referring to Fig. 18, row address lateh 526 and column address latch 528 are snown. Seven lines of RA bus 527 are con-neeted to inputs of lateh 526. Seven lines of CA bus 529 are con-neeted to inputs of latch 528. One input of latch 528 is eon-neeted to ME~RITE from buffer 534, and a corresponding input of of lateh 526 is eonnected to ground. Input enabling inputs -of latches 526 and 528 are eonneeted to MOD512LATCH. MOD512LATC~
; 25 transfers addresses on RA bus 527 and CA bus 529 into latenes 526 and 528. Corresponding outputs of latches 526 and 528, ADR0 through ADR6, are connected together to comprise ADR bus 530 to driver eireuits 532. Outputs MOD512WE, corresponding to input ` MEMWRITE and ground input of latch 526, are eonneeted together to provide MOD512WE to driver circuits 532. Output enablinq inputs of latches 526 a~d 528 are connected to RADREN~MOD512 and CAD BMOO5:L2, respectively, from ~_~ing generator 524.

- 1 ~ Jv ~ ~

Addresses in la-tches 526 and 528 are -tralls~erred onto ADR bus 530 when RADRENBMOD512 or CADRENBMOD512 is ac-tive. When RADRENBMOD 512 is active, latch 526 row address will appear on ADR bus 530; when CADRENBMOD512 is ac-tive, latch 528 column ad-dress will aopear on ADR bu~ 530. When CADRENBMOD512 is active, MOD512WE will be ground if there is not a MEMWRITE and will be active if there is a ME-~WRITE.
Driver circuits 532 of bank 520 of module 512 are shown in Fig. 19. Driver circuits 532 of banks 520 and 522 of modules 512 through 518 are identical. Address inputs of bank 520 are provided by gates 1912 to 1924 which, as described above have separate R and L outputs to R and L halves of bank 20. Each gate 1912 to 1924 has a first input from ADR bus 530 and a second input from REFADR bus 531. ADR bus 530 inputs are read and write addresses. REFADR bus 531 inputs are re-fresh addresses. Gates 1912 to 1924 perform an oring function to transfer inputs from ADR bus 530 or REFADR bus 531 onto A
bus 533. Only one of ADR bus 530 on REFADR bus 531 will be active at a time, the other will carry logic 0's. Gates 1926 to 1930 each again have outputs to R and L halves of bank 520.
Gate 1926 receives MOD512RAS0 to provide outputs RASR and RASL
to bank 520; a similar ga~e (not shown for clarity of presenta-tion) receives MOD512RASl and provides RASR and RASL to bank 522 of module 512. Provision of separate MOD512RAS outputs to banks 520 and 522 is used in addressing memory 313. Ad- : ;
dresses are selected in bank 520 or 522 b~, e.g., enabling MOD512RAS0 to energize memory elements in bank 520 when the address lies in bank 520. Gates 1928 and 1930 provide control signals MOD512CAS and MOD512WE, repectively, to bank 520 and, as described before, can be inhibited by REFRASCLR during .`'' '' .~ .
. -49-ms I 1 1 ~ 9 5 5 9 .
; 1 refresh. Pull up registe~s 1932 provide impedance matching to inputs of module 512 memory elements. Registers 1932 also slow switching transitions to reduce crosstalk.
Timing generator 524 of module 512 is shown in Fig. 2n. -Timing generator 524 comprises timinq se~uence aenerator 2010, -control registers 2012 to 2022, and gate 2024. Generator 2nlo anc registers 2012 to 2022 are clocked by 20CLK. Sequence generator 2010 is a shift register. A logic 1 is loaded into generator 2010 when timing generator 524 is initiated. Generator 2010 then provides a succession of output pulses ATGl to ATG6 which, in turn, enable control outputs of registers 1012 to 1022.
ATGl appears one 20CLX period after generator 524 ; is initiated. Outputs ATG4, 5, and 6 appear, respectively, at 4, 5, and 6 20CLK periods after initiation.
Referring to Fig. 20 and timing diagrams of Figs. 6 and 7, CADRENBMOD512 goes to logic 1 at conclusion of refresh cycle or module 512 read or write cycle. CADRENDMOD512 thereby enables sequence generator 2010~input to accept a start command from logic 538. Inputs of reqisters 2014, 2022, ; 20 and gate 2024 are connected to MODSTART512, MOD512SEL0, and OD512SELl~ Occurrence of these inputs from memory logic 538, iogether with WINDOW into gate 2026, will initiate timing generator 524. At 50 nanoseconds, MOD512RDY (from register 2014) -and WINDOW are gated together by gate 202~ to provide MOD512LATCH
to row and column address latches 526 and 528. MOD512LATCH trans-fers row and co:Lumn addresses from RA bus 527 and CA bus 529 into latches 526 and 528. RADRENBMOD512 is active to transfer latch 526 row address onto ADR bus 530; CADRENBMOD512 inhibits latch 528 output. At next 20CLK pulse ~lOOns), MODSTART512, and MOD512SEL0 ¦¦ or MODS ELl, .~re loaded into registers 2014 and 2020 or 2D22.
' . , . . ~

so, 1''~' , ~ ~, 2~559 . l L ;~OD~12RAS0 or MOD512RASl will become active. MOD512RDY to logic 53~ will go to logic 0, indicating module 512 is executing a memory cycle. Simultaneously, MOD512RDY goes to logic 1, enabling sequence generator 2010 and an input of register 2012. At next 20CLK pulse (150 ns), CADRENBMOD512A will become active to trans-fer column address from latch 528 onto ADR bus 530, while R~DRENBMODS12 inhibits latch 526 output. Simultaneously ATGl from generator 2010 to register 2018 becomes active so that MOD512CAS becomes active on next following 20CLK (200ns). ATG4 to inputs of registers 2016, 2022, and 2022 becomes active three 20CLK pulses after ATGl (300ns). On next 20CLK pulse (350ns), ACCESSMOD512 becomes active while MOD512RAS0/MOD512RASl is termi-nated. One 20CLK pulse after ATG4 (350ns), ATGS becomes active and enables inputs of registers 2012 and 2014. On next 20CLK
~15 pulse (400ns) RADRENBMOD512 becomes active while CADRENBMOD512 inhibits latch 526. At this time, MOD512RDY to logic 538 goes to logic 1, indicating module 512 is ready to accept another memory cycle. MODS12RDY also inhibits inputs of sequence generator 2010 and register 2012. Concurrently, ATG6 becomes active to enable `20 inputs of registers 2016 and 2018, so that at next 20CLK pulse (450nx) ACCESSMOD512 and MODS12CAS are terminated. This termi-nates a cycle of timing generator 524.
Registers 2012 through 2022 have set/reset inputs ~EE'A~-SET, REFADRCLR, REFRASSET, and REFRASCLR from REF bus 557. These inputs control timing generator 524 during refresh, as previously : discussed and which will be discussed further below. Registers ; 2012 through 2022 also have set/reset inputs ~EMRESET, as pre-viously discussed and which will also be discussed further below. :
` Registers 201~, 2016, and 2018, also receive GPPRESET, not ~30 previously mentioned. GPPRESET is a computer 310 general purpose preset signal used to reset timing generator 524 when sub-memory 313 is reset. ;

` ~ -51-9 S ~ ~ ;

~ emory logic 538 is~shown in Figs. 21 through 24, and will ¦ now be described.
I Referring to Fig. 21, circuitry receiving and decoding , ¦ board, module, and bank selection address bits of BMS bus 539 is ¦ shown. This circuitry provides signals MODSTART(512,514,516,518), ¦ MOD(512,514,516,518)SEL(~,l), MEMSORRY, and other signals used within memory logic 538.
As previously stated, up to eight sub-memory 313's mav be connected in parallel to provide one megaword of memory capacity for computer 310. Accordingly, it is necessary to selectively address any one of eight possible sub-memory 313's. Three input A~D gates 2110, and their associated input circuitry, Perfo~s th s ;- addressing function. Gates 2110 receive and decode address bits MI16, MIl?, and MI18 and are enabled by MEMSTART and INHSEL to `provide BOARDSELECT. BOARDSELECT then indicates that the selected ; address lies within the particular sub-memory 313 and initiates operation of that sub-memory 313. INHSEL is a separate control - input to sub-memory 313 which inhibits initiation of sub-memory 313 operation and effectively serves as an additional ~d~res~s bit.
- 20 I~HSEL allows multiple devices having same 20-bit address field as memory 311 to be connected to MEMIN and MEMOUT busses 320 and 318 and selectively enabled, thereby avoiding addressing conflicts. Address bits Ml16 through 18 may be applied to gates 2110 inputs directly or through inverters 2112, as selec-ted by jumper wire programming network 2114. Jumper wire network 2114 allows each sub-memory 313 to be individually proqrammed to respond to a separate combination of board selection bits MI16 through 18, thereby performing a one of eight decoding function.
` ., I ' .~ I l ~
-~2-~3 r ll~S'- 53 -I
1 l Also shown are four spare~inputs tO gates 2110. Spare inputs allow flexibility in programming gates 2110; e.g., to allow variation in arrangement of board selection address bits within ~; address words.
One-of-eight decoder 2116 receives bank selection bit MI19 and module selection bits MI14 and MI15 from sMS bus 539.
Decoder 216 provides outputs, MOD(512,514,516,518)SEL(0,1).
These eight outputs indicate whether the selected address lies in module 512, 514, 516, or 518, and in bank 520 or bank 522 of ~`10 the selected module. MOD(512,514,516,518)SEL(0,1) are inverted by inverter gates 2124 to provide MOD(512,514,516,518)SEL(0,1) to timing generators 524 of memory modules 512 to 518. Outputs MOD512,514,516,518)SEL(0,1) are ORed by OR gates 2126 to provide MODSTART(512,514,516,518) to memory modules 512 to 518, respect-ively.
Inverters 2120 inyert module selection bits MI14 and MI15 to provide proper polarity signals to decoder 216. MIl9 is bank select bit, but three alternate bank selection inputs are provided through jumper wire network 2118, to allow flexibility in locating bank selection bit within address words.
Decoder 2116 is gated by REFRESHING, through gates 2122, to inhibit operation of decoder 2116 during a refresh cycle.
10CLK is applied to gates 2122 input to control timing of decoder 2116 outputs. ;
MEMWAIT, previously described, is applied to an enabling input of decoder 2116 to inhibit outputs of decoder 2116 and delay generation of MoDsTART(5l2~sl4~5l6~sl8). E.q., when data is to be ~;
transferred between memory 311 and a slower memory, both memories ~' may be concurrently addressed and sub-memory 313 delayed until the slower memory is ready for transfer.
',. .
.
-53- ~ ;

v 5 9 ~ Decoder 2116 also receives enabling input STARTREADY from ; four input NAND gates 2128. Gates 2128 compare MODRDY from modules 512 to 518 with module selection address bits MI14 and MI15. Each gate 2128 provides an output indicating whether the selected memory module is currently executing a memory cycle. STARTREADY
enables decoder 2116 if the addressed module is not currently .` executing a cycle. Decoder 2116 is inhibited if the selected module is currently executing a cyle.
STARTREADY and REFRESHING axe compared with BOARDSELECT by gate 2130 to generate MEMSORRY if sub-memory 313 is currently ; engaged in a refresh cycle, or the selected module is executing a read or write cycle.
Referring now to Figs. 22 and 22A, memory logic 538 cir-cuitry generating DATAINLATCH and OUTCNTL bus 559 signals (i.e., OUTSEL(0,1), ACCESSCLK(W,X,Y,Z), OUTPUTSEL(W,X,Y,Z), and MEMDRIVE) ~ is sho~n. This circuitry is primarily concerned with transfer of -.~ data from modules 512 to 518 to MEMOUT bus 318.
; - Referring to Fig. 22, two input NAND gates 2210 `~
receive ACCESSMOD512,514, and 516 from modules 512 to 516. Gates 2210 decode these inputs to provide OUTSEL0 and OUTSELl to output multiplexor 540. As previously .'~'! . described OUTSEL0 and OUTSELl control transfer of data from DOA
ous 513 to DOD bus 519 onto MO bus 541. ACCESSMOD518 is ; not required for this decoding function and is not used.
Also shown in Fig. 22 is circuitry for generating . ACCESSCLK(W,X,Y,Z). ~ This circuitry generates sequential ACCESSCLK signals to output registers 542 to 548, to transfer data from modules 512 to 518 to . registers 542 to 548. ACCESSCLK(W,X,Y,Z) are provided from ''': ~
~ -54- ~ ;

.' ~
: ~:

p-f~ ODS 2212, 2211~, 2216, and 2218, respe~- ~ly, which com-prise a four-bit shi^t register. MEMRESET and GPP.~ESET are con-nected to set and reset inputs of slip-flops 2212 to 2218 to initially set the shift register so that flip-flop 2212 contains a logic 1 and flip-flops 2214 to 2218 contain logic 0's. Outputs of ~lip-flops 2212 to 2214 are connected to inputs of quadruple two-line to one-line multiplexor 2220, whose outputs are connected to ~ inputs of flip-flops 2212 to 2218. Multiplexor 2220 can transfer outputs of flip-flops 2212 to 2218 to their -respective inputs, or to inputs of next adjacent flip-flops.
A logic one first appearing in flip-flop 2212 can thereby be transferred to successively appear at outputs of flip-flops 2214, 2216, and 2218, in that sequence, and then again at output of flip-flop 2212. Transfer operation i.e., whether a flip-flop output is fed back to its inputs or to input of next ad]acent 'lip-flop, is controlled by inputs ATG4 to NOR gate 2222 from memory modules 512 to 518. Gate 2220 output is delayed one 20C~
` period by flip-flop 2223 and provided to multiplexor 2220 select ~` input.
Occurrence of an ATG4 will therefore cause logic -~
1 in one flip-flop, indicating the output register in which a word , was stored on ~previous read cycle, to be transferred into the : next ~lip--flop_to cloc,k next output register in sequence. As discussed above, sequence generators 2010 of timing generators 52~ provide an ATG5 concurrently with ACCESSMOD. ACCFSSMOD, indicates that a valid word is present on memory module output bus. - Shift register transfer thereby occurs each memory read cycle, so that successive readout words are stored successively ;~ in registers 542 to 548. Flip-flops 2212 to 2218 are clocked by 20CLK, as are sequence generators 2010, so that selection of an output register and transfer of data are syn- ;;
chronized. ;
.
1~2Sa~59 ~

~ _55_ ~;

. .

9 5 ~ 3 Turning to Fig. 22A, circuitry generating OUTPUTSEL(~Y,X,Y,Z) is shown. OUTPUTSEL(W,X,Y,Z) are generated - by a four-bit shift register comprising flip-flops 2224 to2230 and multiplexor 2232, which operate in same manner as the shift register of Fig. 22. Inverted outputs Q of flip-flops 2224 to 2230 provide OUTPUTSEL(W,X,Y,Z~. Again, flip-flops 2224 to 2230 are set and reset by MEMRESET and GPPRESET. They are clocked, however, by MEMCLK. A logic 1 is ; transferred sequentially from flip-flop 2224 to flip-flop 2230 and ~t." 10 back to flip-flop 2224 by multiplexor 2232, which is controlled by ITG3. ITG3 is generated by a four-bit shift register comprising l flip-flops 2234 to 2240. Flip-flops 2234 to 2240 are also - clocked by MEMCLK, and their initial starting condition is set by ME~RESET and GPPRESET. In this case, flip-flops 2234 to 2240 are initially set to contain all logic 0's. Flip-flop 2234, ~ first flip-flop in the shift register, is provided with input : ST~RTITG fro~ gates 2242 and 2244. STARTITG may be provided when gàte 2244 receives BOARDSELECT (memory 313 is to execute a read or write cycle) but can be inhibited through gate 2242 by STARTREADY and REFRESHING (sub-memory 313 is executinq a refresh cycle or a request interference has occurred). When STARTITG appears, a logic 1 propagates through the shift register and appears at flip-flop 2240 output as ITG3 four MEMCLK periods i~ later, i.e., 400 nanoseconds. This is delay time between initiation of a memory request and appearance of a readout word on one of DOA bus 513 to DOD bus 519. ITG3 to multiplexor 2232 causes STARTITG in flip-flops 2224 to 2230 to advance when MEMCLK occurs, sequentially enabling out:puts of registers 542 to 548. STARTITG is active so long as BOARDSELECT is active and not i~ ibited by ~

r`~-. ~
-56- ,~
~a~

-- i ~ 112~59 STARTREADY or REFRESHING. A continuous string of logic l's will therefore flow through flip-flops 2234 to ' 2240 and - se-quential data transfer between output registers 542 -~O 548 and MEMOUT bus 318 will occur at MEMCLK intervals.
If BOARDSELECT becomes inactive, or STARTITG is inhibited by STARTREADY or REFRESHING, ITG3 terminates 400 nanoseconds there-after. This is delay time for the last requested memory readout word to be transferred into output registers 542 to 54~ -by ACC SSCLK(W,X,Y,Z) an~ onto MEMOUT by . _ _. .
Y~T. If MEMCLK is suspended, e.g., due to MEMSORRY, operatior '' of shift register flip-flops 2234 to 2240 and 2224 tQ , 2230 will be spended and transfer of wor,,ds from output registers ~;` 542 to 548 will be suspended.
ITG3 is an input to gate 2246 to generate MEMDRIVE to out-put driver 550. ITG3 is gated ~ith MODIS, an external inhibit signal, e.g., from ERCC logic 319, preventing data transfer from O bus 551 onto MEMOUT bus 318.
~" Also shown is flip-flop 2248,~having clock input 20CLK and ; ' ¦ reset input 10CLK. Flip-flop 2248 generates WINDOW as previously l 2escribed. WINDOW is provided as one input of qate 2250, as is IT( ;0 ~- , from flip-flop 2234, to provide DATAINLATCH to data latch 536.
,ITG0 appears one MEMCLK period after appearance of BOARDSELECT
and thus at desired time to transfer data words from MI bus ~535 into data latch 536. ;~
Referring to Figs. 23, 23A, and 23B, memory logic 538 circuitry controlling memory refresh and battery , hackup ( ~U) operation is shown.

I D

. ; ~ ` , ~ . .

I 1~.~9559 ::
,'': I . .
¦ Referring first to Fig. 23, counters 2310 and 2312 are ¦ clocked by 10CLK and measure time between a previous refresh ¦ reques~, next refresh request, REFREQ, and LATEREFRESH condition.
; I Counter 2312 provides output REFENB, enabling generation of ¦ REFREQ; LATEREFRESH, indicating that maximum allowable time has ¦ elapsed; and HELPSETBBU, used ,o initiate BBU operation when ¦ LATEREFRXSH inierval has been exceeded. REFENB is provided to ` ¦ ~lip-flop 2314, which is clocked by l~CLK and provides REFREQ.
; ¦ REFREQ is fed back to flip-flop 2314 set input to lock flip-flop ¦ 2314 in REFREQ condition until a refresh cycle is initiated.
Circuitry generating BBU is also shown in Fig. 23, but discus-~ I sion of this circuitry will be deferred until refresh circuitr~
;; ¦ in Figs. 23A and 23B has been discussed.
~ Re~erring to Fig. 23A, counter 2316 is clocked by 10CLK
`~r 15 and provides timing pulse outputs RTG0 through RTG3, controlling sequence of events during a refxesh cycle. Counter 2316 operation is initiated by an input from multiple input gate 2318.
- Gate 2318 detects three conditions for initiating a refresh cycle, and a counter 2316 output tërminating refresh cycle.
l First condition calls for sub-memory 313 to seize ~.
irst avaiiable memory cycle after a refresh request to executè a ref~esh cycle. This condition occurs when BOARDSELECT, inverted b inverter 2320, indicates no request is currently being made of memory 313; BBU indicates sub-memory 313 is not currently in bac~u operation; MODSRDY from gate 2322, having inpUtS ~OD(512,514;516,-518)RDY from modulès 512 to 518, indicates none of modules 512 to 518 are executing read or write cycle; and REFREQ indicat ;~
a refresh cycle is requested.

,' ~
. . ,' , : ' .

,! :~

l~ 5 5 9 ..
Second condition represents initiation of a late re~resh cycle; a refresh cycle has ~een re~uested but a memory cycle has not been available until 6.4 microseconds has expired. In this case, gate 2318 re-cei~es BBU and inPUtS from gates 2324 and 2326. Gate 2324 has ` inputs REFREQ and LATEREFRESH, indicating that a refresh is requested and has extended past 6.4 microseconds. Gate 2326 has input MODSRDY, indicating tha~t modules 512 to 518 are not executing a read or write cycle.
In third condition, gate 2318 receives REFREQ, BBU, and LATEREFRESH; this case represents initiation of a rerresh cycle while sub-memory 313 is in battery backup mode.
r, ! Gate 2318 provides a logic 1, through inverter 2319, ~o shift register 2316 data input if any of these conditions is met. Logic l then appears successively at outputs RTG0 through 3, with logic 1 outputs of RTG0 through 3 overlapping in time as shown in timing diagram Figs. 7 and 9 to 13.
Referring _ to both Figs. 23A and 23B, RTG0 to RTG3 are inputs to circuitry comprising inverters 2328 and two-input NAND gates 2330. Gates 2330 in turn generate REFADRsET~
REFADRCLR, and two REFRASSET outputs. Two REFRAS~ outputs are rovided to divide load imposed on gates 2330.
RTG3 and RTG0 inputs to gates 2318 and 2332 from inverters 2328 inputs terminate refresh control sequence input to shift register 2316, thereby terminating refresh cycle.
RTG0 and ~ are inputs to gate 2333. Gate 2333 output, with BBU, are inputs of NOR gate 2334, which generates REFADRENB. REFADRENB is an enablina signal to counters 2336 2338 and multiplexors 2340 and 2342, which generate refresh adres-ses REF~DR (0-6). Coùnters 2336 and 2338 are ciocked bv RTG2 and generate successive refresh addresses Eor each refresh cycle.
.. . ~
_59_ ~ ~2~;: 59 Multiplexors 2340 and 2342, controlled by REFADRSET, invert counters 2336 and 2338 outputs to place REFADR(0-6) on REFADR
`; bus 531 during refresh, and logic 0's at all ot~er times.
. .
-~ LATREFRESH and REFREQ inputs of NAND gate 2344 andRTGO and RTG3 inputs of NOR gate 2346 indicate, respectively, a late refresh cycle is being forced or a refresh cycle is .::
being executed. Outputs of gates 2344 and 2346 are connected ~: to inputs of two-input OR gate 2348, which generates . REFRESHING.
Returning to Fig. 23 and BBU circuitry, PWROK is connected to flip-flop 2356 D input and flip-flop 2356 is - clocked by RTG2, thereby causing PWORK to be sampled, as ~'; described abov-e, during each refresh cycle. Outputs BBU
.;, and BBU are provided to ci-rcuitry of Figs. 23A and 23B as . previously discussed. LATEREFRESH and HELPSETBBU inputs .~ to gate 2350 generate a signal to gate 2352 indicating period for initiating a late refresh has been exceeded.
10CLR and REFREO inputs to gate 2354 provide a clocked signal to gate 2352 that a refresh has been requested.
Gate 2352 output is connected to flip-flop 2356 set input, to force generation of BBU and thereby drive memory 313 ;~
into battery backup mode. This feature protects against possibility of a failure to refresh memory 313 due to an undetected power failure, or upon computer 310 turn-on.
` Referring to Fig. 23A, BBU and GPRESET are inputs of `~ OR gate 2358. Gate 2358 provides an output to high powered driver circuit 2359 comprising transistor 2360, diode 2362, resistors 2364 to 2368, and capacitor 2370. Driver 2359 in turn provides MEMRESET to memory 313 circuitry whenever ¦
memory 313 enters battery backup mode or receives a GPRESET.

, ,~ , dm:~ - 60 -. :
' :
. . , 5 5 ~

¦ Continuing to Fig. 23B, MEMRESET and RTG3 are inputs to OR
,. ¦gate 2370. Gate 2370 drives high power dciver circuit 2371 ident-¦ical driver 2359 MEMRESET, to provide REERASCLR whenever MEI~RESET
, 5 ¦occurs, or upon occurrence of RTG3 during a refresh cycle.
~ ¦ Referring finally to Fig. 24, clock distribution ; ¦ circuits ,of sub-memory 313 are shown. lOCLK and MEMCLK
¦ are buffered through driver gates 2410 and 2412, respectively, to l be distributed to sub-memory 313 circuitry as described above., ~: 20CLX iS inverted_and buffered by gate 2414 and buffered, again 1 10 ,hrough power inverter 2416 to provide 20CLK outputs to sub-memory .. 313.- i~ultiple 20CLK outputs are provided bëcause of extensive , use of 20CLK in sub-memory 313, thereby reducing loading on each ,~ 20CLR output.
~iscussion of sub-memory 313 circuitry and operation is hereby concluded and certain features of sub-memory 313 are su~ar d~below~

' '`' . ' -61- >~

1 11L~S5~
`'`'' - 1- , ; ¦ F. Summary of Sub-memory 313 Features ~,.,; I _ _ ~ ¦ Certain features of sub-memory 313, which features and ¦ others ~ere described above, are:
~ ¦ First, provision of separate IMEMIN bus 320 and MEMOUT bus - 5 ¦ 318. Each bus, therefore, has either a single driver circuit and ~ ¦ multiple receivers or multiple drivers and a single receiver.
?~ This feature reduces capacitance loading on MEMIN bus 320 and ~:~. ~EklOUT bus 318, e.g., due to bus wiring, back panel connectors, and I/C inputs and outputs, and reduces bus reflections due to multiple terminations. This allows a computer designer to deter-mine where each bus should be terminated for minimum noise and, by reducing loading on the busses, increases data band width which can be supported by busses M~MIN and MEMOUT.
.~ .. .. ' ~ ' ' ~~ .
_ ` Second, memory modules 512 to 518 and memory logic 538 ~ `
execute all memory operations, i.e., read cycles, write cycles, an~ ;`
refresh cycles, within the same interval (which may normally be I
400 nanoseconds). Sub-memory 313 cycle period in turn is a multi-ple of memory bus cycle period (which may be 100 nanoseconds).
This, with independent and interleaved operation of modules 512 ,o 518, allows memory access at memory bus cycle intervals. In ;
addition, interface between, e.g., CPU314 or PFP312, and MEMIN -and MEMOUT busses is simplified. As will be described further `` 25 below with reference to PFP312, a device interfacing with memory 313 executes a write cycle by placing write address on MEMIN bus during a first memory bus cycle and data to be written on MEMIN
bus in the next memory bus cycle. A read cycle requires only that : a requesting device place read address on MEMIN bus 320 during one ; memory bus cycle, wait an integer number (e.g., 4) memory bus . ~
. ,. ~
. ~ ~

1~ 559 , ¦ bus cycles and transfer ~ata on MEMOUT bus 318 into its own input ¦
¦registers. Read cycle inter~ace is further simplified by ~rovi-¦tion of MEMSORRY to generate an extended bus cycle when a memory ¦request interference occurs.
¦ Third, transparency of sub-memory 313 to error correcting ¦ code bits of words provides increased flexibility in using memory ¦ 313. Words may be organized in any manner required by the user.
Further, by per~orming error correction in CPU314, rather than witnin sub-memory 313, complexity of sub-memory 313 circuitry is reduced. This allows greater memory capacity on a single circuit board and reduces throughput delay time of sub-memory 313.
Fourth, overhead load on CPU314 is reduced by making ; rerresh an internal function of sub-memory 313. Further, refresh of sub-memory 313 provides ma~imum access to memory 313; sub-memory 313 performs refresh operations only during those memory cycles not required for access by CPU314, PFP312, or other devices ` This also effectively reduces sub-memory 313 overhead time.
Fifth, provision of individual sequence control circuitry for each of memory modules 512 to 51~ provides maximum operational ~lexibility of sub-memory 313. A further feature of sub-memory 313 circuitry, e.g., of timing generators 52d, is he simplicity by which timing sequences are generated. Timing sequences are generated by a shift register whose operation is initiated by some ;
e~ent and which provides successive timing pulse outputs.
Sixth, data and address bussing in sub-memory 313 reduces total area of sub-memory 313 circuit board occupied by busses.
This allows sub-memory 313 to be constructed on a single circuit board, with maximum area therein devoted to data storage. One aspect of sub-memory 313 bussing is use of a single common bus to transfer data words or addresses in parallel to multiple receiving ", . . , :: , , , -.

i 3 5 5 3 ll points; control signals then transfer bussed words into selected receiving points. This appears in busses MI, DI, RA, CA, MO, and REFADR. ADR bus 530 represents a further development of this ; aspect; addresses to banks 520 and 522 are ~ransferred sequen-tially, thereby halving address bus requirements of banks 520 and 522. A particular feature of ADR and A busses is use of memory elements 1410, capable of sequentially accepting row and column addresses. A second development appears in busses RA and CA, wherein addresses are continually transferred in parallel to latches 526 and 528 of modules 512 to 518. An addressed module thereby seizes an address merely by ceasing acceptance of subse-quent addresses. This reduces time required to address any par-ticular memory module.
A second aspect of sub-memory 313 bussing appears on O bus 551; registers 542 through 548 use tri-state logic to multiplex data onto O bus 551. Thls method is not used between DOA bus 513 to DOD bus 519 and MO bus 541; tri-state memory elements 1410 switch too slowly to avoid mutual interference at data rates involved. Instead, output multiplexor 540 is used. As shown in Fig. 5, output multiplexor 540 is the only actual, physical multi-plexor in sub-memory 313.
Seventh, switching of sub-memory 313 into and out of ~
battery backup (BBU) mode occurs only during a refresh cycle. ;
Operating states of memory modules 512 to 518, and memory logic 538, are therefore known, avoiding possible random operation of ~ memory 313 and loss of data.
; An eighth feature is cutoff of the power to major portions of memory logic 538 and memory modules 512 to 518 during BBU
operation. This reduces power requirements of sub-memory 313 to banks 520 and 522 and battery backup and refresh control circuitry . '~' l -64- l ~: ' :

In conclusion, it should be noted that there are other - reatures of sub-memory 313 and sub-memory 313 can be easily recon-I figured to resemble memory 111 of computer 110, with separate data - I and address input busses. A second buffer 534 would be added, for ~`5 ¦data input bus 120b, providing data outputs to data latch 536.
~ IIN bus 520 and bufLer 534 of Fig. 5 then transfer only address ¦ inrormation into sub-memory 313. This would decrease write access time of sub-memory 313 from two i~EMIN bus 320 cycles, i.e., 200 nanoseconds r to a single bus cycle by allowing write addresses and data to enter sub-memory 313 in parallel. This requires a change in time of occurrence of DATAINLATCH, e.g., by utilizing WINDOW as DATAINLATCH. .
;; Description of sub-memory 313 is thus concluded and ~` prefetch processor 312 will be described next.

,.....
:'' ..

4. Pre-fetch Processor (PFP)312 (Figs. 3, 25-27) _ = , .. . . ..
PFP 312 performs instruction look-ahead for CPU 314 by fetching from memory 311, and storing in PFP
memory 330, a sequence of instructions in advance of the instruc-tion currently being executed by CPU 314.
Structure and general operation of PFP 312 have been described previously in discussion of architecture and operation of computer 310. The following discussion will begin with a glossary of signals present in PFP 312, followed by a discussion of PFP 312 operation on block diagram level. Circuitry of PFP 312 will then be presented and, finally, certain features of PFP 312 will be summarized.
A. PFP 312 Signal Glossary (l)Bus signals:
(a) MEMOUT(0-19): (MEMORY OUT) 20-bit instruction word appearing on MEMOUT bus 318.
(b) MEMIN(0-19): (MEMORY INPUT) 20-bit physical address to Memory 311.
~ (c) CPUPC(8-15): (CPU PROGRAM COUNT) Eight low-order i 20 logical address bits in CPU PC register 364; used as program count and read address input to PFP
memory 330.
(d) PFPPCR(0-19): (PFP PROGRAM COUNT, REQUESTED) 20-bit physical address in PFP PCR register 336.
(e) PFPPCF(12-15): (PFP PROGRAM COUNT, FETCHED) Low-order logical address bits in PFP PCF register 332; used as write address inputs to PFP memory 330.
(f) HIADR(0-5, 16-19): (HIGH ORDER ADDRESS) Direct or ; mapped high-order physical address bits appearing on HIADR bus 328.
(g) ALUOUT(9-15): (ALU OUTPUT) Low-order physical address bits appearing on ALUOUT bus 326 and bus 326c.
. ~, -~6- l . ' ~,~

c 9 ~
(2)Indivi~ual Control Sianals . . ,. ~
(a) ALCCRFEXT: (ALC CI,EAR TO REQUEST FETCH, E~TENDED) Signal indicating CPU 314 is executing an ALC in-struction allowing PFP 312 to execute a fetch S operation.
(b) ALC CYCLE: (ALC CYCLE`) Signal indicating CPU 314 is ¦ about to execute an arithmetic and logic class (ALC) ¦ instruction.
¦ (c) CONSOLEMODE: (CONSOLE MODE) Signal lndicating computer 310 is operating under control of an external console.
(d) CRF: (CLEAR TO REQUEST FETCH) Signal enabling PFP 312 to execute a fetch operation.
I (e) CTEQO: Signal indicating PFP 312 has no instructions ¦ for CPU 314.
(~) CTEQl: Signal indicating PFP 312 has only one re-~ maining instr~ction in memory 330 for CPU 314.
(g) CTGTl: Signal indica:ting PFP 312 has more than o~e `instruction stored in memory 330 for CPU 314.
(~) DONECURRBLK: (DONE CURRENT BLOCK) Signal indicating _ PFP 312 has reached end of the block of` memory 311 addresses currently available to PFP 312. ~ ;
(i) ENB10CLK: (ENABLE 10CLX) General enabling signal used to synchronize MEMCLK and USEQCLK with 10CLK and thus with 4OCLK.
(j) ENDUCYCLE: (END MICROCYCLE) Signal indicating microinstruction logic 342 is completing current microinstruction sequence and a new microinstruction will begin.
(k) EOCB: (END OF CURRENT BLOCK) Signal indicating PFP
312 has fetched last available address of block of memory 311 addresses currently accessible by PFP 312 (I) FETCHSTARTED (FETCH STARTED) Signal indicating PFP
g a pre fetch operation.

l~ ~1 c ~3 ~J 5 ~

(m)~ FULL: (FDI,L) Signal indicating PFP memory 330 is full and PFP 312 should generate no further instruction fetches.
(n) GPPRESET: (GENERAL PURPOSE PRESET) General purpose preset signal for computer 310.
(o) GPRESET: (GENERAL PURPOSE RESET) General purpose reset signal ~or computer 310.
~ ¦ (p) HSCREO: (HIGH-SPEED CHANNEL REQUEST) Signal indicating ; I a high-speed channel device has seized access to ¦ memory 311.
(q) INCPC: (INCREMENT PROGRA~I COUNT) Clock signal to CPU-- PC register 364 to increment CPUPC.
(r) INCPCENB: (INCREMENT PROGRAM COUNT ENABLE) Signal indicating PC is to be incremented.
` 15 (s) INSTSAGEALC: (INSTRUCTION SAGE ALC) Signal from microinstruction logic 542 indicating CPU 314 is about to execute an ALC instruction; indicates PFP 314 may execute a fetch operation.
(t) LOADINST: (LOAD INSTRUCTION) Clock pulse indicating ;
requested instruction word is present on MEMOUT bus 318; used to load instruction word from MEMOUT bus 318 into PFP memory 330; used to increment four-bit PFPPCF in PFP PC~ register 332.
(ul MEMCLK: (MEMORY CLOCK) 100 nanosecond memory bus ; 25 clock phase synchronized with 40CLK. ~-(v~ MEMCLKENB: (MEMCLK ENABLE) Signal inhibiting MEMCLK
on occurrence of MEMSORRY,or MEMWAIT.
(w~ MEMSORRY: (MEMORY SORRY) Signal indicating a memory 311 request interference has occurred.
(x) MEMSTART: (MEMORY START) Signal to memory 311 initiating memory 311 read or write cycle.
. . . . ~ , .' ~
-68- 'i I . ' . ' (y.) MEMSTARTCPU:_(MEMORY START, CPU) MEMSTART provided by CPU 314.
(~) MEMSTARTPFP: (MEMORY START, PFP) MEMSTART provided . by PFP 312.
(aa) MEMWAIT: (MEMORY WAI'r) Signal delaying memory 311 operation after read or write cycle has been initated;
used to coordinate operation of me~ory 311 and another device having a slower data transfer rate.
(bb) ~SEQCLK: (MICROSEQUENCE CLOCK) Clock signal provided by microinstruction logic 342; used to load high- :
order bits of physical address into PFP PCR register 336.
: ~cc) ~SEQTEST: (MICROSEQUENCE TEST) Signal indicating : condition being tested by computer 310.
(dd) ~ANOCLK: (NA~OCLOCK) MEMCLK derived clock signal used within PFP 312; inhibited for single MEMCLK -,:
periods when memory 311 access seized by a high-: speed ehannel.
(ee) PCDEST: (PROGRAM COUNT DESTINATION) Signal used to .
load low-order bits of logical address into CPU PC
register 364 for use as PC. -:
(ff) PCDESTENB: (PROGRAM COUNT DESTINATION ENABLE) Signal :
indicating fetch of a new block of instruction :; addresses in memory 311 is to be initated; enables loading of new logieal and physical addresses into .
PFP PCR register 336, CPU PC register 364, and PFP PCF register 332; used to enable memory 330 ~
outputs to transfer a stored instruction word onto ~:
PFP bUS 322; used to load four lowest order bits of logical address into PFP PCF register 332.
(~g~ PCS:RCENB: (PROGRAM COUNT SOURCE ENABLE) Enabling A~,, ' ~'`' . . ,.
`' i~ ~ ~ ~... : `,~' 112~559 signal to CPU PC register 364 to transfer CPUPC on~o ALUIN bus 32~.
(hh) PFPDESTENB: (PFP DESTINATION ENABLE) Enable signal to PFP memory 330 to transfer instruction onto PFP bus 322.
(ii) PFPPCTC2: (PFP PROGRAM COUNT TERMI~AL COUNT 2) Signal indicating PFP 312 has reached last available address in block of memory 311 addresses currently accessible by PFP 312.
(jj) PFPREADY: (PFP READY) Signal to CPU 314 indicating instruction requested by CPU 314 is available in PFP 312.
(kk) PFPREQ: (PFP REQUEST) Signal indicating PFP 312 , . .
is requesting memory 311 access to perform a prefetch operation.
. (11) PFPREQFETC~: (PFP REQUEST FETC~) Signal indicating PFP 312 is enabled to request memory 311 access for a pre-fetch operation.
(mm) RANDCRF: (RANDOM MICROINSTRUCTION CLEAR TO REQUEST
FETC~) .Signal from microinstruction logic 542 indicating a micro-instruction is being executed that allows PFP 312 to execute a fetch operation.
(nn) SAGDUPDATEPC: (SAGE UPDATE PROGR~M COUNT) Signal from microinstruction logic 342 indicating CPUPC to be incremented.
(oo) TESTRESET: (TEST RESET) Reset signal used during ; computer 310 test sequence.
(pp) UPDATEPC: (UPDATE PROGRAM COUNT) Signal from ALU 356 indicating CPUPC is to be incremented.
(qq) WCBF: (WRITE CURRENT BLOCK FAULT~ Signal indicating - a possible instruction conflict exists between a modified instruction in the block of memory 311 addresses accessible to PFP 312 and an instruction stored in memory 330.
' :

dm:t~3 - 69a -. ,.

.

~129r59 . (rr) WRITECURRCLK-: (WRITE CURRENT CLOCK) Signal indicating a memory 311 write cycle is occurring in the block . of memory 311 addresses currently accessible by . PFP 312.
¦ (ss) lOCLK: 100 nanosecond clock phase synchronized with lOCLK.
(tt) 20CLK: 50 nanosecond clock phase synchronized with 4OCLK. :.
(uu) 40CLK: 25 nanosecond clock.
` 10 B. Operation of PFP 312 (Fig. 3) .~. Referring to Flg. 3, as previously discussed a sequence:~ of instructions comprising a user program is generaliy stored in .
successive address locations in memory 311. CPU 314 tracks .
. program execution by storing part of logical address of an :
; 15 instruction being executed by CPU 314 in CPU PC
.:~ register 364 as CPU program count (CPUPC). CPUPC is,in part, :
used by ALU 356 and MAP 354 to generate direct and mapped . physical addresses to memory 311. ~ ;
: When a program is executed, CPUPC of first instruc-: 20 tion address is loaded into CPU PC reqister 364. This initial . CPUPC is then used to generate an initial physical address which, ::
. as described below, is loaded into PFP PCR register 336. Part of ;
. initial CPUPC is also loaded into PFP PCF register 332. CPUPC ;
.. ~ is subsequently incremented as this or subsequent instruction steps are executed by CPU 314, to call successive instructions from PFP 330. When instructions are not located in successive . memory 311 addresses, e.g., due to a jump instruction, a new :.
.j initial CPUPC is loaded into CPU PC register 364. The new CPUPC
then generates a new initial physical address for the new block :~:
3Q of sequential instructions. ~

~$~ :
. r ~70- ~:
, , . ~ . ' ~s ,......... . 1 129r 5~3 ~` Initial physical addresses,generated from CPUPC at start ¦ of each block of sequential instructions,are loaded into pre-,r l fetch processor program count requesting (PFP PCR) register 336 I as PFPPCR. At the same time, low order bits 12 to 15 of CPUPC
¦ are loaded into pre-fetch processor program count fetched (PFP
; ¦ PCF) register 332 as PFPPCF. As described above (Instruction and Data Words), low order bits 6 to 15 of logical and direct or ¦ mapped physical addresses are identical. Low order initial addresc ¦ bits stored in registers 364, 336, and 332 are thereby ¦ identical at start of a block of instructions.
¦ After receiving initial PFPPCR and PFPPCF, PFP 312 I uses memory bus cycles not required by CPU 314, or other ¦ - devices, ~~ ~ ~ to perform pre-fetch. As will be described further below, PFP 312 receives signals indicating when no other '~ 15 computer ~element currentIy requires access to memory 311. PFP
312 then transfers initial PFPPCR onto MEMIN bus 320, generates MEMSTARTPFP, and generates pre-fetch request signal (PRFREQ).
PRFRFQ is compared to MEMSORRY from memory 311. If MEMSORRY
indicates a request interference has occurred, PFP 312 delays its request to a subsequent memory bus cycle. PFP 312 will continue requesting that address on ~ach memory bus cycle until access is granted.
When access is granted, PFP 312 begins counting MEMIN bus 320 cycles as previously described. At the same time, 7 lowest order bits 9 to 15 of PFPPCR are incremented by one to generate .
a new ~FPPCR. New PFPPCR is physical address of next instruction to be fetched. PFP 312 ` continues to request -instructions from memory 311 as just described; PFP PCR register 336 thereby generates sequential PFPPCR read addresses to memory ¦ 311 and racks instructions requested ~rom memory 311.

' 1 , ,.
~ -71- l I , ", ~

,.-2 3 ~ 5 9 ~ l ~
¦ Instructions re~uested by PFP PCR register 336 appear on MEMOUT bus 318 four memory bus cycles after request initiation, ; and are transferred into PFP memory 330. Memory 330 may contain 16 address locations. Locations of instructions in memory 330 are selected by 4-bit PFPPC write address in PFP PCF register 332 : PFPPCF is incremented as each instruction is received. Instruc-tions are thereby stored in sequential addresses in memory 330 (e.g., locations 0 to 15; then 0 again, and so on) and PFP PCF
register 332 t~acks fetched instructions.
As discussed above, CPUPC represents an instruction to be executea by CPU 314, and is incremented at or near start of execution of that . instruction Four lowest order bits 12 to 15 of CPUPC are used as PFP memory 330 readout address, so that the next lnstruction to be executed is requested from memory 330 as a current instruction is being executed~ Since CPUPC and PFPPCF
are initially identical,and are each incremented sequen-tially, instructions are read from memory 330 in same sequence as written in. CPU 314 will therefore receive instructions in same sequence as originally stored in memory 311.
Certain restrictions nay be placed on operation of PFP 312 to avoid instruction fetch errors and to ensure efficient opera-tion. First, as indicated above, PFP PCR reqistèr 336 may vary only 7 lowest order bits 8 to 15 of physicai address PFPPCR~
.~ ~lgher order blts 0 to 5 and 16 to 19 of PFPPCR can be chanaed i 2~ only by ioadina a new initial PFPPCR into PFPPCR `
register 366. As discussed previously, there is a one-to-one relationship between low order bits 6 ~o 15 of logical and physi-cal addresses. High order bits 0 to 5 of logical address, however, may be MAPped into bits 0 to 5 and 16 to 19 of physical ;
address. Therefore, allowing PFP 312 to modify high order bits 0 to 5 and 16 to 19 of PFPpCR could result in reading instruc-i', , '~:, .. ~,i`~.-:`
~ -72- ~
,:~ . ,, . ~ , ~ . -. I
~icns from-another user's program. This can be avoided by limitin PFP 312 to operating with 7 low order bits 9 to 15 of PFPPCR~
Second, bits 12 to I5 of PFPPCF correspond to four lowest order bits 12 to 15 of CPUPC. This may limit fetching by PFP 312 to at most 16 instructions ahead of the instruction currently being executed by CPU 314. This limitation may be provided becaus of probability of a jump instruction occurring in a sequence of instructions. A jump re~uires discarding pre-fetched instructions stored in memory 330 and fetching of a new block of instructions `10 jumped to. Operating efficiency of PFP 312 is thereby enhanced by providing sufficient look-ahead so that CPU 314 rarely need wa for instructions while minimizing discard of unnecessarily fetched instructions.
In summary, PFP 312 has pre-fetch access to a block of 128 consecutive address locations in memory 311, as defined by 7 variable bits 9 to 15 of PFPPCR. First address in ` block is determined by initial physical address PFPPCR loaded into PFP
PCR register 336. Pre-fetch is performed within a moving window within the block. Pre-fetch window is a maximum or 16 addresses long. First window address is determined by CPUPC and last ;
fetched window address is determined by PFPPCF. PFP 312 may reach end of the current 128 address block before receiving a new initial PFPPCR. If this occurs, PFP 312 generates DONECURRBLK, indicating it has reached end of its accessible address space. DONECURRBLK inhibits operation of PFP
312 until new initial PFPPCR and PFPPCF are provided. It is understood that other fetch window and accessible instruction block lengths may be used in PFP 312.
Turning ~o other elements of PFP 312, PFP READY Iogic (PFP~ DY~
~30 334 compares PFPPCF and CPUPC to provide outputs indicating whether memory 330 contains only 1 or several instructions ln . ~, .~

, j ~1295S~
I
I advance of that currently executing in CPU 314. These outputs in ¦ turn generate PFpREADy indicating whether PFP 312 is ready to provide an instruction requested by CPUPC. PFPRDY 334 also I provides output FULL indicating memory 330 is full and thus ¦ unable to accept further instructions. In this case, operation of PFP 312 is suspended until CPU 314 has read at least one instruction out of memory 330.
Write Current Block logic (WCB) 338 monitors memory 311 ~ write operations, e.g., by CPU 314. WCB 338 compares PFppcR to - 10 any CPU 314 write address appearing on MEMIN bus 320. If CPU 314 writes into a memory 311 address within the block of instructions currently accessible by PFP PCR 336, WCB 338 provides an indica-tion of this event. This feature warns of possible conflict between a subsequently modified instruction in memory 311 and a corresponding,previously ~etched,unmodified instruction in memory ~`` 330.
C. PFP 312 Circuitry (Figs. 25-27) _ ................ _ ,: :
~ Circuitry used in the presently preferred embodiment of -~` PFP ~2 is presented in Figures 25, 26, and 27. As in discussion of memory 311, detailed structure and operation of this circuitry will be described only where necessary to illustrate operation of PFP 312. Conventional circuit symbols are used throughout and structure and operation of circuitry will be understood by one ordinarily skilled in the art. Only those components necessary to i]lustrate operation of PFP 312 will be designated by a reference numeral and in the following parts list. All , components drawn in same manner as those referenced are to be considered identical to, and operating same as, those referenced.
PFP PCR register 336 and WCB 338 are shown in Figs. 25 and . . ~' , . ~-~ ~ -74- ;

` ~ .

¦25A. Referring to Figure 25, PFP PCR register 336 comprises ¦registers 2510 and 2512, counters 2514 and 2516, and tri-state I buffer drivers 2518. As discussed previously, high order bits ¦ 0 to 5 and 16 to 19 of physical address appear on HIADR bus 328 as signals HIADR O to 5 and 16 to 19. HIADR O to 5 and 16 to 19 are connected to inputs of registers 2510 and 2512. Low order bits 6 to 15 of physical address appear on ALVOUT bus 326 as signals ALUOUT 6 to 15 ALUOUT 9 to 15, corresponding to seven variable bits 9 to 15 of PFP PCR, are connected to inputs of counters 2514 and 2516. Low order address bits ALUOUT 6 to 8, corresponding to non-variable bits 6,7 and8Of PFP PCR are connec-ted to inputs of resister 2512. PFPpCR appears on outputs of registers 2510 and 2512 and counters 2514 and 2516 as PFPPCR
to 19. PFPPCR is connected to inputs of bu~fer drivers 2518.
Corresponding physical address bits MFMIN 0 to 19 appear on buffer drivers 2518 outputs, which are connected to MEMIN bus 320.
An initial physical address appearing on ALUOUT bus 326 and HIADR bus 328 is loaded into registers 2510 and 2512 and counters 2514 and 2516 upon occurrence of PCDESTENB. PCDESTENB ~
` 20 enables parallel entry (PE) inputs of counters 2514 and 2516 ~;
Tnitiai physical address is then transferred into counters 2414 and 2515 by MEMCLK to counters 2514 and 2516 clock inputs. In ~
registers 2510 and 2512, PCDESTENB enables gate 2520 to provide - .
~SEQCLK through inverter 2522 to registers 2510 and 2512 clock ` 25 inputs. ThereaEter, PFPPCR 9 to 15 in counters 2514 and 2516 isincremented by MEMCLK each time counters 2514 and 2516 receive count enable input FETCHSTARTED. As will be described below in --discussïon of F:ig. 22, FETCHSTARTED occurs each time PFP 312 requests an instruction from memory 311. TESTRESET to counters ~3Q `~514 an`d ~516 reset in~uts is used`to reset PFPpC~ 9 to 15 to r zero, e.g., during a computer 310 test sequence.
',' ; -75- ~

. ~ .

li .`
Counters 2514 and 2516 also provide outputs EOCB and PFPPCTC2 to PFP 312 control circuitry shown in Figure 27. EOCB
indicates last available address of current block is being requested. PFPPCTC2 becomes active when last avail-able address is being requested and inhibits further pre-fetch requests.
Buffer drivers _ 2518 are enabled to place PFPPC~ G} .
M~ bus 320 by PFPREQFETCH. PFPREQFETCH is generated by PFP 31 when, as described further below, PFP 312 has requested and been granted access to memory 311. PFPREQFETCH also causes buffer drivers ~518 to generate MEMSTARTPFP. MEMSTARTPFP is wire ORed with MEMSTARTCPU from CPU 314 to provide MEMSTART to memory 311.
Similarly, drivers 2518 generate PFPREQ to PFP 312 control ; circuitr~ to indicate a PFP request has been initiated. As , 15 described further below, PFPREQ is compared to MEMSORRY to defer PFP 312 fetch if a memory request interference occurs.
.~ Referring to Fig. 25A, WCB 338 comprises comparators 2524 and gate 2526. Comparators 2524 compare physical address bits r.~. PFP PCR 0 to 7 and 16 to 19 with corresponding address bits ~; 20 MEMIN 0 to 7 and 16 to 19 of ~EMIN bus 320. Comparators 2524 are enabled through gate 2526 by simultaneous occurrence of lSTART and MEMWRITE to memory 311. MEMWRITE occurs only when some computer 310 element other than PFP 312, e.g., CPU 314, writes into memory 311. Comparators 2524 generate WRITECURRBLK .
if comparison of PFPPCR and MEMIN indicates a ~rite has occurred in block of addresses currently accessible to PFP 312.
CPU PC register 364, PFP PCF register 332, and PFP memory 330 are shown in Figs. 26 and 26A. Referring to Fig. 26/ CPU PC
register 364 comprises counters 2610 and 2612 and buffer driver - ~-; 2614. Counters 2610 and 2612 data inputs are connected to low , , . .
. ;'' ~:

76 !
, ~ - - - . ~ . - , , ~.' : 112~559 order logical address bi-ts ALUOUT 9 to 15 from ALUOUT bus 326.
ALUOUT 9 to 15 correspond to seven variable address bits PFPPCR
9 to 15 as data inputs. An eighth data input bit of coun-ters 2610 and 2612 is connected logic 0 (ground) and corresponds to ALUOUT 8 and PFP PCR 8. ALUOUT 9 to 15 and logic 0 eighth ¦ bit are loaded into counters 2610 and 12 by parallel enter enable inpùt PDCEST and clock input MEMCLK.
CPUPC appears on counter 2610 and 2612 outputs as CPUPC 8 to 15 and is incremented by MEMCLK when count enable input INCPC
~ 10 ¦ is active. INCPC enables counters 2610 and 2612 as instructions ; I are executed by ALU 356. Again, reset input TESTRESET is provided to reset CPU PC 8 to 15 to 0.
I CPUPC 8 to 15 are connected to inputs of inverting buffer ¦! amplifiers 2614. Buffer amplifier 2614 are enabled to place inverted CPUPC on ALUIN bus 324.
As will be discussed with reference to Fig. 26A, CPUPC is connected to readout address inputs of PFP memory 330 and to inputs of PFPRDY 334. ~ -Referring to Fig. 26A, PFP Memory 330 is shown~ Memory 330 comprises random access memories (R~l) 2618, 2620, 2622, and 2624. R~Ms 2618 to 2624 may each be 16 word by 4-bit wide memories collected in paral~lel, so that memory 330 may comprise a 16-word by 16-bit wide memory. As stated previously, memory 330 may be other than 16 bits wide by 16 words long.
CPUPC 12 to 15 from CPU PC register 364 are connected to read address inputs of P~ s 2618 to 2624. PFP?CF ' 12 to 15 from PFP PCF register 332 are connected to write address inputs of RAMs 2618 to 2624. RAMs 2618 to 2624 data inputs are connected to MEMOUT bus 318 (MEMOUT 0 to 19). MEMOUT0 to MEMOUT3 are con-3~ nected to RAM 2618 data inputs and MEMOUT4 to MEMOUT7 connected 112 9 r 5 9 to R~M 26-20 data inputs.- MEMOUT8 to MEMOUT11 are connected to R~M 2622 data inputs and MF~OUT12 to MEMOUT15 connected to RAM
2624 data inputs. MEMOUT 15 to 19 are, as discussed previously, error correction bits used by ERCC logic 319 and are not stored in PFP memory 330. RAMs 2618 to 2624 data outputs, PFP0 to PFP15 are connected to PFP bus 322. Instructions on MEMOUT bus 318 are written into memory 330 when ~RAMs 2618 to 2624 receive simultan-; eous write enable inputs MEMCLK and LOADINST. Stored instruction ¦ are read from memory 330 when RAMs 2618 to 2624 receive output ~- 10 l enable input PFPDESTENB. This would be the normal condition.
PFP RDY 334 and PFP 312 control circuitry are shown in Figs. 27 and 27A. Referring to Fig. 27, PFP RDY 334 comprises programmable read only memory (PROM) 2710, flip-flop 2712, and gates 2714, 2715, and 2716. PROM 2710 acts as a comparator for read ~CPUPC) and write (PFPPCF) addresses to memory 330. PROM
2710 provides output FULL, indicating memory 330 is full; CTGTl, indicating more than 1 instruction is available for CPU 314;
CTEQl, indicating memory 330 contains only 1 instruction in advance o~ that currently executing in CPU 314; and CTEQ0, 2Q indicating memory 330 contains no instructions.
CTEQl and INCPC are connected to inputs of gate 2714, ~hich provides an output indicating memory 330 contains only one instruction. INCPC, discussed further below, is a signal indicating whether CPU 314 is about to read an instruction from memory 330. Gate 2714 output is wire ORed with CTGTl and gate . 2713 output. CTGT1 represents that more than 1 instruction is available in memory 330. Gate 2713 input LOADINST indicates PFP 312 is presently transferring an instruction from memory 311 into PFP memory 330. Gate 2713 output thereby indicates PFP 312 ~ presen does not have an lnstructiOA for CPU 314 but an instrul -7a_ 1 tion will be available at end of current MEMCLK cvcle. Gate 2713 output is-then ANDed with-INCPC by gate 2715 to provide gate 2715 oùtput ORed ou-put of gate 2714 is connected to an input of gat~
2716, as is WCBF (Write Current Block Fault, discussed below).Gat~
! 2716 output PREREADY indicates whether PFP 312 will be unable to deliver instruc-tions to CPU 314; either because instructions are not available or because there is a possible conflict between instructions stored in memories 313 and 311. PREREADY is con-nected to flip-flop 2712 data input. Flip-flop 2712 clock input lQ NANOCLK, discussed below, samples PREREADY to generate output PFPREADY. PFPREADY indicates whether PFP 312 is ready to : provide instructions to CPU 314.
. PFP 312 control circuitry will now be described. Relerrin~
to Fig. 27A, circuitry generating INCPC, WCBF, and NANOCLK, ' 15 referred to above, will be discussed first.
INCPC is generatêd by gates 2718 to 2724 and associated inverters 2726. As stated abo~e, INCPC occurs when an instruc-tion is to be read from memory 330. More particularly, INCPC
indicates _ ~CPUPC is to be incremented by MEMCLK to CPU PC
register 364, e~g., on a skip nstruction.
. Inputs INCPCENB, UPDATEPC, and SAGEUPDATEPC to gate 2718indicate CPUPC is to be incremented. These are inputs from hardwired logic detecting microinstruction conditions requiring CPUPC to be incremented. Gate 2718 output and END~CYCLE are connected to inputs of gate 2720. END~CYCLE indicates a current microinstruction is ending and a new microinstruction is to begin ALCCYCLE inpUt to gate 2722 CPUPC is to be forcibly incremented due to an ALC skip instruction. ~SEQTEST input to gate 2722 from microinstruction logic 342 represents a micro-instruction test condition indicating whether an ALC skip inst-ruction iS true. Input NANOCLK to gate 2722 is a PFF312 inhibit described below. .

-79- .
`~ . , . i ` ~ 5 5 9 ' l Finally, gates 2720 and 2722 outputs are ORed by gate 2724 which provides output INCPC. Inverters 2725 and 2726 invert gates 2724 and 2718 outputs to provide desired polarity siqnals to gates 2720 and 2714.
WCBF is generated by flip-flop 2728. J input WRITE
. CURRBLK of flip-flop 2728, discussed previously, indicates a ; write cycle has occurred in memory 311 in the block of instruc-~ions currently accessible by PFP 312. PCDESTENB, also discussed previously, indicates a new physical address is to be loaded into `10 PFP PCR register 336, to assigning a new block of instructions to PFP 312. Flip-flop 2728 clock input MEMCLK samples WRITECURRBLK
and PCDESTENB. WCBF thereby indicates, after a WRITECURRBLK, that a possible instruction conflict is present and, after a PCDSTENB, that the conflict has been resolved by re-initiating ' 15 PFP 312 fetch operation. Flip-flop 2728 set and reset inputs .~- -GPPRESET and TE TRESET can clear or set flip-flo~ 2728, thereby ~
generating WCBF. __ , _ ~ircuitry generating NANOCLK and MEMCLK is regarded as ~ar. of CPU 314 but is presented here to aid understanding of PFP
, 20 i 312. NANOCLK is generated, by flip-flop 2730 and gate 2732, ~- ¦ from ME~ICLK. NANOCLK output of flip-flop 2730 is connected to ¦ flip-fiop 2730 data input through gate 2732, which inverts NANO-¦ CLK. Inverted NANOCLK is thereby sampled by MEMCLK so tha~
¦ NANOCLK occurs at one-half MEMCLK frequency. HSCREQ input to ¦ gate 2732 inhibits flip-flop 2730 data input, and thus NANOCLK
and PFP 312 operation, when a high-speed channel device has seized access to memory 311. A high-speed channel device, not shown in Fig. 3 for clarity of presentation, interfaces directly with MEMIN bus 320 and MEMOUT bus 318 to rapidly transfer data directly into and out of memory 311. Flip-flop 2730 set and reset inputs are connected to GPPRESET and GPRESET, allowing ;

these nputs to enable or inh b t NANOCLK and PPP 312.

1 1~9559 ~: .
Circuitry generating MEMCLK will be discussed next, followed by circuitry initiating fetch operations by PFP 312.
Finally, circuitry comprising PFP 312 interface with MEMIN bus I 320 and MEMOUT bus 318 will be described,with reference again to ¦ Fig. 27.
Referring to Fig. 27A, MEMCLK is generated by flip-flop 2734, inverter 2736, and gates 2738 to 2742. 20CLK is connected to flip-flop 2734 K input and 40CLK is connected to flip-flop 2734 clock input. 40CLK samples 20CLK so that flip-flop 2734 Q
and Q outputs provide MEMCLK and MEMCLK. Gate 2742 is a buffer amplifier used to reduce loading on MEMCLK output of flip-flop 2734.
Flip-flop 2734 J input MEMCLKENB from gate 2740 is an enable input inhibiting MEMCLK and thus PFP 312. Inputs of gate 2740 are MEl~AIT, ENBlOCLK, and SORRY from gate 2738 output.
M~AIT has been previously discussed with reference to memory 310. ENBlOCLK is used to synchronize ME~CLK with 40CLK. PRFREQ
input of inverter 2736, as discussed previously, is generated when PFP 312 is allowed to generate a read request to me~ory 311.
; 20 As discussed with reference to memory 311, if a PFP 312 request results in a memory request interference memory 311 will respond by providing MEMSORRY. PFPREQ and MEMSORR~ inputs to gate 2738 generate output SORRY, which indicates a PFP 312 read request has resulted in a memory interference condition. SORRY then inhibits `~ 25 generation of MEMCLK to inhibit PFP 312 operation until MEMSORRY
indicates request interference has cleared. As previously discussed, PFP 312 will then proceed to repeat the previously interfering memory request. Flip-flop 2734 set and reset inputs are connected to GPPRESET and GPRESET; these inputs allow MEMCLK
3Q to be suspended and are used to set starting condition of MEMCLK.
_. ,.. . _ _.... _ . . ,, . ~ ,. .,, . _.. ., .. .. . . ........... . .
Referring to Figs. 27A and 27, pre-fetch cycles of PFP 312 _ . r . . ~ ~. .. . ... .. _ _ , ?

.. . ~, :. . `, ~ i. ;.

are initiated by flip-flop 2744 output PPFREQFETCH, which indi-cates a fetch has been initiated.
As previously discussed, PFP 312 is enabled to perform pre-fetch operatlons when a higher priority dévice, e.g., CPU 314 does not rea,uire access to memory 311. Flip-flop 2744 data input is connected to an enable signal from gate 2746 output so that qate 2746 output is sampled by clock input MEMCLK. Gate 2746 has four inhibit signal inputs. ~ONECURRBLK is provided through lnverter 2748 from gate 2750 and 2752. Gate 2752 has inputs PFPCT2 and PFPREQFETCH. PFPCTC2 from PFP PCR register 336 indicates PFPPCR is within one address of end of the block of instructions current accessible to PFP 312. PFPREQFETCH from flip-flop 2744 output indicates a fetch has been initiated. Gate 2752 output LOCB thereby inhibits initiation of a subseauent PFP
312 request whlle last accessible instruction is being fetched.
LOCB and EOCB are inputs of gates 2750. EOCB from PFP PCR
re~ister_336 indicates PFP 312 has fetched the last available instruction. DONECURRBLK output of gate 2750 and inverter 2748 thereby inhibits PFP 312 from fetching instructions outside the currently available block of instructions.
Gate 2746 input FULL from PROM 2710 in PFPRDY 334 indicate~
memory 330 is full. FULL inhibits generation of fetch requests by PFP 312 until CPU 314 requests further instructions from memory 330 and frees at least one memory 330 address location to accept further instructions.
Gate 2746 input from gate 2758 is also an inhibit signal.
Gate 2758 input HSCREQ, discussed above, indicates a high-speed channel device is claiming priority access to memory 311. PFP
312 is inhibited from requesting access to memory 311 until -~
HSCREQ is terminated. CONSOLEMODE, as discussed further below in regard to Soft Console ROM 358, indicates computer 310 is operating in console mode. In console mode, all normal operation ,~,~

11,'9559 of computer 310 is suspen~ed, including pr~-fetch; computer 310 i then _ controlled by an external teletype device operating throug soft console 358.
Ga~e 2746 input CRF from gate 2754 is an enable signal i~dicating PFP 312 is allowed to perform pre-fetch operations.
Gate 2754 input ~F~F from microinstruction logic 342 indicates PFP 312 is allowed to fetch during a microinstruction 2sserting R NDCRF. ALCC~EXT is a hardwired signal indicating PFP 312 is 211Owed to fetch during execution of an arithmetic and logic c12ss (ALC) instruction. Gate 2754 input ALCCRF from_gate 27~6 is similar to ALCCRFEXT and indicates PFP 312 is allo-~ed to fGtch during an ALC instruction. Ga~e 2756 INSTSAGEALC indicates an AL
instruction is occurring duri~g which PFP 312 may be allowed to -etch. Gate 2756 input.~ts~oTEsT Trom microinstruction logic ~2 ~5 a ~est condition indicatin~ whether PFP 3I2 may fetch duri~g ~hat ALC 'nstruction. CRF output OL gate 2754 thereby indicates PFP 31~is allowed ~o perronm pre-fetch during a microinstru~tion or A~C ins~ruction. -_ _ _ .. .. _ ... . .. ... ... ._ _ .. . ._ _ .... . _ Flip-flop 2794- thereby generates PFPREQFETCH when enabled by CRF and not inhibited by 30NECURRBLK, FULL, CONSOLEMODE, or HSCREQ. As stated above, PFPREQFE~CH then enables PFP 312 to execute a pre-fetch operation.
Finally, circuitry comprising PFP 312 interface with MEMIN
bus 320 and MEMOUT bus 318 is shown in Fig. 27. PFP 312 inter-face circuitry comprises shift register 2760, gate 2762 and inverter 2764. Gate 2762 input PFPREQFETCH, as discussed, indicates PFP 312 is enabled to execute a pre-fetch cycle.
PFPREQFETCH transfers physical address PFPPCR onto MEMIN ~us 320 and generates MEMSTARTPFP and PFPREQ. PFPREQ is compared to MEMSORRY to determine if a request interference has occurred.
MEMSORRY is al~o connected to another input of qat~ 2.762 to inhiki t . .

g ~ 5 ~

gate 2762 output FETCHSTARTED i~ a memory request interference ~ occurs. If no interference occurs, gate 2762 generates .-- FETCHSTARTED, which indicates a fetch has been requested ~` and accepted by memory 311. FETCHSTARTED provides a logic 1 toshi~t register 2760 data input Loqic 1 is then shifted throu~h reqi~ter 2760 by MEMCLK. FETCHSTARTED will thereby aP~ear in shi t register 2760 output LOADINST fou:r MEMCLK periods (i.e., 400 ; nanoseconds) after fetch was initiated. As discussed above, therequested instruction is then available on MEMOUT bus 318 and ' 10 LOADINST transfers the instruction into PFP memory 330.
Having described structure and operation of PFP 312, cer-tain features of PFP 312 will be summarized below.
D. Summary of PFP 312 Features Certain features of PFP 312, which features and others were described above, are:
First, PFP 312 enhances operatiny efficiency of computer 310 by fetching from memory 311, and storing in PFP memory 330, instructions in advance of the instruction currently executing in CPU 314. CPU 314 thereby rarely needs to suspend its opera-tion to execute a 400 nanosecond memory 311 read cycle to obtain instructions. Instead, the next instruction required by CPU 314 is present on PFP bus 322 when CPU 314 completes execution of the current instruction. Further, CPU 314 may execute instructions stored in PFP memory 330 during intervals when high priority ;
devices (e.g., a high-speed channel) pre-empts access to memory 311. CPU 314 can thereby continue operation while denied access to memory 311.
Second, by minimizing CPU 314 memory requests, PFP 312 increases availability of memory 311 to other devices.
Third, PFP 312 performs pre-fetch during memory bus cycles not required by higher priority devices, such as CPU 314 or a ., ~.

.. ~, - , , , "' high-speed channel. This-~again increases availability of memory 311 to these devices.
Fourth, PFP 312 access to memory 311 may be limited to a ~ single block of 128 instructions at a time. This prevents PFP
`~ 5 312 from inadvertently fetching instructions from another user's ;~ program.
Fifth, lookahead capacity of PFP 312 may be limited to 16 instructions. This enhances efficiency of PFP 312 by allowing ~, adequate lookahead while minimizing discard of fetched instruc-tions when CPU 314 begins a new sequence of instructions.
- . Sixth~ PFP 312 monitors memory 311 write operations. This avoids conflict between modified instructions in memory 311 and previously fetched unmodified instructions in mernory 330.
Description of PFP 312 is thus concluded and microinstruc- , lion 1 ic 342 will be described next.

., ~

.
' :

-85- `
,~' . ~ ' ~:' v 5 9 t~
. l'licroinstruction Logic 342 (Figs. 28 - 30) Referring to Fig. 3, microinstruction logie 342 .LS connected from PFP bus 322 and provides an output to microinstruction regis-ter 344. Microinstruction register 344 in turn has an output to ALUIN bus 324. As previously described, frequently used sequences of instructions, referred to as microinstructions, are stored in microinstruction logic 342. __ _ _ _When _ a sequence of microinstructions is to be executed ¦ an _ _ instruction appearing on PFP bus 322, referred l to as a macroinstruction t in part compr~ises an inst~ruction ~o_ ¦ microinstruction Iogic 342. Microinstruction logic 342 respo~ds to a macroinstruetion by providing a corresponding sequence of ¦ mrcroinstructions to CPU 314.
I ~ ~ ~ .. .. .. . . ..
I Microinstruction logie 342's structure will first be described - 15 ¦ on a block diagram level, followed by a discussion of microin-¦ struction logie 342 operation. These diseussions will illustrate ¦ differences between mieroinstruction logic 342 of computer 310 ¦ and microinstruction logie 142 of prior art computer 110 previ-l ously referred to.
... _ .... . ._, ,. _ . .. . . .
_ _ . ..... ... .
. .... .. : . .. ,, - :
A. Mieroinstruetion Logie 342 Structure and Operation (Fig. 28 - Referring to Fig. 28, a block diagram of microinstruction - logic 342 is shown. Considering first those elements whieh could ~-25 be present in prior art microinstruction logic 142, decode ROM
2810 input is connected to PFP bus 322 and lts output is connected ;~
to deeode register 2812 input. Decode register 2812 output is eonnected to microinstruction address (~IADR) bus 2814,which is eonneeted to inputs of mieroinstruction memory 2816 and microin-; 30 struction sequence controller 2B18. Memory 2816 output is . . . ' -86- `
: , ,~..... .
. ; . - , ~ ,, " . , .. , ~

' 11 11~55g connected to microinstruction register (~IR) 344 input. An out-put of ~IR 344 is connected to state change logic 2822 input, and state change logic 2822 output is connected to another input of sequence controller 2818. Sequence controller 2818 output is con-nected to ~IRADR bus 2814. Turning to differences between prior ari microinstruction logic 142 and present microinstruction logic 342, PFP bus 322 is connected to start address generatox logic ~ (SAGE) 2824 input and SAGE 2824 output is connected to~IADR bus i 2814.
Microinstruction logic 342 operation will be described first without SAGE 2824,to illustrate operation in the prior art.
Next, _ _ _ operation will then be described with inclusion of SAGE 2824, : to illustrate operation of the present invention.
¦ In operation witho~t SAGE 2824, a macroinstruction appear-ing on PFP bus 322 during a first processor's cycle is decoded by decode ROM 2810. ROM 2810 =nerates a memory 2816 address of first microinstruction of the corresponding sequence. First address is transferred into decode register 2812 during second processor cycle and is provided to memory 2816 through UIADR ~)us 2814. Memory 2816 provides a corresponding first micro-instruction to ~IR register 344. First microinstruction appears a- :
~IR register 344 output at start of third processor cycle.
Selected bits of first and subsequent microinstructions of the sequence are provided from ~IR register 344 to state change logic 2822. Logic 2822 provides control signals to sequence controiler : ~818. Sequence controller 28i8, using addresses provided from decode register 2812 and its own output, generates `
addresses for subsequent microinstructions of the 3 0 ¦¦ s equenc Addresses generated by sequence controller ~

. !
. ~ ;

. : .

i~ 9 " 2818 are provided to memory 2816 a~d its own input through ~IADR
, bus ~814. New initial __ addresses are provided as required during a sequence,or to lnitiate a new sequence,by new , macroinstructions provided from PFP 312 -through PFP bus 322.
Turning to operation with SAGE .
2824, SAGE 2824 reduces time required to initiate microinstruction sequences. As described above, in prior art a first processor cycle was required to decode a macroinstruction to generate an initial address for ~ a sequence. Initial address was provided to memory 2816 during second processor cycle.
First,m,icroinstructi,on, was then available for use bv CPU 314 at third processor cycle. SAGE 2824 performs partial decode of certain macroinstructions to provide an initial address to mernory 2816 during first processor cycle. First microinstruction of a sequence thereby becomes available to CPU314 at second processor cycle. Decode ROM 2810 concurrently performs full decode of the ~, macroinstruc~ion to ~prov~i`de an address to memory 2816 in a subseqeunt '~''' ~~~'~~ processor cycle. Addresses pro-vided by decode ROM 2810 is used, e.g., to select a particular -seauence from a family of sequences (branches) having a common first microinstruction sequence. In such cases, SAGE 2824 calls ~,~
,, out first,microinstruction of the sëquence and decode ROM 2810 calls out the first microinstruction of a particular subsequent branch sequence.
~uring ëxecution of a particular ~
sequence, seleçtion of a new - '~' sequence may be made by a new,macro- ,;' instruction from PFP 312. Again, a branch selection macroin-struction may be decoded either by SAGE 2824 or by decode ROM ;, 2810, SAGE 2824 decode may thereforè be used to reduce time re-~uired to initiate a selected branch. ,~

. . ~
, - -; , , ,, , - -: . :

Il 1129~J~)9 Having discussed structure and operation of microinstruction logic 342 on block diagram level, SAGE 2824 will now be discussed further.
B. SAGE 2824 (Figs. 29 and 30) S SAGE 2824 decoding is preferably used to initiate fre-quently used microinstruction sequences. Examples of such sequences are ALC ins-tructions and Long and Short effective address (EFA) calculations. A further example are I/0 instruc-tions, to rapidly transfer data into or out of computer 310.
Yet another example is referred to as extended instruc-tion set (EIS) sequences. Examples of EIS microinstruction sequences are some fixed and floating point arithmetic operations, logical operations, bit manipulations, data movements, stack manipulations, program flow alterations, and string and decimal number manipulations. `
Referring to Fig. 29, a table relating selected significant bits of the above macroinstructions to memory 2816 addresses of initial microinstructions of corresponding microinstruction sequences is shown. In order to simplify SAGE 2824 circuitry, it is preferable that selected significant bits of these macroin-structions be logically related. As shown in line 1 of Fig. 29, ; i~
in .~LC instructions bit 0 is logic 1. Bits 1 and 2 specify a source accumulator (ACS) and bits 3 and 4 specify a destination accumulator (ACD). Bits 5 to 7 (FUN) contain operation code, e.g., add and subtract. Bits 8 and 9 (S~) define a shift operation, e.g., shift right or left or swap halves of result.
Bits 10 and 11 (C) specify initial value of a carry bit input to an o~eration. Bit 12 (L) defines whether result of operation will be loaded into ~CD an~ whether carrY bit will be updated. ~ -Bits 13 to 15 define skip testr i.e.~ whether s skip to be perfcrmed. EIS sequences, shown in line ¦¦ _99_ ¦k .9559 ~.
! 2 of Fig. 29, are defined by bits 0 and 12 being logic 1 and bits 13 to 15 being logic 0. In effect, EIS sequences are ALC
sequences wherein no load or skip occurs, (a no op condition). EIS instructions may therefore be considered as no F
ALC instructions used to execute non-ALC microinstruction sequenc~ s.
Significant bits of long-e~fective address macroinstructions (LON~
~FA) are shown in line 3. Long EFA's are similar to Short EFA
instructions previously described.but require two successive macroinstructions to define relative address. Long EFA macro-instructions, are, like EIS's defined by logic 1 n bits 1 and 12 and logic 0 in bits 13 to 15. Long EFA's are distinguished from EIS's by bits 5, 8, 9, 10, and ~1. Bits 5, 10, and 11 are logic 1 and bit is logic 0. Bits 6 and 7 are used by SAGE 2824 to perform further partial decoding of a Lonq EFA.
This allows SAGE 2824 to select first microinstruction of a particular Lonq EFA sequence from a group of such sequences without waiting for decode ROM 2810 to perform an additional ~ ;
; selection decode. Short EFA macroinstructions are shown in line ~20 4 of Fig. 29. Short EEA's are distinguished by bit 0 being logic 0 and bits 1 and 2 being 00, 01, or 10. sits 1 and 2, however, will never both be logic 1. Four possible combinations of bits 6 and 7 are used, similar to bits 6 and 7 of Long EFA's to allow SAGE 2824 to perform further partial decoding. I/O macroinstructions are shown in line 5 and are ; also distinguished by bit 0 being logic 0. In this case, bits 1 and 2 are both logic 1, thereby distinguishing I/O macroin-structions from ~3hort EFA macroinstructions.
Memory 2816 addresses containing first microinstructions of sequences corresponding to ALC, EIS, EFA, and I/O macroin-structions are shown in right-hand column of Fig. 29. Memory . ........................... ,~, :
_go_ . .1 ,, : jj 2316 addresses shown in Fig. 29 are expressed in base eight ¦ (octal) code. As shown, mernory 2816 addresses corresponding to ¦ a particular group of macroinstructions are again logically ¦ related. E.g., memory 2816 addresses of first microinstructions of Short EFA sequences are stored in memory 2816 ` ¦ locations 3701, 3721, 3741, and 3761. Selection of memory 2816 addresses so that all first microinstruction addr-essess corres-ponding to a given group of macroinstructions are logically related simplifies SAGE 2824 circuitry.
Referring to Fig. 30, circuitry used in a particular embodiment of SAGE 2824 is shown. As in sub-memory 313 and PFP
3~2, SAGE 2824 circuitry will be discussed only to the extent necessary to illustrate operation of SAGE 2824.
Gates 3010 to 3018 and inverters 3020 and 3022 comprise a priority decoding circuit to select among conflicting requests for execution of microinstruction sequences. One output of this circuitry is INSTSAGE (instruction sage) indicating a SAGE inst-ruction sequence of the group discussed above is to be executed.
Three other output represent requests for sequences not previousl~
discussed. PFPSAGE (PFP SAGE) indicates a sequence for servicin PFP 31~ is to be executed; NMI + INTSAGE (non-maskable interrupt or SAGE interrupt) indicates a sequence for interrupt routines is to be executed;
and, DCHSAGE (Data channel SAGE) indicates a sequence servicing an I/O device initiated data transfer is to be executed. As shown, these outputs are wire ORed so that only ; one output is active at a time. Priority of SAGE microinstruc-tion sequences selected by these outputs is in inverse order from that named.
Priority circuit inputs are SYNCDCH
. ' . ,i~ ;
~, ' ,~' ~' .~ -91- `i~, ~
. ,,' . . ,,, . . ~
; ~. . . . .

9 ~ 5 9 Synch Data Channel) is a test result input from CPU 314 indicating ~ a data channel is to be serviced. Input NMI + INTREQ (Non-¦ maskable Interrupt or interrupt request) indicates a request for ¦ a microinstruction sequence servicing an interrupt. Input PFP-¦ READY (PFP READY) indicates, ¦ PFP 312 is empty and requires a sequence allowing instructions to be fetched from memory 311. Input INH-PFPEMPTY (Inhibit PFP Empty) is an input from CPU 314 inhibiting servicing of PFP 312 and will be discussed further below. Input ~EQ3 is an input from state change logic 2822 indicating a SAGE decode is to be executed.
';"~! Buffer gates 3024, 3026, and 3028 provide partiallydecoded memory 2618 address bits ~IADR 3 to 9 to ~IADR bus 2814 and thus to memory 2816. All memory 2618 address inputs are ¦ provided with pull-up resistors. Memory 2618 address inputs are ¦¦ thereby logic 1 unless driven to logic 0, e.g., by buffers 3024 to 3026. ~IADR 3, 4, 5, and 7 outputs of buffer 3024 are provided as initial address bits of first microinstruc-. tions of sequences for servicing data channels, interrupts, and PFP 312. Buffer 3024 inputs include DCHSAGE, NMI * INTSAGE, and PFPSAGE from priority circuitry. Buffer 3024 is enabled by ;; ~SEQ3 and INSTSAGE through gate 3030. Gate 3030 output indicates that a data channel, interrupt, or PFP SAGE decode is to be performed.
Buffers 3026 and 3(128 provide partially decoded memory 2816 address bits ~IADR 3 to 9 when ALC, EIS, LONG and short EFA, or I/O microinstruction sequences are to be executed. Input INSTSAGE to buffers 3026 and 3028 through inverter 3032 indicates `
a SAGE decode is to be performed for one of this group of macro-; 3Q instructions. Gates 3034 and 3036 decode macroinstruction bits PFP0 and 12 to 15 from PFP bus 322 to provide PFPEIS to buffer 3028. PFPEIS indicates an EIS type macroinstruction is to be . . ~

-11 i 1 ~ 9 5 5 3 ~`'. I . .' - I
decoded by SAGE 2024. Gates 3038 and 3040 decode macroinstruc-tion bits PFP0, 5, 9, 10, and ll to provide signal EEA to buffer 3028. EEA indicates a long effective address macro- -instruction is to be decoded. Gate 3042 output is provided to buffer 3028. Macroinstruction bits PFP0, 6, and 7, are provided directly to inputs of buffers 3026 and 3028, e.g., for Short and Long EFA's. Input IODECODE to buffer 3026 indicates an I/O macroinstruction is to be decoded.
In summary, SAGE 2824 thereby selects first microinstruc-tions of certain sequences ` ~- stored in memory 2816 by decoding selected macroinstruction bits to provide corresponding selected microinstruction address bits.
A sinqle class of macroinstructions so decoded may contain more than one microinstruction sequence.
A _ group of sequences corresponding to a macroinstruction all, however, generally have a same first microinstruction sequence.
SAGE 2824 performs partial decode where necessary to select between related microinstruction sequences but, in general, such selection is performed by decode ROM 2810. Considering, e.a.

short EFA and I/O macroinstructions, SAGE 2824 provides sufficient address bits to select all addresses represented by 37Xl. SAGE 2824 then provide sufficient further I -address bits to indicate whether X is even (0, 2, 4, 6) or odd (l, 3, 5, 7).
A discussion of microinstruction logic 342 and SAGE 2824 is thus ~ncluded and Console ROM 358 will oe discussed next.

:~

. -93-. j~

'559 . Console ROM 358 (Fig. 3) Referring to Fig. 3, Console ROM 353 is connected from ALUOUT bus 326 to ALUIN bus 324. Briefly, Console ROM 358 replaces a majority of hard console switches and lights normally used to control computer 310. Computer 310 thereby requires only a small hard console and any external device having an ASCII inte~ _ ace can control computer 310. Console ROM 358 contains console proqram macroins`tructions for computer 310 console operation.Thes~
¦ inciude examination and modification of current co~puter 310 con-¦ tents, bootstrap loading of programs, ana execution of test progrc ms ¦ In operation, computer 310 switches into console mode when power is first turned on, a halt command is received from ¦ hard console (not shown for clarity of presentation) or a macroin ; ¦ struction,~or a hard console command is received. Upon entering¦ console mode, CPU PC register 364 is loaded with Console ROM
l 358 address for the first instruction of the console instruction ¦ sequence contained in Console ROM 358. ~lso, CONSOLEMODE inhibits ¦ PFP 312 operation.cOncurrently~a PCDEST is provided to PFP 312 to ¦ initialize PFP PCF and PFP RCR and to reset PFP 312 status.
¦ PFPREADY to CPU 314 thereby requests microinstruction loqic ~42 ¦ to execute a pre-fetch service routine. Microinstruction ¦ ioqic 342 tests, however, determine that computer 310 is in cons~ e ¦ modç. CPU PC (l.e. first ¦ address ` of console program sequence) is transferred 1 from CPU PC register 364 to ALU 356 through ALUIN bus 324. ALU
356 transfers CPU PC onto ALUOUT bus 326 and thus to Console ROM 358 address lnput. First instruction of console program then appears at Console ROM 358 output and is transferred into ALU 356 through ALUIN bus 324. ALU 356 transfers console - 30 program first instruction onto ALUOUT bus 326 and from there to 1~29S5'?
PFP bus 322 through register 352. Microinstruction logic 342 receives console program first instruction and per~orms a SAGE
2824 decode to initiate execution of the console program.
PFPR~-~DY has requested a PFP service routine, as described a-bove, is inhibited by INHEMPTY at start of console program.
Microinstruction logic 342 controls request of subsequent con-` sole program instruction by providing appropriate console ROM
358 addresses through UIR 344, AL~ 356 and ALUOU~ bus 326.
Instructions so requested are transferred from Console ROM 358 to ALU 356 and from there to microinstruction logic 342 through ALUOUT bus 326, register 352, and PFP bus 322.
Once console program has been initiated, a specific ` console program sequence, e.g., to execute a test program, may be requested by an external ASCI~ device through I/O ASCII
` channel 374. Predetermined sequences of ASCII code characters representing, e.g., a test program, are transmitted serially from an external device to UART 376 through I/O space ASCII
channel 347. UART 376 converts serial ASCII code bits to paral- -lel ASCII characters and transmits the characters through ALUIN
bus 324 to ALU 356. A control sequence of instructions in con-:~ .
sole program accumulates characters until a complete sequence corresponding to a request for a console program sequence has been received.- Characters are accumulated in a scratch pad memory located in MAP 354. Control sequence then interprets and acts upon the sequence through additional instructions in .. :
console program. A corresponding console program instruction sequence appears at Console ROM 358 output and is transferred to microinstruction logic 342 through ALU 356 as described above to effect requested console program action. During exe-cution of requested console program sequence, microinstruction logic 342 may request further instructions from console RO~I
358 as descr;bed above.
In summary, Console R~M 358 allows any external ~SCII interface device to externaily con~rol co~,puter 310 for execution ~ -95-:

, ~ 12~5`J9 ~

of console related operations. In particular, Console ROM 358 converts predetermined sequences of externally provided code characters, e.g., ASCII, into machine language macroinstructions usable by computer 310 in execut:ing console operations. Console ¦¦ ROM 358 ~oes this by storlng sèquences of instructions required ir executing such console related operations. console ROM 358 is preferably implemented using eas:ily replacable read only memories (ROMs). This allows Console ROM 358 to be easily changed to adapt to, e~g., ASCIV inputs or to change in computer 310 macro-or microinstructions.
¦ Discussion of Console ROM 358 and computer 310 is thus ¦ concluded. `
¦ 7. Parts List (Figs. 14-27, 30) ¦ Circuit components used in the presently known best mode ¦ of practicing the invention disclosed herein are described in the ~ -table below. Those components not assigned reference numbers and described in text are identifi~d separately in Figs. 14 to 27 and Fig. 30. All resistors are 5%, ~ watt càrbon resistors and all I . . ~ . . . . _ . ..
¦ ca~acitors have 10% tolerance.
` , PARTS TABLE

Component Manufacturer Part Number Gate: 2126, 2246, 2344, Texas Instruments, Inc. SN74S00 , 2350, 2352, 2358, ~ 2370, 2725, 2750, 2752.

: 25 Gate: 2122, 2242, 2250, Texas Instruments, Inc. SN74S02 2332, 2334, 2346, 2354, 2520, 2526, 2713, 2732, 2738, 2758.

Inverter: 2112, 2319, Texas Instruments, Inc. SN74S04 2338, 2416, 2522, 2726, 2736, 2748, 3032.

Inverter: 3020, 3022. Texas Instruments, Inc. SN74S05 Gate: 2024, 2244, 2324, Texas Instruments, Inc. SN74S08 , 2326, 2333, 3010, 3012, 3014. ~`
'. _ _ ~: ' . 96 r!

' ~ ~ ' . - . ~ ~.
:: , 11~95S9 - PARTS TABLE
~continued~~
Component Manufacturer Part Number Gate: 3016, 30i8. Texas Instruments, Inc. SN74S09 Gate: 2718, 2754, 2756, Texas Instruments, Inc. SN74S10 ;
3036, 3042.
Gate: 2762. Texas Instruments, Inc. SN74Sll Gate: 2110. Texas Instruments, Inc. SN74S15 Gate: 2128, 2746. Texas Instruments, Inc. SN74S22 ~ 10 Gate: 2716, 2724, 3030. Texas Instruments, Inc. SN74S32 -~ Gate: 2410, 2412, 2416, Texas Instruments, Inc. SN74S37 27i~2.
Gate: 2130, 2210, 2714, Texas Instruments, Inc. SN74S38 2715.
Gate: 2318. Texas Instruments, Inc. SN74S64 . Flip-flop: 2212, 2214, Texas Instruments, Inc. SN74S74 2216, 2218, 2223, 2224, ~
~ 2226, 2228, 2230, 2234, - 2236, 2238, 2314, 2356, 2712, 2730, 2744.
Flip-flop: 2012, 2014, Texas Instruments, Inc. SN74S112 2016, 2018, 2020, 2022, 2728, 2734, 2748.
Multiplexor: 2116. Texas Instruments, Inc. SN74S138 Multiplexor: 2220, 2232, Texas Instruments, Inc. SN74S158 1 2340,-2342.-Counter: 2312. Texas Instruments, Inc. SN74LS161 Shift Register: 2110. Texas Instruments, Inc~ SN74LS164 Shift Reglster: 2316, Texas Instruments, Inc. SN74LS194 2760.
I Buffer: 1614, 1710, Texas Instruments, Inc. SN74S240 11 2124, 2614, 3024, 3026, 3028.
Buffer: 2518. Texas Instruments, Inc. SN74S241 Multiplexor: 1610. Fairchild SN74S253 Gate: 2222, 2322, 2722r Texas Instruments, Inc. SN74S260 2740, 3034, 3038. `
,~, ~.
.~ ~
'~' . . .
~ -97- ~
,: ~

; 5;r~) ¦ - -PARTS TABLE
¦ (Continued) ¦ Component Manufacturer Part Number ¦ Latch: 526, 528, 1712 Texas Instruments, Ine. SN74S373 ¦ Latch: 1612, 2510, 2512. Texas Instruments, Ine. SN74S374 ¦ Counter: 2236, 2238. Texas Instruments, Ine. SN74LS393 R~M: 2618, 2620, 2622, Advaneed Micro Devices, Ine. AM29705 2624.
ROM: 2710. Intersil, Ine. IM5603 ; 10 Co~nter: 2514, 2516, Fairchild, Ine. 93S16 ; 2610, 2612, 2616.
Comparator: 2524. Fairchild, Ine. 93S46 R~: 1410, 1412, 1430, Mostek, Ine. MK4116-2 1432, 1440, 1442, 1450.
Gate: 1912, 1914, 1924, Motorola, Inc. MC3459, , 1928, 1930, 2330. seleeted or switehing times less than 15 ns.
Transistor: 2360. 2N3646 ':
Diode: 2362. 7N5713 Resistors:
1932 33 ohms , 5%,1/4W, carbon 2364 220 ohms , 5%,1/4W, earbon 2366 100_ohms , 5%,1/4W, earbon 2368 470 ohms , 5%,1/4W, earbon Capaeitors: `
2370 47pr, 5~, ceramie ~` ~

~ . ,' ~:
,~, ,:

''' ~ :
:', , ~ -98-. ,- , .
.. . . .

,1 1 1 2 9 5 ~ ~_!
The invention may be embodied in yet other specific forms without departing from the spirit or essential characteristics thereof. E.g., the capacity of sub-memory 313 may be varied in length or width,or sub-memory 313 may be provided with separate data and address input busses. Likèwise, memory 311 may incor-, porate more than eight sub-memories 313. ~urther, sequence timing circuitry shown in Figs. 20, 22, 22A, 23A, and 27A may be implemented with counters rather than shift registers. Memory : output bus interface circuitry shown in PFP 312 may be similarly used in any other device interfacing memory 311. Also, SAGE 2824 may be used for initial decode of macroinstructions other than those shown, depending upon specific macroinstructions and micro-instruction sequences used in computer 310. Likewise, Console ROM 358 may be used for conversion of data as well as instruc-tions. Thus, the present embodiments are to be considered in all respects as illustrative and not restrictive, the scope of the ~ invention being indicated by the appended claims rather than by ; the foregoing description, and all changes which come within the meaning and range of equivalency of the claims are therefore iniende to be embraced therein.

'` , . ~, . : ~r~
_ 9 9 _ ~, ~:A

Claims

THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE
PROPERTY OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. A digital data bus system useful in a digital computer system including processor means for processing said data and memory means for storing at least instructions for use by said processor, said data bus system comprising:
memory input bus means connected from said pro-cessor means to said memory means for conducting memory input signals to said memory means;
memory output bus means connected from said memory means to said processor means for conducting said data to a said processor means;
said memory means for performing each of a plurality of memory related operations within a predetermined time-interval; and processor memory bus interface means comprising means for generating certain of said memory input signals requesting said stored instructions from said memory means, timing means responsive to operation of said gener-ating means for measuring said predetermined time interval, and storage means connected from said memory output bus means and responsive to operation of said timing means for receiving said memory output signals representing at least said instructions and for storing representations of said memory output signals representing said instructions.

pg/
CA391,042A 1978-11-08 1981-11-26 Digital data bus system Expired CA1129559A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CA391,042A CA1129559A (en) 1978-11-08 1981-11-26 Digital data bus system

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US05/959,038 US4316244A (en) 1978-11-08 1978-11-08 Memory apparatus for digital computer system
US959,038 1978-11-08
CA339,190A CA1134051A (en) 1978-11-08 1979-11-05 High speed digital computer system
CA391,042A CA1129559A (en) 1978-11-08 1981-11-26 Digital data bus system

Publications (1)

Publication Number Publication Date
CA1129559A true CA1129559A (en) 1982-08-10

Family

ID=27166480

Family Applications (1)

Application Number Title Priority Date Filing Date
CA391,042A Expired CA1129559A (en) 1978-11-08 1981-11-26 Digital data bus system

Country Status (1)

Country Link
CA (1) CA1129559A (en)

Similar Documents

Publication Publication Date Title
US4316244A (en) Memory apparatus for digital computer system
US4462073A (en) Apparatus for fetching and decoding instructions
US4354225A (en) Intelligent main store for data processing systems
US4028675A (en) Method and apparatus for refreshing semiconductor memories in multi-port and multi-module memory system
US4527237A (en) Data processing system
CA1143851A (en) Data processing system having centralized memory refresh
US4516199A (en) Data processing system
US5608881A (en) Microcomputer system for accessing hierarchical buses
US5826093A (en) Dual function disk drive integrated circuit for master mode and slave mode operations
US4922414A (en) Symbolic language data processing system
US4495571A (en) Data processing system having synchronous bus wait/retry cycle
US4961162A (en) Multiprocessing system for performing floating point arithmetic operations
US4349873A (en) Microprocessor interrupt processing
US5125084A (en) Control of pipelined operation in a microcomputer system employing dynamic bus sizing with 80386 processor and 82385 cache controller
US4887235A (en) Symbolic language data processing system
EP0345325B1 (en) A memory system
US4300193A (en) Data processing system having data multiplex control apparatus
US3753236A (en) Microprogrammable peripheral controller
US4340933A (en) Data processing system having centralized nonexistent memory address detection
US4447877A (en) Memory bus interface system
CA1133640A (en) Multi-way vectored interrupt capability
US4292668A (en) Data processing system having data multiplex control bus cycle
EP0110227A2 (en) Control memory organization
CA1129559A (en) Digital data bus system
WO1981001066A1 (en) Data processing system

Legal Events

Date Code Title Description
MKEX Expiry