AU8188598A - 3-staged time-division switch control system - Google Patents

3-staged time-division switch control system Download PDF

Info

Publication number
AU8188598A
AU8188598A AU81885/98A AU8188598A AU8188598A AU 8188598 A AU8188598 A AU 8188598A AU 81885/98 A AU81885/98 A AU 81885/98A AU 8188598 A AU8188598 A AU 8188598A AU 8188598 A AU8188598 A AU 8188598A
Authority
AU
Australia
Prior art keywords
time switch
stage
switch
highway
time
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
AU81885/98A
Other versions
AU739633B2 (en
Inventor
Kazuya Suzuki
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Platforms Ltd
Original Assignee
NEC Platforms Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Platforms Ltd filed Critical NEC Platforms Ltd
Publication of AU8188598A publication Critical patent/AU8188598A/en
Application granted granted Critical
Publication of AU739633B2 publication Critical patent/AU739633B2/en
Assigned to NEC INFRONTIA CORPORATION reassignment NEC INFRONTIA CORPORATION Alteration of Name(s) in Register under S187 Assignors: NEC CORPORATION
Assigned to NEC PLATFORMS, LTD. reassignment NEC PLATFORMS, LTD. Request to Amend Deed and Register Assignors: NEC INFRONTIA CORPORATION
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q11/00Selecting arrangements for multiplex systems
    • H04Q11/04Selecting arrangements for multiplex systems for time-division multiplexing
    • H04Q11/06Time-space-time switching
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13104Central control, computer control
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13106Microprocessor, CPU
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13162Fault indication and localisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13166Fault prevention
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13167Redundant apparatus
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13292Time division multiplexing, TDM
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q2213/00Indexing scheme relating to selecting arrangements in general and for multiplex systems
    • H04Q2213/13393Time slot switching, T-stage, time slot interchanging, TSI

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Use Of Switch Circuits For Exchanges And Methods Of Control Of Multiplex Exchanges (AREA)

Description

S F Ref: 431706
AUSTRALIA
PATENTS ACT 1990 CONPLET E SPECIFICAT(ON FOR A STANDAnD-DATEMT
ORIGINAL
Name and Address of Applicant: NEC Corporation 7-1 Shiba Mi nato-ku Tokyo
JAPAN
Actual Inventor~s): Address for Service: 'Kazuya Suzuki Spr-uson Ferguson, Patent Attorneys Level 33 St Martins Tower, 31 Market Street Sydney, New South Wales, 2000, Australia 3-Staged Time-Division Switch Control System Invention Title: The following statement is a full description of this invention, including the best method of performing it known to me/us:- 3-STAGED TIME-DIVISION SWITCH CONTROL SYSTEM BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a time-division switch control system of a digital switching system, and more specifically, to a switch control system for a T-S-T (time switch space switch time switch) 3-staged structure switching network controlled by a plurality of control processors (a multi-processor type digital switching system.) 2. Description of the Related Art In the digital switching system, data to be switched is flowed into the switching network in the form of series of time slots through an incoming highway, and necessary switching operation for each time slot is performed and output from the switching network through an outgoing highway.
Fig. 5 is a block diagram illustrating the principle of time slot switching by a T-S-T 3-staged structure switching network which can provides a large capacity switching network. The incoming highway from a line circuit 310-31N is coupled to a first stage time switch 110-11N, and junctor highways HW10-HW1N from each of first stage time switches 110-11N are coupled to a second stage space switch 200. Each of junctor highways HW20-HW2N from the second stage space switch 200 are coupled to each of third stage time switches 2
I
120-12N respectively. The outgoing highway from a third stage time switch 120-12N is coupled to a line circuit 320-32N.
Each line circuit is coupled to a subscriber terminal 1-N, or 10-1N.
Under these configurations, the principle of switching is like this; the time switch exchanges data in a certain time slot number to a different time slot number, and the space switch exchanges data in a certain time slot number of a certain junctor highway number to a same time slot number
Z-
of a different junctor highway number.
For more detail, operation performed by the T-S-T 3staged structure switching network will be explained with reference to Fig. It is assumed that a communication path is to be established between a subscriber terminal 1 connected to the line circuit 310 and a subscriber terminal 1L connected to the line circuit 32L.
In the digital switching system, a time slot number of the originating subscriber (subscriber terminal 1) on the 20 incoming highway is known as the originating subscriber accommodated position which has informed by a peripheral unit of the digital switching system at the time of call origination request by the subscriber terminal 1, and the time slot number on the incoming highway is assumed as No. k.
And also, a time slot number of the terminating subscriber
I
.3 (subscriber terminal 1L) on the outgoing highway and the junctor highway number corresponding to the outgoing highway are known as the result of analysis of the dialled number by the subscriber terminal 1, and the time slot number on the outgoing highway is assumed as No. 1 and the corresponding junctor highway number is assumed as No. HW2L. Therefore, switching is to be performed by exchanging data in the time slot number k on the incoming highway corresponding to the junctor highway HW10 to the time slot number 2 on the LO outgoing highway corresponding to junctor highway HW2L.
The digital switching system searches a time slot number which is idle state on both junctor highways HW10 and KW2L, and it is assumed that time slot number 2 is available for both junctor highways and the uime slot number 2 is reserved for communication path establishment.
After that, the digital switching system instructs the first stage time switch 110 to exchange data in the time slot number k on the incoming highway from the subscriber terminal 1 to the time slot number 2 on the junctor highway instructs the second stage space switch 200 to exchange data in the time slot number 2 from the junctor highway HW10 to the junctor highway HW2L, and also instructs the third stage time switch 12L to exchange data in the time slot number 2 on the junctor highway HW2L to the time slot number 1 on the outgoing highway to the subscriber terminal LL.
s _91~PB- The T-S-T 3-staged structure switching network of a conventional multi-processor type digital switching system employs such a configuration, as shown in Fig. 6, that the first stage time switch 110 and the third stage time switch 120 are equipped in a one time switch module 100 together with a control processor 130 for controlling those time switches, and a plurality of time switch modules 100-10N are provided depending on number of subscriber terminals 1-N, 1N and junction circuits (not shown) to/from other switching systems which are accommodated in this digital switching system, and also a plurality of second stage space switches 210-21N are equipped in a space switch module 200 together with a control processor 230 for controlling those space switches. That is, a plurality of ontrol processors 130-13N, 15 230 are installed in a distributed manner in each time switch module 100-10N or a space switch module 200 respectively.
Each first stage time switch 110-llN is connected to all of second stage space switches 210-21N by.a respective junctor highway HW10-HW1N, and each second space switch 210- S. 20 21N is connected each third stage time switch 120-12N respectively by a junctor highway HW20-HW2N. Control processors 130-13N, 230 are connected each other by a processor bus 400.
A communication path establishment from a subscriber terminal 1 accommodated in the line circuit 310 connected to the time switch module 100 to a subscriber terminal 1N accommodated in the line circuit 32N connected to the time switch module O0N will now be considered.
In this communication path establishment, such a connection is required from the first stage time switch 110 via the junctor highway HW10, the second stage space switch 21N, and the junctor highway HW2N to the third stage time switch 12N. First, the control processor 130 makes an inquiry about an idle time slot number available on both junctor highways HW10 and HW2N to the control processor 230 in the space switch module 200. The control processor 230 searches an idle time slot available on both junctor highways HW10 and HW1N, and then selects one of available time slot number. The control processor 230, which has found an idle time slot, reserves this idle time slot and notifies this information to the control processor 130. The control processor 130 instructs the time switch 110 to perform a time slot exchange operation from an incoming time slot to the i time slot which has been informed by the control processor S 20 230, also, the control processor 130 instructs the control .i processor 230 and the control processor 13N to perform path establishment in the space switch 21N and in the time switch 12N respectively. In the space switch 21N, the time slot which has been reserved on the junctor highway HW10 is switched to the same time slot on the junctor highway HW2N, iand also, in the time switch 12N, a time slot exchange operation from the time slot on the junctor highway HW2N, informed by the control processor 130, to the time slot on the outgoing highway corresponding to the subscriber terminal IN is performed.
As a result, the switching operation of the communication path fromthe subscriber terminal 1 to the subscriber terminal 1N has been completed.
In Japanese Patent Application Laid-Open No. sho. 63- 50293, similar T-S-T structure switching network model of combining time switches and a space switch is described. In this publication, a configuration of a distributed switching network system which is constituted by coupling a plurality of switch modules, each switch module includes time switches and space switch, is proposed for improving independent characteristics of the control processor in respective switch modules, and it is proposed that highway from other switch module is connected to the space switch via the additional time switch. That is, the proposed configuration, which is a structure switching network, can eliminate common management of busy/idle information on junctor highways to/from each space switch, and can perform switching operation by using own busy/idle information. It means that the control processor in each switch module can operate more 7 25 independently, and can realize more independent distributed 7 control system.
dt However, there is a problem, in toe above-described conventional T-S-T structure switching network,thtalo the connections within th~e switching network cannot be performed in the case that any one or the second stage space switches or the control processor in the space switch module become failure, even when the time switch nodule includina the first stage time switch and the t Lr tg ies~c is ooerated under normal condition. This is because that the means for connecting between the first stage timTe sw n co the third stage tinie swi tch is interruoted.
SUMMARY OF THE INVJVETTO'IN pThe oresent invention has been made to solve toe abovedescribed Drob 1 lrn, and -nerefore, has an objecti to orovioc a T-S-T 3-stLaced str-ucture switchinc networl' control system io a digital switching system, capable of impo-ovT-'ng relability of the switching system.i The presenr ionveton reaizes a T- S-T 3-staged structure switching network control system wnich avoids an entire switching systLem malfunction even a failure occurred in a suace switchn module-, and cUarantees a connection wrdithin a time switch odule.
To achieve the above-described object, a control1 svstem of a 3-staged t-ime-division switch, accord ina to the oresentinvention, is constituted by a soace swr41tch module zoncludina 8 a plurality of second stage space switches and a plurality of time switch modules, each including a first stage time switch connected to an input of one of the second stage space switches by a junctor highway and a third stage time switch connected to an output of the second stage space switch by another junctor highway, for forming a T-S-T (time switch space switch time switch) 3-staged structure switching network, and a control means is provided in each-time switch S module for connecting a highway which is connected to an input of the first stage time switch, instead of the junctor highway from the output of the second stage space switch, to t the input of the third time switch for constituting a onestaged time-switch switching network when it is detected that the space switch module is a faulty condition.
The control means also connects the highway to the input of the third time switch for constituting a one-staged time switch switching network when it is detected that a junctor highway coupling between the first stage time switch and the second stage space switch is a faulty condition.
The control means selectively connects the junctor highway from the output of the second stage space switch or the highway coupled with the input of the first stage time switch to the input of the third time switch in accordance with a state of the space switch module and a state of the junctor highway between the first time switch and the second s;; E=i _*saW~Pt~L?~WTCrr~ ~-mp~~i space switch, and it constitutes a one-staged time switch switching network by connecting the highway to the input of the third stage time switch when either of the space switch module or the junctor highway between the first time switch and the second space switch is a faulty condition.
The control means is constituted by a selecting circuit provided in front of the input of the third time switch for selectively connecting the junctor highway from the output of the second stage space switch or the highway coupled with the input of the first stage time switch to the input of the third time switch, and a control processor for controllinr the selecting circuit to connect the highway to the input of the third stage time switch when either of the space switch module or the junctor highway between the first time switch and the second space switch is a faulty condition.
A supervisory circuit for supervising a state of the junctor highway coupling between the first stage time switch and the second stage space switch is also provided in the space switch module, and a control processor in the space switch module detects a state of the junctor highway through the supervisory circuit. The control processor in the space switch module distributes information about the state of the junctor highway through a processor bus which is connected to all control processors in the time switch modules. Therefore, the control processor in the time switch module controls the selecting circuit to connect the highway to the input of the third stage time switch when a faulty condition of the junctor highway is informed.
The control processors in each time switch module maintains the T-S-T 3-staged structure switching network unless otherwise the junctor highway under faulty condition is connected to own time switch module.
A supervisory circuit for supervising a state of the junctor highway between the selecting circuit and the second stage space switch is also provided in each time switch module. The control processor in the time switch module controls the selecting circuit to connect the highway coupled with the input of the first stage time switch to the input of the third stage time switch for intra time switch module S 15 calls when a faulty condition of the junctor highway is found, and distributes this faulty information to other control processors in other time switch modules through the processor bus.
BRIEF DESCRIPTION OF THE DRAWINGS Fig. 1 is a block diagram illustrating a configuration of a first embodiment of the present invention.
S' Fig. 2 is a block diagram illustrating a configuration of a second embodiment of the present invention.
Fig. 3 is a flow chart explaining an operation of the ~OI~ a i -Ii 11 first embodiment of the present invention.
Fig. 4 is a flow chart explaining an operation of the second embodiment of the present invention.
Fig. 5 is a block diagram illustrating the principle of time slot switching by a T-S-T 3-staged structure switching network.
Fig. 6 is a block diagram illustrating a configuration of the conventional T-S-T 3-staged structure switching network.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS Fig. 1 is a block diagram illustrating a configuration of a first embodiment of the present invention.
The incoming highway from a line circuit 310-31N is coupled to a first stage time switch 110-11N and also coupled to a selecting circuit 140-14N which will be described later, and junctor highways HW10-HWIN from each of first stage time switches 110-11N are coupled to a second stage space switch 200. Each of junctor highways HW20-HW2N from the second stage space switch 200 are coupled to each of selecting circuits 140-14N respectively. An output of the selecting circuit 140- 14N is coupled to the third stage time switch 120-12N. The outgoing highway from a third stage time switch 120-12N is i, coupled to a line circuit 320-32N. Each line circuit is coupled to a subscriber terminal 1-N, or 10-iN. That is, the 12 selecting circuit 140-14N inputs data flow on the highway from the line circuit 310-31N and data flow on the junctor r highway HW2O-HW2N from the space switch 210-21N, and selects one of data flows and outputs to the third time switch 120- 12N under control of a control processor 130-13N in the same time switch module 100-1ON. Control orocessors l30-13N, 230 are connected each other by a processor bus 400.
When the T-S-T 3-staged structure switching-network is a normal condition, the selecting circult 140-14N selects data flow on the junctor highway HWT20-HW2N as the input of the third time switch 120-12N. However, when there is a failure in the space switch module 200, the selecting circuit 140-14N selects data flow on the highway from the line circuit 310- 31M as the input of the third time switch 120-12N. This means that the switching network operates as a T one-staged switching network instead of a T-S-T 3-staged switching network when a failure happens in the space switch module 200. Calls among the same time switch module a call between the subscriber terminals 1 and 10 in the time switch module 100) is relieved even a failure occurred in the space switch module, and this arrangement can, improve the reliability of the switching system.
More detail operation of the present invention will be described with reference to the flow chart shown in Fig. 3 together with a block diagram shown in Fig. 1.
13 It is assumed that the subscriber terminal 1 accommodated in the line circuit 310 connected to the time switch module 100 originates a call.
In this case, the control processor 130 detects the call origination from the subscriber terminal 1 and performs necessary control operation for the call, such as an analysis of dialled number for discriminating destination of the call (step 301). After the destination has been discriminated, the control processor 130 confirms if the space switch module is a normal state (step 302).
When it is confirmed that the space switch module is a normal state (step 302: no), a normal path connection operation is performed (step 305) in the same manner as described for Fig. 6.
S 15 That is, if the destination of this call is the subscriber terminal IN, the following operation will be oerformed to connect subscriber terminals 1 and lN.
The control processor 130 makes an inquiry about an idle time slot number available on both junctor highways HW10 and HW2N to the control processor 230. The control processor 230 searches an idle time slot available on both junctor highways and HW1N, and then selects one of available time slot number and notifies this information to the control processor 130. The control processor 130 instructs the time switch 110 25 to perform a time slot exchange operation from an incoming mom :ii]: 14 time slot to the time slot which has been informed by the control processor 230, also, the control processor 130 instructs the control processor 230 and the control processor 13N to perform path establishment in the space switch 21N and in the time switch 12N respectively. In the space switch 21N, the time slot which has been reserved on the junctor highway is switched to the same time slot on the junctor highway HW2N, and also, in the time switch 12N, a time slot exchange operation from the time slot on the junctor highway HW2N which is connected to the time switch 12N via the selecting circuit 14N, informed by the control processor 130, to the time slot on the outgoing highway corresponding to the subscriber terminal IN is performed.
However, when it is confirmed that the space switch module is a malfunction state (step 302: yes), the destination of the call is confirmed whether the destination of the call is within the same time switch module or not (step 303). If the destination is in the other time switch module (step 303: no), it means that no path is available due to space switch module failure, and the call process is interrupted and the call is rejected [step 306) as the result.
If the destination is in the same time switch module, assuming that it is the subscriber terminal 10, (step 303: yes), it means that communication path is still available via j 1.~r n r rc the third stage time switch 120, and the call process by the control processor 130 is proceeded by connecting incoming highway from the line circuit 310 to the input of the time switch 120 via the selecting circuit 140.
As the control processor 130 has both of time slot number information of the subscriber terminals 1 and 10, the control processor 130 instructs the time switch 120 to exchange a time slot on the incoming highway from the line circuit 310 to a time slot on the outgoing highway to the line circuit 320. Then, the communication path between subscriber terminals 1 and 10 has been completed.
As a consecuence, each of the time switch modules 100- 10N is solely operated as the Tl-staged switch, so that the conneccions between the subscriber terminals accommodated in 15 the same time switch module are guaranteed even if the space switch module becomes failure.
In the case that the failure in the space switch module 200 has been recovered, the control processors 130-13N of the time switch modules 100-10N, and also the control processor 230 of the space switch module 200 mutually perform the matching operations in order that the switching network again constitute the T-S-T 3-staged structure. At this time, each control processor 130-13N controls the corresponding selecting circuit 140-14N so as to connect the junctor highway HW20-HW2N from the space switch module 200 instead of ~s~e~i~MEN= 16 the incoming highway from the line circuit 310-32N, so that the normal switching network structure is restored.
Fig. 2 is a block diagram showing a configuration of a 4 second embodiment of the present invention. The same reference numerals shown in Fig. 1 will be employed as those for indicating the same, or similar functional elements in Fig. 2.
Referring now to Fig. 2, in addition to the-abovedescribed first embodiment indicated in Fig. 1, in accordance with this embodiment, there are provided incoming junctor highway supervisory circuits 240-24N and outgoing junctor highway supervisory circuits 150-15N. These supervisory circuits supervises respectively a state of each of junctor highways HW10-HWIN which- are incoming junctor highways for 15 the space switch module 200, and junctor highways HW20-HW2N which are outgoing junctor highways for the spaces switch module 200.
Each of control processors 130-13n periodically receives result of supervision by the corresponding supervisory 20 circuit 150-15N, and the control processor 230 periodically receives result of supervision by each of supervisory circuits 240-24N. If none of supervisory result has been received within a predetermined time, or a fault state has been reported by a supervisory circuit, it is detected as a fault state of the corresponding junctor highway. Also, the ~8~&B~s~s~i~asls~aa~sa~~ ~we~8~c~~ ~Z IISI~i~l~f- A 4 t rm*- -~9luu~4~-;m
UI
control processors 130-13n and the control processor 230 mutually confirm through the processor bus 400 as to whether or not each of the control processors are operated under normal conditions.
When a fault state is detected in any of supervisory circuits 240-24N by the control processor 230, this fault state is reported to all control processors 130-13N through the processor bus 400. Then, if a failure was detected in the supervisory circuit 240, it means that the junctor highway HW10 cannot be used for path establishment, the control processor 130 in the time switch module 100 which is corresponding to the fault junctor highway HW10 instructs the selection circuit 140 to select incoming highway from the line circuit 310 instead of the junctor highway HW20 from the 15 space switch module 200 for relieving internal communication I within the same time switch module. In this case, however, control processors in the time switch modules other than the control processor 130 do not perform any .special operations, and maintains a T-S-T 3-staged switching network 20 configuration because a failure of the junctor highway does not affect to any of time switch modules other than the I. time switch module 100.
When a fault state is detected in any of supervisory circuits 150-15N by the corresponding control processor 130- 13N, this fault state is reported to control processors in t 18 other time switch modules through the processor bus 400.
Then, if a failure was detected in the supervisory circuit 150, it means that the junctor highway HW20 cannot be used for path establishment, the control processor 130 in the time switch module 100 which is corresponding to the fault junctor highway HW20 instructs the selection circuit 140 to select incoming highway from the line circuit 310 instead of the junctor highway HW20 from the space switch module 200 only for internal communication within the same time switch module. That is, as the fault junctor highway HW20 does not affect to an operation for communication path establishment from a subscriber terminal in the time switch module 100 to a subscriber terminal in other time switch module, the control 2 processor 130 performs normal operation by using a T-S-T 3- 15 staged switching network configuration, but the fault junctor highway HW20 affects to a call within the same module, the control processor 130 performs a switching operation for such a call using a T one-stage switching network configuration.
In this case, control processor in the time switch module other than the control processor 130 performs the control operation that it rejects a call requiring communication path establishment for which the time switch module 100 is involved, but it performs normal control operation using a T-S-T 3-staged switching network as far as the call does not involve the time switch module 100.
~B~B~sga~s~BBP~Wai~e~9~ i~e 19 Fig. 4 summarizes the foregoing operations.
Also, in such a case that a failure happens to occur in the control processor 230, since the control processors 130- 13N cannot mutually confirm the normal characteristics thereof, each control processor 130-13N can discriminates that the failure occurs in the control processor 230.
Similarly, in this case, the respective control processors 130-13N control the selecting circuits 140-14N in the own time switch module, so that each of these selecting circuits may be operated as a T one-staged switching network.
When the failure is recovered, the recovery information is obtained, and then control.processors perform the ordinary T-S-T 3-staged switching network structure operation.
In the above-described embodiment, the T one-staged switching network configuration is used for relieving internal communication in the same time switch module.
Alternatively, even in such a system that the T-T 2-staged switching network configuration which connects the junctor highway from the first s.age time switch to the selecting 20 circuit may be achieved.
As previously explained, in accordance with the present invention, even when the failure happens to occur in the space switch module in the T-S-T 3-staged structure switching network, the internal communication within the same time switch module can be made in unit of the T one-staged ~8$sn~smes~eF~4~reres~ ~IB~BBaQss I switching network.
Although the present invention has been fully described by way of the preferred embodiments thereof with reference to the accompanying drawings, various changes and modifications will be apparent to those having skill in this field.
Therefore, unless these changes and modifications otherwise depart from the scope of the present invention, they should be construed as included therein.
I*
6 BB~BB~s~P~BB~sB~

Claims (3)

1. A control system of a 3-staged time-division switch, constituted by a space switch module including a plurality of second stage space switches and a plurality of time switch modules, each including a first stage time switch coupled with one of said second stage space switches by a junctor highway and a third stage time switch coupled with one of said second stage space switches by another junctor highway, for forming a T-S-T (time switch -space switch time switch) 3-staged structure switching network used in a multi- processor type digital switching system, said control system comprising: a control means provided in each time switch module for connecting a highway coupled with an input of said first -15 stage time switch, instead of said junctor highway coupled with one of said second stage space switches, to the input of said third time switch for constituting a one-staged time switch switching network when detecting said space switch module being a faulty condition. 20 2. A control system of a 3-staged time-division switch, constituted by a space switch module including a plurality of jsecond stage space switches and a plurality of time switch modules, each including a first stage time switch coupled with one of said second stage space switches by a junctor highway and a third stage time switch coupled with one of ~BD~P~S~B1~ SB~SBBa a I~srca r--rumrrrr~ o~ruraia-l-r~ l~--r J. 22 said second stage space switches by another junctor highway, for forming a T-S-T (time switch space switch time switch) 3-staged structure switching network used in a multi- processor type digital switching system, said control system comprising: a control means provided in each time switch module for connecting a highway coupled with an input of said first stage time switch, instead of said junctor highway coupled with one of said second stage space switches, to the input of said third time switch for constituting a one-staged time switch switching network when detecting said junctor highway coupling between said first stage time switch and one of said second stage space switches being a faulty condition.
3. A control system of a 3-staged time-division switch, 15 constituted by a space switch module including a plurality of second stage space switches and a plurality of time switch modules, each including a first stage time switch coupled with one of said second stage space switches by a junctor highway and a third stage time switch coupled with one of 20 said second stage space switches by another junctor highway, for formina a T-S-T (time switch space switch time S: switch) 3-staged structure switching network used in a multi- processor type digital switching system, said control system comprising: a control means provided in each time switch module for ~s~R
111. nc~arms 23 selectively connecting said junctor highway coupled with one of said second stage space switches or a highway coupled with an input of said first stage time switch to the input of said third time switch in accordance with a state of said space switch module, and for constituting a one-staged time switch switching network by connecting the highway coupled with the input of said first stage time switch to the input of said third stage time switch when detecting said space switch module being a faulty condition. 4. A control system of a 3-staged time-division switch, constituted by a space switch module including a plurality of second stage space switches and a plurality of time switch modules, each including a first stage time switch coupled with one of said second stage space switches by a junctor highway and a third stage time switch coupled with one of said second stage space switches by another junctor highway, for forming a T-S-T (time switch space switch time switch) 3-staaed structure switchina network used in a multi- processor type digital switching system, said control-system *.20 comprising: se*a a control means provided in each time switch module for selectively connecting said junctor highway coupled with one of said second stage space switches or a highway coupled with an input of said first stage time switch to the inout of said third time switch in accordance with a state of said junctor rr a -rr i- s~-~psr srF rqn m- P"71r B 11w r IPA C sr Ea~g D i highway coupling between said first stage time switch and one of said second stage space switches, and for constituting a one-staged time switch switching network by connecting the highway coupled with the input of said first stage time switch to the input of said third stage time switch when detecting said junctor highway coupling between said first stage time switch and one of said second stage space switches being a faulty condition. A control system of a 3-staged time-division switch, constituted by a space switch module including a plurality of second stage space switches and a plurality of time switch modules, each including a first stage time switch coupled with one of said second stage space switches by a junctor highway and a third stage time switch coupled with one of 15 said second stage space switches by another junctor high way, for forming a T-S-T (time switch space switch time switch) 3-staged structure switching network used in a multi- processor type digital switching system, -said control system comprising: 20 a selecting circuit in each time switch module provided in front of an input of said third time switch for selectively connecting said junctor highway coupled with one of said second stage space switches or a highway coupled with an input of said first stage time switch to the input of said third time switch; and .J r -gc.5 qfj-jV ITW a control processor in each time switch module for controlling said selecting circuit to connect the highway coupled with the input of said first stage time switch to the input of said third stage time switch when detecting said space switch module being a faulty condition. 6. A control system of a 3-staged time-division switch, constituted by a space switch module including a plurality of second stage space switches and a plurality of time switch modules, each including a first stage time switch coupled with one of said second stage space switches by a junctor highway and a third stage time switch coupled with one of said second stage space switches by another junctor high way, for forming a T-S-T (time switch space switch time switch) 3-staged structure switching network used in a multi- processor type digital switching system, said control system comprising: a selecting circuit in each time switch module provided S in front of an input of said third time switch for selectively connecting said junctor highway coupled with one 20 of said second stage space switches or a highway coupled with an input of said first stage time switch to the input of said third time switch; and a control processor in each time switch module for controlling said selecting circuit to connect the highway coupled with the input of said first stage time switch to the 19 low". I ji V -1 IT l input of said third stage time switch when detecting said junctor highway coupling between said first stage time switch and one of said second stage space switches being a faulty condition. 7. A control system of a 3-staged time-division switch constituted by a T-S-T (time switch space switch time switch) 3-staged structure switching network used in a multi- processor type digital switching system, said control system !I _0_ ci o s o Or~y-- -r" i,41i ~I; I-; comprising: a space switch module including a plurality of second stage space switches; and a plurality of time switch modules, each including a first stage time switch whose output being coupled with an input of one of said second stage space switches, a third 15 stage time switch whose input being coupled with a selecting circuit for selectively connecting a junctor highway coupled with an output of one of said second stage space switches or Sa highway coupled with an input of said first stage time switch, and a control processor for controlling said 20 selecting circuit to connect the highway coupled with the input of said first stage time switch to the input of said third stage time switch when detecting said space switch module being a-faulty condition. 8. A control system of a.3-staged time-division switch 25 according to claim.7, said control system further.comprising: rr i i 3-- jwi 4 27 a supervisory circuit for supervising a state of said junctor highway coupling between said first stage time switch and one of said second stage space switches, and a control processor for detecting a state of said junctor highway through said supervisory circuit in said space switch module; wherein, said control processor in said time switch module controlling said selecting circuit to connect the highway coupled with the input of said first stage time switch to the input of said third stage time switch when detecting a faulty 10 condition of said junctor highway coupling between said first stage time switch and one of said second stage space switches by information sent from said control processor in said space switch module through a processor bus. 9. A control system of a 3-staged time-division switch according to claim 8, wherein, said control processor in said space switch module distributing a faulty condition of said junctor highway between said first time switch and said second space switch to all control processors in said time switch modules through said processor bus, and each of said 20 control processors in said time switch modules maintaining said T-S-T 3-staged structure switching network unless otherwise said junctor highway under faulty condition being connected to own time switch module. I 10. A control system of a 3-staged time-division switch according to claim 7, each time switch module further I Fe IN q ry .r -y i-s r 3q^^ Bif II 28 comprising: a supervisory circuit for supervising a state of said junctor highway coupling between said selecting circuit and one of said second stage space switches; wherein, said control processor in said time switch module controlling said selecting circuit to connect the highway coupled with the input of said first stage time switch to the input of said third stage time switch for intra time switch module calls when detecting a faulty condition of said junctor highway coupling between said selecting circuit and one of said second stage space switches, and distributing information of said faulty condition of said junctor highway to other control processors in other time switch modules through a processor bus. 11. A control system of a 3-staged time-division switch substantially as herein described with reference to any one of the embodiments as illustrated in Figs. 2 to DATED this Twenty-fifth Day of August 1998 NEC Corporation Patent Attorneys for the Applicant SPRUSON FERGUSON r F. T- I
AU81885/98A 1997-08-26 1998-08-25 3-staged time-division switch control system Ceased AU739633B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP09244641A JP3139424B2 (en) 1997-08-26 1997-08-26 TST 3-stage switch control system
JP9-244641 1997-08-26

Publications (2)

Publication Number Publication Date
AU8188598A true AU8188598A (en) 1999-03-11
AU739633B2 AU739633B2 (en) 2001-10-18

Family

ID=17121779

Family Applications (1)

Application Number Title Priority Date Filing Date
AU81885/98A Ceased AU739633B2 (en) 1997-08-26 1998-08-25 3-staged time-division switch control system

Country Status (3)

Country Link
US (1) US6240063B1 (en)
JP (1) JP3139424B2 (en)
AU (1) AU739633B2 (en)

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19961132C1 (en) * 1999-12-17 2001-06-28 Siemens Ag Time/space switch with multiple functionality can implement all necessary functions for network of from very small to very large coupling capacity
JP3655162B2 (en) * 2000-03-06 2005-06-02 富士通株式会社 Subscriber termination equipment
US6956851B1 (en) * 2001-02-20 2005-10-18 Pmc-Sierra, Inc. Crossbar subsystem and method
US7154887B2 (en) * 2001-07-12 2006-12-26 Lsi Logic Corporation Non-blocking grooming switch
US7113505B2 (en) * 2001-12-17 2006-09-26 Agere Systems Inc. Mesh architecture for synchronous cross-connects
US20040027261A1 (en) * 2002-03-15 2004-02-12 Tymchuk Kevin Bruce Centrally synchronized distributed switch
US7349387B2 (en) * 2002-09-27 2008-03-25 Wu Ephrem C Digital cross-connect
CN101924959B (en) * 2009-06-11 2013-06-12 中兴通讯股份有限公司 Service adjusting method and device in phototiming digital system network

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3912873A (en) * 1974-01-17 1975-10-14 North Electric Co Multiple fault tolerant digital switching system for an automatic telephone system
US4228535A (en) * 1979-02-26 1980-10-14 Rockwell International Corporation Dual TDM switching apparatus
JPS5871790A (en) 1981-10-26 1983-04-28 Hitachi Ltd Redundant constitution system of time division channel system
US4701907C1 (en) * 1986-02-03 2002-08-27 Collins Mary Dynamically reconfigurable time-space-time digital switch and network
JPS6350293A (en) 1986-08-20 1988-03-03 Fujitsu Ltd Decentralized speech path system
JPH022800A (en) 1988-06-16 1990-01-08 Kokusai Denshin Denwa Co Ltd <Kdd> Speech path networking system
JP3061691B2 (en) 1992-07-24 2000-07-10 日本電信電話株式会社 Communication device
ES2137960T3 (en) * 1993-06-25 2000-01-01 Siemens Ag PROCEDURE FOR ESTABLISHING VIRTUAL COMMUNICATIONS IN PACKET SWITCHING NETWORKS.
JP3028036B2 (en) 1995-02-14 2000-04-04 日本電気株式会社 Channel configuration method
JP3607017B2 (en) * 1996-10-31 2005-01-05 富士通株式会社 Feedback control device and cell scheduling device in cell switch

Also Published As

Publication number Publication date
JPH1169393A (en) 1999-03-09
JP3139424B2 (en) 2001-02-26
AU739633B2 (en) 2001-10-18
US6240063B1 (en) 2001-05-29

Similar Documents

Publication Publication Date Title
EP0592152B1 (en) Telecommunications system SS7 signaling interface with signal transfer (STP) capability
US7471698B2 (en) Telecommunications apparatus, system, and method with an enhanced signal transfer point
US6408182B1 (en) Redundant mobile switching center (MSC) architecture for a radio telecommunications network
US6327260B1 (en) Controlled routing to a plurality of signaling interfaces at a single telephonic switch
EP0888020B1 (en) Method and apparatus for achieving fabric independent routing technique
AU8188598A (en) 3-staged time-division switch control system
US5915013A (en) Method and system for achieving routing of signalling information
US5592466A (en) Network interconnect backup
EP1876843B1 (en) Call processing in an intelligent network when the traffic between SSP and SCP is congested
EP0592153A2 (en) Telecommunications system with redundant SS7 signaling interfaces
JPH03143098A (en) Distributed connection system between exchange modules
JPH0522346A (en) Incoming call transfer system in communication system
US6188893B1 (en) Subscriber connection net for the connection of subscriber stations to an exchange using a radio system
US3823270A (en) Trunking arrangement for multiple exchange switching system
EP0592154A2 (en) Telecommunications system SS7 signaling interface with loose coupling to its host
US6614901B1 (en) Method and system for a scaleable virtual switch
KR100325390B1 (en) Message Trnsfer Part Restart Method In No.7 Signaling Network
US8130933B2 (en) Method for recovery from linkset failure in telecommunications network
JP3465212B2 (en) Distributed time division channel system
GB2061063A (en) Telecommunications exchange
JPH11355869A (en) Large capacity electronic exchange and its method
JPH0423555A (en) Common line signal processing system
KR950013172B1 (en) Inter-processor communication method among communication path control processors of full electronic exchanger
KR19980077412A (en) Automatic Routing Diagnosis and Automatic Routing Control of Electronic Switching System
JP2004328155A (en) Exchange system

Legal Events

Date Code Title Description
FGA Letters patent sealed or granted (standard patent)