AU737180B2 - Satellite receiver computer adapter card - Google Patents

Satellite receiver computer adapter card Download PDF

Info

Publication number
AU737180B2
AU737180B2 AU43451/99A AU4345199A AU737180B2 AU 737180 B2 AU737180 B2 AU 737180B2 AU 43451/99 A AU43451/99 A AU 43451/99A AU 4345199 A AU4345199 A AU 4345199A AU 737180 B2 AU737180 B2 AU 737180B2
Authority
AU
Australia
Prior art keywords
adapter card
tuner
signal
demodulator
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU43451/99A
Other versions
AU4345199A (en
Inventor
Douglas M. Dillon
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
DirecTV Group Inc
Original Assignee
Hughes Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from AU53527/96A external-priority patent/AU5352796A/en
Application filed by Hughes Electronics Corp filed Critical Hughes Electronics Corp
Priority to AU43451/99A priority Critical patent/AU737180B2/en
Publication of AU4345199A publication Critical patent/AU4345199A/en
Application granted granted Critical
Publication of AU737180B2 publication Critical patent/AU737180B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Landscapes

  • Circuits Of Receivers In General (AREA)
  • Input Circuits Of Receivers And Coupling Of Receivers And Audio Equipment (AREA)

Description

AUSTRALIA
Patents Act 1990 COMPLETE SPECIFICATION STANDARD PATENT Applicant(s): HUGHES ELECTRONICS CORPORATION Invention Title: SATELLITE RECEIVER COMPUTER ADAPTER CARD The following statement is a full description of this invention, including the best method of performing it known to me/us: 6 la
DESCRIPTION
SATELLITE RECEIVER COMPUTER ADAPTER CARD Background of the Invention This application relates to computer network and more specifically to a method and apparatus for an adapter card for a personal computer that receives information transmitted from a satellite.
In conventional satellite communication networks a hub station sends signals to a satellite and then to a receiver on the ground. The receiver includes an antenna.
The antenna contains a low noise block (LNB) that amplifies and down converts an entire received transmission to L-band (typically 950 MHz to 1450 MHz) S. and passes the resulting signal into an interfacility 15 link (IFL). The IFL is typically a coaxial cable that carries power to the LNB and carries tile L-band signal to an Indoor Unit (IDU) The L-band coaxial cable is a standard interface in the satellite communications industry and is normally used regardless of the actual satellite transmission band (C-band, Ku-band, etc.).
The IDU is a separate unit that contains a power S. supply for the LNB and for the IDU. The IDU also contains 0*0 a tuner, demodulator, and a controller. The controller selects the tuner's frequency, the demodulator's bit 25 rate, and performs various other functions needed for the operation of the receiver. The IDU tuner receives all of the signals from the satellite and selects a single signal for reception. The selected signal is passed to the demodulator. The IDU demodulator converts the analog signal from the tuner back into a digital data stream and passes it to an output line of the IDU.
The output line of the IDU is typically input to a serial adapter card in a personal computer. The serial adapter card allows the digital data stream to be processed by the computer and allows the computer to communicate with the controller to control the operation of the satellite receiver.
A disadvantage of such conventional systems lies in S:03782WI/703 4.
2the fact that the IDU is a separate unit that is remote from the personal computer. Thus, the IDU, which is typically incorporated into the receiver unit, adds additional components to a satellite communication network. Such additional components increase the packaging requirements of the system. In addition, a separate cable is required to connect the IDU to the serial adapter of the computer.
Disclosure of the Invention According to a preferred embodiment the present invention overcomes the problems and disadvantages of the prior art by placing a printed circuit board with a personal computer that allows the personal computer to receive information directly from a satellite without 15 having to incorporate a separate unit between the personal computer and the receiving antenna for the demodulating and tuning functions. This information can include a digital video signal, a digital audio signal, a broadcast file transfer, or any other desired information 20 transfer.
The present invention preferably eliminates the need a* for a separate controller, such as the controller contained in a conventional IDU, because the personal computer can perform control functions. Furthermore, the 25 reduction of circuitry achieved by the applicant's invention increases the reliability of the system.
According to the present invention there is provided an adapter card for use in a personal computer, enabling the personal computer to receive a signal from a satellite communication network, comprising: a connector for receiving a plurality of signals from the satellite communication network; a tuner, connected to the connector, that receives the plurality of signals from the connector and selects a single signal for reception; a demodulator, connected to the tuner, that converts the selected signal from the tuner into a digital data stream; S:03782WI/703 2a a bus interface connecting the adapter card and the personal computer, that allows the digital data stream, a demodulator status and a tuner status to be transmitted from the adapter card to the personal computer, and a DC- DC converter for receiving a voltage signal from a power supply of the personal computer and converting the voltage signal into a plurality of voltage signals for providing power to the tuner.
In further accordance with the purpose of the invention, as embodied and broadly described herein, the invention is an adapter card in a personal computer having a CPU for connecting the personal computer to a satellite communication network, comprising: a connector for receiving a plurality of analog signals from the satellite communication network; a tuner, connected the connector, that receives the plurality of analog signals from the connector and selects a single analog signal for reception; a demodulator, connected to the tuner, that converts the analog signal from the tuner into a digital 20 data stream; and a bus interface, connected to the tuner, the demodulator, and the CPU, that allows the CPU to send 0 -commands to the tuner and the demodulator to control operation of the tuner and the demodulator.
In further accordance with the purpose of the 25 invention, as embodied and broadly described herein, the invention is an adapter card in a personal computer having a CPU and a power supply for connecting the personal computer to a satellite communication network, comprising: a connector for receiving a plurality of analog signals from the satellite communication network., a tuner, connected to the connector, that receives the plurality of analog signals from the connector and selects a single analog signal for reception; a demodulator, connected to the tuner, that converts the analog signal from the tuner into a digital data stream; a DC-DC converter; a bus interface connected to the demodulator, the tuner, the CPU, and the power supply that allows the CPU to send S:03782WI/703 3 receive data to and from the adapter card and that allows voltage from the power supply to be sent to the DC-DC converter.
In further accordance with the purpose of the invention, as embodied and broadly described herein, the invention is a method for controlling an adapter card according to the present invention, in a personal computer having a CPU, for connecting the personal computer to a satellite communication network, comprising the steps of: receiving, by the adapter card, a plurality of analog signals from the satellite communication network; selecting by the adapter card, a single analog signal for reception, converting, by the adapter card, the analog signal into a digital data stream, receiving by the CPU, 15 commands to the tuner of the adapter card and to the demodulator card of the adapter card via the bus interface to control operation of the tuber and the demodulator in accordance with the status information.
It is to be understood that both the foregoing general description and the following detailed description e: are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
Brief Description of the Drawings The accompanying drawings which are incorporated 0 25 in and constitute a part of this specification, illustrate several embodiments of the invention, and together with the description, serve to explain the principle of the invention.
Figure 1 is a hardware block diagram of a preferred embodiment of the invention; Figure 2 is a diagram showing additional detail of a satellite receiver computer adapter card of Figure 1; Figure 3 is a block diagram showing additional detail of the satellite receiver computer adapter card of Figure 2; Figure 4 is a diagram of steps performed by a CPU of Figure 1; and H: \SueB\Keep\speci\P35114.SPEC.doc 15/06/01 3a- Figure 5(a) through 5(f) are detailed diagrams of steps performed by the CPU of Figure 1 during tuning and demodulation.
Detailed Description of the Preferred Embodiments Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
Figure 1 is hardware block diagram 100 of a preferred embodiment of the invention connected to a satellite communications network. Figure 1 includes a personal computer 102, a keyboard 104, a display screen 15 106, an IFL link 108, an antenna 110, an LNB 112, a satellite 114 and a hub 116. Personal computer 102 includes a CPU 120, a memory 112, a satellite receiver computer adapter card 124, a bus 135 and a power supply 126. The personal computer also includes one or more expansion.
*ooo e* *edge *oee* *ee• H:\SueB\Keep\speci\P35114. SPEC. doc 13/06/01 slots (not shown) into which an adapter card such as the adapter card 124 can be plugged. Adapter card 124 includes a demodulator 130, a tuner 132, a bus interface 134, and a DC-DC converter 136.
IFL 108, antenna 110, LNB 112, satellite 114, and hub 116 are all of a known type. Hub 116 preferably sends a signal in a Ku-band having approximately a 500 MHz frequency range to satellite 114. The signal preferably is encoded using Binary Phase Shift Keying (BPSK) but could be encoded using other methods. Satellite 114 transmits the signals to a receiver including antenna 110. The signal from the hub can be any desired signal such as a digital video signal, MPEG- 1 or INDEO 3.2, a digital audio signal, ADPCM, or a broadcast file transfer. Antenna 110 contains a low noise block (LNB) 112 that amplifies and down converts an entire received transmission preferably to L-band (typically 950 MHz to 1450 MHz) and passes the resulting signal into an interfacility link (IFL) 108.
IFL 108 is preferably a coaxial cable that carries power from the DC-DC converter 136 to LNB 112 and data from LNB 112 to tuner 132.
Adapter card 124 is connected to CPU 120 via bus 135. Bus 135 is connected to adapter card 124 via bus interface 134. Bus 135 can be, an IS, EISA, or Microchannel bus, or any other bus 15 well known in the art. Bus interface 134 is a suitable bus interface of a type corresponding to a type of bus 135. Bus 135 and bus interface 134 also can be other types of busses or bus interfaces suitable for use with the present invention.
Memory 122 includes data and software programs. CPU 120 executes the instructions of the software programs to perform the steps in a conventional manner. CPU 120 preferably is a 33 S 20 MHz or faster Intel 486 microprocessor belonging to the X86 family of microprocessors, manufactured by Intel Corp., but may be any similarly capable CPU depending upon the nature of the personal computer.
Adapter card 124 preferably is a single printed circuit board that fits into a card slot in personal computer 120. Within the adapter card 124 tuner 132 receives the plurality of analog signals via IFL 108. Tuner 132 selects one of the analog signals in accordance with a tuning frequency previously sent to tuner 132 by CPU 120. Tuner 132 passes the selected signal to demodulator 130, where it is demodulated and passed to CPU 120 of computer 102 via bus interface 134. The adapter card 124, including the connector, the tuner 132, the demodulator 130 and the bus interface 134, is powered by power supply 126. Power supply 126 also powers all components in computer 102 and LNB 112. The voltage signal is also sent from DC-DC converter 136 to LNB 112 via IFL 108.
Fig. 2 is a diagram showing additional detail of the preferred embodiment of adapter card 124. Adapter card 124 also preferably includes a Forward Error Correction (FEC) Level 2 element 140 and an FEC Level I element 142, bus interface 134 a receiver (Rx) controller 146, and a microprocessor 148. FEC elements 140 and 142 and microprocessor 148 are optional and may be omitted in certain implementations of the invention.
Rx controller 146 provides a packet framing function, address filtering, which allows simultaneous reception of approximately 100 addresses and Data Encryption Standard (DES) decryption. Additional details of adapter card 124 of Fig. 2 are discussed below in connection with Fig.
3.
Fig. 3 is a block diagram showing additional details of adapter card 124.
Microprocessor 148 is omitted from the embodiment of Fig. 3. In Fig. 3, the received signal is received at tuner 132 via IFL 108 and is passed to demodulator 130 for demodulation. The data is forward error corrected in FEC elements 140 and 142 and is passed to CPU 120, via bus interface 134. In Fig. 3, bus 135 is preferably an ISA bus, although bus 135 may be any suitable bus. The ISA implementation of adapter card 124 shown in Fig. 3 preferably operates in "slave mode." That is, received data is buffered in a 64K RAM 160 until CPU 120, sends a request for data to adapter card 124 via bus 135. In S.i implementations using a Microchannel bus, RAM 160 is replaced by a 64K byte FIFO buffer. Received 15 data preferably is encoded using a BPSK format.
S. Tuner 132 preferably is a known tuner of a type manufactured by Sharp or Panasonic.
Demodulator 130 can be any known type of demodulator. Preferably, demodulator 130 is a demodulator of a type found in the DirecTv product, of a type found in the RCA DSS satellite receiver sold by Thomson Consumer Electronics, Inc. Demodulator 130 includes a voltage controlled oscillator (VCO) 20 162, a low pass filter (LPF) 163, and A/D converter 164, an amplifier 166, an automatic gain control (AGC) element 168, an automatic frequency control (AFC) element 170, a D/A converter 172, an application specific integrated circuit (ASIC) 174, and a depuncture logic element 176.
FEC elements 140 and 142 function to correct one bit errors using a known method. For S. example, FEC may be implemented via Stanford Telecom (STEL) or HNS Viterbi decoding. In the preferred embodiment, a Reed-Solomon decoder 178 corrects multi-bit errors. Both the FEC elements and Reed-Solomon decoder 178 are optional and may be deleted from some implementations of the present invention.
Rx controller 146 of Fig. 3 performs frame detection on the received, demodulated, error-corrected signal. Frame detection includes functions such as address recognition, CRC checking, maximum frame length checking, and frame error detection.
Rx controller 146 additionally performs DES decryption in implementations of the invention where the incoming signal is encrypted. In still other implementations, Rx controller 146 performs address filtration so that only data of interest will be passed to CPU 120, shown in Fig. 1.
Other implementations of the invention use a known high-level data link control (HDLC) element in place of Rx controller 146, such as the Z85C30 HDLC manufactured by Advanced Micro Devices.
DC-DC converter 136 includes two voltage regulator (VR) elements 180 and 182. DC- DC converter 136 preferably receives a 5V signal from the power supply 126, shown in Fig. 1, supplied by bus 135 via bus interface 134 and outputs a 15V and a 21V signal, although it may instead receive a 12V signal from the power supply 126 for conversion. The 15V signal and the 21V signal both are input to tuner 132. In a preferred embodiment, the 21V signal is passed from tuner 132 to LNB 112 to provide power to LNB 112. The LNB requires a 15V signal, but the tuner sends a 21V signal to account for losses in the IFL 108.
Fig. 4 is a diagram of steps performed by CPU 120, as shown in Fig. 1. In addition to the steps shown in Fig. 4, CPU 120 performs the functions normally performed by a CPU of a personal computer. CPU 120 also processes the packets received by adapter card 124. As shown in Fig. 4, and referring back to Fig. 1, in step 402 CPU 120 sends signals to tuner 132 via bus 135 and bus interface 134. In the described embodiment, shown in Fig. 3, signals pass to tuner 132 through demodulator ASIC 174. Thus, when a person indicates a tuning frequency via, keyboard 104 or a touch display S in display screen 106, CPU sends data that is passed to tuner 132 on data line 191. Specifically, CPU 120 sends a one-bit enable signal to tuner 132 on line 192. Then, approximately every 18 msec (in response to a real time interrupt signal) CPU 120 toggles clock line 190 and sends one bit of the tuning frequency to tuner 132. Clock line 190 is toggled and a bit sent every 18 msec until the tuning 20 frequency has.been sent. In one implementation, a graphical user interface (GUI) makes it easy for a person to enter a tuning frequency. In other implementations CPU 120 plays a sound over a speaker (not shown) when the demodulator and FEC element are locked. In still other implementations, CPU 120 o may determine a tuning frequency without human intervention.
In step 404, CPU 120 checks the quality of the signal received from demodulator 130.
Signal quality is preferably measured by Signal Quality Factor (SQF) and Energy Per Bit to Noise Ratio (EBNR). These details are determined by the adapter card hardware and software and the operating system of the operating computer. In step 406 CPU 120 sends a signal to point the antenna in accordance with the quality of the received signal. In step 408, if demodulator 130 and FEC 140/142 are not locked, the tuning frequency is adjusted in step 410 as described below and steps 402 and 408 are repeated.
In the preferred embodiment, the tuner 132 is able to tune within plus or minus 2 MHz of the correct signal frequency. In order to begin receiving, to acquire or lock the signal, the adapter card 124 must search through this 4 MHz range.
Figs. 5(a) through 5(f) are diagrams of steps performed by CPU 120, as shown in Fig. 1, for tuner and demodulator control. In the described embodiment, a real time clock interrupt occurs every 18 msec. When an interrupt occurs in step 502, CPU 120 performs miscellaneous processing in step 504. If no tuning frequency has been indicated in step 506, then a tuning frequency is acquired from an operator and an initial state is set to SO in step 508. Next, control branches depending on a current control state. All branches return to step 510, where a current SQF value is stored in a memory of computer 102.
State SO is an initial state for channel acquisition. If the current state is SO, if tuner 132 has not been set, then control passes to step 512 of Fig. In step 512, CPU 120 programs tuner 132 as described above and sets a current state to S I.
If the current state is SI, CPU 120 configures demodulator 130 at the tuning frequency by sending data, address, and control signals to demodulator 130. Demodulator 130 preferably sweeps in 100 KHz steps for 20 msec in'a 4 MHz band. At the end of the sweep, demodulator 130 has S determined an SQF value. If the SQF is the best SQF yet, if it is the highest numerical value, it is S 15 saved in step 518. If CPU 120 determines that it is through sweeping through the 4 MHz, then the CPU 120 proceeds immediately to step 510 to store the SQF value and exit the interrupt. If the CPU 120 o. determines that the sweep through the 4 MHz is not complete, then the CPU 120, in step 522, saves the best SQF found as yet. In step 524 the current state is set to S2 and step 526 the SQF register in demodulator 130 is cleared.
20 When the current state is S2, the CPU 120 sends a command to the demodulator 130 to enable the bit timing recover (BTR) loop. The BTR allows the demodulator 130 to determine where each bit begins and ends and so to correctly sample and demodulate the bits. The command is sent over the data, address, and control lines. After the BTR is enabled, the current state is set to S3.
2 When the current state is S3, if the FEC lock signal from the Reed-Solomon decoder 178 is low in step 530, indicating that the FEC is in lock, the Reed-Solomon decoder 178 has detected too many errors in transmission from the satellite, CPU 120 in step 532 changes the configuration of demodulator 130. Some factors changed include the length of the frequency sweep, the range of the sweep, and how often sampling is done. The current state is then set to S5 in step 543. If the FEC signal was high in step 530, indicating that there were not too many errors in transmission from the satellite, then control passes immediately to step 510 to store the SQF value and exit the interrupt.
When the current state is S4, the CPU 120 determines if the FEC is in lock and if the demodulator is out of lock. In the preferred embodiment, the CPU 120 determines if the FEC is in lock by reading the FEC lock signal from a register (not shown) in the demodulator ASIC 174 and determining if the FEC lock signal is high, not locked. This occurs if the Reed-Solomon decoder 178 has detected a large number of errors. The FEC lock signal in the register parallels the FEC lock signal being high if the FEC lock signal is high and being low if the FEC lock signal is low. In the preferred embodiment, the CPU 120 determines if the demodulator 174 is out of lock by reading information from a register in the demodulator indicating whether the modulator is out of lock.
If the FEC is not locked in step 550, few or no errors are detected by the Reed- Solomon decoder 178, the CPU 120 reads the SQF in step 552 and saves the frequency offset in step 556. If the FEC is locked, the CPU 120 determines if the demodulator 174 is out of lock in step 558. If the demodulator is out of lock, the current state is set to SI. If the demodulator is not out of lock, the current state is set to S3.
In summary, the present invention allows a personal computer to be connected to a satellite communication network by merely adding an adapter card to the personal computer and by loading control software into the personal computer. The CPU of the personal computer provides a control function for the adapter card and the power supply of the computer powers both the adapter card and an LNB element connected to the computer. The adapter card accesses the satellite communication o. 15 network through a standard IFL. In addition, the reduction of circuitry achieved by applicant's invention increases the reliability of the system.
Other embodiments will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope of the invention being indicated by the 20 following claims.

Claims (15)

  1. 2. The adapter card of Claim 1, wherein the bus interface allows the personal computer to send commands to the tuner and to the demodulator, to control operation of the tuner and the demodulator.
  2. 3. The adapter card of Claim 1 or 2 further comprising at least one forward error correction element for performing a forward error correction on the digital data stream.
  3. 4. The adapter card of Claims 1, 2 or 3, further including means for performing packet framing on the demodulated signal. The adapter card of Claims 1, 2, 3 or 4, further including means for performing address filtering to receive only predetermined addresses.
  4. 6. The adapter card of Claims 1, 2, 3, 4, or further including means for performing decryption on the received signal.
  5. 7. An adapter card as claimed in claim 1 wherein S:03782WI/703 the bus interface is any one of an ISA bus interface, a micro channel bus interface, and EISA bus interface or a PCI bus interface.
  6. 8. An adapter card as claimed in claim 1, wherein the DC to DC converter provides power for an LNB element of the satellite communication network.
  7. 9. The adapter card of claim 8 wherein the satellite communication network includes an interfacility link and wherein the power is provided from the DC-Dc converter to the LNB element via the interfacility link. The adapter card of claim 9, wherein the interfacility link is a coaxial microwave band interface.
  8. 11. The adapter card of claims 8, 9 or wherein the DC-DC convirerter is connected to the tuner and 15 supplies power at a second voltage level to the tuner.
  9. 12. A method for controlling an adapter card as claimed in any one of claims 1 to 11, for use in a personal computer for enabling the personal computer to receive a signal from a satellite communication network, comprising the steps of: receiving by the adapter card, a single signal S.from among a plurality of signals for reception; converting by the adapter card, the signal into a digital data stream; transmitting by the adapter card, the digital data stream, status information from a tuner of the adapter card and status information from a demodulator of the adapter card to the personal computer via a bus interface.
  10. 13. The method of claim 12 further comprising the steps of: sweeping through a given bandwidth in steps of a smaller bandwidth; calculating at each step a signal quality factor for the received signal. determining if the signal quality factor for the received signal is more desirable than previously H: \SueB\Keep\speci\P35114 .SPEC.doc 15/06/01 ioa- calculated signal quality factors; and saving the signal quality factor if it is more C C C C C. C C C 9 C C H: \SueB\Keep\speci \P3 5114. SPEC. doc 13/06/01 11 desirable.
  11. 14. The method of Claims 12 or 13 further comprising the step of receiving, by tile adapter card, commands to the tuner and to the demodulator via the bus interface for controlling operation of the tuner and the demodulator in accordance with the status information of the tuner and the demodulator. The method of Claims 12, 13 or 14, further comprising the step of obtaining power, by the adapter card, from a power supply of the personal computer.
  12. 16. The method of Claims 12, 13, 14 or 15, wherein the adapter card comprises a DC-DC converter for ~providing the further steps of: receiving a voltage signal from the power supply; converting the voltage signal into a converted voltage signal having a different voltage level, and supplying the converted voltage signal to the tuner.
  13. 17. The method of claim 16, wherein the DC-DC converter includes a plurality of voltage regulator 20 elements for providing the further steps of: converting the voltage signal, by a first voltage regulator element, into a first voltage signal providing '"-power of a first voltage to the tuner; and converting the voltage signal, by a second voltage 25 regulator, into a second voltage signal providing power of a second voltage to the tuner.
  14. 18. The method of claim 17, wherein the first voltage is different from the second voltage.
  15. 19. The method of claims 15, 16, 17 or 18 further comprising the step of supplying power through the tuner to an LNB element. An adaptor card substantially as hereinbefore described with reference to the accompanying drawings. Dated this 5th day of August 1999 HUGHES ELECTRONICS CORPORATION By their Patent Attorney GRIFFITH HACK S:03782WI/703
AU43451/99A 1996-01-16 1999-08-06 Satellite receiver computer adapter card Ceased AU737180B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU43451/99A AU737180B2 (en) 1996-01-16 1999-08-06 Satellite receiver computer adapter card

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
AU53527/96 1996-01-16
AU53527/96A AU5352796A (en) 1996-01-16 1996-01-16 Satellite receiver computer adapter card
AU43451/99A AU737180B2 (en) 1996-01-16 1999-08-06 Satellite receiver computer adapter card

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
AU53527/96A Division AU5352796A (en) 1996-01-16 1996-01-16 Satellite receiver computer adapter card

Publications (2)

Publication Number Publication Date
AU4345199A AU4345199A (en) 1999-09-30
AU737180B2 true AU737180B2 (en) 2001-08-09

Family

ID=3739537

Family Applications (1)

Application Number Title Priority Date Filing Date
AU43451/99A Ceased AU737180B2 (en) 1996-01-16 1999-08-06 Satellite receiver computer adapter card

Country Status (1)

Country Link
AU (1) AU737180B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003081916A1 (en) * 2002-03-26 2003-10-02 Koninklijke Philips Electronics N.V. A high frequency tuner

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5245429A (en) * 1990-12-18 1993-09-14 International Business Machines Corporation Selective data broadcasting receiver adapter apparatus and method for personal computers
US5359367A (en) * 1989-10-09 1994-10-25 Videologic Limited Personal computer with broadcast receiver on expansion board controlled by computer microprocessor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5359367A (en) * 1989-10-09 1994-10-25 Videologic Limited Personal computer with broadcast receiver on expansion board controlled by computer microprocessor
US5245429A (en) * 1990-12-18 1993-09-14 International Business Machines Corporation Selective data broadcasting receiver adapter apparatus and method for personal computers

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003081916A1 (en) * 2002-03-26 2003-10-02 Koninklijke Philips Electronics N.V. A high frequency tuner
US8074250B2 (en) 2002-03-26 2011-12-06 Nxp B.V. High frequency tuner

Also Published As

Publication number Publication date
AU4345199A (en) 1999-09-30

Similar Documents

Publication Publication Date Title
US5699384A (en) Apparatus and method for satellite receiver computer adaptor card
KR100416866B1 (en) Receiver device and signal processing method
EP1254544B1 (en) Embedded training sequences for carrier acquisition and tracking
US5621767A (en) Method and device for locking on a carrier signal by dividing frequency band into segments for segment signal quality determination and selecting better signal quality segment
US5832024A (en) Digital wireless speaker system
CN1784877B (en) Method and apparatus for synchronizing multi-level modulation signal
CA2213260C (en) Satellite receiver computer adapter card
JP3643124B2 (en) Carrier frequency compensation device in FM radio receiver, method thereof, and medium usable for DSP
JP3393651B2 (en) Apparatus and method for compensating carrier frequency in FM radio transmitter, and medium usable for DSP
US7394781B2 (en) Wireless remote controller using time division protocol and satellite radio receiver including the same
US8520756B2 (en) PHY sub-channel processing
JP3429005B2 (en) Apparatus and method for compensating carrier frequency in FM radio, and medium usable for DSP
AU737180B2 (en) Satellite receiver computer adapter card
EP0720325B1 (en) System for acquiring a desired carrier from an FDM signal
US7187743B2 (en) Frequency error correction in a communication system
US7359460B2 (en) Coherent and non-coherent data path splitting in receivers for improved synchronization
EP1024609B1 (en) Low priority data transmission via satellite using a unused capacity of its transponder
CA2386745A1 (en) Transceiver with local oscillator frequency settings using the demodulated bit rate
JP2002359601A (en) Digital broadcast system and digital broadcast receiver
US6438160B1 (en) Method and apparatus for estimating an error rate in a digital communication system
KR100531339B1 (en) An apparatus for integrated descrambler of the satellite broadcast receiver
KR19990056477A (en) Signal measurement method of satellite broadcasting receiver
WO2005006753A1 (en) Transcoder for a cable network head
CA2038044A1 (en) Multi-mode fm signal receiver
JPH10136047A (en) Data transmission system

Legal Events

Date Code Title Description
FGA Letters patent sealed or granted (standard patent)
MK14 Patent ceased section 143(a) (annual fees not paid) or expired