AU618955B2 - Integrated poly-phase power meter - Google Patents

Integrated poly-phase power meter Download PDF

Info

Publication number
AU618955B2
AU618955B2 AU17717/88A AU1771788A AU618955B2 AU 618955 B2 AU618955 B2 AU 618955B2 AU 17717/88 A AU17717/88 A AU 17717/88A AU 1771788 A AU1771788 A AU 1771788A AU 618955 B2 AU618955 B2 AU 618955B2
Authority
AU
Australia
Prior art keywords
signal
current
charge
switch
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
AU17717/88A
Other versions
AU1771788A (en
Inventor
Robert A. Leydier
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Atos Origin IT Services Inc
Original Assignee
Sangamo Weston Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/066,793 external-priority patent/US4786877A/en
Priority claimed from US07/066,795 external-priority patent/US4926131A/en
Priority claimed from US07/066,794 external-priority patent/US4924412A/en
Application filed by Sangamo Weston Inc filed Critical Sangamo Weston Inc
Publication of AU1771788A publication Critical patent/AU1771788A/en
Application granted granted Critical
Publication of AU618955B2 publication Critical patent/AU618955B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R11/00Electromechanical arrangements for measuring time integral of electric power or current, e.g. of consumption
    • G01R11/36Induction meters, e.g. Ferraris meters
    • G01R11/40Induction meters, e.g. Ferraris meters for polyphase operation

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Measurement Of Current Or Voltage (AREA)
  • Analogue/Digital Conversion (AREA)

Description

is/E the actual inventor of the invention and the facts upon which LXr the said Company is entitled to make the application are as follows: The Applicant Companz is the assignee of the said invention from the actual inventor 4. The basic application referred to in paragraph 2 of this Declaration was the first application made in a convention country in respect of the invention the subject of the application.
M W I, .i
AUSTRALIA
PATENTS ACT 1952 Form COMPLETE SPECIFICATION
(ORIGINAL)
FOR OFFICE USE 9 9 Short Title: Int. Cl: Application Number: Lodged: Complete Specification-Lodged: Accepted: Lapsed: Published: Priority: Related Art: o TO BE COMPLETED BY APPLICANT Name of Applicant: SANGAMO WESTON, INC Address of Applicant: 180 TECHNOLOGY DRIVE NORCROSS, GEORGIA 30092
U.S.A.
S Actual Inventor: Address for Service: CLEMENT HACK CO., 601 St. Kilda Road, Melbourne, Victoria 3004, Australia.
Complete Specification for the invention entitled: INTEGRATED POLY-PHASE POWER METER The following statement is a full description of this invention including the best method of performing it known to me:-
A
1 A INTEGRATED POLY-PHASE POWER METER ti BACKGROUND OF THE INVENTION Field of the Invention This invention relates to apparatus for measuring electrical power consumed by an application or supplied by a source. More particularly, the invention relates to an integrated circuit which provides information about electric power in a distribution system when coupled to voltage and current transducers in that distribution system.
Description of the Prior Art Electricity meters are used for measuring the quantity of electric energy consumed or supplied by a particular application. In alternating current supply or distribution systems, electromechanical watt-hour meters typically have been used. Such wel.L know watthour meters are used throughout the world to measure the consumption and supply of electricity, and are a common fixture on almost any residential or industrial structure to which power is supplied. While such meters are highly reliable, their mechanical construction sharply limits the range of additional functions they may Verform.
For example, charging different rates at different t.imes of the day or under different utility load conditions is difficult, as is using the meter it:self to control a -I t, lli~_ I_ 2 load or a generator. Additionally, such mechanical meters would be quite expensive to fabricate were they to perform many of these functions.
Completely electronic meters, but not integrated circuits, for the measurement of power are described in U.S. Patent Nos. 4,015,140, 4,066,960, and 4,217,546. The techniques therein employ well-known "mark-space amplitude" multiplication or "pulse widthpulse height" multiplication in which the amplitude of a pulse waveform is proportional to one variable and the pulse width is proportional to a second variable.
In the case of power metering, if one variable is the potential supplied to or from a load and the other variable is the current flowing to or from a load, then 1. the average value of the waveform is proportional to the power. Generally, the pulse width is determined by a comparator which receives both a triangle waveform and the potential supplied to or from the load.
Unfortunately, these techniques suffer from a number of disadvantages which reduce the precision of the meter for low measurement. The multiplier described in these patents injects charge into downstream circuitry which that circuitry incorrectly interprets as a valid signal thereby causing significant errors in the power measurement. The approach shown in the '960 patent relies upon a resistor-'capacitor ietwork to provide a frequency source. This is disadvantageous in view of the cost of a sufficiently high quality capacitor.
Additionally, at low load conditions, the offset voltage influence of the operational amplifier is not cancelled.
Because of the low cost of manufacture, minimal size, and high reliability of solid-state circuits, there have been many attempts to design power meters using integrated circuits. Integrating all of the functions of a power meter onto one or more integrated circuit chips lowers manufacturing cost, and enables the information about power consumption or supply to be I ~ICI~~I- 3 used in ways not previously possible. For example, time of day metering wherein a different fee is charged for e)ectricity consumed during peak hours becomes readily feasible if the information from the power meter is used to increment various registers, the particular rE.gister depending upon the time of day. Furthermore, the electrical signals from such a meter may be readily transmitted to remote locations for billing or other purposes.
One approach to fabricating a power meter using solid state components is described in PCT International Publication Nos. W085/00893 and W085/00894.
The system described therein also relies on pulse widthpulse height multiplication performed by a multiplier circuit which produces a signal current proportional to the product of the measured current and voltage. A current-to-frequency converter receives that current an,' provides an output signal for driving a display.
The multiplier shown in PCT '893 has two main disadvantages. The MOSFET switch array associated with the resistor in series with the current path injects a parasitic current proportional to the frequency of.a triangular wave signal which has been added to the potential supplied. To reduce this charge injection, the 25 frequency of the triangular wave signal is decreased, unfortunately thereby reducing the multiplier bandwidth.
Furthermore, even at such low frequencies an overall charge injection minimization trim is required.
As shown in the "894 publication, the offset voltage of an operational amplifier in the current-tofrequency converter is cancelled by opening and closing switches which load the offset voltage onto a capacitor.
Unfortunately, during the time the switches are in this configuration, the current-to-frequency converter is disconnected from the circuit and no power is measured.
If a power spike should occur during this time, it is not measured. Furthermore, although this technique 4 cancels the offset voltage, it causes charge injection into the measurement circuitry, thereby creating measurement errors.
A more significant disadvantage of this circuitry is that frequencies in the power distribution system may be synchronous with the frequency with which the offset voltage is ca.icelled. To minimize charge injection into the measurement circuit, the lowest frequency possible is desirable for cancelling the offset. As the frequency of cancellation is reduced, however, the frequency of cancellation becomes integrally divisible into more frequencies appearing in the power distribution system, resulting in errors of several percent in measurement of the electric energy consumed or supplied. Another disadvantage of the circuitry is the requirement for external voltage reference source.
Other known pertinent art is described in an accompanying disclosure statement.
SUMMARY OF THE INVENTION The invention provides apparatus for measuring electrical energy in a conductor of alternating current S comprising: a) voltage sensi)g means coupled to a circuit, supp y'n3 said voltage sensing meansA a first signal related to potential in the circuit; b) current sensing means coupled to the circuit, said current sensing means supplying a second signal related to current in the circuit; c) a multiplying means connected to receive the first signal and the second signal and provide a third -j signal having a current representative of the product of the first and the second signals, said multiplying means further comprising: i) signal generator means for generating a periodically varying signal; kt f,
J
ii) comparison means connected to receive both the periodically varying signal and a selected one of the first and the second signals, and in response thereto provide a comparison output signal when the periodically varying signal is in a predetermined relationship to the selected one of the first and second signals, the comparison output signal determined by the relative magnitudes of the periodically varying signal compared to the first signal; and iii) switchably controlled current source means and connected to operate under control of the comparison means output signal and connected to receive the other of the first and the second signals and supply the third signal; d) converter means connected to receive the third signal and provide a fourth signal having a frequency related to the product of the first and the second signals; and wherein the converter means includes sign bit means for supplying a sign bit digital signal to the multiplier means S. which digital signal is of a first state when power in the circuit is flowing in a first direction and in a second state when the power in the circuit is flowing in an opposite direction, said sign bit causing said multiplier S means to provide said third signal with a polarity opposite that of the polarity of a reference current.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a schematic of a preferred embodiment of a poly-phase power meter illustrating its interconnections with one phase of a power distribution system; Figure 2 is a block diagram illustrating the overall pulse width amplitude multiplier circuit of the power meter; Figure 3 is a timing diagram illustrating the operation of the circuitry shown in Figure 2; MVr 6 Figure 4 is a circuit schematic of the triangle wave signal generator 35 of Figure 2; Figure 5 is a timing diagram illustrating the operation of the generator of Figure 4; Figure 6 is a schematic of the voltage comparator circuit 30 of Figure 2; Figure 7 is a timing diagram illustrating the operation of the circuit of Figure 6; Figure 8 is a circuit schematic of the A1V ^IIIP^YI-Y-^-- I~-LIYI- -IYn~m*m~-I~ ~TIZ~L LIP=(n~llYnlllllswitch 40 shown in Figure 2; Figure 9 is a block diagram of three current-voltage multipliers connected to a current-tofrequency converter; Figure 10 is a timing diagram illustrating the operation of Figure 9; Figure 11 is a block diagram of the autozeroing loop employed in the operational amplifier 150 of Figure 9; Figure 12 is a block diagram illustrating the automatic biasing technique employing in Figure 9; Figure 13 is a timing diagram illustrating the operation of Figure 12; Figure 14 is a circuit schematic of the operational amplifier 150 of Figure 9; and 'd AL i~ (VtY) ~A '11 U I O~CI -lr- 8 Figure 15 is a circuit schematic of the reference voltage source.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS Theorly_ _f Operation Figure 1 is a block diagram illustrating the interconnection of a power meter 10 to an electrical distribution system 5. Power meter 10 measures the amount of electric energy consumed or supplied (or both consumed and supplied) by a particular application Application 15 typically will be a customer of a utility company such as a residence or business, or a supplier of electrical energy to a utility company, such as an electricity generating plant. Consumers or generators, such as appl'ication 15, are connected to the electrical distribution system 5 by one, two or three phases. In Figure i, only a single phase is shown, which consists of a pair of conductors of alternating current having a potential U(t) established between them. In embodiments of the invention more than one phase, all phases are connected similarly to meter 10. In other embodiments, each phase is sampled individually and supplied to meter through a multiplexer.
To determine the power consumed or generated by the application 15, it is necessary to determine the product of the current I(t) flowing induced by the voltage The power P(t) consumed or generated by n phases is: 9 30 P(t) Ui(t i(t) (1) n Power meter 10 computes the power-related information by measuring the current I(t) and potential The potential of the distribution system at the metered location is sensed by employing either a voltage transformer 20, a voltage divider, or mutual transducer.
-1 9 In a similar manner, the current flowing to or from the application 15 is detected using a current transformer 24, mutual inductance transducer, or other well known apparatus.
The voltage transformer or divider 20 delivers a voltage Vv(t) to the power meter 10 which is characterized by the voltage constant k of the transducer
V
Similarly, the current transformer 24 delivers a voltage proportional to the current in the phase sensed.
The transformer output is characterized by the transformer constant k and shunt resistance R sh The power c h meter 10 is designed with the assumption that the current transducer 24 provides current information having a mean value of zero. (This is not a critical limita- 15 tion because almost all current transformers and mutual inductance transducers behave in such a manner.) The voltage transformer provides voltage information V (t) proportional to the voltage difference between the phase sensed and the neutral line or between the phase sensed and another phase as given by Equation 2 below, while the current transformer 24 provides voltage information Vc proportional to the current in the phase as given by Equation 3 below.
V =k U(t) (2) v v V kC Rsh 1(t) (3) 30 Poer meter 10 then effectively multiplies V by c Vv(t) to obtain an electric signal Vp(t) which is proportional to the power. This relationship is shown in Equation 4 below.
1 V k v k R U(t) I(L) (4) The power information then may be converted to frequency information F by multiplying by a constant kp F k V By integrating the frequency information over time T, the mean value F then is: m F T (t)dt (6) 0 while the number of pulses N is: N =F T (7) Thus the number of pulses, counted over a period of time T at the output of the power meter, is proportional to the energy consumed or supplied.
Power Meter 10 System Overview Figure 2 is a block diagram of the power meter As shown in Figure 2, the power meter receives potential information Vv(t) on line 27 and current information V c(t) on line 29. The system includes a voltage comparator 30 for comparing the potential information on line 27 with a signal from a triangle wave signal generator 35 on line 32. Although theoretically the voltage transducers may be reversed with the current transformer coupled to the voltage comparator, it is preferred to drive line 27 with the voltage information in view of its dynamic range and the character of the triangular wave. Furthermore, driving line 29 with the current transformer is advantageous because the resistorswitch-resistor system (R2, 40, RI) is highly linear -r h r 1II~~ t 11
II
over at least three decades of driving signal range.
This enables accurate measurement over the large dynamic range of the current. Even for small currents the output from the current transformer is sufficient to drive the frequency converter 50. Additionally, the output signal Vc(t) is single ended, in contrast with the double-ended or bridged output of the current transformer of the U.S. patents mentioned above.
The output signal from voltage comparator in conjunction with a sign bit signal NP, controls a CMOS switch 40 via an exclusive OR gate 45. The sign bit indicates whether application 15 is consuming or generating power. Switch 40 is connected between resistors R2 and Ri. When switch 40 is closed, a current I is caused to flow through the switch to a currentp Sto-frequency converter 50 which employs this signal to supply power information. The current-to-frequency converter 50 typically drives a counter or a display on the exterior of meter 10; however, the information may also be used for other purposes, such as control of the power consumption or generation of the application for transmission to a remote site for calculating rate information, etc.
The operation of the overall system shown in Figure 2 may be more readily understood with reference to the timing diagram of Figure 3. For explanation, the signals V and V are assumed to be constant v c over the time period depicted in Figure 3. (It should be understood, however, that the alternating current in the distribution system 5 means signals Vv(t) and Vc(t) will be constant only for very short time periods.
The triangle wave signal generator 35 generates a triangular waveform having a rapidly varying potential Vtw(t) which oscillates between -Vref and V re f The triangular wave signal has a frequency subref' stantially greater than the frequency of the signal in the distribution system 5. For example, typically the of the first and the second signals, the comparison output signal determined by the relative magnitudes of the periodically varying signal compared to the first signal; and /2 H 12 triangular waveform will have a frequency about twenty times higher than the highest expected frequency of the distribution system. Furthermore, as mentioned above, because of the spectral noise of the local oscillator, the triangular waveform frequency cannot be phase locked with the frequency of the signal to be measured. Thus, for a 60 Hz distribution system a triangle waveform frequency of 1000 Hz might be employed. Additionally, the maximum potential V re f of the triangular waveform is set to be higher than the largest potential V (t) from the voltage transformer 20 expected to be measured.
Although cnly a triangular waveform is described herein, other equivalent oscillating signal, for example, a sawtooth waveform, may be employed.
As shown by Figure 2, the triangular waveform is supplied on line 32 to comparator 30. Comparator compares this potential with the signal V v(t) from the voltage transformer or voltage divider 20, and in -esponse provides an output signal indicative of the relative potentials. This output signal, on line 44, drives one input terminal of an exclusive OR gate 45, while sign bit NP, used to designate whether the application is consuming or supplying energy, drives the other input terminal. The sign bit originates from a circuit within the current to frequency converter 50. If thfi sign bit is 0, then when the input voltage V is greater than v the triangle wave signal Vt switch 40 is closed and voltage Vc induces a current through the two resistors Rl and R2. When potential V v(t) is below the triangle wave signal Vtw(t), then switch 40 is open and no current I flows to current-to-frequency converter The interaction of the comparator 30 with switch results in a series of pulses, shown in the lower portion of Figure 3 as signal 47, having an amplitude proportional to V c(t) and a duration proportional to V The shaded area of Figure 3 corresponds to the mean value I of the current I P P -1~ 13 In Figure 3, time t 1 corresponds to the time that Vtw(t) exceeds V Time t 2 corresponds to the remaining time during which the triangular waveform is beneath the level of V while time t corresponds to the time following tl until the triangular waveform becomes negative. Therefore, the basic relationship of the current-voltage multiplier over the period t 1 t 2 is: t t 2 1 t (8) x 4 Assuming the voltage is constant and equal to the peak 15 amplitude k V over the period of time t I t 2 v m .1 2 gives: °"t 2 t
I
k V V (9) Sv m ref t t 2 2 1 Thus, 2r 1 t k V t t 2 2 Vre f t1 t 2 2 ref If R is the resistance of the switch 40, in s series with R1 and R2, R Rs+R 1
+R
2 and the switch is closed during t 2 then the mean value of the power related current I assuming that it is flowing to virtual ground, is given by: .3 14 t I t 2 1 t j (t)dt (12) p R t1 t 2 c t 1 If the switch is closed during t
I
the mean value of the current I is p Vc(t)dt (13) p R t I t 2 c 0 Assuming the current is constant and equal to the peak amplitude I m over the period tl t 2 combining Equations 10 and 12, gives: s R *hk I k *V *R k I S sh c m V m sh c m (14) R I 2 (14) p 2 2V ref Combining Equations 11 and 13 gives: S R hk I k V *R k I S=sh cm v m sh c m p 2 2 Vre f ref For sine wave signals over a long period of time T, much longer than t 2 the mean current is: f 2)' I dt (16) r 0 P V *I *cos 1 c=R *k k mm 1 1 sh'kv c 2 2V R (17) ref where V and I are the respective peak amplitudes, m m while 0 is the phase shift of the current with respect to the voltage. The influence of the first term of is difficult, as is using the meter itself to control a I Equations 14 and 15 is zero because the mean voltage across the shunt at the secondary of a current transforme- is zero.
Thus, for positive power, the mean value of the current I will be positive when the sign bit is 0
P
and negative when the sign bit is 1. For negative power, the mean value of the current I will be negative when p the sign bit is 0 and positive when the sign bit is 1.
Triangle Wave Signal Generator The triangle wave signal generator 35 shown in block form in Figure 2 is shown in further detail in Figure 4. Figure 5 is a timing diagram of the signals used in Figure 4. In Figure 4, the generator includes a digital-to-analog converter shown generally on the left side of the figure, and a charge transfer circuit shown generally on the right side of the figure The digital-to-analog converter, under control of the up/down counter signals Ql, QIB, Q2 Q6, Q6B provides a pair of voltages, irbitrarily designed MSV and LSV, which cause charge to be stored on different sized capacitors Cl and C3, which charges are then combined by the charge transfer circuit to produce Vt (t)--the triangle wave signal.
The converter portion includes a series of cascaded N type MOS transistors 52-79 connected along a resistive ladder having resistors 80-86. By being fabricated in integrated circuit form, the resistances of each of resistors 80-86 may be made almost identical, and if necessary, may be trimmed using a laser or other well known techniques. A potential V ref' preferably -3.6 volts, is applied to one terminal of the uppermost resistor 80, while the lowermost terminal of the last resistor in the chain, resistor 86, is connected to ground.
Two pairs of transistors are connected in parallel across each resistor, one pa'ir on the right, most significant voltage side, and one pair on the left, information about power consumption or supply to be 16 least significant voltage side. For example, transistors 68 and 69 are connected in paiallel across resistor 82, as are transistors 60 and 61. Similarly, transistors 61, 62, 69 and 70 are connected in parallel across resistor 83. Alternating transistors in a given column have gates connected to a common source of input signals.
Thus, transistors 58, 60, 62 and 64 are connected to operate under control of a control signal Ql. The remaining transistors in that column, that is, transistors 59, 61, 63 and 65 are connected to be controlled by the complement to the control signal Ql, that is, QIB.
Each pair of the innermost columns of transistors, in turn, is connected in a similar manner to another transistor. For example, parallel-connected transistors and 61 are serially connected to transistor 55 controlled by Q2B. Parallel-connected transistors 62 and 63 are serially connected to transistor 56 controlled by Q2.
'This cascaded arrangement of transistors is continued to a pair of output lines for the most and least significant voltages.
The most significant voltage is so named because capacitor Cl has eight times the capacitance of capacitor C3, and accordingly, the voltage on line MSV has more effect on the output signal Vtw(t) than does the voltage on line LSV. Capacitor C2 has a capacitance equal to the sum of the capacitances of capacitors Cl and C3. The MSV and LSV output lines, in turn, are connected to a charge transfer circuit 90, from which the triangle wave output signal Vtw(t) originates. As earlier shown by Figure 2, the triangle wave signal is coupled over line 32 to comparazor The charge transfer network includes three capacitors Cl, C2, and C3 which are connected around an operational amplifier 94. This network transfers the weighted electrical charges placed on capacitors Cl and C3. Clock signals i1, 02, 03, and 04 control switches so labeled which transfer charge from the two output not measured. Furthermore, although this technique ~~~mmhW~~.rr.r i
P'
i r lines onto the capacitors C1 and C3 and then onto capacitor C2. The switches controlled by these clock signals each are formed by a CMOS structure in which a P channel device is connected in parallel with an N channel device.
The circuit shown in Figure 4 provides a highly linear triangular wave with consistent peak-to-peak amplitude. For example, by employing a 6-bit plus sign bit converter, the current-voltage multiplier has better than 0.1% voltage linearity. To facilitate testing of the completed converters and enable uniform quality through large numbers of integrated circuits, a digitalto-analog converter, instead of an analog circuit, is employed. The clock generator 93 driving the triangle wave generator is synthesized on the chip. The spectral noise of that clock guarantees that the triangle wave frequency is not locked to the power distribution system frequency.
The up-down counter functions to select a single tap on the resistive ladder, and therefore one of the eight different potentials available, to be supplied as the most significant voltage output from the converter, as wel> as a single tap and corresponding potential to be supplied as the least significant voltage output of the converter. The most and least significant voltages are weighted by the relative capacitances of capacitors C1 and C3. The circuit is designed such that C1/C2 is 8/9 and C3/C2 is 1/9. These ratios may be achieved with high accuracy by the photolithographic techniques employed in the formation of capacitors in integrated circuit structures. Once the voltages are presented on the output lines, the clock signals controlling the switches transfer charge induced by these potentials onto capacitors C1 and C3, and then in turn, from each of C1 and C3 onto capacitor C2.
Because capacitor C1 has eight times the capacitance of capacitor C3, the potential on line MSV as it is switched from tap to tap will define eight large steps in the 18 output signal Vtw. Within each one of these large steps, the smaller effect of the potential on line LSV, because of the smaller capacitance of C3, will define eight smaller steps within each large step.
Capacitor C2 acts as a feedback loop for the operational amplifier 94. After transients pass, the output current from amplifier 94 will be null. Thus, all of the charge will be stored on capacitor C2, and the voltage at the amplifier output will be a linear combination of the most and least significant voltages.
Figure 5 shows the interrelationship of the signals supplied to and from the circuit of Figure 4. Signals Q1 to Q6 are shown but not their complements. The use of these signals to control the converter signals may be most readily understood by an example. Notice that at instant A, Q2 is high and all other counter signals Q1, Q3-Q6 are low. This pattern turns on transistors 53, 56 and 63 (as well as others) on the least significant side and transistors 73, 77 and 79 (as well as others) on the most significant side.
Thus, the MSV is connected to ground and the LSV to the tap between resistors 84 and 85. Therefore, the MSV is ground, and the LSV is two small steps below ground (Vre f is negative). The level of Vtwtherefore is the weighted combination of the MSV and LSV in conjunction with the previous step level of Vtw. By changing the phases of clock oa signals 03 and f4 at time tchs as shown in Figure 5, the waveform Vtw is inverted when it aches O to provide a triangular waveform oscillating between positive Vref and negative Vref.
For a positive transfer with clock 03 equivalent to clock 01 and clock 04 equivalent to clock 02, Vtw is a negative, and the charge transfer occurs as follows: n gate, nd o aetras e, a s s II~~ neaiv) Th ee fVteeoei h egtd.
19 Qc Cl (MSV Vtw(n)) Q C3 (LSV Vt(n)) (18) Q C2 (Vtw(n) V 0 where QC(n) is the charge on a capacitor during the nth cycle, Cn is the capacitance of capacitor Cn, and V 0 is the offset voltage of the operational amplifier.
As soon as the n+l cycle starts, a charge transfer on capacitor C2 occurs, then the charges on capacitors Cl, C2, and C3 are given by: Qc -VocI
Q
3 -VoC3 (19) QC2(n+1) Q 2
AQ
AQ C3(LSV V VOC3 C1(MSV Vw(n)) VOC1 tw 0 tw 0 If C1+C3 C2, then S V C 2
V
C2 C3 Cl V LSV C+ MSV g V 0 tw C2 C2 0 Equation 20 shows that the step n+l is not influenced by the step n.
For a negative transfer with clock 03 equivalent to clock 02 and clock 04 equivalent to clock i1, Vtw is positive, and the charge transfer is computed similarly, as shown by the equations below.
Q C V tw(n) QC3(n) C3Vtw(n) (21) CC2(n) Qcl(n+1) CI(VQ-MSV) 10
Q
3 C3(Vo-LSV) (22) Qc 2
C
2 (Vtw(n)-V 0
AQ
AQ C3(VO-LSV) C3Vtw(n) C1(V -MSV) C1Vtw(n) (23) -LSV° C3 C1 V -LSV 3 MSVC V (24) tw C2 C2 (24) The use of phases 03 and 04 enables an inverting or noninverting output by controlling the charge transfer to capacitor C2. Because the offset voltage 25 V 0 shifts both the positive and negative phase of the triangular wave, the offset voltage of the amplifier does not affect the accuracy of the multiplier. Also, obtaining the negative values from the converter using the same resistive network and the same capacitors as the positive values makes the output signal linear through zero. Thus, although each step in the waveform is related to the reference voltage and the capacitance of capacitors Cl, C2 and C3, the steps are not related to the quality of the operational amplifier 94. For this reason, and because of the stability of the clock over any given small number of cycles, the resulting triangular waveform is highly linear. The particular ratios of 1 P-7- 21 capacitors Cl and C3 to C2 are related to the number of bits n used in the digital-to-analog converter. In particular: n/2 C3 and 2 C2 2 n/2+1 C2 2 n/2+ 1 The triangle wave signal generator 35 is sensitive to the stability of the voltage reference source.
If this source drifts, errors will be introduced. In particular, the peak-to-peak consistency of the triangular wave relies upon the stability of the reference voltage. To achieve the desired stability, the reference voltage is generated in the manner described in 15 conjunction with Figure 15. The reference voltage generator is fabricated on the same integrated circuit as the other circuitry described herein.
Figure 5 shows the resulting triangular wave signal Vtw(t). For a 7-bit converter (6-bits plus sign bit), the wave signal has 252 steps, 63 for each quarter of a period. The peak to peak amplitude of the triangular wave is twice the reference voltage.
Voltage Comparator Figure 6 is a more detailed schematic of voltage comparator 30, previously show in block form in Figure 2, as well as the subsequent signal path for generating the switch command signal. Figure 7 is a timing diagram of the signals used in Figure 6. The circuit of Figure 6 compares the output voltage V (t) from the voltage transformer 20 with the triangular wave Vtw(t) and depending upon the comparison issues a switch command signal to operate the switch In Figure 6, signal V from voltage transformer 20 is supplied to node 100 while the triangle wave signal Vtw(t) is supplied to node 102. Nodes 100 and 102 are switchably connectable to a capacitor C4 by VV.iLage ivicter, or mutual transducer.
iii; 1 22 switches controlled with clock signals 01 and 02, which are the same clock signals used in the triangle wave generator. In this manner, the comparator is synchronized to the triangle wave generator. The other electrode of capacitor C4 is connected to voltage comparator while the other node of comparator 30 is connected to capacitor C4 under control of a clock signal 021.
The voltage comparator must function on the full peak-to-peak range of the triangular wave signal.
Because standard voltage comparators built in CMOS technology do not have a wide common mode input voltage, comparator 30 is driven to have its output controlled when its input voltage is close to ground.
The additional clock signals shown in Figures 6 and 7, that is, 021 and 411, are so designated because of their relationship to the clock signals 01 and 02.
In particular, 021 is on (high) during a short portion of the time when 02 is on, and 011 is on during a short portion of the time when 1 is on. The switches controlled by these signals are closed when the signal supplied is on.
The output terminal of comparator 30 is connected to one input terminal of XOR gate 45, while the sign bit signal NP is supplied to the other input terminal. Gate 45, in turn, drives one input terminal of a D-type flip-flop 105, while the other input terminal of flip-flop 105 is connected to receive signal 01, thereby clocking the flip-flop. The output of flip-flop 105 provides the switch command signal MO, and its complement, to drive CMOS switch 40. Because the clock signal 411 driving D-type flip-flop 105 always follows 01 by a predetermined amount of time, a mean delay t is introduced in the multiplier.
As shown by Figure 7, V is tored on capacitor C4 by closing 02 and 021. At a slightly later time, 1 allows signal Vtw(t) to be applied to capacitor C4.
The resulting voltage V. on capacitor C4 is given by: 1- -1 A 23
V
i V(t) Vtw(t 2 (26) Thus, the comparator output will be determined by the greater of Vtw and V v Thus, if V i is less than zero (the triangle wave amplitude exceeds the input voltage) and the negative power bit NP is 0, then the switch command will be 0. In contrast, if V i is greater than 11 zero while NP is 0, then the switch command is 1.
-11 CMOS Switch Figure 8 is a more detailed schematic of the CMOS switch 40 previously shown in block form in Figure 2.
The switch includes a pair of complementary MOS devices 110 and 120 coinected to receive the switch command signal and its complement from the D-type flip-flop outputs in Figure 6. The N and P channel devices 110, 120, are connected in parallel to control the supply of potential from the current transformer 24 to the current to frequency converter 50 (shown in Figure The CMOS devices are designed with geometries such that the equivalent conductance of the switch is symmetrical around zero. The complementary devices make the switch highly linear, that is, having uniform characteristics regardless of the polarity of the applied potential Vc The CMOS switch 40 provides no output signal when open and yet provides a current I related to the applied potential V when the switch is closed.
In Figure 8 resistors R1 and R2 are show n, as are the parasitic gate/source and gate/drain capacitances associated with each of the N and P channel devices. Three major sources of parasitic current have been minimized in the switch 40 depicted. These are currents in the parasitic capacitors generated by the clocked switch command signal applied to the transistor r 1 -Y i 1 i- 24 gates, current due to the change in the gate-channel capacitance and current from the reverse biased diodes of the P and N channel transistors.
The equivalent resistance of the switch in series with the polysilicon resistors R1 and R2 is designed to be constant over the dynamic range of the input voltage Vc Charge injection is minimized and the linearity of the equivalent resistance around zero optimized when the geometry factor W/L of the P and N channel MOS transistors satisfy the equation below, where w is the width, L is the length, i is the mobility and COx is the capacitance per unit area of the dielectric.
)p p) C Cx (27) In the preferred embodiment Rl and R2 each will be about 5000 ohms, while the series resistance R of the switch s will be about 100 ohms. Charge injection caused by capacitive coupling between the pulsed signal driving switch 40 and the output of the switch is eliminated and current injection minimized by evenly dividing the resistance between resistors Ri and R2. Without this care in the design of the switch 40 power measurement errors would be considerably greater than permissible.
The current I from the switch is related
P
to the power consumed or generated in the distribution system. How this current is converted to a signal which varies in frequency according to the power measured is described below.
Charge-Balanced Converter One voltage-current multiplier circuit described above is used for each phase in the distribution system. Figure 9 is a schematic of the chargebalanced converter 50 for converting current from one or more of the multipliers to a frequency signal. For illustration the system shown in Figure 9 assumes a three-phase system with three multipliers; however, it will be apparent that as many or as few phases as desired may be metered. Figure 10 is a timing diagram of the signals used in Figure 9. In Figure 9, the converter is shown as receiving signals from three phases.
The output voltages Vc(t) from the current transformers Ic for each of the three phases are applied to nodes 141, 142, and 143. The switch command signals MI, M02, and M03 are supplied to terminals 144, 145, and 146. As previously explained, the switch command signals are exclusively ORed with the negative power signal NP by gates 45 to control switches 40 associated with corresponding phases. The output signals from the switches then are summed at a node NIN. A fourth switch 177 coupled to a reference potential -V through resisref tance R is connected in parallel with the three phase r switches. As will be explained further below, current from the reference switch 177 is used to balance current from the phase switches.
The three switches 40 for the currents from the phases, and one switch 177 for the reference potential, are all matched by being fabricated using ratioed geometries. By fabricating all the CMOS switches and associated resistors in close proximity on the integrated circuit die, the temperature effect are compensated, because temperature will have the same effect on the resistance R associated with switch 177 as on the r other resistors. Additionally, drift due to long-term temperature instability of all of the resistors will I u UL L u e current I P p 26 vary in the same manner, again effectively cancelling each other.
For the phase current inputs the resistances are R1+R2+R while for the reference voltage the resiss tances are resistor R and switch resistance R where: r rs R R r rs (28) R1+R2 R s Only a single resistor Rr is used with switch 177 instead of the pair of resistors used with the other switches. This allows all of the switches to operate at around zero volts and minimizes the CMOS "body" effect. The charge injection influence of switch 177 is proportional to the load. At full load this charge injection, about 5 nanoamps, is much lower than the reset current V +R about 200 microamps.
ref r rs Summing node NIN is connected to the inverting input of a special purpose operational amplifier 150, while the noninverting input of amplifier 150 is grounded. A capacitor C5 is coupled across the amplifier 150, as is a switch 152 which operates under control of a reset capacitor signal RCAP. The output terminal INT of amplifier 150 is connected to an input terminal of voltage comparator 160 which in turn controls a D-type flip-flop 162. The other input terminal of flip-flop 162 is connected to receive a very stable highly precise clock signal F1 from a crystal controlled oscillator. The output terminal INT of the operational amplifier 150 also is connected through level detectors 164 and 165 to one input terminal of the XOR gate 170.
The output of XOR gate, together with signal F2, also derived from the crystal controlled oscillator, control another D-type flip-flop 175 to deliver the negative power sign bit signal NP.
The circuit in Figure 9 operates as follows.
The voltage controlled current from each of the measured I 27 I phases is delivered to summing node NIN, where it is integrated by the capacitor C5 (switch 152. is open).
As charge accumulates on capacitor C5, the output signal from the operational amplifier 150 decreases. At about zero volts, comparator 160 will drive flip-flop 162, which at the next clock signal Fl, provides signal IMPRC to close switch 177. Switch 177 connects reference voltage -V ref to summing node NIN, thereby supplying a calibrated negative current which balances the effect of the positive currents from the phases on capacitor Therefore, charge is removed from the capacitor As the potential on node INT increases, the comparator 160 is deactivated and the reference potential is j disconnected. Current from the pha~e switches, then 15 causes charge to be again stored on capacitor C5 to repeat the process. The pulses in the IMPRC signal in Figure 10 show how this process is repeated whenever the ootential of the summing node NIN reaches the appropriate level.
The above process functions satisfactorily unless the sign of the current from the phases being measured and the sign of the current from -V ef are the same. In this case the charge supplied to node NIN will not balance, and more and more charge will be accumulated by capaci.tor C5. Eventually, the operational amplifier 150 output voltage will reach Vth (see Figure 10) which is about 3 volts. This threshold voltage is sensed by the level detectors 164, 165, and causes XOR gate 170 at the next clock pulse F2 to drive flipflop 175 and change the sign of the negative power bit NP. At the same time, other logic, not shown, turns on signal RCAP to reset capacitor C5 and restart the process.
Because the sign of bit NP is fed back to the gates controlling the switches 40 associated with the three phases, operation of the comparator 160 will resume with the polarity of the reference current being opposite the polarity of the current from the multipliers.
4 28 Over a given period of time, the amount of time signal IMPRC is active is a measure of the energy consumed or supplied. This period of activity is measured with great accuracy by a crystal controlled clock which provides signal Fl. If the period of time is T and the number of pulses is N, then: T ref N (29) F1 (R r+R rs) Solving for N, with R R +R k(R +R+R kR *F1*R o TgFre f N .ref Substituting from Equation 17: T-F1 R hk V *k *I cos R N ef ref (31) T *F1 R k V *k I *cos( or N R k SVref 4re f Using K the product of the constants and F1 ref K(V I "cosO) N=T m m t V (32) ref ref Therefore, the frequency is i parallel across each resistor, one pair on the right, most significant voltage side, and one pair on the left, 29 K V *I .cos9 K m m (33) r t V 2 tref ref The output signal IMPRC from the circuit shown in Figure 9 is a signal having a pulse rate proportional to the sum of the products of the input voltage and current for each of the phases. Thus, for n phases, where i is the phase: F i Vi .os (34) ref ref n ,0 This output signal can directly drive a single coil stepping motor for a mechanical digital or analog display -1 of the power consumed by the application. For conventional analog display residential power meters such as S- employed in the United States, the output pulses will drive an analog mechanism to display the power consumption on a series of dials or drive a digital cyclometer register. If the output pulses are used with an electronic display, the stepping motor output is not used, 0" and the power sign NP indication allows power consumed and supplied to be measured using separate registers, o .or for the consumption and supply of power to be summed.
Additionally, the output signal may be employed in a variety of other applications, for example, by being ,used to provide feedback into the application consuming or supplying power to regulate it in a desired manner.
Figure 11 is a block diagram illustrating the function of operational amplifier 150 shown in block form in Figure 9. In the block diagram of Figure 11, the operational amplifier 150 includes an input node Vin, an inherent offset voltage V ffset and an output node from which the output voltage V out is supplied.
The feedback loop includes feedback of the main operational amplifier 183 having a gain G3, a self-biasing LIV _LUY~j~ ~U I) rl r~urrl-~ 1- )ri: r. i ^u^r.rirnm ~nern.~ha^rrran~~^- li~-s~ amplifier 181 having a gain G1, and a coupling amplifier 182 having a gain G2. If the self-biasing and coupling amplifiers have different polarization levels by an amount AV (mismatching of bias voltages), then when the output voltage on Vout is zero, the input voltage on V. is the residual voltage: in AV G2 V.in GI G2 (Vi V of G3 V in in offset out out in residual V e, G3 AV G2 V offset V (36) residual G1 G2 G3 If G1 and G2 G3, then V G3 AY A (37) residual offset G1-G2 (I GI With AV 50 mV and G1 50,000, the residual voltage will be less than 1~V.
To reduce the effect of the offset voltage SVoff of G1 when G1 is amplifying the residual voltage on NIN, an autobiasing technique is employed, which is shown in more detail in Figure 12. Figure 13 is a timing diagram for the signals used in Figure 12. The circuit of Figure 12 includes a representation of the gain G3 of the main operational amplifier 183, the gain G2 of the coupling amplifier 182, and the gain G1 of the self-biasing amplifier 181. Gain G4 represents the gain of the coupling amplifier in the slave amplifier.
Amplifier 181 is connected to BIAS switch 187, zeroing switch 188, and summing node 191. Amplifier 183 is connected to both the zeroing switch .188 and the input rOl0 1 LdjJ LI) LL. Wua I j( 31 terminal NIN, as well as to a second summing node 193, in turn connected to the output terminal INT. Amplifier 182 is connected between the autozeroing switch 186, capacitor C7, and a summing node 193, while amplifier 184 is connected to the ABIAS switch 185, capacitor C6, and summing node 191.
The operation of the circuit shown in Figure 12 may be understood with reference to Figure 13. When the BIAS signal (high) closes switch 187, the input to amplifier 181 will be grounded. A waiting time t after w closing switch 187 allows discharge of all parasitic capacitances and avoids transferring the wrong bias information to amplifier 184. After the waiting time tw, the ABIAS signal (high), closes switch 185. The loop gains G1l and G4 stabilize the potential V on capacitor C6 in such a way that amplifier 181 remains in its linear zone of operation to compensate for Voff 2 Switch 187 is opened when BIAS goes low. At the same time the ZERO switch 188 closes to allow the input voltage on node NIN to be supplied to amplifier 1 181. A short time later, signal AZ closes switch 186 completing the feedback loop. The time between the bias signal going low and the closing of switch 186 by signal AZ assures that the voltage held by capacitor C7 is related to the residual offset on node NIN alone and not related to switching noise. During the time signal ABIAS is high, capacitor C6 is loaded with voltage V
ABIAS"
Input NIN then is amplified by G1 to feed capacitor C7 13j with a voltage VAZ which is amplified by amplifier G2 to provide a correction to node 193 to correct output INT. VAZ is the voltage required on capacitor C7 to reduce Vof f to Vresidual through summing node 193.
By fabricating amplifiers G2 and G4 in the same manner with the same geometries and polarization, the AV effect (see Equation 34) is reduced, and an offset-free system is provided for the main amplifier G3.
4 S 4 S S 4 2 32 The structure also compensates for short-term and longterm temperature drift.
Figure 14 is a detailed circuit schematic of the autozeroing operational amplifier 150 shown in block form in Figure 9. Amplifier 150 includes a master operational amplifier 200 and a slave operational amplifier 210. The circuit is connected to receive the BIAS, ZERO, ABIAS, and AZ signals described in conjunction with Figure 13. Transistor 185 is the ABIAS switch, transistor 186 is the AZ switch, while transistors 187 provide the BIAS switch and transistors 188 the ZERO switch. The extra transistors 216 and 217 are dummy transistors to balance charge injection into the capacitors C6 and C7, thereby avoiding any dependence on the frequency of the BIAS signal, approximately 256 Hz.
In the master operational amplifier 200, the transistors have been assigned reference numerals ending with while corresponding transistors in the slave amplifier have reference numerals ending with In the master amplifier transistors 304a and 306a provide a cascode stage, transistors 300a and 301a form the load, while transistor 303a controls the load. Transistors 305a and 307a are a differential pair. Transistor 302a is the output stage with transistor 311 acting as a current source. Transistor 312 provides a current source for biasing the buffer transistor 308. Capacitor C8 provides open loop stabilization.
The master amplifier 200 uses the voltage across capacitor C7 to control the polarization level of transistor 303a, a p-channel MOS device. A p-channel device is employed rather than an n-channel device because of its reduced drift characteristic. In contrast, because of their superior gain, n-channel devices are employed for the differential pair 305a and 307a. Changing the polarization level of transistor 303a changes the behavior of the differential pair 305a, 307a, thereby changing the master amplifier's input offset voltage.
i simliarly, as shown by the equations below.
I--IUI~ I 33 To compensate for long term drift, as well as for changes in temperature, it is desirable to change the voltage across capacitor C7 appropriately. This is the function of the slave amplifier 210. The operation of the slave amplifier 210 is similar to the master amplifier 200 in that transistor 303b controls the load 300b, 3.01b in response to the potential across capacitor C6. The resulting changes in operation of the differential pair 305b, 307b, drive the output stage 302b, which as will be explained, through AZ switch 186 allow changing the potential on capacitor C7 as appropriate.
When the bias switch 187 is closed, the gates of transistors 305b and 307b are shorted together through the switch, and therefore both are connected to receive the potential on node NIN. With the BIAS switch 187 held closed, the autobias (ABIAS) switch 185 is closed (see Figure 13 for the timing diagram). When this occurs, capacitor C6 is connected to node B, and therefore biased with V BIAS In effect, the potential on capacitor
BIAS'
C6 is refreshed periodically.
Switch 185 is then opened, the zero switch 188 is closed and the BIAS switch 187 opened. This connects the gate of transistor 305b to both the gates of transistors 306a and 307a to sense any potential difference with respect to transistor 305b. In effect, transistor 307a drives transistor 305b. When the autozeroing switch 186 is closed, node B is connected to capacitor C7 to refresh the voltage on it. Thus, the offset voltage of the master amplifier is reduced to the residual voltage Vesidul residual" Figure 15 is a schematic of the circuit for generating the reference voltage. As described above, the accuracy of the power meter is strongly dependent upon the accuracy of the voltage reference source, e.g., see equation 32. The circuitry depicted is a band-gap voltage source which relies upon the different temperature sensitivity of base-emitter voltage V
B
and change <i 34 in base-emitter voltage AVBE of bipolar transistors.
In particular, transistors 245 and 246 are fabricated with a different geometry than transistors 240, 241, 242 and 244. Transistors 240-242 and 244 are one-half the size of transistor 245 and one-quarter the size of transistor 246. Transistor 244 operates on one-eighth the current, transistor 245 on one-quarter the current, and transistor 246 on one-half the current of transistors 240-242. A voltage divider consisting of resistances R3 and R4, but which may also including trimming resistances (not shown), is connected between the emitter of transistor 246 and V through transistor 250.
ss An operational amplifier 260 has one input terminal connected between resistors R3 and R4, and the other input terminal connected to the emitter of transistor 240. The output of the operational amplifier 260 is connected to control transistors 250, 251, 252, 253, 254, 255.
The band-gap reference voltage generator shown in Figure 15 includes stacked transistors 244, 245, and 246 to generate a band-gap which is triple that of a single device. The higher band-gap minimizes the effect of any offset voltage error introduced by the operational amplifier 260. A series of cascode stages 255 and 256, 254 and 257, etc., provide calibrated current sources for the transistors 240, 241, etc.
It is well known that the base-emitter voltage (VBE) of a transistor varies substantially with temperature. For example, a typical bipolar device will have a VBE which falls with temperature at about -2 millivolts per degree centigrade. Obviously, over the full operating temperature range of the power meter, which encompasses both very cold and very warm ambient temperatures (-400°C to +85 0 this variation would produce such large variations in the reference voltage as to destroy the accuracy of the power meter. It is also well known that the change in base-emitter voltage AVBE of two
BE
transistors operating at different current densities can have a positive temperature coefficient. The circuit shown combines the two effects to provide a reference voltage which is substantially independent of temperature. The output voltage at terminal Vre f may then be buffered and used to provide Vref in Figures 4 and 9.
The VBE of transistors 240, 241, 242 is:
I
3 kT L 1 (38) BE240-2 q I .A
S
where I is the saturation current, I the emitter cur- Srent, and A the areas of 240, 241 and 242. The VE of 1 BE transistors 244, 245 and 246 is: kT 1 (39) V k Ln (39) BE244-6 q I '8A s Therefore the difference is: 3kT AV B VB VBE n8 left right ref BE R3 BE 0 right kT The influence of temperature on is about 85 pV/C q and on VBE is about 2 mV/OC, (R3+R4)/R3 is about 11.3.
As has been described, the power meter of my invention provides a highly accurable measure of power consumed or supplied by a distribution system. Although a preferred embodiment of the inventidn has been explained 36 with reference to specific circuitry, the scope of the invention may be ascertained from the following claims.
oe oo o oo o 1

Claims (20)

  1. 2. Apparatus according to Claim 1 comprising: a) logic means connected to receive the comparison means output signal and connected to receive the digital signal from the sign bit means, the logic means controlling the switchably controlled current source means in response to both the comparison means output signal and the sign bit digital signal.
  2. 3. Apparatus according to Claim 1 or 2 wherein said converter includes a current-to-frequency converter comprising: a first node connected to receive a signal current to be converted to a signal having a frequency related to the signal current; a charge accumulation means connected between the first node and a second node to accumulate charge from the signal current; a reference current source connected to the first node through first switch means for providing a reference current of opposite polarity to the signal current; control means connected between the first and the Ssecond nodes for sensing the accumulated charge and in response thereto providing a control signal to control the S first switch means to connect the reference current source to the first node; sensing means connected to the second node for detecting when the polarity of the reference current source and the signal current are the same and in response thereto supplying a negative power signal.
  3. 4. Apparatus according to any one of Claims 1-3 wherein said multiplier comprises: signal generator means including digital to analog converter means for generating a periodically varying signal; and switchably controlled current source means connected to receive the other of the first and the second signals and supply the third signal under control of the comparison means output signal. The voltage controlled current from each of the measureu i .i 39 Apparatus according to Claim 2 wherein the logic means comprises an exclusive OR gate.
  4. 6. Apparatus according to any one of Claims 2-5 wherein the comparison means comprises: a first switch for connecting the selected one of the first and the second signals to a first terminal of a first charge storage means; a second switch for connecting the periodically varying signal tc to. first terminal; voltage comparison means having a first electrode connected to a second terminal of the first charge storage means, a second electrode connected to a reference potential and an output electrode connected to supply the comparison means output signal; and a third switch connected between the first and the second electrodes.
  5. 7. Apparatus according to Claim 6, wherein both the first and the second switch are controlled by clock signals which also control the signal generator means to thereby synchronize the first and second switches .;ith thI cignal with the signal generator means.
  6. 8. Apparatus according to any one of Claim 1-7 wherein the switchably controlled current source means comprises: a semiconductor switch connected to operate under control of the comparison means output signal; first resistor means having one terminal connected to the semiconductor switch and another terminal connected to receive the other of the first and second signals; and second resistor means connected between the semiconductor switch and converter means.
  7. 9. Apparatus according to Claim 8 wherein the semiconductor switch comprises a pari of complementary field effect transistors connected in parallel with each other and connected in series between the first and the second resistor means. Apparatus according to Claim 9 wherein each of the field effect transistors includes a gate electrode connected to receive one of the uomparison means output signal and its G.i r: site the polarity or the current trom ne mui±u±pijo. complement.
  8. 11. Apparatus according to Claim 9 or 10 characterized in that the first resistor means comprises a first resistor and the second resistor means comprises a second resistor of equal resistance to the first resistor. 12 Apparatus according to any one of Claims 1-11 wherein the converter means comprises: charge accumulation means connected to receive the third signal and accumulate charge therefrom; charge balance means for supplying charge in a controlled amount to the charge accumulation mens, and control means connected to the charge accumulation means and to the charge balance means to regulate the charge bala" means to cause it to supply over time the same amount charge as the third signal.
  9. 13. Apparatus according to Claim 12, wherein the control means pro-rides a control signal to control the charge balance means.
  10. 14. Apparatus according to Claim 13 wherein the control signal to control the charge balance means is the fo-rth signal. Apparatus according to Claim 12, 13, 14 wherein the charge balance means comprises: a current source; current source switch for connecting the current source to the charge accumulation means; and wherein the control means controls the current source switch.
  11. 16. Apparatus according to Claim 15 wherein the current source switch comprises a complementary pair of field effect transistors.
  12. 17. Apparatus according to Claim 15 or 16 wherein the charge accumulations means comprises a capacitor.
  13. 18. Apparatus according to Claim 15, 16, or 17 wherein the control means comprises: amplifier means connected to the charge accumulation mens for detecting the accumulated charge and in response thereto providing an ,mplifier output signal; 41 comparator means connected to receive the amplified output signal and in response thereto control the current source switch; and threshold detector mens connected to receive the amplifier output signal and in response to the amplifier output signal reaching a present threshold value supplying the sign bit digital signal.
  14. 19. Apparatus according to any one Claims 1-18 wherein: the current sending means comprises a first transformer. Apparatus according to Claim 19 wherein: the voltage sensing means comprises one of a second transformer and a voltage divider.
  15. 21. Apparatus according to any one of Claims 1-20 wherein: the circuit includes a plurality of phases; the voltage sensing means comprises a separate voltage sensing device coupled to each of the phases; the current sensing means comprises a separate current sensing device coupled to each of the phases: and the multiplication means comprises a separate multiplier connected to the voltage sensing device and current sensing device for each of the phases. S 22. Apparatus according to Claim 21 wherein the converter means comprises a single converter connected to all of the separate multipliers.
  16. 23. Apparatus according to any one of Claims 1-4 wherein said signal generator means comprises: a potential generator for providing a plurality of different potentials; a switch connected to receive input control signals and in response thereto couple a first potential from the potential generator to a first node and a second potential from the potential generator to a second node; and a summing -ircuit connected to each of the first node and the second node for providing an output signal at an output terminal indicative of a weighted combination of the first and the second potentials. I 4 42
  17. 24. Apparatus according to any one of Claims 1-4 wherein said signal generator means comprises: a potential generator for providing a plurality of different potentials simultaneously; 1 a counter connected to the potential generating for 1 connecting progressively different potentials to both a first node and a second node; a weighting circuit connected to each of the first and the second node for weighting the potentials on the first and the second node to thereby provide weighted potentials; and a summing circuit connected to the weighting circuit for combining the weighted potentials and supplying an output signal in response thereto. Apparatus according to any one of Claim 1-4 wherein said signal generator means comprises: a digital-to-analog converter for generating a most 4 significant and a least significant voltage; and a charge transfer circuit for combining the most and least significant voltages to provide an output signal.
  18. 26. Apparatus according to Claim 25 wherein said charge transfer circuit comprises: ii i) a first charge storage circuit connected j to receive the most significant voltage; ii) a second charge storage circuit switchably connected to the first charge storage circuit; iii) a third charge storage circuit connected ii to receive the least significant voltage and switchably connected to the second charge storage circuit, said second charge storage circuit providing said output signal based on an input from said first and said third charge storage circuits.
  19. 27. Apparatus according to any one of the previous claims in -Ae comerder wtectns -Aer Comprtses oempric nl-rc i a master amplifier having a first terminal connected to an input node, a second terminal connected to a first charge storage, and a first output terminal; and 43 a slave amplifier having a first terminal connected to the input node, a second terminal connected to a second charge storage, and a second output terminal switchably connectable to one of the first and second charge storage. i -wic-e conerfeari(s 4 rtAe c.
  20. 28. Apparatus according to any one of Claims 1-26 compr a source of reference potential; a control transistor having a first electrode coupled to the source of reference potential; a charge storage coupled between the reference potential and a control electrode of the control transistor; a first load transistor connected to a second electrode of the control transistor and having a control electrode coupled to a second electrode of the load transistor; a second load transistor having a first electrode connected to the reference potential and having a control electrode connected to the control electrode of the first transistor; a differential pair of transistors including a fourth transistor having a first electrode coupled to the first load transistor and having a control electrode coupled to an input terminal, and a fifth transistor having a first |I .electrode., coupled to a second electrode of the second Il transistor and having a control electrode coupled to a second reference potential; jI a current source connected to a second electrode of the fourth transistor and to a second electrode of the fifth Stransistor for providing current thereto; and an output terminal connected to the second electrode of the third transistor. DATED THIS 19TH DAY OF SEPTEMBER, 1990 SANGAMO WESTON, INC. By Its Patent Attorneys: GRIFFITH HACK CO., Fellows Institute of Patent Attorneys of Australia "V IT.
AU17717/88A 1987-06-25 1988-06-16 Integrated poly-phase power meter Expired - Fee Related AU618955B2 (en)

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US066793 1987-06-25
US07/066,793 US4786877A (en) 1987-06-25 1987-06-25 Amplifier for voltage or current to frequency converter
US07/066,795 US4926131A (en) 1987-06-25 1987-06-25 Triangle waveform generator for pulse-width amplitude multiplier
US066794 1987-06-25
US066795 1987-06-25
US07/066,794 US4924412A (en) 1987-06-25 1987-06-25 Integrated poly-phase power meter

Publications (2)

Publication Number Publication Date
AU1771788A AU1771788A (en) 1989-01-05
AU618955B2 true AU618955B2 (en) 1992-01-16

Family

ID=27371041

Family Applications (1)

Application Number Title Priority Date Filing Date
AU17717/88A Expired - Fee Related AU618955B2 (en) 1987-06-25 1988-06-16 Integrated poly-phase power meter

Country Status (16)

Country Link
JP (1) JPS6454270A (en)
KR (1) KR890000899A (en)
CN (1) CN1027470C (en)
AU (1) AU618955B2 (en)
BR (1) BR8803139A (en)
CA (1) CA1301249C (en)
DK (1) DK350888A (en)
FI (1) FI883059A (en)
HU (1) HUT47186A (en)
IL (1) IL86780A0 (en)
MX (1) MX164998B (en)
NO (1) NO882810L (en)
NZ (1) NZ225148A (en)
PT (1) PT87830B (en)
TR (1) TR23899A (en)
YU (1) YU119488A (en)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008159340A (en) * 2006-12-22 2008-07-10 Smk Corp Socket for attaching electronic component
JP6420901B2 (en) * 2015-04-28 2018-11-07 アルプス電気株式会社 Non-contact voltage measuring device
EP3098610B8 (en) * 2015-05-29 2019-06-05 HAMEG Instruments GmbH Power measuring device and measuring system for measuring the power of multiple phases in a multi-phase system
CN107453734A (en) * 2017-07-25 2017-12-08 电子科技大学 A kind of ultrasonic sensor pumping signal generation circuit
CN107703354B (en) * 2017-11-15 2024-01-19 海宁智阳电子有限公司 Power operation circuit, switching power supply and switching power supply application system
KR102611341B1 (en) * 2018-10-29 2023-12-08 삼성전자주식회사 Duty timing detector detecting duty timing of toggle signal, device including duty timing detector, and operating method of device receiving toggle signal
US11313903B2 (en) * 2020-09-30 2022-04-26 Analog Devices, Inc. Pin driver and test equipment calibration

Also Published As

Publication number Publication date
IL86780A0 (en) 1988-11-30
YU119488A (en) 1991-01-28
DK350888D0 (en) 1988-06-24
CA1301249C (en) 1992-05-19
NO882810L (en) 1988-12-27
JPS6454270A (en) 1989-03-01
BR8803139A (en) 1989-01-31
PT87830A (en) 1989-05-31
MX164998B (en) 1992-10-13
KR890000899A (en) 1989-03-17
CN1033322A (en) 1989-06-07
AU1771788A (en) 1989-01-05
DK350888A (en) 1988-12-26
FI883059A0 (en) 1988-06-23
HUT47186A (en) 1989-01-30
TR23899A (en) 1990-11-01
NO882810D0 (en) 1988-06-24
FI883059A (en) 1988-12-26
NZ225148A (en) 1990-11-27
CN1027470C (en) 1995-01-18
PT87830B (en) 1995-05-04

Similar Documents

Publication Publication Date Title
US4924412A (en) Integrated poly-phase power meter
US4806846A (en) High accuracy direct reading capacitance-to-voltage converter
US6736540B1 (en) Method for synchronized delta-VBE measurement for calculating die temperature
EP0419562B1 (en) Charge balanced feedback transmitter
Groeneveld et al. A self-calibration technique for monolithic high-resolution D/A converters
US6332710B1 (en) Multi-channel remote diode temperature sensor
EP0313575B1 (en) Transmitter with vernier measurement
JPS6239445B2 (en)
US4926131A (en) Triangle waveform generator for pulse-width amplitude multiplier
JPH0420238B2 (en)
AU618955B2 (en) Integrated poly-phase power meter
WO1999000650A1 (en) Temperature measurement with interleaved bi-level current on a diode and bi-level current source therefor
US4786877A (en) Amplifier for voltage or current to frequency converter
US4794333A (en) Continuous switched-capacitor dual slope watthour meter circuit with charge injection offset compensation
US4488438A (en) Square-wave current generator
Scherer et al. Electrometer calibration with sub-part-per-million uncertainty
Behr et al. Measuring resistance standards in terms of the quantized Hall resistance with a dual Josephson voltage standard using SINIS Josephson arrays
Burroughs et al. Programmable 1 V dc voltage standard
US11946958B2 (en) Current sensing circuit
Shapiro et al. Thermal watt-transfer standard
SU945828A1 (en) Transistor switching charge meter
SU1025291A1 (en) Device for measuring parameters of surface conditions at interface in semiconductor heterojunctions
JPH0725715Y2 (en) Frequency measuring device
Hutcheon et al. New solid-state electronic multiplier-divider
Crisp Getting the best out of long scale DMMs in metrology applications