AU603714B2 - Neurocomputer system for solving optimization problems - Google Patents

Neurocomputer system for solving optimization problems Download PDF

Info

Publication number
AU603714B2
AU603714B2 AU24866/88A AU2486688A AU603714B2 AU 603714 B2 AU603714 B2 AU 603714B2 AU 24866/88 A AU24866/88 A AU 24866/88A AU 2486688 A AU2486688 A AU 2486688A AU 603714 B2 AU603714 B2 AU 603714B2
Authority
AU
Australia
Prior art keywords
processor
network
status
delay
processors
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU24866/88A
Other versions
AU2486688A (en
Inventor
Peter Russell Conwell
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Unisys Corp
Original Assignee
Unisys Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/061,744 external-priority patent/US4858147A/en
Application filed by Unisys Corp filed Critical Unisys Corp
Publication of AU2486688A publication Critical patent/AU2486688A/en
Application granted granted Critical
Publication of AU603714B2 publication Critical patent/AU603714B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N3/00Computing arrangements based on biological models
    • G06N3/02Neural networks
    • G06N3/10Interfaces, programming languages or software development kits, e.g. for simulating neural networks

Landscapes

  • Engineering & Computer Science (AREA)
  • Computing Systems (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Data Mining & Analysis (AREA)
  • General Health & Medical Sciences (AREA)
  • Biomedical Technology (AREA)
  • Biophysics (AREA)
  • Computational Linguistics (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Evolutionary Computation (AREA)
  • Artificial Intelligence (AREA)
  • Molecular Biology (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Mathematical Physics (AREA)
  • Health & Medical Sciences (AREA)
  • Management, Administration, Business Operations System, And Electronic Commerce (AREA)
  • Feedback Control In General (AREA)
  • Multi Processors (AREA)

Description

ANNOUNCEMENT OF THE LATER PUBLICATION OF INTERNATIONAL SEARCH REPORT 2LI g6 c 7 TPW* WORLD I TLL UAL PROPERTY ORGANIZATION INTERNATIONAL APPLICATION P I D DE 7 TH E T 4 COOPERATION TREATY (PCT) (51) International Patent Classification4 (11) International Publication Number: WO 88/ 10463 G 06 F 15/16, 15/31 A3 (43) International Publication Date: 29 December 1988 (29.12.88) (21) International Application Number: PCT/US88/01786 (81) Designated States: AT (European patent), AU, BE (European patent), CH (European paterlZ), DE (Euro- (22) International Filing Date: 31 May 1988 (31.05.88) pean patent), FR (European patent), GB (European patent), IT (European patent), JP, LU (European patent), NL (European patent), SE (European patent).
(31) Priority Application Number: 061,744 (32) Priority Date: 15 June 1987 (15.06.87) Published With international search report (33) Priority Country: US Before the expiration of the time limit for amending the claims and to be republished in the event of the receipt of (71) Applicant: UNISYS CORPORATION [US/US]; Town- amendments.
ship Line and Union Meeting Roads, P.O. Box 500, (88) Date of publication of the international search report: Blue Bell, PA 19424 23 February 1989 (23.02.89) (72) Inventor: CONWELL, Peter, Russell 2827 South Lakeview, Salt Lake City, UT 84109 (US).
(74) Agent: STARR, Mark, Unisys Corporation, MS This document contains the CISW19, P.O. Box 500, Blue Bell, PA 19424-0001 amendments made under Section 49 and is correct for printing.
(54) Title: NEUROCOMPUTER SYSTEM FOR SOLVING OPTIMIZATION PROBLEMS PROCESSM- I/O (57) AbstractTROLLER
T
A series of nodal processors (10, and each processor 36 includes a nodal weight delay circuit delay schedule and NOALMEIGHT TEN decision algorithm circuit Each nodal processor is cross-con- -DEL I MEI O R
Y
nected to every other processor by lines Each nodal processor DEO I OAI NTCHS 20, etc.) output is fed to the network history memory (18) which SCHEDULE PR O C
R
provides the "status" of each nodal processor on each machine cy- 6 Nj cle. The processor-controller (70) then senses when the outputs of DECISION 1 I I9i the nodal processors have settled into a relative "unchanging state" 57 indicating that system energy has been minimized and represen- 5 trJ ta ts an optimum state. NET-WOR 6 l 20 1 9 m "i HISTORY "BITS NENMORY lNI2 N0E2 I DECIS
I
L 2 mm I K A II 361r 1 1 R4 l -OCR I NP,- I-i -n IL_ PCT/US88/01786 I WO 88/10463 -1- NEUROCOMPUTER SYSTEM FOR SOLVING OPTIMIZATION PROBLEMS FIELD OF THE INVENTION This disclosure relates to neurocomputer systems which simulate the nervous systems in living structures, an: which provide capabilities of solving complex combinatorial problems in a relatively rapid and economic fashion.
WO 88/10463 PCT/US88/01786 -2- BACKGROUND OF THE INVENTION Considerable studies and research for a number or years has continued in the functions of living neurons which are grouped in complex interconnected networks and which can be seen to act as types of problem-solving computer systems.
By posing electronic networks which simulate the interconnected neuronic networks, it has been felt that many problems could be efficiently solved through the computational capabilities required for solving a class of problems which involve "combinatorial complexity".
This class of problems are often found in engineering and commercial ventures from simulation of the problems of perception and recognition which must be handled by the nervous systems of living creatures.
For example, if one is given a map and has the problem of driving from a given source city over to a destination city, which could be considered as the besr route to travel? Another common example is the problem of designing circuit boards in regards to where is the best location to put each of the multiple numbers of chips in order that an efficient wiring layout can accompany thcomponents.
These types of analogies and optimizational problems have been described in the publication Biological Cybernetics by J. J. Hopfield and D. W. Tank, published 19R5 in Volume 52 at pages 141-152. This article is entitleri "Neural Computation of Decisions in Optimization Problems".
Studies of neural architecture indicate that a broad category of parallel organization is in operation rather than a series of step-by-step processing functions a= occurs in general purpose computers. If each of the neuron= is considered as a simple processing unit, it is seen thu3 these biological systems operate in a "collective" or "group operative" mode with each individual neuron connecte.
-I
1 WO 88/10463 PCT/US88/01786 -3to and summing the inputs of hundreds of other individual neurons in order to determine its own output signal.
The computational load of taking these many sensory inputs and reducing them to a "good" or even an "optimum" solution seems to be one feature of these biological and neuronic system networks. Apparently, a collective solution is computed on the basis of the simultaneous reactions, on each other, of hundreds of neurons (or processing units which simulate them).
Thus, if a multiple number of interconnected neurons (or processors) are fed input signals, each of the individual neurons will provide an output signal at some time according to its own individual input signal and to those parallel interconnected impulses it receives from its neighboring neurons (processors). The overall result of the output signals of the collective group of neurons is a "global output signal" which represents the collective judgement of the neural network.
Modern digital general purpose computers using the standard Very Large Scale Integrated circuitry will generally involve logic gates where each logic gate will obtain inputs from two or three other gates in order to com= to certain binary decisions in the course of a computation.
However, in the situation of non-linear neural processors (neurons), organized in a collected parallel-processin; network, these get inputs from practically all of the other neural processors and then compute a "collective" solution on the basis of simultaneous interactions of the hundreds of units or devices involved.
The neural computational network will be seen thave three major forms of parallel organizations: (i) parallel input channels, (ii) parallel output channels, an (iii) a large amount of interconnectivity between th processing elements (neurons).
OIL- 1: WO 88/10463 PCT/US88/01786, -4- The orocessing components are considered to have "time constants" which provide for the integrated sumnmac of the synaptic input currents from other neurons in the network. In simulation of the biological neuronic network, it is possible to determine the interconnection paths so that they will be of an excitatory or influential nature and (ii) an inhibitory or negative, suppressive nature.
J. J. Hopfield of the California Institute of Technology has shown that the equations of motion for a network (with symmetric connections) will always lead to a "convergence" of "stable states" in which the outputs of all neurons remain constant.
Thus, networks of neurons with this basic organization can be used to compute solutions to specific optimization problems by first choosing connectivities and input bias currents which appropriately represent the function to be minimized.
After the programming of the network is organized, an initial set of input voltages are provided and the system then converges to a "stable state" which minimizes the function. The final "stable state" is interpreted as a solution to the problem. Thus the set of outputs then provides an answer which is considered to represent solution to the problem.
An example of such a combinatorially complex problem is often cited as the TSP or Travelling Salesman Problem where, for example, it is given that a salesman is to travel to N different cities and then to find out the Soptimal tour or travel sequence necessary to minimize time and costs.
This type of problem which might normally involve "N-factorial" numbers of computations using ordinary computer networks, is found to come to relative rapid and efficient optimization solutions using the neural parallelcost-related biological type architecture.
S WO 88/10463 PCT/US88/0178 6 A network organized neuronically for the solution of the Travelling Salesman Problem may be referred to as the "TSP network." Then, to enable the N neurons in the TSP network to compute a solution to the optimization problem, the network is described by an energy function in which the lowest energy state (considered the most stable state of the network) is taken to correspond to the best path or tour.
The concept of "convergence" is used to indicate that the network has settled on a final set of conditionstates in each of the neurons (processors) and these states are no longer changing.
Thus, system networks of microelectronic neurons (simulating biological neuronic systems) would appear tc rapidly solve difficult optimization problems by the system of "convergence" whereby the states of -the neur6nic processors involved, have settled down to a "non-changing" minimal energy state.
These systems appear to be uniquely adaptable to the handling of combinatorial optimization problems which involve finding the minimum value of a given function which normally depends on many parameters.
An article in the publication Science on May 13, 1983, in Volume 220, pages 671 through 679, and entitled "Optimization by Simulation Annealing" has compared the analogy of annealing solids as providing a framework for optimization of the properties of large and complex systems.
The subject of combinatorial optimization involves a set of problems which are central to disciplines of computer science. Research in this area aims at developing efficient techniques for finding minimum or maximum values of a function having many independent variables. The TSP problem belongs to this area of research and is often used and tested for results using experimental procedures.
WO 88/10463 PCT/US88/0178 -6- As indicated by the authors Kirkpatrick, Gelatt, Jr., and Vecchi in the Science article, there are two basic strategies in the heuristic methods of problem solving. The first may be called "divide-and-conquer" and the second (ii) may be called "iterative improvement".
In the first strategy, one divides the problems into subproblems of manageable size, then solves the subproblems, then the solutions to each of the subproblems must be patched together in order to produce an overall solution.
In the .second strategy, of iterative improvement, one starts with the system in a known configuration and then a standard "rearrangement operation" -is applied to all parts of the system, in turn, until a rearranged configuration that improves the cost or energy function is discovered. The "rearranged configuration" becomes the new configuration of the system and the process is continued until no further improvements can be found.
It may be noted in the strategy (ii) that this search may sometime get stuck in a "local minima" which inot yet a "global optimum", and thus it is customary to carry out this process several times while initially starting from different, randomly selected configurations, and then to go ahead and save the best result.
Condensed matter physics is a body of methods for analyzing aggregate properties of the large number of atom< to be found in samples of liquid or solid matter. Thi, physics uses statistical mechanics as a central discipline.
Because of the tremendous numbers involved, such as, for example, wherein the number of atoms involved is on the order of 1023 per cubic centimeter, then only the "mosr probable" behavior of the system in thermal equilibrium, ar a given temperature, is observed in experiments.
WO 88/10463 PCT/US88/01786 -7- A fundamental question concerns what happens to this type of system in the limit of low temDerature--for example, whether the atoms will remain fluid or will solidify, and if they solidify, will they form a crystalline solid or a glass.
Experiments that determine the low-temperature state of a material, for example, by growing a single crystal from a melt--are done by slow, careful annealing.
This is done by first melting the substance, then lowering the temperature slowly, and spending a long time at temperatures in the vicinity of the freezing point.
This is comparable to the previously mentioned condition of lowering the energy level in order to find the optimum condition of the network.
Finding the low-temperature state of a system when a prescription for calculating its energy is given, simulates an optimization problem which is not unlike those encountered in combinatorial optimization.
When applied to the TSP, the "cost function" can be looked at as playing the role of the energy state Using the "cost function" in place of the energy and defining the configurations by a set of parameters, it is common to use a developed algorithm to generate a population of configurations of a given optimization problem at some effective temperature. This temperature is simply control parameter in the same units as is the cost function.
Now, the "simulated annealing process" consistc of: Melting the system being optimized at a high effective temperature: Lowering the temperature by slow stages until the system "freezes"; Noticing that no further changes are occurring.
li;r:, -e I WO 88/10463 PCT/US88/01784 -8- At each temperature, the simulation must proceed long enough for the system to reach a "steadv state". The sequence of temperatures and the number of rearrangements of the parameters attempting to reach equilibrium at each given temperature, can be considered an "annealing schedule".
This type of schedule can be applied to an electronic network which simulated neuronic networks.
The use of parallel networks having different levels of "connection strengths" between each of the networks is discussed in an article, "Boltzmann Machines: Constraint Satisfaction and Networks that Learn", published in May 1984 by authors Hinton, Sejnowski, and Ackley through the offices of the Department of Computer Science, Carnegie- Mellon University and designated as technical report CNU-CS- 84-119, and which was later published in the magazine Cognitive Science, Volume 9, 1985, pages 146-169 under the title of "A Learning Algorithm for Boltzmahn Machines".
This involved the study of "connectionist" systems that store their long-term knowledge as the strengths of the connections between simple neuron-like processing elements.
These networks are apparently suited to tasks like visual perception which can be performed efficiently in parallel networks and which have physical connections in just th places where processes need to communicate. Included in th- Technical Report were the observations on a parallel constraint satisfaction network called a "Boltzmann Machine" which is apparently capable of learning the underlying constraints that characterize a "domain of information" simply by being shown examples of information from the parti'cular domain. The network modifies the strength of its "connections" so as to construct an internal generative model that produces examples with the same probability distribution as the examples it is shown.
i, WO 88/10463 PCT/US88/01786 -9- The Boltzmann Machine is composed of computing elements called "units" that are connected to each other b', "bidirectional links". A unit is always in one of two states--"on" or "off"--and it adopts these states as a probabilistic function of the states of its neighboring units on the "weights" on its links to them. These "weights" can take on real values of either sign.
A "unit" being "on" or "off" is taken to mean that the system currently accepts or rejects some elemental hypothesis about the domain of information. The "weight" on a link represents a weak pairwise constraint between two hypotheses. A "positive weight" indicate that the two hypotheses tend to support one another, if one is currently accepted, then accepting the other should be more likely.
Conversely, a "negative weight" suggests that, other things being equal, then the. two hypotheses should not both be accepted.
One apparent aspect of the Boltzmann Machine arrangement is that it leads to a domain-independent learning algorithm that modifies the connection strengths between units in such a way that the whole network develops an internal model which captures the underlying structure of its environment.
The learning algorithm presupposes that the network reaches "thermal equilibrium" and that it uses the cc-current statistics, measured at equilibrium, to create an energy landscape that models the structurea of the ensemble of vectors produced by the environment. At the same time it should be noted that there is nothing in this learning algorithm to prevent it from creating an energy landscape that contains large energy barriers which then prevent the network from reaching equilibrium.
Neurons are recognized as complex biochemical entities and it is not considered that these simple binary r- WO 88/10463 PCT/US88/017816, units, such as the Boltzmann Machine system, are a full reoresentation or simulation of the actual Codtl neuronic networks. However, the assumption is used that the "binary units" change state "asynchronously" and that they use a probabilistic decision rule.
The "energy gap unit" for such a "binary unit" seems to play a role similar to that played by membrane potential for a neuron. Both of these are the sum of the excitatory and inhibitory inputs and both are used to determine the output state.
The "energy gap" represents the summed output from all the recent active binary units. If the average time between updat.es is identified with the average duration of the neuron's "post-synaptic potential", then the binary pulse between updates can be considered to be an approximation to the post-synaptic potential. The sum of large number of stochastic pulses is independent of the shape of the individual pulses and depends only on their amplitudes and durations. Thus, large networks can act to provide the "fan-in" effect which may be typical of the average cerebral cortex.
"Random asymmetries" or "noise" in the system would appear to be reduced through the hierarchical structure providing the "fan-in".
It is also considered that there are certain effects in the biological nervous system called "timedelays", but that these be considered to act like added "noise". It is considered that the two main ideas that led to the Boltzmann Machine are that: "noise" can help with the searching computation process; and that Boltzmann distributions make it possible to assign credit on the basis of "local" information in a non-linear network.
11 The invention provides a multiprocessor network for deriving optimization result data for complex combinatorial problems, said network comprising: a plurality of processor means, each said processor means capable of parallel operation with each other processor means wherein each processor means has a status of "on" 1 or "off" 0 during each machine cycle; cross-connection means for connecting each one of said plurality of processor means to each other one of said processor means; fixed delay means affecting each one of said crossconnection means for delaying the time, in terms of machine cycles, required to communicate the output status of any one of said processor means to the input of another cross-connected processor means; *processor-controller means connected to a history memory of each said processor means to sense selected current and past processor means status information in order to evaluate the global network in seeking a minimal and stable energy condition of the network; said network history memory, connected to each of said ee*« processor means and to said processor-controller, for storing the status (0 or 1) of each processor means for each one of the past machine cycles up to past machine cycles.
The invention further provides a method for optimizing to the minimum value, the global energy state of a network of processors comprising the steps of: interconnecting a plurality of N processors so that each processor has an output state of 1 on) or 0 off) which is cross-connected to each other processor to provide multiple inputs for each processor; placing an inhibitory or excitatory value circuit which generates weighted influence signal (wij) into each crossconnection so that any sending processor i will transmit a weighted input to a receiving processor j; effectuating a selected fixed delay time period (nij) into each cross-connection to delay the inhibitory or excitatory LL% effect of wij from a processor i to a processor j; O bspe.047/unisys oV90 4 4 T'ql^: d I la recording the "on" or "off" status of each of said N processors in a history memory over a period of machine cycles; executing a decision algorithm which determines the status (on/off) of each processor; delaying the execution of said decision algorithm by a programmed and scheduled random delay means; monitoring said history memory and each of said N processors to sense when the majority of processors have reached a stable non-changing state indicative of stable, minimal energy condition.
The invention further provides the network as defined in claim 1, 5, 9 or 13 of the present specification.
*e e:• eee ee fee.
0O 9 *0 047/unisys 4 4 j WO 88/10463 PCT/US88/01786 -12- BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a global system view of a plurality (N) of nodal processors organized in nodal (nodes) groups all connected to a network history memory.
FIG. 2. is a schematic drawing of a 16-processor (neurons) global network which is fllustrative of the solving of the TSP, Travelling Salesman Probl-em.
FIG. 3 is a schematic example of a number of 'groups of nodal processors shown to be interconnected each to another, with fixed connection weights (delay times) whereby connection weights are organized as positive (excitatory) or as negative (inhibitory).
FIG. 4 is a schematic drawing of the network history memory which carries the state history (1 "on" an! 0 "off") of the past status states of each of the nodal processors for each of the past machine cycles.
FIG. 5 is a typical output trace that might be shown for optimization of the TSP, Travelling Salesman Problem, for a tour of six cities.
FIG. 6 is a schematic representation of the nodal weight circuits which indicates the subject of the connection "weight" between each and every one of nodal processors in the network.
i _z C-r J NODL r 15 rL _vI Np I I .I I L-EL- SWO 88/10463 PCT/US88/01786 -13- FIG. 7 is a drawing of the energy state of a Global Network used for experimentation showing the energyminimization with time as greater optimizing solutions executed.
FIGs. 8 and 9 are histograms which show the probability of a neuron (processor) changing its output state as a result of the "weighted sum" of all the inputs (6E) to the neuron (processor) system network.
GENERAL OVERVIEW "Simulated annealing" is an efficient, maximum entropy algorithm for solving nonpolynomial time (NP) complete optimization tasks. By judiciously controlling "noise", it mimics the natural process of annealing, where the temperature is associated with "noise" and the objective function of "stability" is associated witj the physical energy state.
Disclosed herein is a network of binary neuronal processors provided with "fixed" connection delays. Because of the fixed connection delays between and every one of the neuronal processors, the network "cools" as it approaches the condition of stability. This seems to be a curiously inherent feature of such a "delayed" model system.
As will be observed in FIG. 7, there can be seen the minimization of the network's "energy" which occurc as a function of time. Through the use of the "weight" of the interconnections between each of the neuron a processors, the energy can be mapped to fit thp objective function of a variety of optimization tasks.
Previous investigators have shown that an analog realization of such a neuronic network can be used to sol" a variety of optimization tasks. However, this disclosure indicates that an analog representation is not necessary anl that simple binary processors, using connection-delays will provide rapid solutions to optimization tasks. The system 4 L Nyo 88/10463 PCT/US88/01786 -14described here would represent a simple and fast special purpose parallel processor system, and since this network uses only binary processors, it can be implemented in simply in traditional very large-scale integration circuitry (VLSI). However, other more complex implementations are also feasible.
In regard to the previously mentioned TSP, or Travelling Salesman Problem, reference may be made to FIG. 2 which involves a system of 16 processors which might be used for solving a four-city TSP. As seen in FIG. 2, there are 16 processors organized in groupings of four processors each. These groupings of four processors are designated with I, II, III, IV. Within each group there are set of four processors each having an numerical designation. The TSP is considered as the archetype of typical hard optimization problems, and can be stated as: Find that sequence of routings which will minimize the distance travelled by a travelling salesman who must travel to N cities stopping at each city only once. Legitimate travel tours can be represented as a permutation of N integers where each city is labeled with a number. Thus in each of the four groupings of four processors, the processor No. 3 would represent city No. 3, while processor No. 2 would represent city No. 2, and processor No. 1 would represent city No. 1, etc.
At the bottom of FIG. 2, there is shown a sequence of "states" of at least one processor from each one of thp four groups. Thus the sequential symbols 3, 2, 4, 1 might represent one possible tour having the meaning of starting at city 3, then proceeding from city 3 over to city 2, then proceeding from city 2 over to city 4, then proceeding from city 4 over to city 1.
Each of. the 16 processors shown in FIG. 2 are binary types which means their output is either "on" or it '^1 _1 WE) 88/10463 PCT/US88/01786 is "off." Those processors which currently have an output as "on" are shown in the heavy black lines which are completely filled in while all those processors whose output is "off" have empty white space within the periphery of their circles.
Thus the hardware for solving the four-city problem might consist of four groups of four processors each. Each group (I or II or III or IV) of processors represents a place in the permutation. Thus within each group, each processors is identified with that number which represents a particular one of the four cities. Each processor can be in only one of two states--"on"--meaning that this city is the one that should take this place or position in the permutation, or "off", the reverse. The connections between each of these processors are chosen to encourage the entire network of processors to choose a final stable state--this state being the current value of each processor as to whether it is "on" or whether it is "off" which represents a legitimate and short tour.
The type of hardware system for efficiently solving the four-city TSP might, for example, consist of a system whereby four groups are provided and there are fouc neuronic processors within each group, such as in FIG. 2 where the four groups are labeled as I, TI, III, and IV.
Within each group, each neuronic processor iq identified with a number that represents one of the four cities, and the arrangement is such that each processor can be in only one of two possible states whereby the "on" condition means that that part-icular city is the one that should take that particular place in the sequences of travel routing permutations.
Not shown in FIG. 2 is the condition where every single one of the 16 processors has a cross-connection to every single one of the other processors which would, in c -L 11 16 effect, represent a combinatorial matrix system. These connections between the processors are chosen so as to "encourage" the entire network of processors to choose a final stable state, this final stable state being the continuously stable value of the current value of each processor, whether "on" or whether "off".
Since it is known that these system operations will act to minimize the global energy this global energy can be defined by a particular algorithm which is indicated as Equation Al, shown herein below.
[Eq. Al] I N N I o E 1/2 Z x x S*ij Xi X i J i j ]5 Where E global system energy.
N number of nodes or cities to visit.
Where w is the value, a positive or negative real number, of the connection-weight between the processor i and the processor j; and x i is the current state (0 or 1) of the ith processor.
The values of W are chosen so that low energy states correspond to short, legitimate tours. Connections between S processors within the group are such that high network energy results when more than one processor is "on" in order to discourage those operations involving "non-tours".
Similarly, connections between processors of two different S* groups "discourage" the same city from being in more than one place in the sequential permutation.
The system operates on a series of machine cycles. During each machine cycle, each processor consults its delay schedule unit 46. The delay schedule is stored as shown in unit 46. It consists of a sequence of random integers. Each integer monotonically increases so that there is provided a set of numbers which are "non-decreasing".
If each machine cycle is numbered so that the first cycle is and the second machine is then these numbers in the delay schedule unit 46 correspond to each of these machine $P I',~cycles. The effect of the delay schedule unit is to make that Af spe.047/unisys P 9 9044 cost-reiatea oioiogicai type acrulei=UL e.
17 particular processor wait the given number of machine cycles before it can evaluate the decision rule algorithm. A processor will only evaluate the decision rule (Equation A2) when the current machine cycle number matches a number stored in the delay schedule unit 46. Each delay schedule unit is programmed with the same sequence of random integers.
This algorithm is indicated herein below as Equation A2, and is called the "decision rule": [Eq. A2]
N
xi(t) 1 if L wij xj(t nij St) U i Si 1 6 N 0 if wij xj(t nij t) U i i 1 *0 Where U i is the "threshold value" and the symbol is a square matrix of NxN configuration. This "threshold value" is set by the operator who programs the machine. The elements of are integer samples from a uniform distribution designated, for example as 0, 1, 2 M. These reflect a "fixed delay" of u nij time-steps between the processing units i and j.
The quantity xj (t-nij t) is the state of the jth neuron (1 or 0) at some time in the past, and x i is the current state of the ith processor (Neuron in a state of one or zero).
*5* The current existing state of the network would be defined by a vector i as follows: Vector i equals (x ,x,x 2 x 3 xi xN). [Eq. A3] FIG. 3 is schematic representation of a typical group of four processors showing how each processor is interconnected to and influences each one of the other processors in that group.
The square box units which connect between each of the processors in the group of four are called nodal weight and delay units. The "plus" signs indicate positive values of the connection weight-delay value wij and the "minus" sybmols indicate negative values of wij. These "plus and minus" values Sare relative only in the sense that they indicate a greater or spe.047/unisys 90 4 4 le L h ir J i 17a lesser digital value.
The negative values discourage any two processors from being "on" at the same time. The square box units 36 of FIG. 3 will constitute fixed delays which could be built from shift registers, for example, and the processors NP1, NP2, NP3, NP4 might be implemented as simple adder circuits.
Additionally, as illustrated in FIG. 3, a processor from another grouping (NP5) is interconnected to each and every one of the four processors of the previous group, NP1, NP2, NP3, NP4. This is to illustrate and give some indication that every one of the processors in the 4 (4
S
p. *4 S 0@ S *0 So Lt pe L.
GE
.047/unisys 90 4 4 ir 'I r I WO 88/10463 PCT/US88/01786 -18- "first group" would be interconnected to each and every one of the four processors in the "second group", and likewise the same would hold true for the third and fourth groups of processors, as was indicated in regard to FIG. 2.
Referring to the Equation A2 above, it should be indicated that would represent the state (0 or 1) condition of the ith processor during the "machine cycle" occurring at any given particular time Symbol N would represent the number of processors operating in the system, and the symbol would represent the square of the number of processors, that is to say N DESCRIPTION OF PREFERRED EMBODIMENT The special purpose neurocomputer system of the present. disclosure is shown in a preferred embodiment thereof in FIG. 1.
The basic architecture involves a series of processors designated as nodal processors which are identical in nature and which have been designated as processors 10, 20, Since the number of processors is a variable, the designation is used to signify the total number of nodal processors in the system and any selected intermediate in the system may be designated as processor For certain purposes, the series of Nodal Processors are referred to as NP NP NPN.
As will be seen in FIG. 1, the overall system may be observed in terms of "Nodes" whereby each "node" consists of a set of intercooperating units. For example, the first node may be conceived as involving the nodal processor together with the units desi.gnated as the "nodal weight ani delay memory" 36, the schedule memory 46, the decision algorithm 56, each of which provides inputs to the nodal processor 10. Additionally, the first "Node" would als,include a temporary memory latch 15 which receives oucput, i WO 088/10463 PCT/US88/O1 786 -19from the nodal processor 10. Likewise, each subsequent Node has its own Memory Latch as 15 20 15 3 In FIG. 1, a tvorical "Node" is shown as NODE 2 with heavy broken lines to show the nodal unit.
Then similarly, each of the series of other nodes concatenated into the system include the same type of units (36 46 no 56 n) which characterize every other node.
During each operating cycle, a nodal processor such as 10 or 20, etc., consults its schedule unit 46 (46 2f etc.) and the schedule unit informs it as to how many machine cycles it should -we-i-4)-tbefore it evaluates the decision rule and outputs its result.
The decision rule, previously cited as Equation A2, is given as follows:
N
x i(t) 1 if E X. .j6t) >E0 j=1. [Eq. A21
N
x 0 if Z w. x. .j6t) 1j=l C &s Since it is observed that each neuron Xi~~~a number of small time steps, or "epochs" 6 t= one machine cycle), before evaluating its input and deciding to change its current output state, the Equation A2 is the "decision" to change its output state and is determined according to the parameter values in Equation A2.
The nodal processor, such as 10, 20, etc. will perform the computation of Equation A2 and output the result to the network memory 18. This transfer to the network memory is provided via bus 14, temporary memory latch and bus 17. Since a processor' s output is simply a I or a 0, all of these buses are one bit wide.
The computation of Equation A2 by the nodal processor requires input that represents the output o~ previous computations of other processors. This data is Ohl WO 88/10463 PCT/US88/01786 provided in a multiplexed fashion on bus 19m. All of the data stored in the network memory, unit 18, will be presented to each processor in a multiplexed fashion in one machine cycle. Input from bus 11, from the processorcontroller 70 informs the processor 10, etc., which previous state is currently being presented on bus 11. This information consists of an 8-bit integer, with a meaning the current state of the network is being presented, a "1" meaning the state one machine cycle in the past, etc. In conjunction with the delay information from the nodal weight and delay memory, 36, this data from the controller allows the processor 10, 20, etc., to determine the past state of any other processor. For example, if n12=3, from the weight and delay memory 36, then, when data from the controller 70 indicates that the state of the network as of 3 machine cycles ago is currently presenting itself on bus 19ml, processor 10 will record the value, 1 or a 0, presented on the second line of that bus. In other words, as the history of the system is presented on bus 19ml, n.
th 1 provides an index informing the j processor which value to utilize from the ith line on bus 19ml.
The computation of Equation A2 also requires input that represents the "connection weight" between any processor i and any processor j. This information is also contained in the weight and delay memory 36 in the form of an array, FIG. 6. Each entry in this array, w i, represents the "amount" of "force" that one particular nodal processor is to exert upon another. Large positive values tend to encourage two processors to be in the same state; large negative values tend to encourage opposite states.
As discussed previously, the nodal weight and delay memory 36 contains the information for the connection weight array, w,and the fixed delay array, n. n is an N x N array configured similar to w (see FIG. 6) where each entry L i' r' r I 4 i I 21 nij represents the number of machine cycles that the output of unit i is to be delayed before its output is utilized by unit j.
Each entry in w will be stored as a 16-bit signed integer, and each entry in n, an 8-bit unsigned integer. This array is n x p bits where n number of nodes and p number of past-state histories stored in history memory 18.
Another array for "nijr" is resident in the nodal weightdelay unit 36 and has a similar representation to the one shown above for wij.
Here, in the nij array, the number stored for each slot of nij is an "unsigned" integer of 8 bits that represents the number of machine cycles that the output of processor i is to be delayed before its output is received and utilized by processor The delay schedule memory 46, contans information telling the processor 10 how many machine cycles to wait before it i evaluates the decision rule (Equation A2). This information consists of a series of integers. For example, a typical series might look like the following: The total length of series will be less than 2,000 entries. The numbers in the series are chosen randomly from a discrete uniform distribution whose upper bound is constantly increasing.
Z5 By this we mean that initially these integers might be samples f rom 0 1 2 a n d finally s am ple s f r o m [0,1,2,3,4,5,6,7,8,9,10].
Note that the delayed information contained in the array is fundamentally different than the information stored in the delay schedule memory (shown as 46 in FIG. The information in the delay schedule memory represents random delays, and is responsible for the asynchronous operation of the computer. As stated above, this delay tells the processor how many machine cycles to wait before it evaluates the decision rule (Equation A2). Whereas the information in entry "nij" in array n tells the processor that when it does evaluate the decision rule, it is to use the state of processor i "n.i" PILLI/V machine cycles in the past. In short, the delay schedule tells C/ bspe.047/unisys _k 90 4 4
I_
i: i i 1~ 21a "when" the decision rule is to be evaluated, and the array n, and w, contained in the nodal weight and weight-delay memory 36m tells the processor "how" to evaluate that rule.
The decision algorithm memory 56, shown in FIG. 1, contains the algorithm, in appropriate machine language, for *0 *see 0 0 *o 0 o
O
U
S
4 4 L WO 88/10463 PCT/US88/01786 -22nodal processor, unit 10 in FIG. 1, for the computation of the decision rule, Eauation A2.
As seen in FIG. 1, the network memory 18 provides output data of n bits on the "state history bus" designated as 18 These output bits (n bits) are fed to the mx multiplexor 16 for distribution on output bus 19 to various of the processors via distribution buses such as 1 9 m and 19 1 9 19 The content arrangement of History m2 mi mn Memory 18 is shown in FIG. 4.
The processor-controller 70 informs the nodal processor 10 (and also processors 20, via bus 11 as to which one of the particular past states is currently being presented on the "state history bus" 18 m. FIG. 4 indicates how each nodal processor is recorded as being "on" or "off" during any given machine cycle.
As will.be seen in FIG. 1, a processor-controller monitors the nodal system network and also provides an output through the I/O controller 80 which may present a display to the terminal 85. The terminal 85 may be a cathode-ray tube output display or it may 'be merely a digital printout of selected information.
The processor-controller 70 may be any general purpose processor or may even be a unit such as thcurrently available types of personal computers.
The processor-controller 70 is used to continuously examine the current state of the network by scanning the network memory 18. The network memory 1; contains a history of the past states of each of the processors 10, 20, as seen in FIG. 4 and Table I.
The object of the comparison of these past stateQ is in order to see whether or not the "state condition" of each of the nodal processors 10, 20, has finally settled down to an unchanging set of data states which wouli indicate that the network has reached a point oF "stability".
r i i -i r i WO 88/10463 PCT/US88/01786 -23- As long as changes keep occurring in the status states of each of the processors, it is understood that nonoptimum solutions are still being provided, and it is only when the optimum or close-to-optimum solution has been found that the status data in the network memory 18 will indicate that the status states of each of the processors have settled down into a semipermanent or permanent set of data which remains unchanging as various possibilities (different tour paths) are being explored.
Thus, a problem is deemed solved or "optimized" when stability of the data status states is achieved, or alternatively, some predetermined number of cycles has passed and the most probable optimum solution is at hand.
Stability of the "status states" is achieved when the comparison of successive states shows that the state bits are no longer changing from cycle to cycle and thus it is probable that a point of stability or optimization has occurred in the network.
The processor-controller 70 will continuously provide information to each of the nodal processors 10, about which particular state of the overall global system is currently being presented on the state bus 18x The processor-controller 70 operates to initializthe computer by downloading data on bus 11 to each of the nodal processors 10, 20, This downloaded data -n bus 11 would include connection weights and delays to the nodal weight and delay memory 36, the random delay schedule to the delay schedule memory 46, and the decision algorithm for the decision algorithm memory 56. In addition, the processor-controller will initialize the network history memory 18 v.ia bus 18c. This initial data will set the memory with random values, 1 or 0.
Since most current processors have limitations on the number of input data lines allowable for input signals, r r S 24 the number of nodes in the network will most likely exceed the number of data input lines coming into each nodal processor 30, etc. Thus, the data, as it is presented to each nodal processor, must be multiplexed through the multiplexor 16.
In FIG. 1, the multiplexor 16 is seen receiving the output data of n bits from the history network memory 18 via the state history bus 18 mx The network history memory 18 of FIG. 4 can be thought of as a two-dimensional N x P array where the entries in each row represent the state of each processor (the first entry corresponds to the state of first processor, the second entry the state of the second, and so on) at some time in the past.
The first row, for example is the current state, x(t)=(Xl(t)x 2 The second row represents the state *i of each processor one machine cycle in the past, x(t)=xl(t St), 0 x 2 S and the last row, the state p machines cycles in the past x(t)=xl(t-P St), x 2 (t-P St).
The history data from the network memory 18 is presented to the processor-controller 70 via multiplexor 16 and to the processor-controller 70 on a row-by-row basis, in sequence during each machine cycle. All rows are presented in sequence in each machine cycle.
During each machine cycle, the "current state" of each one of the nodal processors 10, 20, is read into the network memory 18 from each of the n latches which constitutes the series of memory latches 151, 152, 153.. 1 5 n shown in FIG. 1.
In FIG. 1, the temporary state memory latch 15 is shown receiving input on bus 14 from the nodal processor 10 and also receiving data on bus 12. An output bus 17 conveys the state information from the latch 15 over to the network memory 18.
Since each of the nodal processors 10, 20, waits a certain number of machine cycles before evaluating (according to the decision rule of Equation A2) its input and deciding whether it should change state (0 or its "current" state must be preserved during these dormant periods. Thus, the current state will sit in latch 15 and be presented to the network history memory 18 during each machine cycle.
\U Thus, each of the "nodes" in the system will have its own t< e.047/unisys 4 4 i; 1 25 temporary memory latch such as 15, 151, 152, 153 15 i 15 n and each of the nodal processors 10, will be presenting its current jtate, for each machine cycle, to the network memory which can then store and carry a history of the state condition of each of the nodal processors for each of the previous machine cycles including the current machine cycle.
In the work of Hinton, Sejnowski and Ackley, on the Boltzmann machine, there was noted that delays in the system will "mimic" synaptic noise of the chemical synapse. These researchers and others have modeled the output function of a neuron as a "sigmoid-shaped", cumulative distributionindicating the probability of maintained firing versus the input S stimuli signals.
In the Boltzmann machine, neurons are modeled as stochastic 0150 units whose output is a Boltzmann distribution. In this distribution, "temperature" is a parameter which governs the amount of randomness, and consequently the shape. This temperature parameter is an "external" method of influence on 0o the system. Contrarily, the presently described system uses "internally generated" delays to mimic noise and to avoid local minima.
ewoe. The system network disclosed herein has similarities with both Hopfield's two-state model, and also to the Boltzmann machine. Hopfield had demonstrated that a symmetrically f2E* connected network of binary neurons would find a "local minima" of an extrinsic quantity, which he identified as the system's "energy". He showed that this model can function as an errorcorrecting content t 40. unisys 4 4 1 i ii WO 88/10463 PCT/US88/01786 -26addressable memory. In his later work, the two-state model was dropped for a non-linear analog model. The "smoothness" of the analog, model was shown to accentuate the identification of "good" solutions to optimization problems.
In the Boltzmann machine, low energy states are achieved by "simulated annealing", a method of utilizing "noise" to escape the local minima (partially optimum solutions). By starting with the "temperature" parameter relatively "high" and then slowly lowering it, the probability of locating a stable state with low energy was significantly enhanced. This "process, called simulated annealing, was modeled since it emulates the attainment of low energy quantum states in metals by slow cooling.
The presently disclosed delay model system network resembles the Boltzmann machine in that delays do seem actually to mimic "noise", and noise allows the escape from local minima. However, unlike the Boltzmann machine, the Spresent system provides randomness, and the variability of that randomness is provided as a function of time, and these factors appear to be an intrinsic property of the presently disclosed delay model system network.
The presently disclosed neuronic system network is similar to Hopfield's two-state model. The network consists of N "neurons" where each neuron has two states which are indicated as (not firing) or (firing at a maximurate).
th The output of the i neuron is connected to tnth input of the j neuron with a "weight" designated as a w.
As will be seen in FIG. 6, the nodal weight-delay memory 36 of FIG. 1 is seen to provide a relationship tabl whereby the weight-delay time relationship between any tw'o individual neuronic processors in the network is provided for and shown in FIG. 6. The matrix w is symmetric, that is to say, the output- of neuron i in relationship to neuron j I_ C I 27 27 has the same weight as the neuron j has to the neuron i. Since no neuron may synapse on itself, there is seen a set of diagonal zeroes to indicate this in FIG. 6.
This system network of neurons (processors) is asynchronous in the sense that each neuron waits a random, integral number of machine cycles, called "epochs" S before evaluating its input and deciding to change its current state. Each processor waits a certain number of machine cycles before evaluating the decision rule of Equation A2 to determine whether to remain in the same state or to change its state (0 or Then, its current state, will reside in latch 15 and then be presented to the history memory during each machine cycle for storage therein. This number of machine cycles is chosen from a uniform distribution, 2, where R is the maximum number of epochs a neuron waits before it "evaluates" its current status.
The decision to change the output state is made according to the "decision rule" which is often called the McCulloch-Pitts decision rule which was discussed in the article entitled Bulletin of Mathematical Biophysics, Vol. 5 1943 in an article entitled "A Logical Calculus of the Ideas Imminent in Nervous Activity" by W.S. McCulloch and Walter Pitts. This decision rule is shown accordingly to be represented by the hereinbelow equation marked Equation Bl:
N
xi(t) 1 if wij xj (t-nij St) E 0 and j=1 [Eq. Bl]
N
xi(t) 0 if Z wij Xj (t-nij St) EO j=1 where EO is the threshold and n is a square matrix of NxN. The "threshold" symbol EO is essentially the same concept as that shown in the previous Equation A2 where the symbol U i is used for the threshold value. The elements of n are integer sair.mes from a uniform distribution 1, They reflect a 'fixed" delay time of nij time steps between the neuron unit i and the neuron unit j. P represents the Maximum number of past states of o the system that are to be retained, in history memory 18.
V0/ 0tbspe.047/unisys 0 90 4 4 i j 1 i. ycles. The effect of the delay schedule unit is to make that pe.047/unisys 90 4 4 I-i r
I
27a The quantity xj(t-nij S t) is the "state" of the jth neuron (1 on or 0 off) at some time in the past, in terms of the number of past machine cycles.
As previously stated in Equation A3, the current state of the network may be described by the vector x equal to (xl, x 2
X
3 ,xn) This represents the overall condition of the network in terms of the status of each one of the processors as to whether they are on or off Thus, some concept of the conditional stability or "unchangingness" of the network can be represented.
*6 e oooo vii 0o o:• ooo o.
go e.047/unisys 4 4 i
-*J
pl IA- are relative only in the sense that they indicate a greater or spe.047/unisys 90 4 4 WO 88/10463 PCT/US88/01786 -28- In the system network described herein, several sets of simulations were performed. For example, in the first set of simulations, the parameters were set up as follows: N 25, M 25, R 3, and E 0 0 The elements of (see FIG. 6) were set up with real valued samples from the uniform distribution [minus the square root of N, and then the square root of N such that the symbol wij is equal to wji, and wii is equal to zero.
During these simulations, with random initial starting points, it was seen that "stable points" were almost always found. Stable points were identified only after the network returned the same global state vector for M epochs. The time elapsed before a stable state was found varied widely from a minimum of 50 epochs, and in one run the system surged for over 1,000 epochs before the run was terminated without convergence. The system appears to move through configuration space randomly until some small islands of stability are reached. These islands involved two to three neurons whose state was unchanged for at least M epochs. When this condition occurred, the system usually continued with more and more neurons becoming "frozen" anm with a relatively rapid convergence to a stable state.
This behavior, though rather unexpected, may, however, be subject to some qualitative explanation. T i useful to think of the model neurons (processors) that obey the McCulloch-Pitts decision rule as making decisions basei on the update information that reached them through their inputs.
However, when "delays" are present, the neurons are making decisions based on "past states" of the system.
Since the state of the system is usually constantly changing, there is a "nonzero" probability that with ol information, a neuron will err in its decision. The neuron Q Stpe.047/unisys 9/ 0/ 4 4 i 29 will thus not increase its firing rate, when it normally would have if its input information had been properly current in tii..
The longer a neuron goes without changing state, the higher the probability of its transmitting current (present) information to those neurons that are connected to it. As the state of more and more neurons becomes "fixed", the remaining neurons will be found to utilize a higher percentage of "undelayed" inputs. Consequently, the "noise-like" effects caused by the delays is diminished, thus a more rapid propensity toward a stable condition occurs.
For a second set of simulations that were tried, it was sought to measure the neurons' output distribution at various levels of activity. The motivation was to determine how often a neuron "made a mistake" as a result of receiving old information. It was expected that when activity was high, (a lot of neurons evaluating their input per each epoch) that the errors resulting would be high. And likewise, when the activity was low, (only a few neurons evaluating their input per epoch) that the errors would be low.
The first set of simulations had shown that the probability of a neuron's changing state actually "decreased" as the network converged. Consequently, the noise-like effects of delays had to be separated from the tendency of the network to progress toward a stable point. This necessitated the introduction of another global parameter which was identified as the "probability" of a neuron's changing state. This should be distinguished from the symbol which represents the number of past machine cycles of status data being held in the history memory 18.
In the second set of simulations, it was arranged that all parameters remain the same except R, which was allowed to vary, and N, which was set to 100. Neurons evaluated their inputs according to two decision rules: the first utilized delay times; (ii) the second decision Ltn tbspe.047/unisys 4 4 xO 88/10463 PCT/US88/01786 rule did not utilize delay times so that the symbol nj was equal to zero for all sets of ij.
Recordings were taken when the results o ce cwo rules disagreed. A histogram that measured the number of times a disagreement between the two rules occurred was plotted versus a weighted sum of the input, E. Unlike the first set of simulations, state vectors were not updated according to the results of the decision rules to inhibit convergence. Rather, the decision to change a neuron's state was determined by sampling a uniform distribution between zero and one. If the result was less than "p" (probability of a neuron's changing state), the neuron's state was flipped. Statistics were gathered but not until at least 25 epochs had elapsed, in order to insure that enough state history was maintained to observe the true effects of the delays.
it was found that the recorded histograms, such as that shown in FIG. 7, closely matched the cumulative output distribution which was used in other probabilistic models.
Thus these histograms will, follow a pattern which is indicated by the shown hereinbelow Equation 82.
1 [Eq. B21 P( E,E 0 E E 0 )1 1 where E is the weighted sum of the input. The parameter E 0 shifts the curve horizontally, while T governs the shape.
For a small value of T, the curve resembles a step function; for large values of T, the curve resembles a stretched-out T can be considered the measure of the level oF noise -e\"temperature" of the system. Neurons whose output function obey Equation 82 with T equal to zero are called "deterministic".
Figures 8 and 9 show the resulting histograms which fit with Equation B2. In FIG. 8, the statistics were r j h WO 88/10463 PCT/US88/01786 -31recorded for 500 epochs. The p equals 0.1, and P equal 3, and T equals 23 as computed from the fit.
In FIG. 9, the parameters were p 0.01, R 3, and T 7.7. Similar large shifts in T were found with changes in R.
R represents the maximum number of epochs that a neuron waits before it evaluates its current status.
Additional histograms were also computed with nonrandom connection matrices. was loaded with "weightdelay times" appropriate for a neural solution of the fivecity Travelling Salesman Problem- as developed by Hopfield and Tank in 1985 and 1986. In this case, the sigmoid shape was maintained but the curve was shifted horizontally. That this curve narrows with low activity, and as the network converges on a stable point, would suggest that with an appropriate choice of activity, the system might be,made to "cool" slowly and consequently yield "good" solutions to optimization problems. Such a system could be designated as exhibiting "auto-annealing".
As a result of the developments of a neuronsimulated system network, it was seen that the two-state model type neurons with connections delays have an intrinsic sigmoid-shaped output distribution similar to that used in other probabilistic models. In spite of this random or stochastic component, the simulations showed that, after identifying stable isolated neurons, the system usually proceeded to find a stable state. Samples of output distribution which were obtained showed that the distribution narrowed--indicating that the system was becoming deterministic, or "cooling"--as the network evolved toward a stable state.
The amount of noise in the network, or "temperature", was also dependent on the mean firing rate.
It is thus considered that a combination of these two r i 1 I i' C I r 1 1W It WO 88/10463 PCT/US88/01786, -32effects provided a natural way for a delayed system to minimize the system's "energy".
There has thus been described a preferred embodiment of a special purpose neurocomputer system for solving optimization problems. However, other embodiments and variations may still operate on the concepts disclosed herein and may be defined by the following claims.

Claims (10)

1. A network of binary processors forming a network and operable to seek global minimum energy states, comprising: (la) a plurality of N processor means wherein each said processor means includes a binary processor which is either "on" 1 or "off" 0 during each global machine cycle said 1 or 0 constituting status information; (Ib) a plurality of cross-connection means for connecting each one of said N processor means to each other one of said N processor means; (Ic) weight-delay means in each of said cross-connection means to carry said status information between any two processor means S. i and j as to whether i and j are "on" 1 or "off" 0 and to carry a weighted influence signal wij which tends to inhibit its counterpart processor means from being "on" (off 0) or encourages its counterpart processor means to go "on" 1), said or value of wij being subject to a fixed delay time nij before its influence wij is effective on the said counterpart processor means; (Id) a network history means for storing the processor state of 1 "on" and 0 "off", of each processor for each past number of machine cycles such that each processor may access present or past status information to implement a decision algorithm after which said weight-delay means becomes operative; .al (le) processor-controller means for examining the status in said network history means, of each processor means over a past number of machine cycles in order to evaluate the stability of a no-change condition for machine cycles to indicate when the network of processors has reached a stable, non-changing state; and (If) decision algorithm means for establishing whether each processor means will have an "off" status 0) or "on" status 1) for any given machine cycle, said decision means including: (Ifa)an algorithm for evaluating inputs from other processor status and factoring in the fixed delay nij plus the weighted :L influence signal wij around a predetermined threshold value; and (lfb)delay schedule means f-r delaying the execution of the 0 bspe.047/unisys 0 Q90 4 4 34 algorithm evaluation for a predetermined number of machine cycles.
2. The network of claim 1 wherein said weight-delay means includes: (2a) a weight influence unit (wij) which is predeterininedly set to digital values of "inhibit" and/or "encourage" between a processor i and its counterpart j to provide inputs for said decision algorithm means which will establish which processors will be "on" and which will be "off" during each machine cycle; (2b) a delay unit (nij) which provides integer values, as between any processor i and its counterpart J, of time delay, in machine cycles, before the or influence of wi can take effect.
3. The network of claim 1 which includes: (3a) multiplexor means for conveying said status information output data of present and past machine cycles from said network history means to Seach of said N processor means for each machine cycle.
4. The network of claim 3 wherein each said processor means includes: a temporary memory latch for storing the present status (0 or 1) of said N processor means and transmitting said present status to said network history means for each machine cycle. X. 5. A multiprocessor system network comprising, in combination: .0 6 a) a plurality of N interconnected binary processor means wherein each N processor means is connected to each other one of said N processor means and each processor means functions to solve the equation: *4 .4 a [Eq. A21 xj =1 if §1 i=l wj j x( t ni, >Ui O if Z 4Jj xj(t n 1 j 9t) <Ui where x 1 represents the state (0 or 1) of the it' processor; where N =the number of interconnected processor means; where wij =the weight value as between processor means i and processor m~eans J; .004/unis go 8 13 .00 4 /unis 90 8 13 c.i;i; I 35 where nij an integer which reflects the number of fixed delay times, in machine cycles, between processor means i and j; where xi(t nij St) represents the state of the i t h processor means at some time in the past; and where, Ui a selected threshold value, selected by a human operator; and St represents one machine cycle; and wherein each of said N processor means includes: 6 al) a nodal weight-delay unit connected to said binary processor means and providing a wij value or of the influence (excitatory or inhibitory between a first one of said binary processors and each and every other of said binary processors in said network, and an nij value which represents a fixed time delay of nij machine cycles between said binary processor i and j; (6b) a network history memory means connected to each of said N processor means and storing the status (0 or 1) of each said processor means for each machine cycle of past machine cycles, and functioning to provide past status data of other processors as input to processor means i, so as to implement nij machine cycles of past status data; (6c) processor-controller means connected to each of said N processor r0 means and to said network history memory means and functioning to o" initialize and control said system network and wherein each said N processor means further e* includes: (6cl) a binary processor which produces a status output of two states 35 which involve either being "on" or being "off"; (6d) and where said system network operates to minimize the equation Al hereinbelow for the minimal value of E, where [Eq. Al] NN E 1/2 wi x, xj ij where E represented the overall state of the system network and the function to be minimized; where NN ZD i j ,NLI Ipesents the sum of each of the current weight values between .004/unis 90 8 13 O I 1 8 1 3414 -36 each and every processor means; and where x i and xj represent the current state (0 or 1) of each processor means i and j; and where wij represents the weight influence of processor means i on processor means j; and (6e) a delay schedule memory unit connected to each of said processor means for storing a sequence of integers where each integer reflects the amount of time, in machine cycles, that said processor means is to wait, since the last evaluation of Fquation A2, before again evaluating said Equation A2 currently 10 and transmitting an output signal to an interconnected other e processor means.
6. The system network of claim 5 wherein said processor- controller means continuously scans the past-history states of each processor in the network and senses when the majority of processors have continuous non-changing states (0 or 1) for a number P of machine cycles which is always greater than the largest delay time of nij, in machine cycles.
7. The system network of claim 6 wherein said network !ie. includes: (12a)an I/O controller to receive information data from said S processor-controller means which indicates said continuous non- changing network condition and then conveys said data to a display means; (12b)display means for receiving information data from said I/O controller for display to a human operat-r.
8. The system network of claim 6 wh acludes: (13a)multiplexor means for transferritg data from said network history memory means to each one of said N processors, said multiplexor means operating under control of said processor- controller means.
9. A multiple processor system network for developing solutions to optimization problems while simulating a neuron network, said system network comprising: (14a)a plurality of system nodes wherein each system node includes: (14al) microprocessor means for executing a decision algorithm for finding optimum values of parametric independent 4ltA/ variable of a scalar cost function: S tbspe.047/unisys 1 90 4 4 37 (14a2) a decision algorithm memory means for storing said decision algorithm which enables said microprocessor means to set its status condition to on) or "off" with data received from a nodal weight-delay memory means, from a delay schedule memory means, and from a network history memory, said decision algorithm representing the state of each microprocessor means as a function of the total sum of weight influence signals between each and every one of the said microprocessor means and of the fixed set. of delay periods which are preset between each and every one of said microprocessor means; .se (14a3) nodal weight-delay memory means for storing connection weight influence signals and machine cycle delay-time periods applicable to said decision algorithm; (14a4) delay schedule memory means for storing random delay 5. timeperiods fcr directing each said microprocessor means as to when said microprocessor means is to execute said decision algorithm to establish its status as "on" or "off"; (14a5) temporary memory latches for temporarily storing the history of past status states (0 off and 1 on) for previous Q machine cycles of said microprocessor means, said temporary latches connected to transmit said status states to said network history memory; (14b)said network history memory connected to receive and store the past status states of each of said microprocessor means for yf. each of machine cycles; (14c) processor-controller means connected to each one of said microprocessor means and to said network history memory to control and monitor each of said microprocessor means and to provide output parameters to a display means for indicating optimal solution parameters; (14d)multiple interconnection means for cross-connecting each said microprocessor means to each and every other microprocessor means, each said interconnection means providing said weight influence signal of an inhibitory or excitatory nature, from a sending microprocessor means to a receiving microprocessor means j, said weight influence signal having a fixed delay time nij in terms of a number of machine cycles before transmission of status state (0 or 1) signal from said sending microprocessor bspe.047/unisys 4 4 I -Ad -38- means to said receiving microprocessor means. A multiprocessor network for deriving optimization result data for complex combinatorial problems, said network comprising: (15a)a plurality of processor means, each said processor means capable of parallel operation with each other processor means wherein each processor means has a status of "on" 1 or "off" 0 during each machine cycle; means for connecting each one of said plurality of processor means to each other one of said processor 0 means; (15c)fixed delay means affecting each one of said cross- connection means for delaying the time, in terms of machine cycles, required to communicate the output status of any one of
15. said processor means to the input of another cross-connected *4 processor means; means connected to a history memory of each said processor means to sense selected current and past processor means status information in order to evaluate the global network in seeking a minimal and stable energy condition of the network; (15e)said network history memory, connected to each of said processor means and to said processor-contioller, for storing the status (0 or 1) of each processor means for each one ot the S*5. past machine cycles up to past machine cycles. 11. The network of claim 10 wherein said processor-controller means includes: (16a)means to sense when the majority of said processor means stabilize in a non-changing status state over machine cycles where is a number always larger than the largest number of machine cycles programmed as said fixed delay means; (16b)means to transmit information to a display means for human observation. 12. A method for optimizing to the minimum value, the global energy state of a network of processors comprising the steps of: (17a)interconnecting a plurality of N processors so that each processor has an output state of 1 on) or 0 off) which is sUd^ cross-connected to each other processor to provide multiple 1 9bspe.047/unisys 4 4
39- inputs for each processor; (17b) placing an inhibitory or excitatory value circuit which generates weighted influence signal (wij) into each cross-connection so that any sending processor i will transmit a weighted input to a receiving processor j; (17c) effectuating a selected fixed delay time period (nij) into each cross-connection to delay the inhibitory or excitatory effect of wij from a processor i to a processor j; (17d) recording the "on" or "off" status of each of said N processors in a history memory over a period of machine cycles; (17e) executing a decision algorithm which determines the status So (on/off) of each processor; (17f) delaying the execution of said decision algorithm by a programmed Sand scheduled random delay means; (17g) monitoring said history memory and each of said N processors to sense when the majority of processors have reached a stable non-changing state indicative of stable, minimal energy condition. 13. A network of multiple processor nodes where each node includes a processor, a programmed nodal weight and delay unit, a delay schedule unit and decision algorithm unit functioning intercooperatively to establish the condition of stability in the status of the processors, said network comprising: (18a) a decision algorithm unit for each processor to receive multiple inputs and to establish, during each machine cycle, a status condition of "on" 1) or "off" 0) for each processor; (18b) a network history memory means for storing the status condition (on or off) of each processor for each machine cycle over a period of P machine cycles; (18c) interconnection means for connecting the status condition of each processor selectively from the present or past machine cycles, as input to each other processor in the network; (18d) said programmed nodal weight and delay unit functioning to provide a weighted influence signal and a time delay in the status condition being transmitted from a sending processor i to a receiving processor j; 8 13 I V 40 (18e)said delay schedule unit functioning to provide a programmed delay period to said decision algorithm unit before said decision algorithm unit can execute its function of setting its associated processor "on" or "off"; (18f)means to initiate and control operation of said multiple processor nodes and to provide an output indication when said processors in said netowrk have remained in a non-changing status condition for P machine cycles. 14. A network. of binary processors substantially as .Q hereinbefore described with reference to the accompanying 0 S drawings. 15. The method of claim 12, substantially as hereinbefore described with reference to the accompanying drawings. DATED this 4 April 1990 SMITH SHELSTON BEADLE Fellows Institute of Patent Attorneys of Australia Patent Attorneys for the Applicant: UNISYS CORPORATION 0 Se~ 0 OS S US c. C 0* S 555 0 .047/unisys 4 I
AU24866/88A 1987-06-15 1988-05-31 Neurocomputer system for solving optimization problems Ceased AU603714B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US07/061,744 US4858147A (en) 1987-06-15 1987-06-15 Special purpose neurocomputer system for solving optimization problems
US061744 1987-06-15
PCT/US1988/001786 WO1988010463A2 (en) 1987-06-15 1988-05-31 Neurocomputer system for solving optimization problems

Publications (2)

Publication Number Publication Date
AU2486688A AU2486688A (en) 1989-01-19
AU603714B2 true AU603714B2 (en) 1990-11-22

Family

ID=26741432

Family Applications (1)

Application Number Title Priority Date Filing Date
AU24866/88A Ceased AU603714B2 (en) 1987-06-15 1988-05-31 Neurocomputer system for solving optimization problems

Country Status (1)

Country Link
AU (1) AU603714B2 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
AU620959B2 (en) * 1989-11-27 1992-02-27 Hughes Aircraft Company Neural network signal processor

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4641238A (en) * 1984-12-10 1987-02-03 Itt Corporation Multiprocessor system employing dynamically programmable processing elements controlled by a master processor
AU584817B2 (en) * 1986-08-29 1989-06-01 International Business Machines Corporation Polymorphic mesh network image processing system

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4641238A (en) * 1984-12-10 1987-02-03 Itt Corporation Multiprocessor system employing dynamically programmable processing elements controlled by a master processor
AU584817B2 (en) * 1986-08-29 1989-06-01 International Business Machines Corporation Polymorphic mesh network image processing system

Also Published As

Publication number Publication date
AU2486688A (en) 1989-01-19

Similar Documents

Publication Publication Date Title
EP0318582B1 (en) Neurocomputer system for solving optimization problems
Clark Insight and analysis problem solving in microbes to machines
US9697462B1 (en) Synaptic time multiplexing
Glover et al. New approaches for heuristic search: A bilateral linkage with artificial intelligence
Lin Reinforcement learning for robots using neural networks
Cattell et al. Challenges for brain emulation: why is building a brain so difficult
Koehl Discussion: from individuals to populations
Parisi et al. Artificial life and Piaget
Eckstein et al. Predictive and interpretable: Combining artificial neural networks and classic cognitive models to understand human learning and decision making
AU603714B2 (en) Neurocomputer system for solving optimization problems
Werbos Values, goals and utility in an engineering-based theory of mammalian intelligence
Merolla et al. The thermodynamic temperature of a rhythmic spiking network
Das et al. Computational intelligence: Foundations, perspectives, and recent trends
Amit et al. Architecture of attractor neural networks performing cognitive fast scanning
Kvam et al. Using artificial intelligence to fit, compare, evaluate, and discover models of decision behavior
Ye et al. Cognitive engineering based knowledge representation in neural networks
Najafi The Role of Metaheuristic Algorithm in weight Training and Architecture evolving of Feedforward Neural Networks
Shi et al. A Brain-Like Computational Model Based on a Shared Memory
Kvam et al. Using artificial intelligence to fit, compare, evaluate, and discover computational models of decision behavior
Putters et al. The structure-oriented approach in ethology: Network models and sex-ratio adjustments in parasitic wasps
Stachowicz Soft computing for advanced control applications: teacher experience
Verma et al. Investigation of multiple models of artificial neural networks
Kubo et al. Combining Backpropagation with Equilibrium Propagation to improve an Actor-Critic RL framework
Béguin Random Boolean Networks as a toy model for the brain
Albert Evolutionary hardware overview