AU1078099A - Method and apparatus for optimizing instruction execution - Google Patents

Method and apparatus for optimizing instruction execution

Info

Publication number
AU1078099A
AU1078099A AU10780/99A AU1078099A AU1078099A AU 1078099 A AU1078099 A AU 1078099A AU 10780/99 A AU10780/99 A AU 10780/99A AU 1078099 A AU1078099 A AU 1078099A AU 1078099 A AU1078099 A AU 1078099A
Authority
AU
Australia
Prior art keywords
instruction execution
optimizing instruction
optimizing
execution
instruction
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
AU10780/99A
Other languages
English (en)
Inventor
William Y. Chen
Jack D Mills
Dale C. Morris
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Institute for Development of Emerging Architectures LLC
Original Assignee
Institute for Development of Emerging Architectures LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Institute for Development of Emerging Architectures LLC filed Critical Institute for Development of Emerging Architectures LLC
Publication of AU1078099A publication Critical patent/AU1078099A/en
Abandoned legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F8/00Arrangements for software engineering
    • G06F8/40Transformation of program code
    • G06F8/41Compilation
    • G06F8/44Encoding
    • G06F8/445Exploiting fine grain parallelism, i.e. parallelism at instruction level
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/14Error detection or correction of the data by redundancy in operation
    • G06F11/1402Saving, restoring, recovering or retrying
    • G06F11/1405Saving, restoring, recovering or retrying at machine instruction level
    • G06F11/1407Checkpointing the instruction stream
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3824Operand accessing
    • G06F9/3834Maintaining memory consistency
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3836Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
    • G06F9/3838Dependency mechanisms, e.g. register scoreboarding
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3836Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
    • G06F9/3842Speculative instruction execution
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3861Recovery, e.g. branch miss-prediction, exception handling

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Quality & Reliability (AREA)
  • Advance Control (AREA)
AU10780/99A 1997-10-13 1998-10-09 Method and apparatus for optimizing instruction execution Abandoned AU1078099A (en)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US95383697A 1997-10-13 1997-10-13
US08953836 1997-10-13
US16804098A 1998-10-07 1998-10-07
US09168040 1998-10-07
PCT/US1998/021465 WO1999019795A1 (fr) 1997-10-13 1998-10-09 Procede et appareil d'optimisation de l'execution d'instructions

Publications (1)

Publication Number Publication Date
AU1078099A true AU1078099A (en) 1999-05-03

Family

ID=26863747

Family Applications (1)

Application Number Title Priority Date Filing Date
AU10780/99A Abandoned AU1078099A (en) 1997-10-13 1998-10-09 Method and apparatus for optimizing instruction execution

Country Status (4)

Country Link
EP (1) EP1031076A1 (fr)
JP (1) JP2001520415A (fr)
AU (1) AU1078099A (fr)
WO (1) WO1999019795A1 (fr)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1840735A3 (fr) * 1999-12-17 2014-04-23 Fujitsu Ltd. Processeur et son procédé de commande
US6598156B1 (en) * 1999-12-23 2003-07-22 Intel Corporation Mechanism for handling failing load check instructions
US7680999B1 (en) 2000-02-08 2010-03-16 Hewlett-Packard Development Company, L.P. Privilege promotion based on check of previous privilege level
US6704862B1 (en) 2000-03-06 2004-03-09 Sun Microsystems, Inc. Method and apparatus for facilitating exception handling using a conditional trap instruction
US6631460B1 (en) 2000-04-27 2003-10-07 Institute For The Development Of Emerging Architectures, L.L.C. Advanced load address table entry invalidation based on register address wraparound
JP3790683B2 (ja) 2001-07-05 2006-06-28 インターナショナル・ビジネス・マシーンズ・コーポレーション コンピュータ装置、その例外処理プログラム及びコンパイル方法
JP2008293378A (ja) 2007-05-25 2008-12-04 Panasonic Corp プログラム書き換え装置
CN111723921B (zh) * 2019-03-22 2024-05-14 中科寒武纪科技股份有限公司 人工智能计算装置及相关产品
US11983535B2 (en) 2019-03-22 2024-05-14 Cambricon Technologies Corporation Limited Artificial intelligence computing device and related product
US11113065B2 (en) 2019-04-03 2021-09-07 Advanced Micro Devices, Inc. Speculative instruction wakeup to tolerate draining delay of memory ordering violation check buffers

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5778219A (en) * 1990-12-14 1998-07-07 Hewlett-Packard Company Method and system for propagating exception status in data registers and for detecting exceptions from speculative operations with non-speculative operations
US5692169A (en) * 1990-12-14 1997-11-25 Hewlett Packard Company Method and system for deferring exceptions generated during speculative execution
JP2786574B2 (ja) * 1992-05-06 1998-08-13 インターナショナル・ビジネス・マシーンズ・コーポレイション コンピュータ・システムにおける順不同ロード動作の性能を改善する方法と装置
US5799179A (en) * 1995-01-24 1998-08-25 International Business Machines Corporation Handling of exceptions in speculative instructions
US5625835A (en) * 1995-05-10 1997-04-29 International Business Machines Corporation Method and apparatus for reordering memory operations in a superscalar or very long instruction word processor
US5903749A (en) * 1996-07-02 1999-05-11 Institute For The Development Of Emerging Architecture, L.L.C. Method and apparatus for implementing check instructions that allow for the reuse of memory conflict information if no memory conflict occurs

Also Published As

Publication number Publication date
JP2001520415A (ja) 2001-10-30
EP1031076A1 (fr) 2000-08-30
WO1999019795A1 (fr) 1999-04-22
WO1999019795A8 (fr) 2000-09-28

Similar Documents

Publication Publication Date Title
AU7848598A (en) Method for disassembling different elements
EP0883057A3 (fr) Procédé et dispositif pour l'analyse de constituants d'un logiciel
AU5230499A (en) Apparatus and method for lacing
AU6850298A (en) Apparatus and method for bass enhancement
AU4947499A (en) Method and apparatus for splicing
AU6390196A (en) Method and apparatus for enhancing performance of a processor
AU8394498A (en) System and method for achieving local number portability
AU3441099A (en) Apparatus and method for performing a myringotomy
AU2592200A (en) A method and apparatus for performing predicate prediction
AU2247699A (en) Cell control method and apparatus
SG72810A1 (en) Control apparatus and control method
IL131800A (en) Apparatus for software initiated prefetch and method therefor
AU3287197A (en) Apparatus and method for hydroforming
AU4267997A (en) Apparatus and method for revising computer program code
AU9693398A (en) Apparatus and method for pipelined memory operations
AU1484299A (en) A method and apparatus for stir-frying
AU1689899A (en) Exposure method and exposure apparatus
AU3232695A (en) Overdenture bar apparatus and method for installing same
AU2703995A (en) Method and apparatus for a simplified system simulation description
AU7836294A (en) Apparatus and method for emulation routine instruction issue
GB9719171D0 (en) Apparatus and method for debugging software
AU1078099A (en) Method and apparatus for optimizing instruction execution
AU1811199A (en) System and method for plane selection
AU7123798A (en) Method and apparatus for split keyboard control
AU8536198A (en) Method and apparatus for performing a connection admission control

Legal Events

Date Code Title Description
MK6 Application lapsed section 142(2)(f)/reg. 8.3(3) - pct applic. not entering national phase