WO2006079097A1 - Structure and method of making interconnect element having metal traces embedded in suface of dielectric - Google Patents

Structure and method of making interconnect element having metal traces embedded in suface of dielectric Download PDF

Info

Publication number
WO2006079097A1
WO2006079097A1 PCT/US2006/002597 US2006002597W WO2006079097A1 WO 2006079097 A1 WO2006079097 A1 WO 2006079097A1 US 2006002597 W US2006002597 W US 2006002597W WO 2006079097 A1 WO2006079097 A1 WO 2006079097A1
Authority
WO
WIPO (PCT)
Prior art keywords
metal
interconnect
patterns
interconnect patterns
metal interconnect
Prior art date
Application number
PCT/US2006/002597
Other languages
French (fr)
Inventor
Hideki Kotake
Kiyoshi Hyodo
Inetaro Kurosawa
Yukio Hashimoto
Toku Yoshino
Tomoo Iijima
Original Assignee
Tessera Interconnect Materials, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP2005015970A external-priority patent/JP2006135277A/en
Application filed by Tessera Interconnect Materials, Inc. filed Critical Tessera Interconnect Materials, Inc.
Priority to JP2007552389A priority Critical patent/JP2008529283A/en
Publication of WO2006079097A1 publication Critical patent/WO2006079097A1/en

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4647Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/20Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/425Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
    • H05K3/428Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates having a metal pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4611Manufacturing multilayer circuits by laminating two or more circuit boards
    • H05K3/4614Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0364Conductor shape
    • H05K2201/0376Flush conductors, i.e. flush with the surface of the printed circuit
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0364Conductor shape
    • H05K2201/0379Stacked conductors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/06Lamination
    • H05K2203/061Lamination of previously made multilayered subassemblies
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/07Treatments involving liquids, e.g. plating, rinsing
    • H05K2203/0703Plating
    • H05K2203/0733Method for plating stud vias, i.e. massive vias formed by plating the bottom of a hole without plating on the walls
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/15Position of the PCB during processing
    • H05K2203/1536Temporarily stacked PCBs
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/107Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by filling grooves in the support with conductive material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated

Definitions

  • the present invention specifically relates to interconnect structures for microelectronics , e . g . , in the packaging of microelectronic units such as integrated circuits
  • ICS ICS or " chips”
  • other interconnect structures e . g .
  • circuit panels such as includes printed or other types of wiring boards .
  • an interconnect element includes a dielectric element having a maj or surface .
  • Metal interconnect patterns extending in one or more directions of the maj or surface are embedded in recesses which extend inwardly from the maj or surface .
  • Outer surfaces of the interconnect patterns are substantially co-planar with the maj or surface .
  • a proj ecting conductive film extends over the maj or surface in at least one direction parallel to a plane defined by the maj or surface . The proj ecting conductive film contacts the dielectric element along at least a portion of the major surface and conductively contacts an outer surface of at least one of the metal interconnect patterns .
  • the interconnect element may further include an insulating cover film overlying only a portion of the major surface and at least one of the metal interconnect patterns such that the proj ecting conductive film is exposed by the insulating cover film.
  • At least a portion of the projecting conductive film conductively interconnects . respective ones of the metal interconnect patterns .
  • the major surface is a first major surface
  • the dielectric element includes a second maj or surface remote from the first maj or surface and a plurality of second recesses extend inwardly from the second maj or surface .
  • the metal interconnect patterns are first metal interconnect patterns embedded in the first recesses
  • the interconnect element further includes a plurality of second metal interconnect patterns which extend in one or more directions of the second maj or surface .
  • These second metal interconnect patterns are embedded in the second recesses , and have outer surfaces that are substantially co-planar with the second maj or surface .
  • first metal interconnect patterns are conductively connected to at least some of the second metal interconnect patterns .
  • at least some of the first metal interconnect patterns are conductively connected to at least some of the second metal interconnect patterns .
  • Connection is provided by one or more conductors which extend through the dielectric element in a direction transverse to the plane defined by the first maj or surface of the dielectric element .
  • the one or more conductors extending through the dielectric element includes a conductor lining a through hole extending through the dielectric element .
  • an assembly in a particular aspect of the invention, includes an interconnect element as specified herein and further includes an external circuit element .
  • An exposed lead of such circuit element is inserted into the through hole in conductive contact with the conductor to provide conductive interconnection to the interconnect element .
  • a solid conductive post extends' through the dielectric element which contacts inner surfaces of at least some of the first and second metal interconnect patterns , these inner surfaces being recessed inwardly from the first and second maj or surfaces of the dielectric element .
  • a first insulating cover film overlies a first portion of the first maj or surface and at least one of the first metal interconnect patterns , such that the proj ecting conductive film is exposed by the insulating cover film.
  • An assembly in accordance with a particular aspect of the invention includes an interconnect element as specified herein and an external circuit element .
  • An exposed contact of the external circuit element is conductively connected to the proj ecting conductive film of the interconnect element .
  • the proj ecting conductive film is conductively connected to the contact through an anisotropic conductive film.
  • a method for fabricating an interconnect element .
  • a structure which includes a first metal layer overlying a second metal layer .
  • a plurality of metal interconnect patterns are patterned from the first metal layer of the structure after which a dielectric element is formed overlying the metal interconnect patterns of the structure .
  • the second metal layer is then removed selectively to the plurality of metal interconnect patterns, such that the plurality of metal interconnect patterns are embedded in the dielectric element and have outer surfaces co- planar with a first maj or surface of the dielectric element .
  • a proj ecting conductive film is formed to extend over the first maj or surface in at least one direction parallel to a plane defined by the maj or surface so as to contact the dielectric element along at least a portion of the first maj or surface and conductively contact an outer surface of at least one of the metal interconnect patterns .
  • the step of forming the dielectric element includes pressing a layer including an uncured resin over the plurality of metal interconnect patterns .
  • the metal interconnect patterns are first metal interconnect patterns embedded in first recesses extending inwardly from the first maj or surface .
  • the method further includes providing a second structure including a third metal layer overlying a fourth metal layer and patterning a plurality of second metal interconnect patterns from the third metal layer .
  • the step of forming the dielectric element additionally includes pressing the second structure onto a second major surface of the dielectric element remote from the first maj or surface .
  • the fourth metal layer is then removed selectively to the plurality of second metal interconnect patterns .
  • the second metal interconnect patterns are embedded in the second maj or surface of the dielectric element and the second metal interconnect patterns have outer surfaces co-planar with the second major surface .
  • a through hole is formed to extend through the dielectric element between the first metal interconnect patterns and the second metal interconnect patterns , and a conductor is formed to line the through hole simultaneously when forming the proj ecting conductive film, such conductor connecting the first metal interconnect patterns to the second metal interconnect patterns .
  • FIGs . 1 (A) through (K) are cross sectional diagrams of series of processes (A) through (K) according to a first embodiment of the present invention.
  • FIGs . 2 (L) through (M) are cross sectional diagrams of a series of processes (L) through (M) according to the first embodiment of the present invention.
  • FIGs . 3 (A) through (H) are cross sectional diagrams illustrating a process according to a second embodiment of the present invention.
  • FIGs . 4 (I) through (M) are cross sectional diagrams further illustrating a process according to the second embodiment of the present invention .
  • FIGs . 5 (H) through (K) are cross-sectional diagrams illustrating a process according to a variation of the second embodiment of the present invention .
  • FIGs . 6 (A) through (D) are cross-sectional diagrams illustrating a series of processes in a third embodiment according to the present invention.
  • FIGs . 7 (A) through (H) are cross-sectional diagrams illustrating a series of processes in a method for manufacturing an interconnect element for an outermost layer according to a fourth embodiment of the present invention .
  • FIGs . 8 (A) through (H) are cross-sectional diagrams showing the series of processes for processing a core wiring board, for integrating interconnect elements for outermost layers with this core wiring board, and for finishing a wiring board through processing the interconnect elements for outermost layers, according to such fourth embodiment .
  • Figs . 9 (A) through (I) are cross-sectional diagrams showing a series of processes in a fifth embodiment according to the present invention .
  • Figs . 10 (A) through (H) are cross-sectional diagrams showing a series of processes in a sixth embodiment according to the present invention .
  • Figs . H (A) through (F) and Figs . 12 (G) through 12 (1) are cross-sectional diagrams showing a series of processes in accordance with a seventh embodiment of the present invention.
  • Fig . 13 is a cross-sectional diagram illustrating an interconnect element and its interconnection with an external circuit element in accordance with a variation of the seventh embodiment illustrated in Fig . 12 (1) .
  • Figs . 14 (A) and 14 (B) are cross-sectional diagrams illustrating an interconnect element and its interconnection with an external circuit element in accordance with a further variation of the seventh embodiment illustrated in Fig . 12 (1) .
  • a multilayer interconnect element or multilayer wiring board wherein metal traces of an interconnection layer are embedded within recesses at the surface of a dielectric element .
  • the metal traces are formed in such manner that they are much less prone to become twisted, or produce shorts with adj acent interconnections , or break, even when the number of interconnect elements j oined together is high .
  • the surface of each interconnect element presents a substantially planar maj or surface having conductive contacts thereon for interconnection with other microelectronic elements . In this way, the metal traces do not protrude in ways which interfere with mounting electronic components .
  • interconnect element 22 In an interconnect element 22 according to an embodiment of the present invention shown in Fig .
  • a dielectric element 20 preferably includes one or more thermoplastic resins or consists essentially of one or more thermoplastic resins , where , for example , PEEK (polyether ether ketone) resin, PES resin, PPS (polyphenylene sulfide) resin, PEN (polyethylene napthalate) resin, a PEEK-PES resin polymer blend, and liquid crystal polymers are specific examples of preferred resins .
  • the thickness of the dielectric element is preferably between several dozen and several hundred microns .
  • first interconnection patterns 12 , 12a provided as a first metal wiring layer and second interconnection patterns 13 , 13a provided by a second metal wiring layer .
  • Each of the first interconnect patterns and the second interconnect patterns includes a plurality of metal traces and contacts or other metallic interconnect features .
  • the thickness of each metal wiring layer is preferably between about 10 microns and several dozen microns .
  • the contacts and metal traces function to provide conductive interconnection between the interconnect element 22 and other microelectronic elements external thereto and/or between different external microelectronic elements .
  • microelectronic elements can be, for example, any of microelectronic substrates , circuit panels , integrated circuits ( " ICs” or “ chips” ) , packaged chips , i . e . , chips having package elements bonded thereto, whether or not such chips include only active circuit elements, passive circuit elements such as commonly known as “ integrated passives on chip” (IPOC) or chips having a combination of active and passive types of circuit elements , among others .
  • ICs integrated circuits
  • chips i . e .
  • chips having package elements bonded thereto whether or not such chips include only active circuit elements, passive circuit elements such as commonly known as “ integrated passives on chip” (IPOC) or chips having a combination of active and passive types of circuit elements , among others .
  • IPOC integrated passives on chip
  • a plurality of solid metal posts 18 extend through the dielectric element 20 between the first interconnect patterns 12 and the second interconnect patterns 13.
  • the posts most preferably include or consist essentially of copper .
  • the posts include high purity copper .
  • the end-to- end length or "height" of each post within the dielectric element 20 is preferably between, for example , several dozen and about 150 microns . However, the height may be somewhat greater than or less than the stated preferred range .
  • a chip, circuit panel or packaged chip is directly or indirectly conductively interconnected to or bonded to interconnection patterns 12 , 12a including traces and contacts exposed at a first major surface 24 of the interconnect element 22.
  • contacts 13 , 13a of the interconnect element can be further bonded, directly or indirectly, to a circuit panel , another chip, or package element of another packaged chip .
  • the metal traces on one or both major surfaces 24 , 26 of the interconnect element 22 can be contacted by a packaged chip and maintain conductive communication with the packaged chip under a moderate amount of pressure in which some flexing of the dielectric element 20 may occur as a result of the pressure between the interconnect element and the packaged chip .
  • a temperature of, for example , between 150 and 350 0 C is suitable , and a pressure between 20 and 100 kg/cm 2 is preferred.
  • Gold is well suited for use as the bond metal layer 10.
  • FIG. 1 and Figs . 2 (L) through (M) are cross-sectional diagrams showing the sequence of processes (A) through (M) in a first embodiment according to the present invention .
  • a patternable conductive structure 2 made from a three metal layer structure is prepared as shown in Fig . 1 (A) .
  • the patternable conductive structure 2 has a three-layer structure wherein, for example, an etching barrier layer (an intermediate layer) 6 including or consisting essentially of a metal such as nickel , for example , is fabricated on the surface of a carrier layer 4 made from, for example, copper, and a metal layer 8 for fabricating an interconnection layer made from, for example , copper, is fabricated on the surface of this etching barrier layer 6.
  • a protective layer 10 made from, for example, photoresist , is provided on the surface of the aforementioned carrier layer 4.
  • Layer 10 protects the carrier layer 4 when the metal layer 8 is patterned, e .g . , by photolithography and selective etching to form the interconnection patterns 12.
  • 12a indicates the interconnection patterns which are not conductively metal posts or other electrically conductive pillars extending therefrom.
  • a photoresist layer 14 is fabricated on the surface on which the aforementioned interconnection patterns 12 , 12a are fabricated.
  • an exposure process is performed on the aforementioned photoresist layer 14. Following exposure , 14a is the exposed portion, and 14b is the non-exposed portion .
  • a developing process is performed .
  • 16 is a hole that is produced by the developing process .
  • an after-exposure process is performed .
  • the exposure dose in this process is larger than the previous exposure dose with respect to Fig 1 (E) .
  • the exposed photoresist is then removed, as by a soft etching process , after which ultrasonic rinsing is preferably performed.
  • the aforementioned patterned resist layer 14a is used as a mask to fabricate metal posts 18 or other electrically conductive pillars as vertically rising features that extend upward from the interconnection patterns 12 within the aforementioned holes 16.
  • the posts include or consist essentially of one or more metals , for example, copper, preferably formed by plating . This process is performed so that the electrically conductive pillars 18 preferably have a length or height that extends beyond the maj or surface 23 of the aforementioned resist layer 14a and ends or tops 19 of the pillars 18 protrude above the resist layer 14a .
  • a grinding or polishing process is performed until the ends or tops 19a of the aforementioned electrically conductive pillars 18 are co- planar (i . e . , are positioned on the same plane as) with the surface of the resist layer 14a . In such way, after processing the tops 19a present flat surfaces .
  • the aforementioned photoresist layer 14a is removed through stripping, or the like and, at the same time , the aforementioned protective layer 10 is also removed from the surface of the carrier layer 4.
  • an interlayer insulation layer 20 preferably made from a resin is formed through a method such as pressure adhesion, on the surface whereon the aforementioned electrically conductive pillars 18 are formed.
  • the interlayer insulation layer includes an uncured resin, such layer being provided in form of an epoxy prepreg, for example .
  • the aforementioned interlayer insulation layer 20 is polished or ground until the end surfaces of the aforementioned electrically conductive pillars 18 are exposed.
  • Fig . 1 (J) illustrates a planarized condition of the interlayer insulation layer 20 and the posts 18 in a partly formed first interconnect structure 2 ' after the grinding process .
  • the first such interconnect structure 2 ' having an insulating layer 20 is formed in the state shown in Fig . 1 (J) .
  • a patternable conductive structure 2 is provided which has exposed interconnect patterns 12 , as shown in Fig . 1 (B) .
  • the two structures 2 and 2 ' are then aligned together so that the end surfaces 19a of the metal posts or electrically conductive pillars 18 contact the interconnect patterns 12 of structure 2. Pressure and heat are then applied to join and bond the metal posts 18 to the interconnect patterns of the opposing conductive structure 2.
  • Fig . 1 (K) shows the state after this integration .
  • This j oining process connects the metal posts 18 to the interconnect patterns , doing so through metal-to-metal bonding of the posts 18 to the interconnect patterns 13 and 13 , especially via copper-to-copper contact .
  • This process integrates the two structures 2 and 2 ' into a single unit .
  • the respective carrier layers 4 and 4 are removed through, for example , etching.
  • an interconnect element or wiring board is fabricated wherein the interconnection layer and the insulating layer are co-planar as shown in Fig . 2 (M) , fabricated such that outer surfaces 21 of the interconnect patterns 12 and 12a are co-planar with the first maj or surface 24 and the outer surfaces 21a of the interconnect patterns 13 , 13a are co-planar with the second maj or surface 26.
  • FIGs . 3 (A) through (H) and Figs 4 (I) through (M) are cross-sectional diagrams showing a series of processes (A) through (M) in a second embodiment according to the present invention.
  • Fig. 3 (A) two patternable conductive structures 32 and 32 , and a core 30 , are prepared, the core being made from, for example , a resi'n .
  • An adhesive sheet 34 made from, for example , a prepreg, or the like , is formed on a part of both sides of this core 30 , the prepreg being made from, for example , an epoxy resin.
  • the core 30 will be removed later as being an unneeded area ".
  • each of the aforementioned patternable conductive structures 32 have three-layer structures wherein a metal layer 40 for fabricating an interconnection layer including or consisting essentially of copper, for example , overlies an etching barrier layer (an intermediate layer) 34 , which includes or consists essentially of a metal that would not be attacked by an etchant which attacks the first metal .
  • a metal layer 40 for fabricating an interconnection layer including or consisting essentially of copper for example
  • an etching barrier layer can include or consist essentially of nickel . Copper can be etched by an etchant which substantially does not attack nickel .
  • the first metal 40 and the etching barrier layer 34 are provided on or overlying a surface of a carrier layer 36 made from, for example , copper .
  • the patternable conductive structure is preferably fabricated through rolling, although other methods can be used .
  • the patternable conductive structures 32 and 32 are adhered, through the aforementioned adhesive sheet 34 , to both surfaces of the core material 30 , such that the metal layer 36 which is the carrier faces the surface of said core material 30.
  • This adhesive sheet 34 is disposed at one or more locations of the patternable conductive structures away from locations where interconnect patterns are to be formed (the active region) .
  • the adhesive sheet 34 is disposed preferably only in an unneeded region.
  • interconnection layers 42 are formed through selectively etching the metal layers 40 of each of the aforementioned patternable conductive structures 32 and 32.
  • photoresist layers 44 are deposited over surfaces 43 of both of the interconnection layers 42. These resist layers 44 are formed with a thickness that is essentially at the same height as the end surface of the electrically conductive pillars 48 (Fig . 1 (F) ) to be formed, or with a surface that is slightly lower.
  • each of the aforementioned resist layers 44 are patterned, such as by photolithography, to form the holes 46.
  • metal posts 48 or other electrically conductive pillars 48 are fabricated within the holes of the resist layer 44.
  • the posts are fabricated by plating with a metal such as copper, for example, using the aforementioned resist layers 44 as masks .
  • the fabrication of these electrically conductive pillars 48 may be performed through overplating, as appropriate , to an extent that the metal posts 48 extend beyond the maj or surfaces 45 of the interlayer insulation layers 44 such as in the above- described embodiment shown in Figs . 1 (A) - I (K) and Figs . 2 (L) - 2 (M) .
  • each of the aforementioned resist layers 44 is removed .
  • interlayer insulation layers 50 are formed on each of the surfaces whereon the interconnection layers 42 and the electrically conductive pillars 48 are fabricated .
  • These insulation layers are formed, for example , by a pressure adhesion method, after which the end surfaces of the aforementioned electrically conductive pillars 48 are exposed through grinding the aforementioned interlayer insulation layers 50.
  • interconnect structures 52 and 52 are aligned and overlaid over each of the aforementioned interlayer insulation layers 50 and 50.
  • Each of the aforementioned interconnection structures 52 and 52 includes an interconnection layer including interconnection patterns 60.
  • the interconnection layer may include or consist essentially of copper, for example .
  • the interconnection layer overlies an etching barrier layer (an intermediate layer 56) , made from, for example , nickel .
  • the etching barrier layer in turn, overlies a carrier layer 54 , made from, for example, copper.
  • each of these interconnection structures 52 and 52 are oriented so that the sides whereon the interconnect patterns 60 are formed are facing each of the interlayer insulation layers 50 and 50 , and are provided aligned so that the various electrically conductive pillars 48 will be lined up with the corresponding interconnection layers 60.
  • the interconnect structures 52 and 52 are aligned and j oined with the aforementioned interlayer insulation layers 50 and 50 through the application of heat and pressure . Consequently, the various electrically conductive pillars 48 integrated, through metal -to-metal bonding, for example, copper-copper bonding, with the corresponding interconnection layers 60. In addition, the interlayer insulation layer 50 becomes j oined to the structure 52.
  • each of the aforementioned etching barrier layers 58 and 38 Fig . 4 (L) are removed as shown in Fig. 4 (M) .
  • This type of method for manufacturing fabricates an interconnect element 55 or a wiring board such as shown in Fig . 4 (M) wherein interconnection patterns 60 and 42 are provided as metal patterns embedded in recesses in each of the first and second maj or surfaces of the interlayer insulation layer 50 so that the outer surfaces of the interconnect patterns and those maj or surfaces are co-planar .
  • interconnection patterns 60 and 42 are provided as metal patterns embedded in recesses in each of the first and second maj or surfaces of the interlayer insulation layer 50 so that the outer surfaces of the interconnect patterns and those maj or surfaces are co-planar .
  • the fabrication processes for the two interconnect elements or wiring boards progress simultaneously for both sides until the interconnect elements are separated from the core material 30 , this can improve the manufacturing efficiency and can increase the productivity.
  • FIGS. 5 (H) through (K) are cross-sectional diagrams illustrating the series of processes for simultaneously fabricating two interconnect elements in a variation of the embodiment shown in Figs . 3 (A) -3 (H) and Figs . 4 (I) -4 (M) .
  • the same structure as shown in Fig . 3 (H) . is prepared, according to the processing described above relative to Figs . 3 (A) -3 (H) . Thereafter, the processes differ from the embodiment described above relative to Figs . 4 (I) -4 (M) .
  • Fig . 5 (H) illustrates the same structure as that shown in Fig . 3 (H) .
  • metal layers 59 and 59 are provided on opposite sides of the core material 30.
  • the metal layers including or consisting essentially of , for example , copper, are j oined, bonded or adhered to the interlayer insulation layers 50 and 50 through the application of heat and pressure . Doing so causes the parts of the metal layers 59 and 59 to form secure connections having excellent conductivity to the metal posts or electrically conductive pillars 48 and 48 , because the conductive connections are made through metal-to-metal contact , e . g . , copper-copper bonding . In addition, other parts of the metal layers 59 and 59 adhere well to outer surfaces of the interlayer insulation layers 50 and 50.
  • interconnect patterns 61 and 61 are fabricated through patterning, e . g . , photolithographically patterning an overlying mask layer and selectively etching the aforementioned metal layers 59 and 59 from within openings in that mask layer .
  • first interconnect patterns 61 overlying one maj or surface 63 of the interlayer insulation layer (dielectric element) , protrude above the maj or surface 63 of the interlayer insulation layer 50 , as shown in Fig . 5 (J) .
  • the metal interconnect patterns 42 are embedded in the other major surface 67 of interlayer insulation layer 50 so that outer surfaces 69 of those interconnect patterns 42 are co-planar with that maj or surface 67. Accordingly, an interconnect element or a wiring board of a double-sided interconnection type is provided .
  • the interconnect elements 65 can be j oined together in a multilayer interconnect element having a different arrangement , e . g . , through a central connecting element other than the above-described core 30.
  • the interconnect elements 65 are joined together through heat and pressure to opposite sides of a dielectric connecting element 75 or "core connector .
  • core connector 75 may or may not have conductive patterns on metallic or conductive posts , vias or metallic connectors extending vertically therethrough .
  • the protruding interconnect patterns 61 face inward, i . e .
  • the interconnect patterns 42 which are co-planar with the exposed maj or surfaces of the dielectric elements 50 face outward.
  • the aforementioned interconnect element or a wiring board is well suited to manufacturing a multilayer interconnect element 65 or wiring board having embedded interconnect patterns 42 such that it is flat on its outermost surfaces 69.
  • FIGs . 6 (A) through (D) are cross-sectional diagrams showing the series of processes in a third embodiment according to the present invention .
  • a core substrate 70 As is shown in Fig . 6 (A) , a core substrate 70 , and two outer interconnect elements 72 and 72 are provided which face opposite (front and rear) surfaces of the core substrate 70.
  • the core substrate 70 in the present example , has four interconnect layers , where 74 is an interlayer insulation layer, 76 are inner interconnect patterns 78 are outer interconnect patterns , and 80 is a bump for interlayer connections , where the outer interconnect patterns 78 protrude above the outer maj or surfaces 79.
  • the outer (maj or) surfaces 79 have protrusions and indentations .
  • Each of the aforementioned outer interconnect elements 72 and 72 includes interconnect patterns 86 , which include or consist essentially of a metal such as copper which overlies an etching barrier layer 84.
  • the etching barrier includes or consists essentially of a material such as , for example, nickel , which is not attached by an etchant which attacks the metal from which interconnect patterns 86 are made .
  • the etching barrier layer 84 in turn, overlies a carrier layer 82 , preferably including or consisting essentially of copper.
  • a plurality of metal posts or electrically conductive pillars 88 preferably including or consisting essentially a metal such as copper extend from the interconnect patterns 86.
  • An interlayer insulation layer 90 covers an inner surface of the interconnect patterns 86 and fills a space between the electrically conductive pillars 88. End surfaces 89 of the electrically conductive pillars 88 are exposed at an outer surface 91 of the interlayer insulation layer 90.
  • interconnect elements 72 and 72 are positioned, oriented so that the end surfaces 89 of the electrically conductive pillars 88 and 88 and the outer surface 91 of the interlayer insulation layer 90 are facing the core substrate 70.
  • the interconnect elements and the core substrate are aligned so that each of the electrically conductive pillars 88 and 88 line up with the positions of each of the outer interconnect patterns 78 and 78 of the core substrate 70.
  • This j oining process not only strongly connects the end surfaces of each of the electrically conductive pillars 88 and 88 to the outer interconnect patterns 78 of the core substrate 70 through copper-copper bonding, but also integrates , adheres , bonds or preferably fuses the interlayer insulation layers 74 and 90 to each other .
  • the aforementioned carrier layers 82 and 82 are removed through etching, or the like , using, for example , an etchant that etches the material of the carrier layer, e . g . , copper, without attacking the material of the etching barrier layer 84 , which is preferably nickel .
  • etching barrier layers 84 are removed through, for example etching, as shown in Fig . 6 (D) .
  • this can provide a multilayer interconnect element or wiring board having six layers of interconnection layers , where the interconnect patterns of each interconnection layer are co-planar with the outer surfaces of each insulation layer.
  • This type of method for manufacturing can provide a multilayer interconnect element or wiring board wherein the outermost surfaces are flat and in which interconnect patterns are embedded in and are co-planar with those outermost surfaces .
  • Such method utilizes a core substrate 70 as a base , which has indentations and protrusions on the surfaces thereof , due to the interconnection layers 78.
  • the aforementioned interconnect elements 72 and 72 are aligned and joined thereto so that the electrically conductive pillars 88 and the exposed surfaces 91 of the interlayer insulation layers 90 face inward toward the core substrate 70 , and so that the interconnect patterns 86 and 86 face outward .
  • the number of layers for the core substrate 70 is four, and the number of layers in the multilayer interconnect element or wiring board produced therefrom is six, this is only a single example .
  • the number of layers in the core substrate 70 is not limited to four, but rather may be a different number of layers , enabling the provision of a multilayer wiring board having a number of layers that is two layers more than the number of layers in the core substrate 70.
  • Figs 7 (A) through (H) and Figs . 8 (A) through (H) are cross-sectional diagrams showing a fourth embodiment according to the present invention .
  • Figs . 7 (A) through (H) illustrate a series of processes for the method of manufacturing an interconnect element 111 (Fig . 7 (H) ) to be used at outermost layers of a multilayer interconnect element or wiring board.
  • Figs . 8 (A) through (H) illustrate a series of processes for processing a core interconnect element or wiring board for integrating the aforementioned interconnect elements 111 with a core wiring board, and for finishing the multilayer wiring board by further processing the interconnect elements 111.
  • the method for manufacturing the interconnect elements 111 will be explained with reference to Figs . 7 (A) through (H) .
  • a three-layer metal structure 100 is prepared in a manner such as described above relative to the structure 2 shown in Fig . 1 (A) .
  • This three-layer metal structure includes a metal layer 106 to be fabricated into interconnect patterns, made from, for example, copper.
  • Such layer 106 overlies an etching barrier layer 104 made from, for example , nickel , on one surface of a carrier layer 102 , made from, for example , copper .
  • the structure 100 may be fabricated through, for example, rolling .
  • interconnect patterns 108 including traces , contacts , etc . , for example, are fabricated through selectively etching the aforementioned metal layer 106 (Fig . 7 (A) ) .
  • a resist layer 110 is deposited and patterned, such as through photolithography.
  • 112 is a hole that is formed in the aforementioned resist layer 110 , and a metal post or electrically conductive pillar 114 (Fig . 7 (D) ) , described below, will be formed in this hole 112.
  • the electrically conductive pillar 114 is fabricated preferably by plating a metal such as , for example, copper, using the aforementioned resist layer 110 as a mask .
  • the electrically conductive pillar 114 is fabricated so as to protrude slightly from the surface of the resist layer 110. This is to make it possible in a subsequent grinding process , to align the tops of the electrically conductive pillars 114 to a specific height , despite variability in the plating process .
  • the protruding parts of the aforementioned electrically conductive pillars 114 are ground to cause the end surfaces thereof to be co-planar with (i . e . , to be on the same plane as) the outer (maj or) surface 105 of the resist layer 110.
  • an interlayer insulation layer 116 is provided overlying the aforementioned interconnect patterns 108 and insulating respective ones of the aforementioned electrically conductive pillars 114. After this stage of processing, the tops or ends 115 of the electrically conductive pillars 114 are exposed .
  • a core interconnect element or core wiring board 120 is provided.
  • this core interconnect element 120 four interconnection layers 122 are provided on the inside thereof , each separated and insulated from others of the layers 122 by interlayer insulation layers 124. Metal layers 126 and 126 are provided on the outermost surfaces .
  • a through hole interconnection layer 130 is fabricated by plating a metal such as copper, for example , using electroless plating or electroplating .
  • the interconnection layer 130 is formed on the surface of the core interconnect element 120 , including the surface of the aforementioned through hole 128.
  • a metal layer 134 including or consisting essentially of a metal such as copper, for example , is fabricated on the surface, as shown in Fig . 8 (E) by electroless plating and/or electroplating.
  • an interconnection layer 136 is fabricated through selectively etching the aforementioned metal layer 134 (Fig . 8 (E) ) , the through hole interconnection layer 130 , and the metal layer 126.
  • the interconnect elements 118 and 118 are arranged so that the ends of the electrically conductively pillars 114 and the interlayer insulation layers 116 face the exposed surfaces of the interconnection layer 136 of the core interconnect element 120.
  • the interconnect elements are aligned so that each of the electrically conductively pillars 114 are lined up with the interconnection layers 136 corresponding thereto . Thereafter, pressure and heat are applied to bond, adhere or fuse the interconnect elements 118 to the core interconnect element 120.
  • the carrier layers 102 and 102 (Fig. 7 (A) ) of the aforementioned interconnect elements 118 and 118 are removed, following which the etching barrier layers 104 and 104 (Fig . 7 (A) ) are removed .
  • Fig . 8 (H) shows the state after these etching barrier layers have been removed .
  • This method of manufacturing produces a multilayer interconnect element or wiring board that has through holes for electrical connection between layers thereof and which has flat outer surfaces .
  • FIGs . 9 (A) through (I) are cross-sectional diagrams showing the sequence of processes in a fifth embodiment of the present invention.
  • FIG. 9 (A) -9 (B) two interconnect elements used for the outermost layers of the wiring board are prepared .
  • Figs . 9 (C) -9 (D) one or more interconnect elements used for intermediate layers are prepared .
  • This interconnect element 182 can be made through preparing a three-layer metal structure 180 (Fig . 9 (A) ) wherein a metal layer 188 , including or consisting essentially of a metal such as copper, for example , is provided, overlying an etching barrier layer 186 , including or consisting essentially of a metal , which is not attacked by an etchant which attacks the first metal , e . g . copper .
  • the metal of which the etching barrier layer is formed may be nickel , for example .
  • Such layer 186 overlies one surface of a carrier layer 184 including or consisting essentially of a metal , such as copper, for example .
  • the metal layer 188 is patterned, e . g .
  • an interconnect element 194 for an intermediate layer is prepared .
  • a plurality thereof may be provided.
  • three are provided.
  • Each interconnect element 194 for an intermediate layer can be produced through preparing a three-layer structure 192 wherein metal layers 198 are fabricated on both sides of an interlayer insulation layer 196 (Fig. 9 (C) ) , and these metal layers 198 on both sides are then patterned, such as by photolithographic processes .
  • interconnect elements 194 are stacked with interlayer insulation layers 202 interposed there between, after which the aforementioned interconnect elements for the outermost layers 182 are stacked at specific positions on both outside surfaces of the stack. Thereafter, heat and pressure are applied to j oin the interconnect elements 182 as outermost layers with the interconnect elements 194 disposed between them to join the components 202 , 194 , 194 , 194 , and 202.
  • Fig . 9 (E) shows the state after these components have been joined.
  • the carrier layers 184 (Fig .
  • a plated underlayer 206 including or consisting essentially of a metal such as copper, for example is fabricated by electroless plating on the surface of the aforementioned layered unit , including the inner peripheral surface of the aforementioned through holes 204 , after which a resist layer 208 , which will serve as the mask layer for through hole fabrication, is deposited and patterned, e . g . by photolithography.
  • Fig . 9 (G) shows the state after the fabrication of this resist layer 208.
  • the aforementioned resist layer 208 is used as a mask to fabricate a through hole interconnection layer 210 , including or consisting essentially of a metal such as copper, for example on top of the aforementioned plated underlayer 206.
  • a through hole interconnection layer 210 including or consisting essentially of a metal such as copper, for example on top of the aforementioned plated underlayer 206.
  • the inner peripheral surface of the aforementioned through hole interconnection layer 210 may be filled with an electrically conductive paste or an insulating paste 132 is the same as the case of the embodiment shown in Fig . 8 (D) .
  • the aforementioned resist layer 208 (Fig . 9 (G) is removed, and the aforementioned plated underlayer 206 is also removed to expose the interconnection layer 190.
  • This can provide a multilayer wiring board that uses the through hole interconnection layer 210 as an interlayer connection means to enable greater levels of integration by allowing a great number of intermediate interconnect elements 195 each having an interconnection layer to be j oined and electrically connected together in one multilayer interconnect element .
  • FIGs . 10 (A) through (H) are cross-sectional diagrams of a series of processes according to a sixth embodiment of the present invention.
  • a three-layer metal structure 140 is prepared .
  • This three-layer metal structure 140 has a metal underlayer 146 , including or consisting essentially of a metal such as copper, for example, layered on top of an etching barrier layer 144 including or consisting essentially of a metal such as nickel , for example .
  • the etching barrier layer in turn overlies a surface of a carrier layer 142 , which includes or consists essentially of a metal such as copper, for example .
  • the metal structure 140 may be fabricated through rolling, for example .
  • a first photoresist layer 148 is deposited and patterned over the aforementioned metal structure 140.
  • an interconnection layer 150 including metal interconnect patterns, e .g. , traces and/or contacts is fabricated through plating a metal , for example , copper, using the aforementioned resist layer 148 as a mask, after which a surface roughening process is performed for roughening the surface of this interconnection layer 150.
  • a second resist layer 152 is deposited and patterned to overlie the first photoresist layer 148. 154 is a hole that is formed in the resist layer 152 , where an electrically conductive pillar 156 (Fig 10 (E) ) described below, will be formed therein.
  • a metal post or other electrically conductive pillar 156 is fabricated through plating a metal , for example, copper, using as a mask the aforementioned second resist layer 152.
  • These electrically conductive pillars 156 are fabricated on the roughened surface of the interconnection layer 150 , enabling excellent adhesion between the interconnection layer 150 and the electrically conductive pillar 156 , and enabling excellent contact properties .
  • a second interconnect element 158a structured from the aforementioned interconnect element 158 , with the electrically conductive pillars 156 removed from the interconnect element 158 (or, more precisely, a structure wherein the electrically conductive pillars 156 were not fabricated) is provided .
  • the surface 155 of the interconnect element 158 from which the electrically conductive pillars 156 and the interconnection layer 150 extend and the surface 155 from which the interconnection layer 150 of the interconnect element 158a extends are disposed facing each other, and aligned so that each of the electrically conductive pillars 156 of interconnect element 158 contacts the corresponding interconnection layer 150 of interconnect element 158a .
  • An interlayer insulation layer 160 is interposed between the interconnect element 158a and the interconnect element 158. In this state, heat and pressure are applied to j oin, e . g . bond, adhere or fuse the interconnect elements 158a and 158 together .
  • Fig . 10 (G) shows the state after this j oining process .
  • the carrier layers 142 and 142 of the interconnect elements 158 and 158a are removed, after which the etching barrier layers 144 and 144 are also removed. Thereafter, the aforementioned metal underlayers 146 and 146 are also removed.
  • This provides a multilayer interconnect element or wiring board wherein interconnection layers 150 are fabricated on both surfaces of an interlayer insulation layer 160 , co-planar therewith .
  • Fig . 10 (H) shows the wiring board that is produced through the removal of the metal underlayers 146 and 146.
  • the multilayer interconnect elements or wiring boards shown and described in this embodiment are similar to those described above, having a structure in which outermost surfaces of the dielectric elements are flat and interconnect patterns exposed at those surfaces are co-planar thereto .
  • the interconnect elements are aligned and j oined together and integrated in a state wherein the surfaces on the ends of the electrically conductive pillars 156 are in contact with the corresponding interconnection layer 150.
  • the aforementioned carrier layers 142 and 142 of each of the aforementioned interconnect elements 158 and 158a, the aforementioned etching barrier layers 144 and 144 , and the aforementioned metal underlayers 146 and 146 are removed sequentially.
  • FIGS . 11 (A) through 11 (F) and FIGS . 12 (G) -12 (I) are sectional drawings illustrating a method of manufacturing a multi-layer circuit board in accordance with another embodiment of the present invention .
  • a three-layer metal plate 200 is prepared .
  • the three- layer metal plate 200 includes a support plate 202 which preferably consists essentially of a first metal such as copper.
  • An etch stop layer 204 is disposed to overlie the surface of the support plate , it consisting of an etch distinguishable material such as nickel which is not attacked by a particular etchant that attacks copper.
  • the etch stop layer has a thickness which is at least somewhat less than the thickness of the support plate .
  • a third metal layer 206 also preferably consisting essentially of copper, is disposed overlying a rear face of the etch stop layer opposite the support plate .
  • the third metal layer 206 functions as a layer from which circuit wiring patterns will be patterned.
  • conductive wiring patterns 208 , and 208 ' are formed by selectively etching the aforesaid metal layer 206. Patterned wiring films 208 and 208 ' may have different functions and different widths 209 and may be oriented in substantially different directions .
  • a pair of patterned three-layer metal plates 200 having exposed wiring patterns 208 , 208 ' are laminated together with an intermediate insulating layer 210 to form a unit in which the wiring patterns 208 208 ' face inward towards the center of the insulating layer 210 and are embedded at the external surfaces 211 of the insulating layer. This lamination can be performed by application of heat and pressure , for example .
  • FIG. H (D) 7 the support plates are removed from the intermediate etch stop layers 204.
  • a through hole 212 (FIG. H (E) ) is then formed to extend through the insulating layer 210 and the etch stop layers 204 and wiring films 208 on the exposed surfaces of the insulating layer .
  • a conductive film 214 consisting essentially of copper, for example , is formed to overlie the etch stop layers 204 and insulating layer 210 and within the inner surface of the through hole 212.
  • the conductive film is preferably formed by processing such as electroless plating and/or electroplating a metal such as copper .
  • a resist film is then formed on the surface of the conductive film 214 and photolithographically processed to form resist patterns 216.
  • the conductive film 214 on both faces of the insulating layer is then etched together with the etch stop layers that underlie them, using the aforesaid 216 resist patterns as a mask.
  • two conductive film patterns are produced .
  • a through hole conductive film 218 overlies an interior surface of the through hole 212 and conductively connects portions of the external wiring patterns 208 which are embedded in each face of the insulating layer 210.
  • a second conductive film 220 is simultaneously formed by this etching process , this conductive film being referred to as a proj ecting conductive film 220.
  • the proj ecting cover film 220 can be used for interconnecting the wiring substrate to an external component , for example , an integrated microelectronic or micro- electromechanical device or ( " chip” ) , or to a substrate of a packaged chip .
  • an insulating cover film 222 is provided at positions overlying the exposed wiring patterns 208 while leaving the proj ecting conductive film 220 exposed above the surface of the wiring substrate 201.
  • the cover film is provided by applying a pre-formed film having an adhesive property from a roll .
  • the cover film is provided by deposition and subsequent patterning, e . g. , by photolithography.
  • the underside of the cover film 222 i . e . , the surface 225 of the film which faces the insulating layer 210 , is substantially smooth, rather than rough.
  • cover film easy to apply and to position in relation to the insulating layer 210. In such way, the cover film can be applied so that its position is not misaligned with the proj ecting conductive film 220 or an escape hole 224 that opens for it .
  • the wiring substrate 201 in accordance with FIG. 12 (1) provides advantages in permitting external interconnection between wiring film 208 ' and an external circuit element through proj ecting conductive film 220. At the same time, other wiring patterns 208 of the substrate are protected against shorting, bridging or other unwanted electrical interaction with external circuit elements by virtue of the insulating cover film 222 provided thereon . In addition, a conductive film 218 provided within the through hole provides interconnection between the wiring patterns 208 at each of the upper and lower faces of the insulating layer .
  • FIG . 13 is a cross-sectional view illustrating a wiring substrate 203 according to a variation of the embodiment shown in FIG . 12 (1) .
  • different sets of the embedded wiring patterns 208a and 208b on the same face of the insulating layer 210 are conductively interconnected by a crossover conductive film 226 patterned to overlie the surface of the insulating layer 210.
  • the crossover conductive film is formed simultaneously with the through hole conductive film 218 and proj ecting conductive film 220 in a manner similar to that described above with reference to FIGS . 12 (F) , 12 (G) and 12 (H) .
  • a lead 228 of an electronic component e . g . , a lead of a packaged chip, for example, can be inserted into the through hole of the substrate in contact with the through hole conductive film 218 and soldered or otherwise bonded thereto to provided interconnection between the wiring substrate 203 and such packaged chip .
  • FIGS . 14 (A) and 14 (B) further illustrate surface mount interconnections between a packaged chip 240 and a wiring substrate 205 in accordance with an embodiment of the invention.
  • the wiring substrate 205 may be the same as or similar to one of the above-described substrates , e . g . , wiring substrate 201 (FIG . 12 (I) ) or wiring substrate 203 (FIG . 13 ) .
  • a simpler form of wiring substrate can be utilized which includes , at minimum, conductive wiring patterns 208 ' embedded in recesses 232 at an external surface 234 of an insulating layer 230.
  • the conductive film is formed by the deposition and masked etching of a metal layer preferably including copper, or is formed by electroless plating and/or electroplating .
  • the packaged chip includes the chip 246 as mounted to a package substrate 242 , shown here in exemplary fashion as a dielectric element 248 having conductive wiring patterns 244 on one face, that face being the side to which the chip 246 is mounted.
  • the packaged chip 240 is pressed and held against the wiring substrate 205 through an anisotropic conductive film ( "ACF" ) 246 to conductively interconnect the two components , forming an assembly as illustrated in FIG. 14 (B) .
  • ACF anisotropic conductive film
  • Conductive interconnection is established only where the ACF 246 is compressed to a significant extent , that is at a location such as between the proj ecting conductive film 220 and the opposed mounting surface 244 of the packaged chip .
  • the force applied to compress the ACF 246 against wiring 244 can be spread over a selected surface area to assure both adequacy of contact pressure and adequacy of the surface area through the current- bearing interface between the two components to reduce resistance .
  • the present invention can be used in, among others, in interconnect elements , e . g . , wiring boards , etc . wherein a plurality of metal traces of an interconnection layer are exposed at one of the surfaces of a dielectric element , e . g . , an interlayer insulation layer made from, for example, a resin such as a thermoplastic .
  • Posts or interlayer contact pillars made from a metal such as , for example, copper extend through such dielectric element .
  • Such posts or pillars can provide interlayer connections corresponding to at least portions of interconnection layers of respective layers of a multilayer wiring boards .
  • the present invention finds use in methods of making interconnect elements and in methods of manufacturing multilayer wiring boards .

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Non-Metallic Protective Coatings For Printed Circuits (AREA)

Abstract

An interconnect element (201) is provided which includes a dielectric element (210) having a major surface. Metal interconnect patterns (208, 208') are embedded in recesses which extend inwardly from the major surface, the outer surfaces of the interconnect patterns being substantially co-planar with the major surface and extending in one or more directions of the major surface. A projecting conductive film (220) extends over the major surface in at least one direction parallel to a plane defined by the major surface such that it contacts the dielectric element (210) along at least a portion of the major surface and conductively contacts an outer surface of at least one of the metal interconnect patterns (208').

Description

STRUCTURE AND METHOD OF MAKING INTERCONNECT ELEMENT HAVING METAL TRACES EMBEDDED IN SURFACE OF DIELECTRIC CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] The present application is based upon and claims the benefit of priority from Japanese Patent Application No . 2005-15970 , filed January 24 , 2005 , the disclosure of which is incorporated herein by reference . BACKGROUND OF THE INVENTION
[0002] The present invention specifically relates to interconnect structures for microelectronics , e . g . , in the packaging of microelectronic units such as integrated circuits
( " ICS" or " chips" ) and other interconnect structures , e . g . , circuit panels such as includes printed or other types of wiring boards .
[0003] There is a present need to provide interconnect elements having either a single layer or multiple layers of metal interconnect patterns permitting selective interconnection to external circuit elements . SUMMARY OF THE INVENTION
[0004] In accordance with an aspect of the invention, an interconnect element includes a dielectric element having a maj or surface . Metal interconnect patterns extending in one or more directions of the maj or surface are embedded in recesses which extend inwardly from the maj or surface . Outer surfaces of the interconnect patterns are substantially co-planar with the maj or surface . A proj ecting conductive film extends over the maj or surface in at least one direction parallel to a plane defined by the maj or surface . The proj ecting conductive film contacts the dielectric element along at least a portion of the major surface and conductively contacts an outer surface of at least one of the metal interconnect patterns .
[0005] In accordance with one or more preferred aspects of the invention, the interconnect element may further include an insulating cover film overlying only a portion of the major surface and at least one of the metal interconnect patterns such that the proj ecting conductive film is exposed by the insulating cover film.
[0006] In accordance with one or more preferred aspects of the invention, at least a portion of the projecting conductive film conductively interconnects . respective ones of the metal interconnect patterns .
[0007] In accordance with a preferred embodiment of the invention, the major surface is a first major surface, the dielectric element includes a second maj or surface remote from the first maj or surface and a plurality of second recesses extend inwardly from the second maj or surface . In such embodiment , the metal interconnect patterns are first metal interconnect patterns embedded in the first recesses , and the interconnect element further includes a plurality of second metal interconnect patterns which extend in one or more directions of the second maj or surface . These second metal interconnect patterns are embedded in the second recesses , and have outer surfaces that are substantially co-planar with the second maj or surface . In addition, at least some of the first metal interconnect patterns are conductively connected to at least some of the second metal interconnect patterns . [0008] In accordance with one or more preferred aspects of the invention, at least some of the first metal interconnect patterns are conductively connected to at least some of the second metal interconnect patterns . Connection is provided by one or more conductors which extend through the dielectric element in a direction transverse to the plane defined by the first maj or surface of the dielectric element .
[0009] Preferably, the one or more conductors extending through the dielectric element includes a conductor lining a through hole extending through the dielectric element .
[0010] In a particular aspect of the invention, an assembly includes an interconnect element as specified herein and further includes an external circuit element . An exposed lead of such circuit element is inserted into the through hole in conductive contact with the conductor to provide conductive interconnection to the interconnect element .
[0011] In accordance with another preferred aspect of the invention, a solid conductive post extends' through the dielectric element which contacts inner surfaces of at least some of the first and second metal interconnect patterns , these inner surfaces being recessed inwardly from the first and second maj or surfaces of the dielectric element . [0012] In accordance with another preferred aspect of the invention, a first insulating cover film overlies a first portion of the first maj or surface and at least one of the first metal interconnect patterns , such that the proj ecting conductive film is exposed by the insulating cover film. [0013] An assembly in accordance with a particular aspect of the invention includes an interconnect element as specified herein and an external circuit element . An exposed contact of the external circuit element is conductively connected to the proj ecting conductive film of the interconnect element . [0014] Preferably, the proj ecting conductive film is conductively connected to the contact through an anisotropic conductive film.
[0015] In accordance with another aspect of the invention, a method is provided for fabricating an interconnect element . In accordance with such method, a structure is provided which includes a first metal layer overlying a second metal layer . A plurality of metal interconnect patterns are patterned from the first metal layer of the structure after which a dielectric element is formed overlying the metal interconnect patterns of the structure . The second metal layer is then removed selectively to the plurality of metal interconnect patterns, such that the plurality of metal interconnect patterns are embedded in the dielectric element and have outer surfaces co- planar with a first maj or surface of the dielectric element . A proj ecting conductive film is formed to extend over the first maj or surface in at least one direction parallel to a plane defined by the maj or surface so as to contact the dielectric element along at least a portion of the first maj or surface and conductively contact an outer surface of at least one of the metal interconnect patterns .
[0016] Preferably, the step of forming the dielectric element includes pressing a layer including an uncured resin over the plurality of metal interconnect patterns .
[0017] In accordance with a particular aspect of the invention, the metal interconnect patterns are first metal interconnect patterns embedded in first recesses extending inwardly from the first maj or surface . Preferably, the method further includes providing a second structure including a third metal layer overlying a fourth metal layer and patterning a plurality of second metal interconnect patterns from the third metal layer . The step of forming the dielectric element additionally includes pressing the second structure onto a second major surface of the dielectric element remote from the first maj or surface . The fourth metal layer is then removed selectively to the plurality of second metal interconnect patterns . In this way, the second metal interconnect patterns are embedded in the second maj or surface of the dielectric element and the second metal interconnect patterns have outer surfaces co-planar with the second major surface . Further in accordance with such aspect of the invention, a through hole is formed to extend through the dielectric element between the first metal interconnect patterns and the second metal interconnect patterns , and a conductor is formed to line the through hole simultaneously when forming the proj ecting conductive film, such conductor connecting the first metal interconnect patterns to the second metal interconnect patterns . BRIEF DESCRIPTION OF THE DRAWINGS
[0018] Figs . 1 (A) through (K) are cross sectional diagrams of series of processes (A) through (K) according to a first embodiment of the present invention.
[0019] Figs . 2 (L) through (M) are cross sectional diagrams of a series of processes (L) through (M) according to the first embodiment of the present invention.
[0020] Figs . 3 (A) through (H) are cross sectional diagrams illustrating a process according to a second embodiment of the present invention.
[0021] Figs . 4 (I) through (M) are cross sectional diagrams further illustrating a process according to the second embodiment of the present invention .
[0022] Figs . 5 (H) through (K) are cross-sectional diagrams illustrating a process according to a variation of the second embodiment of the present invention .
[0023] Figs . 6 (A) through (D) are cross-sectional diagrams illustrating a series of processes in a third embodiment according to the present invention.
[0024] Figs . 7 (A) through (H) are cross-sectional diagrams illustrating a series of processes in a method for manufacturing an interconnect element for an outermost layer according to a fourth embodiment of the present invention .
[0025] Figs . 8 (A) through (H) are cross-sectional diagrams showing the series of processes for processing a core wiring board, for integrating interconnect elements for outermost layers with this core wiring board, and for finishing a wiring board through processing the interconnect elements for outermost layers, according to such fourth embodiment .
[0026] Figs . 9 (A) through (I) are cross-sectional diagrams showing a series of processes in a fifth embodiment according to the present invention . [0027] Figs . 10 (A) through (H) are cross-sectional diagrams showing a series of processes in a sixth embodiment according to the present invention .
[0028] Figs . H (A) through (F) and Figs . 12 (G) through 12 (1) are cross-sectional diagrams showing a series of processes in accordance with a seventh embodiment of the present invention. [0029] Fig . 13 is a cross-sectional diagram illustrating an interconnect element and its interconnection with an external circuit element in accordance with a variation of the seventh embodiment illustrated in Fig . 12 (1) .
[0030] Figs . 14 (A) and 14 (B) are cross-sectional diagrams illustrating an interconnect element and its interconnection with an external circuit element in accordance with a further variation of the seventh embodiment illustrated in Fig . 12 (1) . DETAILED DESCRIPTION
[0031] According to certain embodiments of the invention, a multilayer interconnect element or multilayer wiring board is provided wherein metal traces of an interconnection layer are embedded within recesses at the surface of a dielectric element . In addition, the metal traces are formed in such manner that they are much less prone to become twisted, or produce shorts with adj acent interconnections , or break, even when the number of interconnect elements j oined together is high . In such embodiments , the surface of each interconnect element presents a substantially planar maj or surface having conductive contacts thereon for interconnection with other microelectronic elements . In this way, the metal traces do not protrude in ways which interfere with mounting electronic components . Also, improved reliability of the electrical connections may be achieved between several interconnect elements that make up a multilayer interconnect element or multilayer wiring board having three or more layers on which such embedded metal traces are provided. In addition, it may be possible to achieve a reduction in the manufacturing processes required to fabricate such interconnect elements . [0032] In an interconnect element 22 according to an embodiment of the present invention shown in Fig . 2 (M) , a dielectric element 20 , preferably includes one or more thermoplastic resins or consists essentially of one or more thermoplastic resins , where , for example , PEEK (polyether ether ketone) resin, PES resin, PPS (polyphenylene sulfide) resin, PEN (polyethylene napthalate) resin, a PEEK-PES resin polymer blend, and liquid crystal polymers are specific examples of preferred resins . The thickness of the dielectric element is preferably between several dozen and several hundred microns . [0033] Embedded within the dielectric element 20 are first interconnection patterns 12 , 12a provided as a first metal wiring layer and second interconnection patterns 13 , 13a provided by a second metal wiring layer . Each of the first interconnect patterns and the second interconnect patterns includes a plurality of metal traces and contacts or other metallic interconnect features . The thickness of each metal wiring layer is preferably between about 10 microns and several dozen microns . The contacts and metal traces function to provide conductive interconnection between the interconnect element 22 and other microelectronic elements external thereto and/or between different external microelectronic elements . Such microelectronic elements can be, for example, any of microelectronic substrates , circuit panels , integrated circuits ( " ICs" or " chips" ) , packaged chips , i . e . , chips having package elements bonded thereto, whether or not such chips include only active circuit elements, passive circuit elements such as commonly known as " integrated passives on chip" (IPOC) or chips having a combination of active and passive types of circuit elements , among others .
[0034] A plurality of solid metal posts 18 extend through the dielectric element 20 between the first interconnect patterns 12 and the second interconnect patterns 13. The posts most preferably include or consist essentially of copper . Preferably the posts include high purity copper . The end-to- end length or "height" of each post within the dielectric element 20 is preferably between, for example , several dozen and about 150 microns . However, the height may be somewhat greater than or less than the stated preferred range .
[0035] In a particular embodiment a chip, circuit panel or packaged chip is directly or indirectly conductively interconnected to or bonded to interconnection patterns 12 , 12a including traces and contacts exposed at a first major surface 24 of the interconnect element 22. On a second maj or surface 26 of the interconnect element 22 remote from the first major surface 24 , contacts 13 , 13a of the interconnect element can be further bonded, directly or indirectly, to a circuit panel , another chip, or package element of another packaged chip . In another embodiment , the metal traces on one or both major surfaces 24 , 26 of the interconnect element 22 can be contacted by a packaged chip and maintain conductive communication with the packaged chip under a moderate amount of pressure in which some flexing of the dielectric element 20 may occur as a result of the pressure between the interconnect element and the packaged chip .
[0036] In an embodiment of manufacturing a multilayer interconnect element or wiring board, heating to a temperature of, for example , between 150 and 3500C is suitable , and a pressure between 20 and 100 kg/cm2 is preferred. In addition, it is preferable to coat the metal traces exposed at one or both of the first and second maj or surfaces 24 , 26 with a bond metal , especially when electronic components are to be mounted thereto such as integrated circuits (ICs or chips) that have high numbers of terminals with minute pitches . Gold is well suited for use as the bond metal layer 10. [0037] The details of the present invention will be explained based on an embodiment shown in a figure . Figs . 1 (A) through
(K) and Figs . 2 (L) through (M) are cross-sectional diagrams showing the sequence of processes (A) through (M) in a first embodiment according to the present invention .
[0038] First , a patternable conductive structure 2 , made from a three metal layer structure is prepared as shown in Fig . 1 (A) . The patternable conductive structure 2 has a three-layer structure wherein, for example, an etching barrier layer (an intermediate layer) 6 including or consisting essentially of a metal such as nickel , for example , is fabricated on the surface of a carrier layer 4 made from, for example, copper, and a metal layer 8 for fabricating an interconnection layer made from, for example , copper, is fabricated on the surface of this etching barrier layer 6.
[0039] Following this , as shown in Fig . 1 (B) , a protective layer 10 , made from, for example, photoresist , is provided on the surface of the aforementioned carrier layer 4. Layer 10 protects the carrier layer 4 when the metal layer 8 is patterned, e .g . , by photolithography and selective etching to form the interconnection patterns 12. Note that 12a indicates the interconnection patterns which are not conductively metal posts or other electrically conductive pillars extending therefrom.
[0040] Following this , as shown in Fig . 1 (C) , a photoresist layer 14 is fabricated on the surface on which the aforementioned interconnection patterns 12 , 12a are fabricated. [0041] Following this , as shown in Fig . 1 (D) , an exposure process is performed on the aforementioned photoresist layer 14. Following exposure , 14a is the exposed portion, and 14b is the non-exposed portion .
[0042] Following this , as shown in Fig . 1 (E) , a developing process is performed . 16 is a hole that is produced by the developing process . [0043] Following this , as shown in Fig . 1 (F) , preferably, an after-exposure process is performed . Preferably, the exposure dose in this process is larger than the previous exposure dose with respect to Fig 1 (E) . The exposed photoresist is then removed, as by a soft etching process , after which ultrasonic rinsing is preferably performed.
[0044] Following this , as shown in Fig . 1 (G) , the aforementioned patterned resist layer 14a is used as a mask to fabricate metal posts 18 or other electrically conductive pillars as vertically rising features that extend upward from the interconnection patterns 12 within the aforementioned holes 16. Preferably, the posts include or consist essentially of one or more metals , for example, copper, preferably formed by plating . This process is performed so that the electrically conductive pillars 18 preferably have a length or height that extends beyond the maj or surface 23 of the aforementioned resist layer 14a and ends or tops 19 of the pillars 18 protrude above the resist layer 14a .
[0045] Following this , referring to Fig . 1 (H) , a grinding or polishing process is performed until the ends or tops 19a of the aforementioned electrically conductive pillars 18 are co- planar (i . e . , are positioned on the same plane as) with the surface of the resist layer 14a . In such way, after processing the tops 19a present flat surfaces .
[0046] Following this, as shown in Fig. 1 (I) the aforementioned photoresist layer 14a is removed through stripping, or the like and, at the same time , the aforementioned protective layer 10 is also removed from the surface of the carrier layer 4.
[0047] Following this , as shown in Fig . 1 (J) a dielectric element , an interlayer insulation layer 20 preferably made from a resin is formed through a method such as pressure adhesion, on the surface whereon the aforementioned electrically conductive pillars 18 are formed. In one embodiment, the interlayer insulation layer includes an uncured resin, such layer being provided in form of an epoxy prepreg, for example . Thereafter, the aforementioned interlayer insulation layer 20 is polished or ground until the end surfaces of the aforementioned electrically conductive pillars 18 are exposed. Fig . 1 (J) illustrates a planarized condition of the interlayer insulation layer 20 and the posts 18 in a partly formed first interconnect structure 2 ' after the grinding process . [0048] Following this, the first such interconnect structure 2 ' , having an insulating layer 20 is formed in the state shown in Fig . 1 (J) . In addition, a patternable conductive structure 2is provided which has exposed interconnect patterns 12 , as shown in Fig . 1 (B) . The two structures 2 and 2 ' are then aligned together so that the end surfaces 19a of the metal posts or electrically conductive pillars 18 contact the interconnect patterns 12 of structure 2. Pressure and heat are then applied to join and bond the metal posts 18 to the interconnect patterns of the opposing conductive structure 2. Fig . 1 (K) shows the state after this integration . [0049] This j oining process connects the metal posts 18 to the interconnect patterns , doing so through metal-to-metal bonding of the posts 18 to the interconnect patterns 13 and 13 , especially via copper-to-copper contact . This process integrates the two structures 2 and 2 ' into a single unit . [0050] Following this , as shown in Fig . 2 (L) , the respective carrier layers 4 and 4 (Fig. 1 (A) ) are removed through, for example , etching.
[0051] Following this , as shown in Fig . 2 (M) , the aforementioned etching barrier layers 6 and 6 , made from nickel , are removed through, for example, etching . [0052] Given this type of method for manufacturing, an interconnect element or wiring board is fabricated wherein the interconnection layer and the insulating layer are co-planar as shown in Fig . 2 (M) , fabricated such that outer surfaces 21 of the interconnect patterns 12 and 12a are co-planar with the first maj or surface 24 and the outer surfaces 21a of the interconnect patterns 13 , 13a are co-planar with the second maj or surface 26.
[0053] Figs . 3 (A) through (H) and Figs 4 (I) through (M) are cross-sectional diagrams showing a series of processes (A) through (M) in a second embodiment according to the present invention.
[0054] As shown in Fig. 3 (A) , two patternable conductive structures 32 and 32 , and a core 30 , are prepared, the core being made from, for example , a resi'n . An adhesive sheet 34 , made from, for example , a prepreg, or the like , is formed on a part of both sides of this core 30 , the prepreg being made from, for example , an epoxy resin. The core 30 will be removed later as being an unneeded area ".
[0055] Note that each of the aforementioned patternable conductive structures 32 have three-layer structures wherein a metal layer 40 for fabricating an interconnection layer including or consisting essentially of copper, for example , overlies an etching barrier layer (an intermediate layer) 34 , which includes or consists essentially of a metal that would not be attacked by an etchant which attacks the first metal . For example , when the first metal includes or consists essentially of copper, and the etching barrier layer can include or consist essentially of nickel . Copper can be etched by an etchant which substantially does not attack nickel . In turn, the first metal 40 and the etching barrier layer 34 are provided on or overlying a surface of a carrier layer 36 made from, for example , copper . The patternable conductive structure is preferably fabricated through rolling, although other methods can be used .
[0056] Following this , as shown in Fig . 3 (B) , the patternable conductive structures 32 and 32 are adhered, through the aforementioned adhesive sheet 34 , to both surfaces of the core material 30 , such that the metal layer 36 which is the carrier faces the surface of said core material 30. This adhesive sheet 34 is disposed at one or more locations of the patternable conductive structures away from locations where interconnect patterns are to be formed (the active region) . Thus, the adhesive sheet 34 is disposed preferably only in an unneeded region.
[0057] Following this , as shown in Fig . 3 (C) , interconnection layers 42 are formed through selectively etching the metal layers 40 of each of the aforementioned patternable conductive structures 32 and 32.
[0058] Following this , as is shown in Fig . 3 (D) , photoresist layers 44 are deposited over surfaces 43 of both of the interconnection layers 42. These resist layers 44 are formed with a thickness that is essentially at the same height as the end surface of the electrically conductive pillars 48 (Fig . 1 (F) ) to be formed, or with a surface that is slightly lower.
[0059] Following this , as is shown in Fig . 3 (E) , each of the aforementioned resist layers 44 are patterned, such as by photolithography, to form the holes 46.
[0060] Following this , as is shown in Fig . 3 (F) , metal posts 48 or other electrically conductive pillars 48 are fabricated within the holes of the resist layer 44. Preferably, the posts are fabricated by plating with a metal such as copper, for example, using the aforementioned resist layers 44 as masks . The fabrication of these electrically conductive pillars 48 may be performed through overplating, as appropriate , to an extent that the metal posts 48 extend beyond the maj or surfaces 45 of the interlayer insulation layers 44 such as in the above- described embodiment shown in Figs . 1 (A) - I (K) and Figs . 2 (L) - 2 (M) . Thereafter, grinding or polishing is performed to cause the outer surfaces of the electrically conductive pillars 48 to be co-planar with the maj or surfaces 45 of the interlayer insulation layer 44. [0061] Following this , as shown in Fig . 3 (G) , each of the aforementioned resist layers 44 is removed .
[0062] Following this , as shown in Fig . 3 (H) , interlayer insulation layers 50 are formed on each of the surfaces whereon the interconnection layers 42 and the electrically conductive pillars 48 are fabricated . These insulation layers are formed, for example , by a pressure adhesion method, after which the end surfaces of the aforementioned electrically conductive pillars 48 are exposed through grinding the aforementioned interlayer insulation layers 50.
[0063] Following this , as shown in Fig . 4 (1) , interconnect structures 52 and 52 are aligned and overlaid over each of the aforementioned interlayer insulation layers 50 and 50.
[0064] Each of the aforementioned interconnection structures 52 and 52 includes an interconnection layer including interconnection patterns 60. The interconnection layer may include or consist essentially of copper, for example . In turn, the interconnection layer overlies an etching barrier layer (an intermediate layer 56) , made from, for example , nickel . The etching barrier layer, in turn, overlies a carrier layer 54 , made from, for example, copper. Moreover, each of these interconnection structures 52 and 52 are oriented so that the sides whereon the interconnect patterns 60 are formed are facing each of the interlayer insulation layers 50 and 50 , and are provided aligned so that the various electrically conductive pillars 48 will be lined up with the corresponding interconnection layers 60.
[0065] Following this , as shown in Fig . 4 (J) , the interconnect structures 52 and 52 are aligned and j oined with the aforementioned interlayer insulation layers 50 and 50 through the application of heat and pressure . Consequently, the various electrically conductive pillars 48 integrated, through metal -to-metal bonding, for example, copper-copper bonding, with the corresponding interconnection layers 60. In addition, the interlayer insulation layer 50 becomes j oined to the structure 52.
[0066] Following this , as shown in Fig . 4 (K) , that which was integrated in Fig. 4 (J) is cut at the part wherein the aforementioned adhesive 34 is adhered, to separate the unneeded core 30 from the active region, the active region being the two interconnect elements 55 each having a first interconnection layer 42 and a second interconnection layer 60 on a side of the interconnect element 55 remote from the first interconnection layer 42.
[0067] Following this , the aforementioned carrier layers 54 (Fig . 4 (I ) ) and 36 (Fig . 4 (I) ) are removed from the interconnect element 55. Fig . 4 (L) shows the state after these carrier layers 54 and 36 have been removed.
[0068] Following this , each of the aforementioned etching barrier layers 58 and 38 Fig . 4 (L) are removed as shown in Fig. 4 (M) .
[0069] This type of method for manufacturing fabricates an interconnect element 55 or a wiring board such as shown in Fig . 4 (M) wherein interconnection patterns 60 and 42 are provided as metal patterns embedded in recesses in each of the first and second maj or surfaces of the interlayer insulation layer 50 so that the outer surfaces of the interconnect patterns and those maj or surfaces are co-planar . [0070] Furthermore, because the fabrication processes for the two interconnect elements or wiring boards progress simultaneously for both sides until the interconnect elements are separated from the core material 30 , this can improve the manufacturing efficiency and can increase the productivity. [0071] Figs . 5 (H) through (K) are cross-sectional diagrams illustrating the series of processes for simultaneously fabricating two interconnect elements in a variation of the embodiment shown in Figs . 3 (A) -3 (H) and Figs . 4 (I) -4 (M) . [0072] In this embodiment , the same structure as shown in Fig . 3 (H) .is prepared, according to the processing described above relative to Figs . 3 (A) -3 (H) . Thereafter, the processes differ from the embodiment described above relative to Figs . 4 (I) -4 (M) . Fig . 5 (H) illustrates the same structure as that shown in Fig . 3 (H) .
[0073] Following this , as shown in Fig . 5 (1) , metal layers 59 and 59 are provided on opposite sides of the core material 30. The metal layers including or consisting essentially of , for example , copper, are j oined, bonded or adhered to the interlayer insulation layers 50 and 50 through the application of heat and pressure . Doing so causes the parts of the metal layers 59 and 59 to form secure connections having excellent conductivity to the metal posts or electrically conductive pillars 48 and 48 , because the conductive connections are made through metal-to-metal contact , e . g . , copper-copper bonding . In addition, other parts of the metal layers 59 and 59 adhere well to outer surfaces of the interlayer insulation layers 50 and 50.
[0074] Following this , as shown in Fig . 5 (J) interconnect patterns 61 and 61 are fabricated through patterning, e . g . , photolithographically patterning an overlying mask layer and selectively etching the aforementioned metal layers 59 and 59 from within openings in that mask layer .
[0075] Following this , in the same manner as shown and described above relative to Fig . 4 (K) , cutting is performed in the unneeded region part adhered by the adhesive sheet 34 , after which the former carrier layers 36 and 36 (Fig . 4 (I) ) are removed. During such process , the etching barrier layers 38 (Fig . 4 (I ) ) whereon the interconnection layers 61 and 61 are formed are used as masks . Finally, the etching barrier layers 38 can be removed to provide a pair of interconnect elements 65 j oined together via adhesive layers 36 and a core 30. These interconnect elements 65 can then be separated from the core as described above relative to Fig . 4 (M) to provide a pair of interconnect elements 65 j oined together via adhesive layers 36 and a core 30. These interconnect elements 65 can then be separated from the core as described above relative to Fig . 4 (K) .
[0076] When this is done, first interconnect patterns 61 , overlying one maj or surface 63 of the interlayer insulation layer (dielectric element) , protrude above the maj or surface 63 of the interlayer insulation layer 50 , as shown in Fig . 5 (J) . On the other hand, although there are indentations and protrusions on one maj or surface 63 of the interlayer insulation layer 50 , the metal interconnect patterns 42 are embedded in the other major surface 67 of interlayer insulation layer 50 so that outer surfaces 69 of those interconnect patterns 42 are co-planar with that maj or surface 67. Accordingly, an interconnect element or a wiring board of a double-sided interconnection type is provided .
[0077] Following this stage of fabrication, as shown in Fig . 5 (K) , the interconnect elements 65 can be j oined together in a multilayer interconnect element having a different arrangement , e . g . , through a central connecting element other than the above-described core 30. In one example , the interconnect elements 65 are joined together through heat and pressure to opposite sides of a dielectric connecting element 75 or "core connector . " Such core connector 75 may or may not have conductive patterns on metallic or conductive posts , vias or metallic connectors extending vertically therethrough . In a particular example , the protruding interconnect patterns 61 face inward, i . e . , toward the dielectric connecting element , and the interconnect patterns 42 face outward . In this way, the interconnect patterns 42 , which are co-planar with the exposed maj or surfaces of the dielectric elements 50 face outward. In such case, the aforementioned interconnect element or a wiring board is well suited to manufacturing a multilayer interconnect element 65 or wiring board having embedded interconnect patterns 42 such that it is flat on its outermost surfaces 69.
[0078] Figs . 6 (A) through (D) are cross-sectional diagrams showing the series of processes in a third embodiment according to the present invention .
[0079] As is shown in Fig . 6 (A) , a core substrate 70 , and two outer interconnect elements 72 and 72 are provided which face opposite (front and rear) surfaces of the core substrate 70. The core substrate 70 , in the present example , has four interconnect layers , where 74 is an interlayer insulation layer, 76 are inner interconnect patterns 78 are outer interconnect patterns , and 80 is a bump for interlayer connections , where the outer interconnect patterns 78 protrude above the outer maj or surfaces 79. Thus , the outer (maj or) surfaces 79 have protrusions and indentations .
[0080] Each of the aforementioned outer interconnect elements 72 and 72 includes interconnect patterns 86 , which include or consist essentially of a metal such as copper which overlies an etching barrier layer 84. The etching barrier includes or consists essentially of a material such as , for example, nickel , which is not attached by an etchant which attacks the metal from which interconnect patterns 86 are made . The etching barrier layer 84 , in turn, overlies a carrier layer 82 , preferably including or consisting essentially of copper. A plurality of metal posts or electrically conductive pillars 88 , preferably including or consisting essentially a metal such as copper extend from the interconnect patterns 86. An interlayer insulation layer 90 covers an inner surface of the interconnect patterns 86 and fills a space between the electrically conductive pillars 88. End surfaces 89 of the electrically conductive pillars 88 are exposed at an outer surface 91 of the interlayer insulation layer 90. [0081] Furthermore, on both surfaces of the core substrate 70 , interconnect elements 72 and 72 are positioned, oriented so that the end surfaces 89 of the electrically conductive pillars 88 and 88 and the outer surface 91 of the interlayer insulation layer 90 are facing the core substrate 70. The interconnect elements and the core substrate are aligned so that each of the electrically conductive pillars 88 and 88 line up with the positions of each of the outer interconnect patterns 78 and 78 of the core substrate 70.
[0082] Following this , heat and pressure are applied to j oin, e . g . , bond, adhere or fuse the aforementioned interconnect elements 72 and 72 onto the exposed surfaces of dielectric layers and interconnect patterns 78 of the aforementioned core substrate 70. Fig . 6 (B) shows the state after this joining process .
[0083] This j oining process not only strongly connects the end surfaces of each of the electrically conductive pillars 88 and 88 to the outer interconnect patterns 78 of the core substrate 70 through copper-copper bonding, but also integrates , adheres , bonds or preferably fuses the interlayer insulation layers 74 and 90 to each other .
[0084] Following this , as shown in Fig . 6 (C) , the aforementioned carrier layers 82 and 82 (Fig . 6 (B) ) are removed through etching, or the like , using, for example , an etchant that etches the material of the carrier layer, e . g . , copper, without attacking the material of the etching barrier layer 84 , which is preferably nickel .
[0085] Following this , the aforementioned etching barrier layers 84 are removed through, for example etching, as shown in Fig . 6 (D) . When this is done , this can provide a multilayer interconnect element or wiring board having six layers of interconnection layers , where the interconnect patterns of each interconnection layer are co-planar with the outer surfaces of each insulation layer. [0086] This type of method for manufacturing can provide a multilayer interconnect element or wiring board wherein the outermost surfaces are flat and in which interconnect patterns are embedded in and are co-planar with those outermost surfaces . Such method utilizes a core substrate 70 as a base , which has indentations and protrusions on the surfaces thereof , due to the interconnection layers 78. Thereafter, the aforementioned interconnect elements 72 and 72 are aligned and joined thereto so that the electrically conductive pillars 88 and the exposed surfaces 91 of the interlayer insulation layers 90 face inward toward the core substrate 70 , and so that the interconnect patterns 86 and 86 face outward .
[0087] Note that although in the embodiment described above, the number of layers for the core substrate 70 is four, and the number of layers in the multilayer interconnect element or wiring board produced therefrom is six, this is only a single example . The number of layers in the core substrate 70 is not limited to four, but rather may be a different number of layers , enabling the provision of a multilayer wiring board having a number of layers that is two layers more than the number of layers in the core substrate 70.
[0088] Figs 7 (A) through (H) and Figs . 8 (A) through (H) are cross-sectional diagrams showing a fourth embodiment according to the present invention . Figs . 7 (A) through (H) illustrate a series of processes for the method of manufacturing an interconnect element 111 (Fig . 7 (H) ) to be used at outermost layers of a multilayer interconnect element or wiring board. Figs . 8 (A) through (H) illustrate a series of processes for processing a core interconnect element or wiring board for integrating the aforementioned interconnect elements 111 with a core wiring board, and for finishing the multilayer wiring board by further processing the interconnect elements 111. [0089] First , the method for manufacturing the interconnect elements 111 will be explained with reference to Figs . 7 (A) through (H) .
[0090] As is shown in Fig . 7 (A) , a three-layer metal structure 100 is prepared in a manner such as described above relative to the structure 2 shown in Fig . 1 (A) . This three-layer metal structure includes a metal layer 106 to be fabricated into interconnect patterns, made from, for example, copper. Such layer 106 overlies an etching barrier layer 104 made from, for example , nickel , on one surface of a carrier layer 102 , made from, for example , copper . The structure 100 may be fabricated through, for example, rolling .
[0091] Following this , as is shown in Fig . 7 (B) , interconnect patterns 108 , including traces , contacts , etc . , for example, are fabricated through selectively etching the aforementioned metal layer 106 (Fig . 7 (A) ) .
[0092] Following this , on the exposed surfaces of the aforementioned interconnect patterns 108 , as is shown in Fig . 7 (C) , a resist layer 110 is deposited and patterned, such as through photolithography. 112 is a hole that is formed in the aforementioned resist layer 110 , and a metal post or electrically conductive pillar 114 (Fig . 7 (D) ) , described below, will be formed in this hole 112.
[0093] Following this , as shown in Fig . 7 (D) , the electrically conductive pillar 114 is fabricated preferably by plating a metal such as , for example, copper, using the aforementioned resist layer 110 as a mask . In this case , the electrically conductive pillar 114 is fabricated so as to protrude slightly from the surface of the resist layer 110. This is to make it possible in a subsequent grinding process , to align the tops of the electrically conductive pillars 114 to a specific height , despite variability in the plating process .
[0094] Following this , as is shown in Fig . 7 (E) , the protruding parts of the aforementioned electrically conductive pillars 114 are ground to cause the end surfaces thereof to be co-planar with (i . e . , to be on the same plane as) the outer (maj or) surface 105 of the resist layer 110.
[0095] Following this , as is shown in Fig . 7 (F) , the aforementioned resist layer is removed.
[0096] Following this , as is shown in Fig . 7 (G) , an interlayer insulation layer 116 is provided overlying the aforementioned interconnect patterns 108 and insulating respective ones of the aforementioned electrically conductive pillars 114. After this stage of processing, the tops or ends 115 of the electrically conductive pillars 114 are exposed .
[0097] Following this, the ends of the aforementioned electrically conductive pillars 114 are polished or ground to adjust the height and to planarize them to the surface of the interlayer insulation layer 116 , to complete the interconnect element 118 , as shown in Fig . 7 (H) .
[0098] Note that two of these interconnect elements 118 are prepared, and provided according to the processes shown in Fig . 8 (A) through 8 (H) .
[0099] The method for manufacturing to provide a multilayer interconnect element or wiring board according to the present embodiment will be explained next with reference to Figs . 8 (A) through (H) .
[0100] First , as shown in Fig . 8 (A) , a core interconnect element or core wiring board 120 is provided.
[0101] In this core interconnect element 120 , four interconnection layers 122 are provided on the inside thereof , each separated and insulated from others of the layers 122 by interlayer insulation layers 124. Metal layers 126 and 126 are provided on the outermost surfaces .
[0102] Following this , as shown in Fig . 8 (B) , through holes 128 are formed extending from the outermost surfaces through the aforementioned core interconnect element 120. [0103] Following this , as shown in Fig . 8 (C) , a through hole interconnection layer 130 is fabricated by plating a metal such as copper, for example , using electroless plating or electroplating . The interconnection layer 130 is formed on the surface of the core interconnect element 120 , including the surface of the aforementioned through hole 128.
[0104] Following this , as shown in Fig . 8 (D) , the holes on the inside of the aforementioned through hole interconnection layer 130 are filled with an electrically conductive paste or an insulating paste 132 , after which the parts of this electrically conductive past or insulating paste 132 protruding at the top and the bottom are polished or ground to eliminate protrusions and indentations .
[0105] Following this , a metal layer 134 , including or consisting essentially of a metal such as copper, for example , is fabricated on the surface, as shown in Fig . 8 (E) by electroless plating and/or electroplating.
[0106] Following this , as is shown in Fig . 8 (F) , an interconnection layer 136 is fabricated through selectively etching the aforementioned metal layer 134 (Fig . 8 (E) ) , the through hole interconnection layer 130 , and the metal layer 126.
[0107] Following this , as shown in Fig . 8 (G) , the aforementioned interconnect elements 118 and 118 , manufactured using the method shown in Figs . 7 (A) -7 (H) , are aligned and joined to the exposed surfaces of the aforementioned core substrate 120.
[0108] The interconnect elements 118 and 118 are arranged so that the ends of the electrically conductively pillars 114 and the interlayer insulation layers 116 face the exposed surfaces of the interconnection layer 136 of the core interconnect element 120. The interconnect elements are aligned so that each of the electrically conductively pillars 114 are lined up with the interconnection layers 136 corresponding thereto . Thereafter, pressure and heat are applied to bond, adhere or fuse the interconnect elements 118 to the core interconnect element 120.
[0109] Following this , the carrier layers 102 and 102 (Fig. 7 (A) ) of the aforementioned interconnect elements 118 and 118 are removed, following which the etching barrier layers 104 and 104 (Fig . 7 (A) ) are removed . Fig . 8 (H) shows the state after these etching barrier layers have been removed .
[0110] This method of manufacturing produces a multilayer interconnect element or wiring board that has through holes for electrical connection between layers thereof and which has flat outer surfaces .
[0111] Figs . 9 (A) through (I) are cross-sectional diagrams showing the sequence of processes in a fifth embodiment of the present invention.
[0112] First , referring to Figs . 9 (A) -9 (B) , two interconnect elements used for the outermost layers of the wiring board are prepared . Referring to Figs . 9 (C) -9 (D) , one or more interconnect elements used for intermediate layers are prepared .
[0113] First the interconnect elements 182 (Fig . 9 (B) ) for the outermost layers are prepared . For ease of reference , only a single interconnect element 182 is shown.
[0114] This interconnect element 182 can be made through preparing a three-layer metal structure 180 (Fig . 9 (A) ) wherein a metal layer 188 , including or consisting essentially of a metal such as copper, for example , is provided, overlying an etching barrier layer 186 , including or consisting essentially of a metal , which is not attacked by an etchant which attacks the first metal , e . g . copper . The metal of which the etching barrier layer is formed may be nickel , for example . Such layer 186 overlies one surface of a carrier layer 184 including or consisting essentially of a metal , such as copper, for example . The metal layer 188 is patterned, e . g . , by photolithographic process to produce an interconnection layer 190 including interconnect patterns such as traces , contacts , etc . [0115] Referring to Figs . 9 (C) - 9 (D) , an interconnect element 194 for an intermediate layer is prepared . Although in Fig. 9 (D) only one interconnect element 194 for an intermediate layer is shown, a plurality thereof may be provided. Illustratively, in the present embodiment , three are provided. Each interconnect element 194 for an intermediate layer can be produced through preparing a three-layer structure 192 wherein metal layers 198 are fabricated on both sides of an interlayer insulation layer 196 (Fig. 9 (C) ) , and these metal layers 198 on both sides are then patterned, such as by photolithographic processes .
[0116] Following this , a plurality, or in the example as specifically shown, three interconnect elements 194 are stacked with interlayer insulation layers 202 interposed there between, after which the aforementioned interconnect elements for the outermost layers 182 are stacked at specific positions on both outside surfaces of the stack. Thereafter, heat and pressure are applied to j oin the interconnect elements 182 as outermost layers with the interconnect elements 194 disposed between them to join the components 202 , 194 , 194 , 194 , and 202. Fig . 9 (E) shows the state after these components have been joined. [0117] Following this , the carrier layers 184 (Fig . 9 (A) ) are removed from the outermost surfaces of the layered unit that has been integrated as described above , after which the etching barrier layers 186 are removed, following which through holes 204 are provided in specific locations . Fig . 9 (F) shows the state after the through holes 204 have been formed. [0118] Following this , a plated underlayer 206 , including or consisting essentially of a metal such as copper, for example is fabricated by electroless plating on the surface of the aforementioned layered unit , including the inner peripheral surface of the aforementioned through holes 204 , after which a resist layer 208 , which will serve as the mask layer for through hole fabrication, is deposited and patterned, e . g . by photolithography. Fig . 9 (G) shows the state after the fabrication of this resist layer 208.
[0119] Following this , as shown in Fig . 9 (H) , the aforementioned resist layer 208 is used as a mask to fabricate a through hole interconnection layer 210 , including or consisting essentially of a metal such as copper, for example on top of the aforementioned plated underlayer 206. Note that the fact that the inner peripheral surface of the aforementioned through hole interconnection layer 210 may be filled with an electrically conductive paste or an insulating paste 132 is the same as the case of the embodiment shown in Fig . 8 (D) .
[0120] Following this , the aforementioned resist layer 208 (Fig . 9 (G) is removed, and the aforementioned plated underlayer 206 is also removed to expose the interconnection layer 190. This can provide a multilayer wiring board that uses the through hole interconnection layer 210 as an interlayer connection means to enable greater levels of integration by allowing a great number of intermediate interconnect elements 195 each having an interconnection layer to be j oined and electrically connected together in one multilayer interconnect element .
[0121] Figs . 10 (A) through (H) are cross-sectional diagrams of a series of processes according to a sixth embodiment of the present invention.
[0122] As is shown in Fig . 10 (A) , a three-layer metal structure 140 is prepared . This three-layer metal structure 140 has a metal underlayer 146 , including or consisting essentially of a metal such as copper, for example, layered on top of an etching barrier layer 144 including or consisting essentially of a metal such as nickel , for example . The etching barrier layer in turn overlies a surface of a carrier layer 142 , which includes or consists essentially of a metal such as copper, for example . The metal structure 140 may be fabricated through rolling, for example .
[0123] Following this , as shown in Fig . 10 (B) , a first photoresist layer 148 is deposited and patterned over the aforementioned metal structure 140. Following this , as shown in Fig . 10 (C) , an interconnection layer 150 including metal interconnect patterns, e .g. , traces and/or contacts is fabricated through plating a metal , for example , copper, using the aforementioned resist layer 148 as a mask, after which a surface roughening process is performed for roughening the surface of this interconnection layer 150.
[0124] Following this , as shown in Fig. 10 (D) , a second resist layer 152 is deposited and patterned to overlie the first photoresist layer 148. 154 is a hole that is formed in the resist layer 152 , where an electrically conductive pillar 156 (Fig 10 (E) ) described below, will be formed therein. [0125] Following this , as shown in Fig . 10 (E) , a metal post or other electrically conductive pillar 156 is fabricated through plating a metal , for example, copper, using as a mask the aforementioned second resist layer 152. These electrically conductive pillars 156 are fabricated on the roughened surface of the interconnection layer 150 , enabling excellent adhesion between the interconnection layer 150 and the electrically conductive pillar 156 , and enabling excellent contact properties .
[0126] Following this , as shown in .Fig . 10 (F) , the aforementioned second resist layer 152 is removed. 158 is an interconnect element that results after removing such layer 152.
[0127] Following this , a second interconnect element 158a, structured from the aforementioned interconnect element 158 , with the electrically conductive pillars 156 removed from the interconnect element 158 (or, more precisely, a structure wherein the electrically conductive pillars 156 were not fabricated) is provided .
[0128] Given this , the surface 155 of the interconnect element 158 from which the electrically conductive pillars 156 and the interconnection layer 150 extend and the surface 155 from which the interconnection layer 150 of the interconnect element 158a extends are disposed facing each other, and aligned so that each of the electrically conductive pillars 156 of interconnect element 158 contacts the corresponding interconnection layer 150 of interconnect element 158a . An interlayer insulation layer 160 is interposed between the interconnect element 158a and the interconnect element 158. In this state, heat and pressure are applied to j oin, e . g . bond, adhere or fuse the interconnect elements 158a and 158 together . Fig . 10 (G) shows the state after this j oining process .
[0129] Following this, the carrier layers 142 and 142 of the interconnect elements 158 and 158a are removed, after which the etching barrier layers 144 and 144 are also removed. Thereafter, the aforementioned metal underlayers 146 and 146 are also removed.
[0130] This provides a multilayer interconnect element or wiring board wherein interconnection layers 150 are fabricated on both surfaces of an interlayer insulation layer 160 , co-planar therewith . Fig . 10 (H) shows the wiring board that is produced through the removal of the metal underlayers 146 and 146.
[0131] The multilayer interconnect elements or wiring boards shown and described in this embodiment are similar to those described above, having a structure in which outermost surfaces of the dielectric elements are flat and interconnect patterns exposed at those surfaces are co-planar thereto .
[0132] On the other hand, with reference to Figs . 10 (A) through 10 (H) the interconnect elements are aligned and j oined together and integrated in a state wherein the surfaces on the ends of the electrically conductive pillars 156 are in contact with the corresponding interconnection layer 150. The aforementioned carrier layers 142 and 142 of each of the aforementioned interconnect elements 158 and 158a, the aforementioned etching barrier layers 144 and 144 , and the aforementioned metal underlayers 146 and 146 are removed sequentially. [0133] Referring to Fig . 10 (H) , while the interconnect element 158 on which the electrically conductive pillars 156 are fabricated, and the interconnect element 158a that is structured without these electrically conductive pillars , are layered with an interlayer insulation layer 160 interposed between them. In a variation of such embodiment , interconnect elements 158 and 158 , which have electrically conductive pillars 156 extending therefrom can be j oined such that the electrically conductive pillars 156 and 156 contact each other, as integrated within an interlayer insulation layer 160 interposed between the two interconnect elements 158. [0134] FIGS . 11 (A) through 11 (F) and FIGS . 12 (G) -12 (I) are sectional drawings illustrating a method of manufacturing a multi-layer circuit board in accordance with another embodiment of the present invention .
[0135] In a preliminary stage of manufacturing shown in FIG . 11 (A) , a three-layer metal plate 200 is prepared . The three- layer metal plate 200 includes a support plate 202 which preferably consists essentially of a first metal such as copper. An etch stop layer 204 is disposed to overlie the surface of the support plate , it consisting of an etch distinguishable material such as nickel which is not attacked by a particular etchant that attacks copper. Preferably, the etch stop layer has a thickness which is at least somewhat less than the thickness of the support plate . A third metal layer 206 , also preferably consisting essentially of copper, is disposed overlying a rear face of the etch stop layer opposite the support plate . The third metal layer 206 functions as a layer from which circuit wiring patterns will be patterned.
[0136] Next , as shown in FIG . 11 (B) , conductive wiring patterns 208 , and 208 ' are formed by selectively etching the aforesaid metal layer 206. Patterned wiring films 208 and 208 ' may have different functions and different widths 209 and may be oriented in substantially different directions . Next , as illustrated in FIG. 11 (C) , a pair of patterned three-layer metal plates 200 having exposed wiring patterns 208 , 208 ' are laminated together with an intermediate insulating layer 210 to form a unit in which the wiring patterns 208 208 ' face inward towards the center of the insulating layer 210 and are embedded at the external surfaces 211 of the insulating layer. This lamination can be performed by application of heat and pressure , for example .
[0137] Subsequently, as shown in FIG . H (D) 7 the support plates are removed from the intermediate etch stop layers 204. A through hole 212 (FIG. H (E) ) is then formed to extend through the insulating layer 210 and the etch stop layers 204 and wiring films 208 on the exposed surfaces of the insulating layer .
[0138] Next , as shown in FIG . H (F) , a conductive film 214 consisting essentially of copper, for example , is formed to overlie the etch stop layers 204 and insulating layer 210 and within the inner surface of the through hole 212. The conductive film is preferably formed by processing such as electroless plating and/or electroplating a metal such as copper .
[0139] Subsequently, as illustrated in FIG. 12 (G) , a resist film is then formed on the surface of the conductive film 214 and photolithographically processed to form resist patterns 216. Referring to FIG. 12 (H) , the conductive film 214 on both faces of the insulating layer is then etched together with the etch stop layers that underlie them, using the aforesaid 216 resist patterns as a mask. As a result of this etching, two conductive film patterns are produced . A through hole conductive film 218 overlies an interior surface of the through hole 212 and conductively connects portions of the external wiring patterns 208 which are embedded in each face of the insulating layer 210. A second conductive film 220 is simultaneously formed by this etching process , this conductive film being referred to as a proj ecting conductive film 220. Subsequently, the proj ecting cover film 220 can be used for interconnecting the wiring substrate to an external component , for example , an integrated microelectronic or micro- electromechanical device or ( " chip" ) , or to a substrate of a packaged chip .
[0140] Next , as shown in FIG . 12 (1) , an insulating cover film 222 is provided at positions overlying the exposed wiring patterns 208 while leaving the proj ecting conductive film 220 exposed above the surface of the wiring substrate 201. In one embodiment , the cover film is provided by applying a pre-formed film having an adhesive property from a roll . In another embodiment , the cover film is provided by deposition and subsequent patterning, e . g. , by photolithography. [0141] Preferably, the underside of the cover film 222 , i . e . , the surface 225 of the film which faces the insulating layer 210 , is substantially smooth, rather than rough. This makes the cover film easy to apply and to position in relation to the insulating layer 210. In such way, the cover film can be applied so that its position is not misaligned with the proj ecting conductive film 220 or an escape hole 224 that opens for it .
[0142] In addition, since the inner surface 225 of the cover film is not rough, it is easier to apply to the insulating layer and there is reduced risk that the cover film will contact a corner of the wiring film 208 and be damaged in the process , causing its protective effect to be reduced. [0143] The wiring substrate 201 in accordance with FIG. 12 (1) provides advantages in permitting external interconnection between wiring film 208 ' and an external circuit element through proj ecting conductive film 220. At the same time, other wiring patterns 208 of the substrate are protected against shorting, bridging or other unwanted electrical interaction with external circuit elements by virtue of the insulating cover film 222 provided thereon . In addition, a conductive film 218 provided within the through hole provides interconnection between the wiring patterns 208 at each of the upper and lower faces of the insulating layer .
[0144] FIG . 13 is a cross-sectional view illustrating a wiring substrate 203 according to a variation of the embodiment shown in FIG . 12 (1) . In this embodiment , different sets of the embedded wiring patterns 208a and 208b on the same face of the insulating layer 210 are conductively interconnected by a crossover conductive film 226 patterned to overlie the surface of the insulating layer 210. Preferably, the crossover conductive film is formed simultaneously with the through hole conductive film 218 and proj ecting conductive film 220 in a manner similar to that described above with reference to FIGS . 12 (F) , 12 (G) and 12 (H) .
[0145] As further illustrated in FIG . 13 , a lead 228 of an electronic component , e . g . , a lead of a packaged chip, for example, can be inserted into the through hole of the substrate in contact with the through hole conductive film 218 and soldered or otherwise bonded thereto to provided interconnection between the wiring substrate 203 and such packaged chip .
[0146] FIGS . 14 (A) and 14 (B) further illustrate surface mount interconnections between a packaged chip 240 and a wiring substrate 205 in accordance with an embodiment of the invention. In this case, the wiring substrate 205 may be the same as or similar to one of the above-described substrates , e . g . , wiring substrate 201 (FIG . 12 (I) ) or wiring substrate 203 (FIG . 13 ) . Alternatively, a simpler form of wiring substrate can be utilized which includes , at minimum, conductive wiring patterns 208 ' embedded in recesses 232 at an external surface 234 of an insulating layer 230. A proj ecting conductive film 220 , or a metal interconnection post or pad proj ects above the exposed surface of the wiring patterns 208 ' , that surface being defined by the external surface 234 of the insulating layer 230. Preferably, the conductive film is formed by the deposition and masked etching of a metal layer preferably including copper, or is formed by electroless plating and/or electroplating .
[0147] The packaged chip includes the chip 246 as mounted to a package substrate 242 , shown here in exemplary fashion as a dielectric element 248 having conductive wiring patterns 244 on one face, that face being the side to which the chip 246 is mounted.
[0148] As particularly shown in FIG . 14 (A) , the packaged chip 240 is pressed and held against the wiring substrate 205 through an anisotropic conductive film ( "ACF" ) 246 to conductively interconnect the two components , forming an assembly as illustrated in FIG. 14 (B) . Conductive interconnection is established only where the ACF 246 is compressed to a significant extent , that is at a location such as between the proj ecting conductive film 220 and the opposed mounting surface 244 of the packaged chip .
[0149] Other embedded wiring patterns in the substrate 230 which are in contact with the ACF 246 but not in contact with the proj ecting conductive film 220 are not at risk for producing unwanted conductive interconnections , e . g . , becoming short-circuited. This is because the ACF 246 is compressed only where it overlies features such as the projecting conductive film 220 that extends above the surface 234 of the surface . In addition, by appropriately controlling the width 236 of the proj ecting conductive film 220 , the force applied to compress the ACF 246 against wiring 244 can be spread over a selected surface area to assure both adequacy of contact pressure and adequacy of the surface area through the current- bearing interface between the two components to reduce resistance .
[0150] As these and other variations and combinations of the features set forth above can be utilized, the foregoing description of the preferred embodiment should be taken by way of illustration rather than by limitation of the invention. INDUSTRIAL APPLICABILITY
[0151] The present invention can be used in, among others, in interconnect elements , e . g . , wiring boards , etc . wherein a plurality of metal traces of an interconnection layer are exposed at one of the surfaces of a dielectric element , e . g . , an interlayer insulation layer made from, for example, a resin such as a thermoplastic . Posts or interlayer contact pillars , made from a metal such as , for example, copper extend through such dielectric element . Such posts or pillars can provide interlayer connections corresponding to at least portions of interconnection layers of respective layers of a multilayer wiring boards . In addition, the present invention finds use in methods of making interconnect elements and in methods of manufacturing multilayer wiring boards .

Claims

CLAIMS :
1. An interconnect element , comprising : a dielectric element having a maj or surface and a plurality of recesses extending inwardly from said maj or surface ; a plurality of metal interconnect patterns embedded in said plurality of recesses , said plurality of metal interconnect patterns having outer surfaces substantially co- planar with said major surface and extending in one or more directions of said maj or surface ; and a proj ecting conductive film extending over said maj or surface in at least one direction parallel to a plane defined by said major surface to contact said dielectric element along at least a portion of said maj or surface and conductively contact an outer surface of at least one of said metal interconnect patterns .
2. The interconnect element as claimed in claim 1 , further comprising an insulating cover film overlying only a portion of said major surface and at least one of said metal interconnect patterns such that said proj ecting conductive film is exposed by said insulating cover film.
3. The interconnect element as claimed in claim 1 , wherein at least a portion of said proj ecting conductive film conductively interconnects respective ones of said metal interconnect patterns .
4. The interconnect element as claimed in claim 1 , wherein said maj or surface is a first maj or surface , said dielectric element includes a second maj or surface remote from said first major surface and a plurality of second recesses extending inwardly from said second maj or surface , said metal interconnect patterns are first metal interconnect patterns embedded in said first recesses , and said interconnect element further comprises a plurality of second metal interconnect patterns embedded in said second recesses extending in one or more directions of said second major surface and having outer surfaces substantially co-planar with said second maj or surface, and at least some of said first metal interconnect patterns are conductively connected to at least some of said second metal interconnect patterns .
5. The interconnect element as claimed in claim 4 , wherein said at least some first metal interconnect patterns are conductively connected to said at least some second metal interconnect patterns by one or more conductors extending through said dielectric element in a direction transverse to said plane defined by said first major surface of said dielectric element .
6. The interconnect element as claimed in claim 5 , wherein said one or more conductors extending through said dielectric element includes a conductor lining a through hole extending through said dielectric element .
7. An assembly including the interconnect element as claimed in claim 6 , further comprising an external circuit element having an exposed lead inserted into said through hole in conductive contact with said conductor to provide conductive interconnection to said interconnect element .
8. The interconnect element as claimed in claim 5 , wherein said one or more conductors extending through said dielectric element includes a solid conductive post contacting inner surfaces of at least some of said first and second metal interconnect patterns recessed inwardly from said first and second major surfaces .
9. The interconnect element as claimed in claim 4 , further comprising a first insulating cover film overlying a first portion of said first major surface and at least one of said first metal interconnect patterns such that said proj ecting conductive film is exposed by said insulating cover film.
10. An assembly including the interconnect element as claimed in claim 1 , further comprising an external circuit element including an exposed contact , said contact being conductively connected to said proj ecting conductive film.
11. The assembly as claimed in claim 10 , wherein said proj ecting conductive film is conductively connected to said contact through an anisotropic conductive film.
12. A method of fabricating an interconnect element , comprising : providing structure including a first metal layer overlying a second metal layer; patterning a plurality of metal interconnect patterns from said first metal layer,- forming a dielectric element overlying said structure ; removing said second metal layer selectively to said plurality of metal interconnect patterns, such that said plurality of metal interconnect patterns are embedded in said dielectric element , said metal interconnect patterns having outer surfaces co-planar with a first maj or surface of said dielectric element ; and forming a proj ecting conductive film extending over said first major surface in at least one direction parallel to a plane defined by said major surface to contact said dielectric element along at least a portion of said first maj or surface and conductively contact an outer surface of at least one of said metal interconnect patterns .
13. The method as claimed in claim 12 , wherein said step of forming said dielectric element includes pressing a layer including an uncured resin over said plurality of metal interconnect patterns .
14. The method as claimed in claim 12 , wherein said metal interconnect patterns are first metal interconnect patterns embedded in first recesses extending inwardly from said first major surface, said method further comprising providing a second structure including a third metal layer overlying a fourth metal layer and patterning a plurality of second metal interconnect patterns from said third metal layer, said step of forming said dielectric element including pressing said second structure onto a second major surface of said dielectric element remote from said first major surface and removing said fourth metal layer selectively to said plurality of second metal interconnect patterns , such that said second metal interconnect patterns are embedded in said second major surface of said dielectric element and said second metal interconnect patterns have outer surfaces co-planar with said second major surface, said method further comprising : forming a through hole extending through said dielectric element between said first metal interconnect patterns and said second metal interconnect patterns ; and forming a conductor lining said through hole to connect said first metal interconnect patterns to said second metal interconnect patterns simultaneously when forming said proj ecting conductive film.
PCT/US2006/002597 2005-01-24 2006-01-24 Structure and method of making interconnect element having metal traces embedded in suface of dielectric WO2006079097A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2007552389A JP2008529283A (en) 2005-01-24 2006-01-24 Composition and method for making interconnect elements having metal traces embedded in the surface of a dielectric

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2005015970A JP2006135277A (en) 2004-10-06 2005-01-24 Wiring board and its manufacturing method
JP2005-15970 2005-01-24

Publications (1)

Publication Number Publication Date
WO2006079097A1 true WO2006079097A1 (en) 2006-07-27

Family

ID=36295509

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/002597 WO2006079097A1 (en) 2005-01-24 2006-01-24 Structure and method of making interconnect element having metal traces embedded in suface of dielectric

Country Status (2)

Country Link
JP (1) JP2008529283A (en)
WO (1) WO2006079097A1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI347807B (en) 2008-05-13 2011-08-21 Unimicron Technology Corp Electrically interconnect structure and process thereof and circuit board structure
US9049791B2 (en) 2013-06-07 2015-06-02 Zhuhai Advanced Chip Carriers & Electronic Substrates Solutions Technologies Co. Ltd. Terminations and couplings between chips and substrates
JP6550260B2 (en) * 2015-04-28 2019-07-24 新光電気工業株式会社 Wiring board and method of manufacturing wiring board

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3606677A (en) * 1967-12-26 1971-09-21 Rca Corp Multilayer circuit board techniques
US4631100A (en) * 1983-01-10 1986-12-23 Pellegrino Peter P Method and apparatus for mass producing printed circuit boards
US5664325A (en) * 1991-04-23 1997-09-09 Hitachi Chemical Co. Ltd. Fabrication process of wiring board
US5878487A (en) * 1996-09-19 1999-03-09 Ford Motor Company Method of supporting an electrical circuit on an electrically insulative base substrate
US6323439B1 (en) * 1998-09-24 2001-11-27 Ngk Spark Plug Co., Ltd. Metal core multilayer resin wiring board with thin portion and method for manufacturing the same
US6528343B1 (en) * 1999-05-12 2003-03-04 Hitachi, Ltd. Semiconductor device its manufacturing method and electronic device
US20040148770A1 (en) * 1996-09-06 2004-08-05 Matsushita Electric Industrial Co., Ltd. Method for producing printed wiring boards

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02159789A (en) * 1988-12-14 1990-06-19 Meiko Denshi Kogyo Kk Manufacture of printed wiring board
JP3241605B2 (en) * 1996-09-06 2001-12-25 松下電器産業株式会社 Wiring board manufacturing method and wiring board
US6518096B2 (en) * 2001-01-08 2003-02-11 Fujitsu Limited Interconnect assembly and Z-connection method for fine pitch substrates
JP2002290048A (en) * 2001-03-23 2002-10-04 Fujitsu Ltd Via forming method in multilayer circuit board
JP3714415B2 (en) * 2002-01-21 2005-11-09 日立電線株式会社 TAB tape for liquid crystal display and manufacturing method thereof
JP4161604B2 (en) * 2002-04-03 2008-10-08 松下電器産業株式会社 Printed wiring board and manufacturing method thereof
JP2004253432A (en) * 2003-02-18 2004-09-09 Matsushita Electric Ind Co Ltd Method of manufacturing printed wiring board
JP2004007006A (en) * 2003-09-16 2004-01-08 Kyocera Corp Multilayer wiring board

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3606677A (en) * 1967-12-26 1971-09-21 Rca Corp Multilayer circuit board techniques
US4631100A (en) * 1983-01-10 1986-12-23 Pellegrino Peter P Method and apparatus for mass producing printed circuit boards
US5664325A (en) * 1991-04-23 1997-09-09 Hitachi Chemical Co. Ltd. Fabrication process of wiring board
US20040148770A1 (en) * 1996-09-06 2004-08-05 Matsushita Electric Industrial Co., Ltd. Method for producing printed wiring boards
US5878487A (en) * 1996-09-19 1999-03-09 Ford Motor Company Method of supporting an electrical circuit on an electrically insulative base substrate
US6323439B1 (en) * 1998-09-24 2001-11-27 Ngk Spark Plug Co., Ltd. Metal core multilayer resin wiring board with thin portion and method for manufacturing the same
US6528343B1 (en) * 1999-05-12 2003-03-04 Hitachi, Ltd. Semiconductor device its manufacturing method and electronic device

Also Published As

Publication number Publication date
JP2008529283A (en) 2008-07-31

Similar Documents

Publication Publication Date Title
US8736064B2 (en) Structure and method of making interconnect element having metal traces embedded in surface of dielectric
US8859420B2 (en) Structure and method of making interconnect element, and multilayer wiring board including the interconnect element
US6063647A (en) Method for making circuit elements for a z-axis interconnect
KR101572600B1 (en) Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
EP0526133B1 (en) Polyimide multilayer wiring substrate and method for manufacturing the same
US8177577B2 (en) Printed wiring board having a substrate with higher conductor density inserted into a recess of another substrate with lower conductor density
EP2172089B1 (en) Method for manufacturing a multilayer wiring element having pin interface
CN100596258C (en) Method for manufacturing a circuit board structure, and a circuit board structure
US20080169568A1 (en) Structure and method of making interconnect element having metal traces embedded in surface of dielectric
KR100836653B1 (en) Circuit board and method for manufacturing thereof
KR101143837B1 (en) Electronic chip embedded circuit board and method of manufacturing the same
EP1763295A2 (en) Electronic component embedded board and its manufacturing method
CN103167727A (en) Wiring board and method for manufacturing the same
US5637834A (en) Multilayer circuit substrate and method for forming same
JP3653452B2 (en) WIRING CIRCUIT BOARD, ITS MANUFACTURING METHOD, SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE, AND ITS MANUFACTURING METHOD
US20110258850A1 (en) Wiring substrate and method of manufacturing the same
JP2009253261A (en) High density circuit board and manufacturing method thereof
JP2001332866A (en) Circuit board and method of production
US10477704B2 (en) Multilayer board and electronic device
WO2012096774A1 (en) Method of transferring and electrically joining a high density multilevel thin film to a circuitized and flexible organic substrate and associated devices
WO2006079097A1 (en) Structure and method of making interconnect element having metal traces embedded in suface of dielectric
CN107770946A (en) Printed wiring board and its manufacture method
US6913814B2 (en) Lamination process and structure of high layout density substrate
JP2009512176A (en) Structure and method for making interconnect elements having metal traces embedded in the surface of a dielectric
EP1226743B1 (en) Method of fabricating a laminated printed circuit board

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2007552389

Country of ref document: JP

122 Ep: pct application non-entry in european phase

Ref document number: 06719453

Country of ref document: EP

Kind code of ref document: A1