US9727123B1 - Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs - Google Patents
Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs Download PDFInfo
- Publication number
- US9727123B1 US9727123B1 US15/200,538 US201615200538A US9727123B1 US 9727123 B1 US9727123 B1 US 9727123B1 US 201615200538 A US201615200538 A US 201615200538A US 9727123 B1 US9727123 B1 US 9727123B1
- Authority
- US
- United States
- Prior art keywords
- power
- fet
- gate
- channel power
- external
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
- G06F1/3234—Power saving characterised by the action undertaken
- G06F1/3287—Power saving characterised by the action undertaken by switching off individual functional units in the computer system
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/266—Arrangements to supply power to external peripherals either directly from the computer or under computer control, e.g. supply of power through the communication port, computer controlled power-strips
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/382—Information transfer, e.g. on bus using universal interface adapter
- G06F13/385—Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4063—Device-to-bus coupling
- G06F13/4068—Electrical coupling
- G06F13/4072—Drivers or receivers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4282—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2213/00—Indexing scheme relating to interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F2213/0042—Universal serial bus [USB]
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Definitions
- This disclosure relates to integrated circuits (ICs) and Systems-on-Chip (SoCs) that are configured to control power transfer to/from electronic devices.
- ICs integrated circuits
- SoCs Systems-on-Chip
- USB Universal Serial Bus
- an electronic device may be configured as a power consumer to receive power through a USB connector (e.g., for battery charging), while in other applications an electronic device may be configured as a power provider to provide power to another device that is connected thereto through a USB connector.
- Electronic devices are typically configured to transfer power through power paths that include power Field Effect Transistors (power-FETs) as switch devices.
- power-FETs power Field Effect Transistors
- a power-FET is referred to as being of an N-channel type (an N-channel power-FET) when its source and drain are “n+” regions and its body is a “p” region.
- a power-FET is referred to as being of a P-channel type (a P-channel power-FET) when its source and drain are “p+” regions and its body is an “n” region. Since power-FETs may be of an N-channel type or a P-channel type that have different characteristics, electronic device manufacturers face various challenges when designing electronic devices that need to support power paths with N-channel power-FETs and power paths with P-channel power-FETs.
- FIG. 1A illustrates an example on-die integrated circuit (IC) controller with a USB subsystem in accordance with some embodiments.
- IC integrated circuit
- FIG. 1B illustrates example devices that can include the IC controller with the USB subsystem of FIG. 1A , according to example embodiments.
- FIG. 2A illustrates an example integrated gate-driver circuit for power-FETs with common gate controls, according to some embodiments.
- FIG. 2B illustrates an example integrated gate-driver circuit for power-FETs with independent gate controls, according to some embodiments.
- FIG. 3 illustrates a diagram with voltage waveforms of a control signal at the gate of an N-channel power-FET, according to an example embodiment.
- FIG. 4 illustrates a diagram with voltage waveforms of the control signal at the gate of a P-channel power-FET, according to the embodiment in FIG. 3 .
- FIG. 5 illustrates an example IC controller with configurable/programmable integrated gate-driver circuit(s), in accordance with some embodiments.
- FIG. 6 illustrates an example method for operating power-FET(s), in accordance with some embodiments.
- FIG. 7 illustrates an example system in accordance with some embodiments.
- FIG. 8 illustrates a diagram with voltage waveforms of a gate-driver output signal for control of N-channel power-FET(s), according to an example embodiment.
- FIG. 9 illustrates a diagram with voltage waveforms of the gate-driver output signal for control of P-channel power-FET(s), according to the embodiment in FIG. 8 .
- electronic devices include, without limitation, personal computers (e.g., laptop computers, notebook computers, etc.), mobile computing devices (e.g., tablets, tablet computers, e-reader devices, etc.), mobile communication devices (e.g., smartphones, cell phones, personal digital assistants, messaging devices, pocket PCs, etc.), connectivity and charging devices (e.g., hubs, docking stations, adapters, chargers, etc.), audio/video/data recording and/or playback devices (e.g., cameras, voice recorders, hand-held scanners, monitors, etc.), and other similar electronic devices that can use USB connectors (interfaces) for communication and/or battery charging.
- personal computers e.g., laptop computers, notebook computers, etc.
- mobile computing devices e.g., tablets, tablet computers, e-reader devices, etc.
- mobile communication devices e.g., smartphones, cell phones, personal digital assistants,
- USB-enabled if the electronic device or system complies with at least one release of a Universal Serial Bus (USB) specification.
- USB specifications include, without limitation, the USB Specification Revision 2.0, the USB 3.0 Specification, the USB 3.1 Specification, and/or various supplements (e.g., such as On-The-Go, or OTG), versions and errata thereof.
- the USB specifications generally define the characteristics (e.g., attributes, protocol definition, types of transactions, bus management, programming interfaces, etc.) of a differential serial bus that are required to design and build standard communication systems and peripherals.
- a USB-enabled peripheral electronic device attaches to a USB-enabled host device through a USB port of the host device to form a USB-enabled system.
- a USB 2.0 port includes a power line of 5V (denoted VBUS), a differential pair of data lines (denoted D+ or DP, and D ⁇ or DN), and a ground line for power return (denoted GND).
- a USB 3.0 port also provides the VBUS, D+, D ⁇ , and GND lines for backward compatibility with USB 2.0.
- a USB 3.0 port also provides a differential pair of transmitter data lines (denoted SSTX+ and SSTX ⁇ ), a differential pair of receiver data lines (denoted SSRX+ and SSRX ⁇ ), a power line for power (denoted DPWR), and a ground line for power return (denoted DGND).
- a USB 3.1 port provides the same lines as a USB 3.0 port for backward compatibility with USB 2.0 and USB 3.0 communications, but extends the performance of the SuperSpeed bus by a collection of features referred to as Enhanced SuperSpeed.
- USB Type-C An emerging technology for USB connectors, called USB Type-C, was recently defined in various releases of the USB Type-C specification (e.g., such as Release 1.0 dated Aug. 11, 2014, Release 1.1 dated Apr. 3, 2015, etc).
- the various releases of the USB Type-C specification define USB Type-C receptacle, plug, and cables that can support USB communications as well as power delivery over newer USB power delivery protocols defined in various revisions of the USB Power Delivery (USB-PD) specification (e.g., such as Revision 1.0 released Jul. 5, 2012, Revision 2.0 released Aug. 11, 2014, etc).
- USB Type-C subsystem refers to hardware circuitry that may be controllable by firmware and/or software in an integrated circuit (IC) controller, which is configured and operable to perform the functions and to satisfy the requirements specified in at least one release of the USB Type-C specification.
- IC integrated circuit
- Type-C functions and requirements may include, without limitation, data and other communications according to USB 2.0 and USB 3.0/3.1, electro-mechanical definitions and performance requirements for Type-C cables, electro-mechanical definitions and performance requirements for Type-C receptacles, electro-mechanical definitions and performance requirements for Type-C plugs, requirements for Type-C to legacy cable assemblies and adapters, requirements for Type-C-based device detection and interface configuration, requirements for optimized power delivery for Type-C connectors, etc.
- a Type-C port provides VBUS, D+, D ⁇ , GND, SSTX+, SSTX ⁇ , SSRX+, and SSRX ⁇ lines, among others.
- a Type-C port also provides a Sideband Use (denoted SNU) line for signaling of sideband functionality and a Configuration Channel (denoted CC) line for discovery, configuration, and management of connections across a Type-C cable.
- a Type-C port may be associated with a Type-C plug and with a Type-C receptacle.
- the Type-C plug and the Type-C receptacle are designed as a reversible pair that operates regardless of the plug-to-receptacle orientation.
- a standard Type-C connector disposed as a standard Type-C plug or receptacle, provides pins for four VBUS lines, four ground return (GND) lines, two D+ lines (DP1 and DP2), two D ⁇ lines (DN1 and DN2), two SSTX+ lines (SSTXP1 and SSTXP2), two SSTX ⁇ lines (SSTXN1 and SSTXN2), two SSRX+ lines (SSRXP1 and SSRXP2), two SSRX ⁇ lines (SSRXN1 and SSRXN2), two CC lines (CC1 and CC2), and two SBU lines (SBU1 and SBU2), among others.
- GDD ground return
- USB-PD Universal Serial Bus
- the USB-PD specification defines a standard protocol designed to enable the maximum functionality of USB-enabled devices by providing more flexible power delivery thereto/therefrom along with data communications over a single Type-C cable through USB Type-C ports.
- the USB-PD specification describes the architecture, protocols, power supply behavior, parameters, and cabling necessary for managing power delivery over USB Type-C cables at up to 100 W of power.
- USB-enabled devices may negotiate for more current and/or higher or lower voltages over a USB Type-C cable than are defined in older USB specifications (e.g., such as the USB 2.0 Specification, USB 3.1 Specification, the USB Battery Charging Specification Rev. 1.0/1.1/1.2, etc).
- USB-PD subsystem refers to hardware circuitry that may be controllable by firmware and/or software in an integrated circuit (IC) controller, which is configured and operable to perform the functions and to satisfy the requirements specified in at least one release of the USB-PD specification.
- An electronic device typically uses a power-transfer circuit (power path) to transfer power to/from the device.
- a power path includes one or more power-FETs that are coupled in-line on the circuit path to operate as switches (e.g., as ON/OFF switches).
- Power-FETs differ in some important characteristics from FETs and other types of transistor switch devices that are used for other, non-power-transfer applications.
- a power-FET needs to carry a large amount of current between its source and its drain while it is ON, to have very low resistance from its source to its drain while it is ON, and to withstand high voltages from its source to its drain while it is OFF.
- a power-FET may be characterized as being able to carry currents in the range of several hundred milliamps (e.g., 500-900 mA) to several amps (e.g., 3-5 A, or higher), and to withstand voltages in the range of 12V to 40V (or higher) across its source to its drain.
- the resistance between the source and the drain of a power-FET device needs to be very small in order to prevent (or at least to keep very small) the power loss across the device.
- the resistance between the source and the drain of a power-FET is controlled (at least in part) by the voltage applied to the gate of the power-FET while it is ON by a gate-driver circuit (gate driver), which is used to control the power-FET in a given power path of an electronic device.
- gate driver used to control the power-FET in a given power path of an electronic device.
- a gate-driver circuit applies a positive voltage on the power-FET's gate that is higher than the voltage applied to the power-FET's source. This positive voltage difference between the gate voltage and the source voltage of a power-FET is referred to as “overdrive voltage”, where the higher the overdrive voltage is the lower the resistance between the source and the drain of the power-FET becomes.
- a gate-driver circuit needs to apply to the power-FET's gate a voltage that is lower than the voltage at the power-FET's source, where the lower the gate voltage is the lower the resistance between the source and the drain of the power-FET becomes.
- N-channel power-FETs are preferred by semiconductor manufacturers because they are smaller in size and therefore require less semiconductor substrate area to provide the same power-transfer characteristics.
- P-channel power-FETs have the advantage of being able to turn ON at a 0V gate voltage, which is beneficial for some power-consumer applications (e.g., such as charging a dead battery in a mobile device).
- one type of a discrete IC controller is typically used to control N-channel power-FETs (e.g., as used in power-provider applications) and a different type of a discrete IC controller is used to control P-channel power-FETs (e.g., as used in power-consumer applications).
- a discrete separate IC controller typically operates by receiving a control signal from outside the controller chip, and translating that control signal into the voltage that is driven on the gate of the N-channel or P-channel power-FET.
- an electronic device manufacturer needs to decide which type of IC controller (e.g., controller for N-channel power-FETs or controller for P-channel power-FETs) to use in the power path(s) early in the design cycle of an electronic device, thereby losing the flexibility to use the same IC controller when having to control N-channel power-FETs and P-channel power-FETs for specific applications.
- This lack of flexibility leads to various disadvantages such as longer design times, an increased bill of materials (BOM), and a need to characterize multiple IC controller chips with different gate-driver circuits, among others.
- the techniques described herein provide an IC controller with a programmable/configurable integrated gate-driver circuit that supports three output states for driving the gates of both N-channel power-FETs and P-channel power-FETs.
- a first state positive threshold state
- the gate-driver circuit can be operatively programmed and/or configured to provide an output signal with a voltage that is equal to or exceeds a positive threshold voltage to turn and maintain ON N-channel power-FET(s).
- the gate-driver circuit In a second state (zero-voltage, or 0V, state), the gate-driver circuit can be operatively programmed and/or configured to provide an output signal with a voltage that is substantially zero (i.e., 0V) to turn OFF N-channel power-FET(s) and to turn and maintain ON P-channel power-FET(s). In a third state (high-impedance, or HiZ, state), the gate-driver circuit can be operatively programmed and/or configured to provide a high impedance on its output to turn OFF P-channel power-FET(s).
- a device comprises a USB subsystem that is disposed in a monolithic (single) integrated circuit (IC) formed on a semiconductor substrate.
- the USB subsystem comprises a gate-driver circuit configured to selectively control an N-channel power-FET or a P-channel power-FET, where the N-channel power-FET and the P-channel power-FET are external to the single IC.
- the USB subsystem is a USB-PD subsystem, while in another aspect the USB subsystem is a USB Type-C subsystem.
- the gate-driver circuit is configured to control the external N-channel power-FET and the external P-channel power-FET based on control signals from the USB subsystem.
- the gate-driver circuit is configured to control the external N-channel power-FET on one or more outputs of the single IC, and also to control the external P-channel power-FET on the same one or more outputs of the single IC.
- the USB subsystem is configured to determine whether the external N-channel power-FET or the external P-channel power-FET is coupled to the gate-driver circuit and to select the corresponding firmware or operation mode to control the coupled external power-FET.
- the gate-driver circuit is configured to provide an output signal at a positive threshold voltage, at a zero voltage, and at a high-impedance.
- the gate-driver circuit includes one output configured to control two power-FETs that are coupled on an external power path. In another example aspect, the gate-driver circuit includes two separate outputs configured to independently control two separate power-FETs that are coupled on an external power path.
- a method for a USB-enabled device with an IC controller comprises: determining, by the IC controller, whether an external N-channel power-FET or an external P-channel power-FET is coupled to the IC controller; controlling the external N-channel power-FET by a gate-driver circuit of the IC controller, when the external N-channel power-FET is determined as being coupled to the IC controller; and controlling the external P-channel power-FET by the gate-driver circuit of the IC controller, when the external P-channel power-FET is determined as being coupled to the IC controller.
- determining whether the external N-channel power-FET or the external P-channel power-FET is coupled to the IC controller comprises receiving a signal on an input of the IC controller. In another example aspect, determining whether the external N-channel power-FET or the external P-channel power-FET is coupled to the IC controller comprises uploading a firmware setting in the IC controller. In another example aspect, determining whether the external N-channel power-FET or the external P-channel power-FET is coupled to the IC controller comprises performing voltage detection on one or more outputs of the gate-driver circuit.
- controlling the external N-channel power-FET comprises: outputting, by the gate-driver circuit, a positive threshold voltage to turn ON the external N-channel power-FET; and outputting, by the gate-driver circuit, a zero voltage to turn OFF the external N-channel power-FET.
- controlling the external P-channel power-FET comprises: outputting, by the gate-driver circuit, a zero voltage to turn ON the external P-channel power-FET; and outputting, by the gate-driver circuit, a high impedance to turn OFF the external P-channel power-FET.
- the method further comprises determining a voltage level for an output signal of the gate-driver circuit.
- a USB-enabled system comprises a power path and an IC controller coupled to control the power path, where the power path is external to the IC controller.
- the IC controller is configured and/or programmable to: determine whether an N-channel power-FET or a P-channel power-FET is coupled in the power path; control the N-channel power-FET when the N-channel power-FET is determined as being coupled in the power path; and control the P-channel power-FET when the P-channel power-FET is determined as being coupled in the power path.
- the power path is a power-consumer path, while in another example aspect the power path is a power-provider path.
- the IC controller comprises a USB subsystem.
- the USB subsystem may be a USB-PD subsystem, a USB Type-C subsystem, or both.
- FIG. 1A illustrates an example device 100 that is configured in accordance with the techniques for power-FET gate-driver circuits described herein.
- device 100 is an integrated circuit (IC) controller chip manufactured on an IC die.
- IC controller 100 may be a single-chip IC device from the family of CCGx USB controllers developed by Cypress Semiconductor Corporation, San Jose, Calif.
- IC controller 100 may be a single-chip IC that is manufactured as a System-on-Chip (SoC).
- SoC System-on-Chip
- IC controller 100 includes CPU subsystem 102 , peripheral interconnect 114 , system resources 116 , various input/output (I/O) blocks (e.g., 118 A- 118 C), and USB subsystem 200 .
- I/O input/output
- IC controller 100 provides circuitry and firmware that is configured and operable to support a number of power states 122 .
- CPU subsystem 102 includes one or more CPUs (central processing units) 104 , flash memory 106 , SRAM (Static Random Access Memory) 108 , and ROM (Read Only Memory) 110 that are coupled to system interconnect 112 .
- CPU 104 is a suitable processor that can operate in a system-on-chip device.
- the CPU may be optimized for low-power operation with extensive clock gating and may include various internal controller circuits that allow the CPU to operate in various power states.
- the CPU may include a wake-up interrupt controller that is configured to wake the CPU from a sleep state, thereby allowing power to be switched off when the IC chip is in the sleep state.
- Flash memory 106 can be any type of program memory (e.g., NAND flash, NOR flash, etc.) that is configurable for storing data and/or programs.
- SRAM 108 can be any type of volatile or non-volatile memory that is suitable for storing data and firmware/software instructions accessed by CPU 104 .
- ROM 110 can be any type of suitable storage that is configurable for storing boot-up routines, configuration parameters, and other system-on-chip firmware parameters and settings.
- System interconnect 112 is a system bus (e.g., a single-level or multi-level Advanced High-Performance Bus, or AHB) that is configured as an interface that couples the various components of CPU subsystem 102 to each other, as well as a data and control interface between the various components of the CPU subsystem and peripheral interconnect 114 .
- AHB Advanced High-Performance Bus
- Peripheral interconnect 114 is a peripheral bus (e.g., a single-level or multi-level AHB) that provides the primary data and control interface between CPU subsystem 102 and its peripherals and other resources, such as system resources 116 , I/O blocks (e.g., 118 A- 118 C), and USB subsystem 200 .
- the peripheral interconnect may include various controller circuits (e.g., direct memory access, or DMA controllers), which may be programmed to transfer data between peripheral blocks without burdening the CPU subsystem.
- each of the components of the CPU subsystem and the peripheral interconnect may be different with each choice or type of CPU, system bus, and/or peripheral bus.
- System resources 116 include various electronic circuits that support the operation of IC controller 100 in its various states and modes.
- system resources 116 may include a power subsystem that provides the power resources required for each controller state/mode such as, for example, voltage and/or current references, wake-up interrupt controller (WIC), power-on-reset (POR), etc.
- the power subsystem of system resources 116 may also include circuits that allow IC controller 100 to draw and/or provide power from/to external sources with several different voltage and/or current levels.
- System resources 116 may also include a clock subsystem that provides various clocks that are used by IC controller 100 , as well as circuits that implement various controller functions such as external reset.
- An IC controller such as IC controller 100
- IC controller 100 may include various different types of I/O blocks and subsystems in various embodiments and implementations.
- IC controller 100 includes GPIO (general purpose input output) blocks 118 A, TCPWM (timer/counter/pulse-width-modulation) blocks 118 B, SCBs (serial communication blocks) 118 C, and USB subsystem 200 .
- GPIOs 118 A include circuits configured to implement various functions such as, for example, pull-ups, pull-downs, input threshold select, input and output buffer enabling/disabling, multiplex signals connected to various I/O pins, etc.
- TCPWMs 118 B include circuits configured to implement timers, counters, pulse-width modulators, decoders and various other analog/mixed signal elements that are configured to operate on input/output signals.
- SCBs 118 C include circuits configured to implement various serial communication interfaces such as, for example, I 2 C, SPI (serial peripheral interface), UART (universal asynchronous receiver/transmitter), etc.
- USB subsystem 200 is configured in accordance with the techniques described herein, and may also provide support for USB communications over USB ports (e.g., such as USB 2.0, USB 3.0/3.1, etc.) as well other USB functionality such as power delivery and battery charging.
- USB subsystem 200 may be a USB-PD subsystem, a USB Type-C subsystem, or both (e.g., a USB-Type C subsystem that supports USB-PD functionality).
- USB subsystem 200 includes a Type-C transceiver and physical layer logic (PHY), which are configured as an integrated baseband PHY circuit to perform various digital encoding/decoding functions (e.g., Biphase Mark Code-BMC encoding/decoding, cyclical redundancy checks-CRC, etc.) and analog signal processing functions involved in physical layer transmissions.
- IC controller 100 and/or the USB subsystem 200 thereof may also be configured to respond to communications defined in a USB-PD Specification such as, for example, SOP, SOP′, and SOP′′ messaging.
- USB subsystem 200 includes one or more gate-driver circuits 202 configured in accordance with the techniques described herein.
- Each gate-driver circuit 202 is configurable and programmable to select whether to control N-channel power-FET(s) or P-channel power-FET(s) that may be coupled in power path(s) that are external to IC controller 100 .
- each gate-driver circuit 202 is configured to generate an output signal in a positive threshold state, in a zero-voltage state, and in a high-impedance state to drive the gates of both N-channel power-FETs and P-channel power-FETs, in accordance with the techniques described herein.
- FIG. 1B illustrates example operational contexts in which the described techniques for power-FET gate-driver circuits may be implemented.
- an IC controller (such as IC controller 100 of FIG. 1A ) can be disposed and configured in an electronic device (e.g., a USB-enabled device) to perform operations in accordance with the techniques described herein.
- an IC controller 100 A may be disposed and configured in a computing device (e.g., laptop computer 130 ).
- an IC controller 100 B may be disposed and configured in an electronic device (e.g., monitor 140 ).
- an IC controller 100 C may be disposed and configured in a networking/connectivity device (e.g., hub 150 ).
- an IC controller 100 D may be disposed and configured in a charging device (e.g., wall charger 160 ).
- an IC controller 100 E may be disposed and configured in a mobile device (e.g., smartphone or tablet 170 ).
- an IC controller with the power-FET gate-driver circuits described herein may be disposed in various other electronic or electro-mechanical devices (e.g., servo motors, variable frequency drives, power supplies, power converters, etc.) to control various power-FETs, insulated-gate bipolar transistors (IGBTs), and the like.
- servo motors e.g., servo motors, variable frequency drives, power supplies, power converters, etc.
- IGBTs insulated-gate bipolar transistors
- FIG. 2A illustrates an IC controller 100 with an example integrated gate-driver circuit 202 for power-FETs in accordance with the techniques described herein.
- IC controller 100 may be the same as controller 100 illustrated in FIG. 1A , or may be a controller with structural elements of a different type of SoC.
- IC controller 100 includes a gate-driver circuit 202 configured in accordance with the techniques described herein.
- Gate-driver circuit 202 includes pump 204 and a transistor switch device 206 .
- Pump 204 is coupled to inputs 203 and 207 of IC controller 100 , and the output of pump 204 is coupled to output 209 of gate-driver circuit 202 .
- Input 203 is configured to receive programmable voltages V 1 /V 2 , and/or V 0 from firmware and/or registers of IC controller 100 and to apply the received voltage(s) to pump 204 .
- Input 207 of IC controller 100 is configured to receive an enable signal configured to enable/disable pump 204 .
- Switch 206 is coupled between output 209 and ground, where the gate of switch 206 is coupled to input 205 of IC controller 100 .
- Input 205 is configured to receive an enable signal from firmware of IC controller 100 where, when applied to the gate of switch 206 , the enable signal on input 205 is configured to turn on switch 206 in order to pull down the voltage on output 209 of gate-driver circuit 202 .
- IC controller 100 is disposed in chip package 101 , which is coupled to external power path 210 through chip pin 109 .
- gate-driver circuit 202 uses a common driver output 209 to simultaneously control two power-FETs ( 212 and 214 ) in power path 210 .
- the two power-FETs 212 and 214 are coupled in series in-line on power path 210 .
- One reason for using two power-FETs to control the power path is because a power-FET has an intrinsic parasitic “body diode” between its source and its drain, where such intrinsic parasitic “body diode” is always going to be “on” in one direction of the power path.
- coupling two power-FETs in series with their intrinsic parasitic “body diodes” facing in opposite directions substantially eliminates the effect these “body diodes” in the power path.
- FIG. 2A illustrates how both N-channel power-FETs and P-channel power-FETs can be coupled to a common control output of gate-driver circuit 202 .
- the power-FETs 212 and 214 in power path 210 are N-channel type or a P-channel type, the gates of both power-FETs 212 and 214 are each coupled to output 209 of gate-driver circuit 202 through pin 109 on chip package 101 . As indicated in FIG.
- power-FETs 212 and 214 are both N-channel power-FETs where, as indicated by solid lines, the gate of power-FET 212 is coupled to ground through resistor element 212 A and the gate of power-FET 214 is coupled to ground through resistor element 214 A.
- power-FETs 212 and 214 may be both P-channel power-FETs where, as indicated by dashed lines, the source of power-FET 212 may be coupled to the gate of power-FET 212 through resistor element 212 B and the source of power-FET 214 may be coupled to the gate of power-FET 214 through resistor element 214 B.
- power-FETs 212 and 214 may be both P-channel power-FETs where, as indicated by dashed lines, the drain of power-FET 212 may be coupled to the gate of power-FET 212 through resistor element 212 C and the drain of power-FET 214 may be coupled to the gate of power-FET 214 through resistor element 214 C.
- gate-driver circuit 202 is configured to provide a high impedance at the gates of the power-FETs 212 and 214 by simply floating output 209 , which causes resistor elements 212 B and 214 B (or, 212 C and 214 C) to pull the gate voltages of power-FETs 212 and 214 to the source (or drain) voltage of the respective power-FET.
- gate-driver circuit 202 drives the gates of the N-channel power-FETs 212 and 214 at an output voltage of substantially 0V to turn these power-FETs OFF and at a positive voltage (e.g., higher than the power-FETs' source voltage) to turn these power-FETs ON.
- gate-driver circuit 202 receives voltages V 1 /V 2 and/or V 0 through input 203 .
- Voltages V 0 , V 1 , and V 2 are typically (but not necessarily) the same and represent the voltage that needs to pass through power path 210 .
- IC controller 100 may detect and/or generate voltages V 0 , V 1 , and V 2 and may provide these voltages as reference voltages to pump 204 .
- Firmware logic and/or other hardware in pump 204 is configured to use the reference voltages to generate, at output 209 , an output signal with a voltage that is sufficient to turn ON N-channel power-FETs 212 and 214 .
- pump 204 is turned on to generate and drive an output signal of sufficient positive voltage through output 209 and pin 109 to the gates of N-channel power-FETs 212 and 214 .
- N-channel power-FETs 212 and 214 are turned ON to pass their designated current, thereby effectuating a transfer of power through power path 210 .
- IC controller 100 removes the enable signal from input 207 to turn pump 204 off and applies a pull-down enable signal at input 205 .
- the enable signal on input 205 turns on switch 206 and the output voltage at output 209 is driven to system ground.
- a voltage of substantially 0V is applied to the gates of N-channel power-FETs 212 and 214 , which turns OFF these power-FETs thereby stopping the transfer of power through power path 210 .
- gate-driver circuit 202 drives the gates of the P-channel power-FETs 212 and 214 at an output voltage of substantially 0V to turn these power-FETs ON and at high impedance (HiZ) to turn these power-FETs OFF.
- IC controller 100 and/or any USB subsystem thereof
- provides a pull-down enable signal at input 205 with no enable signal provided at input 207 thereby keeping pump 204 off
- the pull-down enable signal turns on switch 206 and the output voltage at output 209 is driven to system ground (e.g., a strong 0V).
- a voltage of substantially 0V is applied to the gates of P-channel power-FETs 212 and 214 , which turns ON these power-FETs thereby effectuating a transfer of power through power path 210 .
- IC controller 100 removes the pull-down enable signal from input 205 and switch 206 is turned off to float the output 209 .
- output 209 is driven to high impedance and the external resistor elements 212 B and 214 B (or, 212 C and 214 C) pull-up the voltages at the gates of P-channel power-FETs 212 and 214 to voltages V 1 /V 2 (or, V 0 ).
- the high impedance driven on output 209 causes the gate voltages of P-channel power-FETs 212 and 214 to turn OFF these power-FETs, thereby stopping the transfer of power through power path 210 .
- FIG. 2B illustrates an IC controller 100 with an example integrated gate-driver circuit 202 for power-FETs in accordance with the techniques described herein.
- IC controller 100 may be the same as controller 100 illustrated in FIG. 1A , or may be a controller with structural elements of a different type of SoC.
- the gate-driver circuit 202 in FIG. 2B is configured with two independently-controlled driver outputs, which allows each power-FET in power path 210 to be turned ON/OFF at a time offset from the other in order to avoid in-rush current.
- IC controller 100 includes a gate-driver circuit 202 configured in accordance with the techniques described herein.
- Gate-driver circuit 202 includes pumps 204 - 1 and 204 - 2 , and transistor switch devices 206 - 1 and 206 - 2 .
- Pump 204 - 1 is coupled to inputs 203 and 207 - 1 of IC controller 100 , and the output of pump 204 - 1 is coupled to output 209 - 1 of gate-driver circuit 202 .
- Pump 204 - 2 is coupled to inputs 203 and 207 - 2 of IC controller 100 , and the output of pump 204 - 2 is coupled to output 209 - 2 of gate-driver circuit 202 .
- Input 203 is configured to receive programmable voltages V 1 /V 2 , and/or V 0 from firmware and/or registers of IC controller 100 and to apply the received voltage(s) to pumps 204 - 1 and 204 - 2 .
- Input 207 - 1 of IC controller 100 is configured to receive an enable signal configured to enable/disable pump 204 - 1
- input 207 - 2 is configured to receive an enable signal configured to enable/disable pump 204 - 2 .
- Switch 206 - 1 is coupled between output 209 - 1 and ground, where the gate of switch 206 - 1 is coupled to input 205 - 1 of IC controller 100 .
- Input 205 - 1 is configured to receive an enable signal from firmware of IC controller 100 where, when applied to the gate of switch 206 - 1 , the enable signal is configured to turn on switch 206 - 1 in order to pull down the voltage on output 209 - 1 .
- Switch 206 - 2 is coupled between output 209 - 2 and ground, where the gate of switch 206 - 2 is coupled to input 205 - 2 of IC controller 100 .
- Input 205 - 2 is configured to receive an enable signal from firmware of IC controller 100 where, when applied to the gate of switch 206 - 2 , the enable signal is configured to turn on switch 206 - 2 in order to pull down the voltage on output 209 - 2 .
- IC controller 100 is disposed in chip package 101 , where output 209 - 1 of gate-driver circuit 202 is coupled through chip pin 109 - 1 to power-FET 212 in external power path 210 and output 209 - 2 of gate-driver circuit 202 is coupled through chip pin 109 - 2 to power-FET 214 in the external power path 210 .
- gate-driver circuit 202 uses two independently-controlled driver outputs ( 209 - 1 and 209 - 2 ) to separately control each of power-FETs 212 and 214 in power path 210 .
- Using the two independently-controlled driver outputs allows gate-driver 202 to turned ON/OFF power-FETs 212 and 214 at a time offset from each other, where the time offset (e.g., several hundreds of microseconds) may be programmable and/or stored in the firmware/registers of IC controller 100 that are used to control application of enable signals to inputs 205 - 1 , 205 - 2 , 207 - 1 , and 207 - 2 .
- FIG. 2B illustrates how both N-channel power-FETs and P-channel power-FETs can be coupled to respective independently-controlled outputs of gate-driver circuit 202 .
- the gate of power-FET 212 is coupled through pin 109 - 1 to output 209 - 1 of gate-driver circuit 202 and the gate of power-FET 214 is coupled through pin 109 - 2 to output 209 - 2 of the gate-driver circuit 202 .
- the gate of power-FET 212 is coupled through pin 109 - 1 to output 209 - 1 of gate-driver circuit 202 and the gate of power-FET 214 is coupled through pin 109 - 2 to output 209 - 2 of the gate-driver circuit 202 .
- power-FETs 212 and 214 are both N-channel power-FETs where, as indicated by solid lines, the gate of power-FET 212 is coupled to ground through resistor element 212 A and the gate of power-FET 214 is coupled to ground through resistor element 214 A.
- power-FETs 212 and 214 may be both P-channel power-FETs where, as indicated by dashed lines, the source of power-FET 212 may be coupled to the gate of power-FET 212 through resistor element 212 B and the source of power-FET 214 may be coupled to the gate of power-FET 214 through resistor element 214 B.
- power-FETs 212 and 214 may be both P-channel power-FETs where, as indicated by dashed lines, the drain of power-FET 212 may be coupled to the gate of power-FET 212 through resistor element 212 C and the drain of power-FET 214 may be coupled to the gate of power-FET 214 through resistor element 214 C.
- gate-driver circuit 202 is configured to provide high impedance at the gates of power-FETs 212 and 214 by simply floating outputs 209 - 1 and 209 - 2 , respectively, which causes resistor elements 212 B and 214 B (or, 212 C and 214 C) to pull the gate voltages of power-FETs 212 and 214 to the source (or drain) voltage of the respective power-FET.
- gate-driver circuit 202 drives the gates of the N-channel power-FETs 212 and 214 at an output voltage of substantially 0V to turn these power-FETs OFF and at a positive voltage (e.g., higher than the power-FETs' source voltage) to turn these power-FETs ON.
- gate-driver circuit 202 receives voltages V 1 /V 2 and/or V 0 through input 203 .
- Voltages V 0 , V 1 , and V 2 are typically (but not necessarily) the same and represent the voltage that needs to pass through power path 210 .
- IC controller 100 may detect and/or generate voltages V 0 , V 1 , and V 2 and may provide these voltages as reference voltages to pumps 204 - 1 and 204 - 2 .
- Firmware logic and/or other hardware in pumps 204 - 1 and 204 - 2 is configured to use the reference voltages to generate, respectively at outputs 209 - 1 and 209 - 2 , separate output signals with a voltage that is sufficient to turn ON N-channel power-FETs 212 and 214 .
- N-channel power-FETs 212 and 214 are independently turned ON (separately, and possibly at a slight time offset) to pass their designated current, thereby effectuating a transfer of power through power path 210 .
- IC controller 100 removes the enable signal from input 207 - 1 to turn pump 204 - 1 off and applies a pull-down enable signal at input 205 - 1 .
- the enable signal on input 205 - 1 turns on switch 206 - 1 and the output voltage at output 209 - 1 is driven to system ground.
- IC controller 100 removes the enable signal from input 207 - 2 to turn pump 204 - 2 off and applies a pull-down enable signal at input 205 - 2 .
- the enable signal on input 205 - 2 turns on switch 206 - 2 and the output voltage at output 209 - 2 is driven to system ground.
- a voltage of substantially 0V is independently applied to the gates of N-channel power-FETs 212 and 214 , which turns OFF these power-FETs (separately, and possibly at a slight time offset) thereby stopping the transfer of power through power path 210 .
- gate-driver circuit 202 drives the gates of the P-channel power-FETs 212 and 214 at an output voltage of substantially 0V to turn these power-FETs ON and at high impedance (HiZ) to turn these power-FETs OFF.
- IC controller 100 and/or any USB subsystem thereof
- provides a pull-down enable signal at input 205 - 1 (with no enable signal provided at input 207 - 1 thereby keeping pump 204 - 1 off)
- the pull-down enable signal at input 205 - 1 turns on switch 206 - 1 and the output voltage at output 209 - 1 is driven to system ground (e.g., a strong 0V).
- IC controller 100 (and/or any USB subsystem thereof) provides a pull-down enable signal at input 205 - 2 (with no enable signal provided at input 207 - 2 thereby keeping pump 204 - 2 off)
- the pull-down enable signal at input 205 - 2 turns on switch 206 - 2 and the output voltage at output 209 - 2 is driven to system ground (e.g., a strong 0V).
- system ground e.g., a strong 0V
- a voltage of substantially 0V is independently applied to the gates of P-channel power-FETs 212 and 214 , which turns ON these power-FETs (separately, and possibly at a slight time offset) thereby effectuating a transfer of power through power path 210 .
- IC controller 100 removes the pull-down enable signal from input 205 - 1 and switch 206 - 1 is turned off to float the output 209 - 1 .
- IC controller 100 removes the pull-down enable signal from input 205 - 2 and switch 206 - 2 is turned off to float the output 209 - 2 .
- high impedance is independently driven on outputs 209 - 1 and 209 - 2 and the external resistor elements 212 B and 214 B (or, 212 C and 214 C) pull-up the voltages at the gates of P-channel power-FETs 212 and 214 to voltages V 1 /V 2 (or, V 0 ).
- the high impedance driven on outputs 209 - 1 and 209 - 2 cause the gate voltages of P-channel power-FETs 212 and 214 to turn OFF these power-FETs (separately, and possibly at a slight time offset), thereby stopping the transfer of power through power path 210 .
- FIGS. 3 and 4 illustrate voltage diagrams of control signals that can be applied by the same gate-driver circuit to control an N-channel power-FET and a P-channel power-FET, respectively, in accordance with the techniques described herein.
- FIG. 3 illustrates the voltage waveform of a control signal driven by a gate-driver circuit to the gate of an N-channel power-FET, in accordance with the techniques described herein.
- the gate-driver circuit may provide an output voltage of substantially 0V.
- Voltage diagram 300 illustrates that an N-channel power-FET is in the OFF state when the gate-driver output signal has an output voltage 302 (e.g., such as 0V), and that the N-channel power-FET is in the ON state when the gate-driver output signal has an output voltage 304 that is higher than or equal to the “vpwr_in” voltage plus the Vth voltage of the power-FET.
- an output voltage 302 e.g., such as 0V
- Vgs gate-to-source voltage of an N-channel power-FET goes beyond the Vth voltage
- the power-FET turns ON.
- the amount (e.g., the overdrive voltage) by which Vgs exceeds Vth determines the eventual resistance of the N-channel power-FET.
- the resistance of the N-channel power-FET decreases as higher voltage is applied to the gate of the power-FET.
- the N-channel power-FET needs to stay ON for the entire voltage range that the power-FET is supposed to pass through.
- an N-channel power-FET has to pass 20V between its drain and its source and Vth of the power-FET is 1V, then a voltage of at least 21V (or higher, such as 25V) needs to be applied to the power-FETs' gate to turn it ON and keep it ON.
- a voltage lower than the Vth of the power-FET e.g., such as 0V
- a gate-driver circuit is configured to determine (e.g., from settings in firmware or by detection on the driver outputs) the voltage “vpwr_in” that the N-channel power-FET needs to pass and a corresponding overdrive voltage. Then, based on the determined “vpwr_in” and overdrive voltages, the gate-driver circuit is configured to use a constant charge pump to determine and to generate an output voltage that is applied to the gate of the N-channel power-FET to turn it ON. When the N-channel power-FET needs to be turned OFF, the gate-driver circuit simply applies a system ground (e.g., 0V) to the gate of the power-FET.
- a system ground e.g., 0V
- FIG. 4 illustrates the voltage waveform of a control signal driven by the gate-driver circuit of FIG. 3 to the gate of a P-channel power-FET, in accordance with the techniques described herein.
- an external resistor e.g., coupled between the power-FET's gate and source
- the internal pull-down e.g., a system ground
- the gate-driver circuit needs to provide a high-impedance output so that the external resistor can pull-up the power-FET's gate to the power-transfer voltage “vpwr_in,” thereby turning OFF the P-channel power-FET. Operation of the gate-driver circuit for P-channel power-FETs is illustrated in voltage diagram 400 in FIG. 4 .
- Voltage diagram 400 illustrates that a P-channel power-FET is in the OFF state when the gate-driver output signal causes an output voltage 402 (e.g., such as the power-transfer voltage “vpwr_in”) at the gate of the P-channel power-FET, and that the P-channel power-FET is in the ON state when the gate-driver output signal has an output voltage 404 that is lower than or equal to the “vpwr_in” voltage minus the Vth voltage of the power-FET (e.g., such as 0V).
- an output voltage 402 e.g., such as the power-transfer voltage “vpwr_in”
- Vth voltage of the power-FET e.g., such as 0V
- a P-channel power-FET turns ON whenever the power-FET's gate is at a lower voltage than its source. For instance, when a P-channel power-FET needs to pass 12V from its source to its drain, then the power-FET's gate voltage needs to be less than its source voltage (e.g., at 11V) in order to turn the power-FET ON. To turn OFF this P-channel power-FET, the gate-driver circuit needs to apply to the gate of the power-FET the same voltage as the voltage on the power-FET's source—in this case, 12V.
- the gate-driver circuit may determine the voltage on the source of the power-FET and then apply this determined voltage to the power-FET's gate.
- the gate-driver circuit may be configured to operate with an external resistor that is coupled between the gate and the source (or, the gate and the drain) of the P-channel power-FET, where the gate-driver circuit is configured cease driving (e.g., to float) the power-FET's gate which causes the external resistor to pull-up the gate voltage to the voltage at the power-FET's source.
- FIG. 5 illustrates an example IC controller 500 with configurable/programmable integrated gate-driver circuit(s), in accordance with the techniques described herein.
- IC controller 500 is disposed in chip package 501 and includes a USB Type-C subsystem.
- IC controller 500 includes two gate drivers 502 A and 502 B that are each configured to selectively control a power path with N-channel power-FET(s) or a power path with P-channel power-FET(s).
- the output of gate driver 502 A is coupled to pin 509 A (“VBUS_P_CTRL”) on package 501
- the output of gate driver 502 B is coupled to pin 509 B (“VBUS_C_CTRL”) on package 501 .
- each of gate drivers 502 A and 502 B is configured to determine/select whether to control a power path with N-channel power-FET(s) or a power path with P-channel power-FET(s).
- IC controller 500 may be disposed in a mobile device that includes both a provider power path to provide power (e.g., to an external peripheral device) through a USB Type-C interface and a consumer power path to receive power (e.g., to charge its batteries) through the USB Type-C interface.
- the provider power path may include N-channel power-FETs disposed on a first VBUS line of the USB Type-C interface
- the consumer power path may include P-channel power-FETs disposed on a second VBUS line of the USB Type-C interface.
- gate driver 502 A is coupled to control the N-channel power-FETs on the provider power path
- gate driver 502 B is coupled to control the P-channel power-FETs on the consumer power path, in accordance with the techniques described herein.
- gate driver 502 A may turn ON the N-channel power-FETs of the provider power path by applying a suitable positive voltage on the power-FETs' gates as described heretofore, and may turn OFF these N-channel power-FETs by applying a substantially 0V voltage to their gates.
- gate driver 502 B may turn ON the P-channel power-FETs of the consumer power path by applying a substantially 0V voltage on the power-FETs' gates, and may turn OFF these P-channel power-FETs by driving a high impedance on the power-FETs' gates as described heretofore.
- FIG. 6 illustrates an example method for operating power-FETs, in accordance with the techniques described herein.
- the operations of the method in FIG. 6 are described as being performed by a controller (e.g., a single-chip IC USB controller) and/or a gate-driver circuit (e.g., in a USB Type-C subsystem) thereof, in accordance with an example embodiment. It is noted, however, that various implementations and embodiments may use various, and possibly different, components to perform the operations of the method in FIG. 6 .
- a system-on-chip (SoC) device may be configured with firmware instructions which, when executed by one or more processors or other hardware components (e.g., microcontrollers, ASICs, and the like), are operable to perform the operations of the method in FIG. 6 .
- processors or other hardware components e.g., microcontrollers, ASICs, and the like.
- the method starts with start-up operation 600 .
- a controller (and/or a USB Type-C subsystem thereof) is powered up.
- the controller may perform various boot-up and initialization operations based on code, data, and other information stored in firmware, software, and/or hardware registers.
- the controller determines the types of any power-FETs that are coupled in power paths which the controller is configured to control.
- the controller may determine the types of the power-FETs in various ways. For example, in some embodiments the controller may detect the logic value provided on a pre-assigned general purpose I/O (GPIO) pin, where a certain pre-determined value (e.g., a logic “0”) may be configured to indicate a power path with a P-channel power-FET and a different pre-determined value (e.g., a logic “1”) may be configured to indicate a power path with an N-channel power-FET.
- GPIO general purpose I/O
- the controller may be configured to read and/or upload one or more firmware settings that are configured to indicate the types of power-FETs that are disposed on each power path coupled for control by the controller.
- the controller may use voltage detectors to detect the voltages on the gate-drivers' outputs in order to determine the types of power-FETs coupled to these outputs. For example, in these embodiments the controller may perform operation 604 , and use the voltage detectors to determine the type of the power-FETs coupled on a given power path, when a power-transfer voltage “vpwr_in” is present and/or is detected on this power path.
- the controller determines whether the power-FET detected on the power path is an N-channel power-FET. If in operation 606 the controller determines that detected power-FET is not an N-channel power-FET, the controller continues with operation 610 . If in operation 606 the controller determines that the detected power-FET is an N-channel power-FET, then the controller continues with operation 608 to control the operation of the detected N-channel power-FET.
- the controller operates and causes the gate-driver circuit to apply to the power-FET's gate an output voltage of substantially 0V (e.g., by grounding the power-FET's gate).
- the controller may continue performing operation 608 in this manner until certain conditions are met and/or until a certain event is detected (e.g., while the power-transfer voltage “vpwr_in” is being detected on the power path and/or until the controller is powered down).
- the controller may continue with other operations or stop the method in operation 616 .
- the controller determines whether the power-FET detected on the power path is a P-channel power-FET. If in operation 610 the controller determines that detected power-FET is not a P-channel power-FET, the controller continues with operation 614 . In operation 614 , the controller outputs (or otherwise records) an error indicating that an unknown power-FET type was detected, and the method is stopped thereafter in operation 616 . If in operation 610 the controller determines that the detected power-FET is a P-channel power-FET, then the controller continues with operation 612 to control the operation of the detected P-channel power-FET.
- the controller operates the gate-driver circuit therein (i.e., the same gate-driver circuit as in operation 608 ) to control the P-channel power-FET in accordance with the techniques herein as described heretofore.
- the controller operates and causes the gate-driver circuit to apply high impedance to the power-FET's gate, which causes an external resistor coupled to the power path to pull-up the gate voltage of the power-FET to the power-transfer voltage “vpwr_in” of the power path.
- the controller may continue performing operation 612 until certain conditions are met and/or until a certain event is detected (e.g., while the power-transfer voltage “vpwr_in” is being detected on the power path and/or until the controller is powered down). When operation 612 does not need to be performed any longer, the controller may continue with other operations or stop the method in operation 616 .
- USB Type-C applications include, but may not be limited to: a downstream facing port (DFP) USB application, in which an IC controller with a USB Type-C subsystem is configured to provide a downstream-facing USB port (e.g., in a USB-enabled host device); an upstream facing port (UFP) USB application, in which an IC controller with a USB Type-C subsystem is configured to provide an upstream-facing USB port (e.g., in a USB-enabled peripheral device or adapter); and a dual role port (DRP) USB application, in which an IC controller with a USB Type-C subsystem is configured to support both DFP and UFP applications on the same USB port;
- DFP downstream facing port
- UFP upstream facing port
- DFP dual role port
- DFP dual role port
- FIG. 7 illustrates an example system 790 in which IC controller 700 with a USB Type-C subsystem and a USB-PD subsystem is configured to provide a DRP application.
- IC controller 700 may be a single-chip IC device from the family of CCGx USB controllers developed by Cypress Semiconductor Corporation, San Jose, Calif.
- IC controller 700 is coupled to Type-C receptacle 730 , to display port chipset 740 , to USB chipset 750 , to embedded controller 760 , to power supply 770 , and to charger 780 .
- These components of system 790 may be disposed on a printed circuit board (PCB) or other suitable substrate, and are coupled to each other by suitable means such conductive lines, traces, buses, etc.
- PCB printed circuit board
- Type-C receptacle 730 is configured in accordance with a USB Type-C specification to provide connectivity through a Type-C port.
- Display port chipset 740 is configured to provide a DipslayPort functionality through the Type-C receptacle 730 .
- USB chipset 750 is configured to provide support for USB communications (e.g., such as USB 2.0 communications) through the D+/ ⁇ lines of Type-C receptacle 730 .
- Embedded controller 760 is coupled to IC controller 700 and is configured to provide various control and/or data transfer functions in system 790 .
- Power supply 770 is a DC/DC power source that is coupled to provider power path 710 .
- Provider power path 710 includes N-channel power-FETs that are coupled to independently-controlled gate-driver outputs 719 - 1 (“VBUS_P_CTRL0”) and 719 - 2 (“VBUS_P_CTRL1”) of IC controller 700 .
- Provider power path 710 is configured to transfer power from power supply 770 through Type-C receptacle 730 to an external power-consuming device (e.g., such as a peripheral device).
- Charger 780 is a battery charger that is coupled to consumer power path 720 and is configured to charge the batteries in system 790 .
- Consumer power path 720 includes N-channel power-FETs that are coupled to independently-controlled gate-driver outputs 729 - 1 (“VBUS_C_CTRL0”) and 729 - 2 (“VBUS_C_CTRL1”) of IC controller 700 .
- Consumer power path 720 is configured to receive power through Type-C receptacle 730 and to transfer the power to charger 780 .
- IC controller 700 is configured to operate and control external power paths 710 and 720 in accordance with the techniques described herein. For example, upon power-up IC controller 700 is configured to determine that the power-FETs coupled in power paths 710 and 720 are N-channel power-FETs. When a power-transfer voltage is provided and/or detected on anyone or both of power paths 710 and 720 , IC controller 700 is configured to operate the gate drivers (not shown in FIG. 7 ) that are coupled to power paths 710 and 720 through gate-driver outputs 719 - 1 / 719 - 2 and 729 - 1 / 729 - 2 , respectively.
- IC controller 700 operates the gate driver to independently control outputs 719 - 1 / 719 - 2 and to provide thereto output voltages of substantially 0V that are applied to the power-FETs' gates.
- IC controller 700 operates the gate driver to independently control outputs 729 - 1 / 729 - 2 and to provide thereto output voltages of substantially 0V that are applied to the power-FETs' gates.
- FIGS. 8 and 9 illustrate voltage diagrams of control signals that can be applied by the same gate-driver circuit to control an N-channel power-FET and a P-channel power-FET, respectively, in accordance with alternative embodiments that provide two voltage states for the driver outputs.
- FIG. 8 illustrates the voltage waveform of a control signal driven by a gate-driver circuit to the gate of an N-channel power-FET.
- the gate-driver circuit may provide an output voltage of substantially 0V.
- Voltage diagram 800 illustrates that an N-channel power-FET is in the OFF state when the gate-driver output signal has an output voltage 802 (e.g., such as 0V), and that the N-channel power-FET is in the ON state when the gate-driver output signal has an output voltage 804 that is higher than or equal to the “vpwr_in” voltage plus the Vth voltage of the power-FET.
- an output voltage 802 e.g., such as 0V
- the gate-driver circuit which operates according to the voltages illustrated in FIG. 8 , can be re-purposed (e.g., through determine/select operations performed by firmware) to drive a P-channel power-FET as shown in FIG. 9 .
- the same gate-driver circuit can operate both N-channel power-FETs and P-channel power-FETs with only two states of the driver output signals.
- this solution consumes more power than the power needed to control a P-channel power-FET in a solution that uses three states (e.g., positive threshold state, zero-voltage state, and high-impedance state) for the driver output signal.
- Various embodiments of the techniques for power-FET gate-driver circuits described herein may include various operations. These operations may be performed and/or controlled by hardware components, digital hardware and/or firmware, and/or combinations thereof.
- the term “coupled to” may mean connected directly or indirectly through one or more intervening components. Any of the signals provided over various on-die buses may be time multiplexed with other signals and provided over one or more common on-die buses. Additionally, the interconnection between circuit components or blocks may be shown as buses or as single signal lines. Each of the buses may alternatively be one or more single signal lines and each of the single signal lines may alternatively be buses.
- Certain embodiments may be implemented as a computer program product that may include instructions stored on a non-transitory computer-readable medium, e.g., such as volatile memory and/or non-volatile memory. These instructions may be used to program one or more devices that include one or more general-purpose or special-purpose processors (e.g., such as CPUs) or equivalents thereof (e.g., such as processing cores, processing engines, microcontrollers, and the like), so that when executed by the processor(s) or the equivalents thereof, the instructions cause the device(s) to perform the described operations for power-FET gate-driver circuits described herein.
- general-purpose or special-purpose processors e.g., such as CPUs
- equivalents thereof e.g., such as processing cores, processing engines, microcontrollers, and the like
- a computer-readable medium may also include one or more mechanisms for storing or transmitting information in a form (e.g., software, processing application, etc.) that is readable by a machine (e.g., such as a device or a computer).
- the non-transitory computer-readable storage medium may include, but is not limited to, electromagnetic storage medium (e.g., floppy disks, hard disks, and the like), optical storage medium (e.g., CD-ROM), magneto-optical storage medium, read-only memory (ROM), random-access memory (RAM), erasable programmable memory (e.g., EPROM and EEPROM), flash memory, or another now-known or later-developed non-transitory type of medium that is suitable for storing information.
- electromagnetic storage medium e.g., floppy disks, hard disks, and the like
- optical storage medium e.g., CD-ROM
- magneto-optical storage medium e.g., read-only memory (ROM), random-access memory
- circuit(s) herein are shown and described in a particular order, in some embodiments the order of the operations of each circuit may be altered so that certain operations may be performed in an inverse order or so that certain operation may be performed, at least in part, concurrently and/or in parallel with other operations. In other embodiments, instructions or sub-operations of distinct operations may be performed in an intermittent and/or alternating manner.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- Power Sources (AREA)
- Direct Current Feeding And Distribution (AREA)
- Electronic Switches (AREA)
Abstract
Description
output voltage>=vpwr_in+Vth
where Vth is the threshold voltage of the N-channel power-FET. To turn OFF the N-channel power-FET, the gate-driver circuit may provide an output voltage of substantially 0V. Operation of the gate-driver circuit for N-channel power-FETs is illustrated in voltage diagram 300 in
output voltage<=vpwr_in−Vth
where Vth is the threshold voltage of the P-channel power-FET. To turn OFF the P-channel power-FET, the gate-driver circuit needs to provide a high-impedance output so that the external resistor can pull-up the power-FET's gate to the power-transfer voltage “vpwr_in,” thereby turning OFF the P-channel power-FET. Operation of the gate-driver circuit for P-channel power-FETs is illustrated in voltage diagram 400 in
output voltage>=vpwr_in+Vth
where Vth is the threshold voltage of the N-channel power-FET. To turn OFF the N-channel power-FET, the gate-driver circuit may provide an output voltage of substantially 0V. Operation of the gate-driver circuit for the N-channel power-FET is illustrated in voltage diagram 800 in
Claims (20)
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/200,538 US9727123B1 (en) | 2016-05-13 | 2016-07-01 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
PCT/US2017/017816 WO2017196418A1 (en) | 2016-05-13 | 2017-02-14 | Configurable and power-optimized integrated gate-driver for usb power-delivery and type-c socs |
DE112017002457.9T DE112017002457T8 (en) | 2016-05-13 | 2017-02-14 | Configurable and performance-optimized integrated gate driver for USB power delivery and Type C SoCs |
JP2017038697A JP6813392B2 (en) | 2016-05-13 | 2017-03-01 | Configurable and power-optimized integrated gate driver for USB power supply and Type-C SoC |
CN201710208117.2A CN107368441B (en) | 2016-05-13 | 2017-03-31 | Configurable and power optimization integrated grid driver and Type-C SoC for USB transmission of electricity |
US15/648,036 US10254820B2 (en) | 2016-05-13 | 2017-07-12 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
US16/294,774 US10802571B2 (en) | 2016-05-13 | 2019-03-06 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201662336183P | 2016-05-13 | 2016-05-13 | |
US15/200,538 US9727123B1 (en) | 2016-05-13 | 2016-07-01 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/648,036 Continuation US10254820B2 (en) | 2016-05-13 | 2017-07-12 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
Publications (1)
Publication Number | Publication Date |
---|---|
US9727123B1 true US9727123B1 (en) | 2017-08-08 |
Family
ID=59410690
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/200,538 Active US9727123B1 (en) | 2016-05-13 | 2016-07-01 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
US15/648,036 Active 2036-07-25 US10254820B2 (en) | 2016-05-13 | 2017-07-12 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
US16/294,774 Active 2036-07-15 US10802571B2 (en) | 2016-05-13 | 2019-03-06 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/648,036 Active 2036-07-25 US10254820B2 (en) | 2016-05-13 | 2017-07-12 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
US16/294,774 Active 2036-07-15 US10802571B2 (en) | 2016-05-13 | 2019-03-06 | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
Country Status (5)
Country | Link |
---|---|
US (3) | US9727123B1 (en) |
JP (1) | JP6813392B2 (en) |
CN (1) | CN107368441B (en) |
DE (1) | DE112017002457T8 (en) |
WO (1) | WO2017196418A1 (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10317969B1 (en) | 2018-04-27 | 2019-06-11 | Cypress Semiconductor Corporation | Dynamic VCONN swapping in dual-powered type-C cable applications |
US20200033924A1 (en) * | 2018-07-24 | 2020-01-30 | Texas Instruments Incorporated | Vconn in power delivery chargers |
US10802571B2 (en) | 2016-05-13 | 2020-10-13 | Cypress Semiconductor Corporation | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
US10855069B2 (en) * | 2018-04-17 | 2020-12-01 | Texas Instruments Incorporated | USB type-C/PD controller having integrated VBUS to CC short protection |
US11101673B2 (en) | 2018-03-13 | 2021-08-24 | Cypress Semiconductor Corporation | Programmable gate driver control in USB power delivery |
US11112844B2 (en) * | 2017-05-24 | 2021-09-07 | Qualcomm Incorporated | Universal serial bus (USB) type-C and power delivery port with scalable power architecture |
CN113791991A (en) * | 2021-08-20 | 2021-12-14 | 浪潮金融信息技术有限公司 | Flexible regulation and control method, system and medium for external equipment |
US20220182247A1 (en) * | 2020-12-04 | 2022-06-09 | Schneider Electric It Corporation | Secure medium intrusion prevention |
CN116049067A (en) * | 2023-02-10 | 2023-05-02 | 芯动微电子科技(武汉)有限公司 | Dead battery circuit and universal serial bus Type-C equipment |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB201810663D0 (en) * | 2018-06-28 | 2018-08-15 | Nordic Semiconductor Asa | Peripheral Power Domains |
GB201919050D0 (en) | 2019-12-20 | 2020-02-05 | Nordic Semiconductor Asa | Powering system on chip arrangements |
US11100034B1 (en) * | 2020-02-21 | 2021-08-24 | Cypress Semiconductor Corporation | Dual integrated gate-driver with reverse current fault protection for USB Type-C and USB power delivery |
US11392325B2 (en) * | 2020-09-28 | 2022-07-19 | Quanta Computer Inc. | Method and system for parallel flash memory programming |
Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5265003A (en) | 1990-07-25 | 1993-11-23 | Power Trends | Miniaturized switching power supply with programmed level gate drive |
US5654895A (en) * | 1996-04-04 | 1997-08-05 | Lsi Logic Corporation | Process monitor usig impedance controlled I/O controller |
US20030164721A1 (en) | 2002-03-01 | 2003-09-04 | Reichard Jeffrey A. | Gate drive circuitry |
US6835638B1 (en) | 1997-07-29 | 2004-12-28 | Micron Technology, Inc. | Silicon carbide gate transistor and fabrication process |
US20060220675A1 (en) | 2005-04-04 | 2006-10-05 | Divya Tripathi | Transmission line driver |
US20070279096A1 (en) | 2006-05-31 | 2007-12-06 | Synopsys, Inc. | USB 2.0 Transmitter Using Only 2.5 Volt CMOS Devices |
US7859302B2 (en) | 2003-07-31 | 2010-12-28 | Actel Corporation | Programmable system on a chip for power-supply voltage and current monitoring and control |
US7898009B2 (en) | 2007-02-22 | 2011-03-01 | American Semiconductor, Inc. | Independently-double-gated transistor memory (IDGM) |
US8138795B2 (en) | 2007-12-12 | 2012-03-20 | National Chiao Tung University | Self-aware adaptive power control system and a method for determining the circuit state |
US20130073776A1 (en) | 2011-01-31 | 2013-03-21 | Bretford Manufacturing, Inc. | High Current Multi-Port USB Hub |
US20130136224A1 (en) * | 2011-11-25 | 2013-05-30 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Shift register, gate driver, and display device |
US20130328852A1 (en) * | 2012-06-08 | 2013-12-12 | Apple Inc. | Measurement of transistor threshold voltage on a display system substrate using a replica transistor |
US20140208134A1 (en) | 2013-01-21 | 2014-07-24 | Texas Instruments Incorporated | Host controller interface for universal serial bus (usb) power delivery |
US20160092393A1 (en) | 2014-09-26 | 2016-03-31 | Intel Corporation | Serial bus electrical termination control |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5828262A (en) * | 1996-09-30 | 1998-10-27 | Cypress Semiconductor Corp. | Ultra low power pumped n-channel output buffer with self-bootstrap |
US6163169A (en) * | 1998-08-13 | 2000-12-19 | International Business Machines Corporation | CMOS tri-state control circuit for a bidirectional I/O with slew rate control |
JP2010258928A (en) * | 2009-04-28 | 2010-11-11 | Renesas Electronics Corp | Semiconductor integrated circuit |
EP2278712A1 (en) * | 2009-07-01 | 2011-01-26 | STMicroelectronics (Rousset) SAS | Integrated circuit including a broadband high-voltage buffer circuit |
CN104467796B (en) * | 2014-11-07 | 2017-09-08 | 深圳市国微电子有限公司 | One kind limit Slew Rate driver |
US9625926B1 (en) * | 2015-11-18 | 2017-04-18 | Qualcomm Incorporated | Multiple input regulator circuit |
US9727123B1 (en) | 2016-05-13 | 2017-08-08 | Cypress Semiconductor Corporation | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
-
2016
- 2016-07-01 US US15/200,538 patent/US9727123B1/en active Active
-
2017
- 2017-02-14 WO PCT/US2017/017816 patent/WO2017196418A1/en active Application Filing
- 2017-02-14 DE DE112017002457.9T patent/DE112017002457T8/en active Active
- 2017-03-01 JP JP2017038697A patent/JP6813392B2/en active Active
- 2017-03-31 CN CN201710208117.2A patent/CN107368441B/en active Active
- 2017-07-12 US US15/648,036 patent/US10254820B2/en active Active
-
2019
- 2019-03-06 US US16/294,774 patent/US10802571B2/en active Active
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5265003A (en) | 1990-07-25 | 1993-11-23 | Power Trends | Miniaturized switching power supply with programmed level gate drive |
US5654895A (en) * | 1996-04-04 | 1997-08-05 | Lsi Logic Corporation | Process monitor usig impedance controlled I/O controller |
US6835638B1 (en) | 1997-07-29 | 2004-12-28 | Micron Technology, Inc. | Silicon carbide gate transistor and fabrication process |
US20030164721A1 (en) | 2002-03-01 | 2003-09-04 | Reichard Jeffrey A. | Gate drive circuitry |
US7859302B2 (en) | 2003-07-31 | 2010-12-28 | Actel Corporation | Programmable system on a chip for power-supply voltage and current monitoring and control |
US20060220675A1 (en) | 2005-04-04 | 2006-10-05 | Divya Tripathi | Transmission line driver |
US20070279096A1 (en) | 2006-05-31 | 2007-12-06 | Synopsys, Inc. | USB 2.0 Transmitter Using Only 2.5 Volt CMOS Devices |
US7898009B2 (en) | 2007-02-22 | 2011-03-01 | American Semiconductor, Inc. | Independently-double-gated transistor memory (IDGM) |
US8138795B2 (en) | 2007-12-12 | 2012-03-20 | National Chiao Tung University | Self-aware adaptive power control system and a method for determining the circuit state |
US20130073776A1 (en) | 2011-01-31 | 2013-03-21 | Bretford Manufacturing, Inc. | High Current Multi-Port USB Hub |
US20130136224A1 (en) * | 2011-11-25 | 2013-05-30 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Shift register, gate driver, and display device |
US20130328852A1 (en) * | 2012-06-08 | 2013-12-12 | Apple Inc. | Measurement of transistor threshold voltage on a display system substrate using a replica transistor |
US20140208134A1 (en) | 2013-01-21 | 2014-07-24 | Texas Instruments Incorporated | Host controller interface for universal serial bus (usb) power delivery |
US20160092393A1 (en) | 2014-09-26 | 2016-03-31 | Intel Corporation | Serial bus electrical termination control |
Non-Patent Citations (3)
Title |
---|
Abdus Sattar, et al., "P-channel Power MOSFETs Approach N-Channel Performance," Power Electronics Technology, dated May 2009; 4 pages. |
International Search Report for International Application No. PCT/US2017/017816 dated May 10, 2017; 2 pages. |
Written Opinion of the International Searching Authority for International Application No. PCT/US2017/017816 dated May 10, 2017; 6 pages. |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10802571B2 (en) | 2016-05-13 | 2020-10-13 | Cypress Semiconductor Corporation | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs |
US11650644B2 (en) | 2017-05-24 | 2023-05-16 | Qualcomm Incorporated | Universal serial bus (USB) type-c and power delivery port with scalable power architecture |
US11112844B2 (en) * | 2017-05-24 | 2021-09-07 | Qualcomm Incorporated | Universal serial bus (USB) type-C and power delivery port with scalable power architecture |
US11101673B2 (en) | 2018-03-13 | 2021-08-24 | Cypress Semiconductor Corporation | Programmable gate driver control in USB power delivery |
US10855069B2 (en) * | 2018-04-17 | 2020-12-01 | Texas Instruments Incorporated | USB type-C/PD controller having integrated VBUS to CC short protection |
US11355918B2 (en) | 2018-04-17 | 2022-06-07 | Texas Instruments Incorporated | USB type-C/PD controller having integrated VBUS to CC short protection |
EP3782252A4 (en) * | 2018-04-17 | 2021-05-19 | Texas Instruments Incorporated | Usb type-c/pd controller having integrated vbus to cc short protection |
US11848552B2 (en) | 2018-04-17 | 2023-12-19 | Texas Instruments Incorporated | USB type-C/PD controller having integrated VBUS to CC short protection |
US10719112B2 (en) | 2018-04-27 | 2020-07-21 | Cypress Semiconductor Corporation | Dynamic VCONN swapping in dual-powered type-C cable applications |
US11262827B2 (en) | 2018-04-27 | 2022-03-01 | Cypress Semiconductor Corporation | Dynamic VCONN swapping in dual-powered type-C cable applications |
US10317969B1 (en) | 2018-04-27 | 2019-06-11 | Cypress Semiconductor Corporation | Dynamic VCONN swapping in dual-powered type-C cable applications |
US10990150B2 (en) * | 2018-07-24 | 2021-04-27 | Texas Instruments Incorporated | VCONN in power delivery chargers |
US11429169B2 (en) | 2018-07-24 | 2022-08-30 | Texas Instruments Incorporated | VCONN in power delivery chargers |
US20200033924A1 (en) * | 2018-07-24 | 2020-01-30 | Texas Instruments Incorporated | Vconn in power delivery chargers |
US20220182247A1 (en) * | 2020-12-04 | 2022-06-09 | Schneider Electric It Corporation | Secure medium intrusion prevention |
CN113791991A (en) * | 2021-08-20 | 2021-12-14 | 浪潮金融信息技术有限公司 | Flexible regulation and control method, system and medium for external equipment |
CN113791991B (en) * | 2021-08-20 | 2023-10-03 | 浪潮金融信息技术有限公司 | Flexible regulation and control method, system and medium for external equipment |
CN116049067A (en) * | 2023-02-10 | 2023-05-02 | 芯动微电子科技(武汉)有限公司 | Dead battery circuit and universal serial bus Type-C equipment |
CN116049067B (en) * | 2023-02-10 | 2023-08-15 | 芯动微电子科技(武汉)有限公司 | Dead battery circuit and universal serial bus Type-C equipment |
Also Published As
Publication number | Publication date |
---|---|
CN107368441B (en) | 2019-08-16 |
DE112017002457T5 (en) | 2019-03-28 |
WO2017196418A1 (en) | 2017-11-16 |
DE112017002457T8 (en) | 2019-05-23 |
US10802571B2 (en) | 2020-10-13 |
US20170351320A1 (en) | 2017-12-07 |
US10254820B2 (en) | 2019-04-09 |
US20190278360A1 (en) | 2019-09-12 |
CN107368441A (en) | 2017-11-21 |
JP2018007238A (en) | 2018-01-11 |
JP6813392B2 (en) | 2021-01-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10802571B2 (en) | Configurable and power-optimized integrated gate-driver for USB power-delivery and type-C SoCs | |
US10866627B2 (en) | Type-C connector subsystem | |
US10890957B2 (en) | Low-power type-C receiver with high idle noise and DC-level rejection | |
US11658476B2 (en) | Voltage protection for universal serial bus Type-C (USB-C) connector systems | |
TWI827581B (en) | Circuits and systems for programmable gate driver control in usb power delivery | |
US10630028B2 (en) | Reverse overcurrent protection for universal serial bus type-C (USB-C) connector systems |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAYAK, ANUP;VENIGALLA, RAMAKRISHNA;REEL/FRAME:039191/0121 Effective date: 20160630 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:039676/0237 Effective date: 20160805 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE FOLLOWING NUMBERS 6272046,7277824,7282374,7286384,7299106,7337032,7460920,7519447 PREVIOUSLY RECORDED ON REEL 039676 FRAME 0237. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:047797/0854 Effective date: 20171229 |
|
AS | Assignment |
Owner name: MUFG UNION BANK, N.A., CALIFORNIA Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:051209/0721 Effective date: 20191204 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
AS | Assignment |
Owner name: SPANSION LLC, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:059410/0438 Effective date: 20200416 Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MUFG UNION BANK, N.A.;REEL/FRAME:059410/0438 Effective date: 20200416 |