US20150147850A1 - Methods for processing a semiconductor workpiece - Google Patents

Methods for processing a semiconductor workpiece Download PDF

Info

Publication number
US20150147850A1
US20150147850A1 US14/088,523 US201314088523A US2015147850A1 US 20150147850 A1 US20150147850 A1 US 20150147850A1 US 201314088523 A US201314088523 A US 201314088523A US 2015147850 A1 US2015147850 A1 US 2015147850A1
Authority
US
United States
Prior art keywords
workpiece
kerf regions
semiconductor
layer
etching
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/088,523
Inventor
Gudrun Stranzl
Martin Zgaga
Rainer Leuschner
Bernhard Goller
Bernhard Boche
Manfred Engelhardt
Hermann Wendt
Bernd Noehammer
Karl Mayer
Michael Roesner
Monika Cornelia Voerckel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Priority to US14/088,523 priority Critical patent/US20150147850A1/en
Assigned to INFINEON TECHNOLOGIES AG reassignment INFINEON TECHNOLOGIES AG ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GOLLER, BERNHARD, LEUSCHNER, RAINER, VOERCKEL, MONIKA CORNELIA, ZGAGA, MARTIN, MAYER, KARL, BOCHE, BERNHARD, ENGELHARDT, MANFRED, NOEHAMMER, BERND, ROESNER, MICHAEL, STRANZL, GUDRUN, WENDT, HERMANN
Priority to DE102014117236.1A priority patent/DE102014117236B4/en
Publication of US20150147850A1 publication Critical patent/US20150147850A1/en
Priority to US15/359,620 priority patent/US10157765B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0331Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers for lift-off processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
    • H01L21/2855Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System by physical means, e.g. sputtering, evaporation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/304Mechanical treatment, e.g. grinding, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3081Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their composition, e.g. multilayer masks, materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3083Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/3086Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L21/6836Wafer tapes, e.g. grinding or dicing support tapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76895Local interconnects; Local pads, as exemplified by patent document EP0896365
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68327Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/6834Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68359Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/37Effects of the manufacturing process
    • H01L2924/37001Yield

Definitions

  • Various embodiments relate to methods for processing of semiconductor workpieces.
  • Manufactured semiconductor devices include multiple integrated circuits (ICs), and/or other devices or elements which are formed on a semiconductor wafer before being separated or singulated into individual chips or dies.
  • ICs integrated circuits
  • Generally integrated circuits are located within active areas or regions of the semiconductor wafer.
  • the wafers can include spacing areas or kerf regions that can provide adequate separation between neighboring active or device regions.
  • the semiconductor wafers are typically separated or diced in these spacing areas or kerf regions to form individual semiconductor chips or dies.
  • Various methods are used for separating a semiconductor wafer or semiconductor workpiece, including, e.g., mechanical sawing, etching, laser dicing, stealth laser dicing, or the like. Some methods may require a relatively large dicing street on a semiconductor wafer and therefore reduce the amount of semiconductor wafer material used for active or device regions. Some separation or singulation methods can also cause damage to a semiconductor wafer, such as, among other things, in the form of sidewall chipping. Thin semiconductor wafers, as well as semiconductor wafers having a backside metallization layer can be particularly susceptible to sidewall chipping.
  • separation methods can also damage a semiconductor wafer by causing ridges to form in a semiconductor wafer. These ridges, in turn, can lead to breakage during die pick up. Yet still, some separation methods can cause unwanted changes to a semiconductor wafer, such as, in one example, causing mono crystalline silicon to transform into an amorphous state in an uncontrolled way. In general, many separation or dicing techniques can produce chipped edges in subsequently formed semiconductor chips. The chipped edges reduce the breaking strength of the semiconductor chips.
  • wafer separation techniques that reduce or minimize the needed spacing regions while also avoiding or reducing damage to the wafers may be desirable.
  • wafers may be processed in a preliminary step so that material is removed from kerf regions (sawed, etched, etc.) from a front side, for example, at least up to the depth of a required chip thickness. Subsequently, such wafers may be diced from the back side by means of a grinding process.
  • kerf regions sawed, etched, etc.
  • wafers may be diced from the back side by means of a grinding process.
  • metallizing the back side has not been possible because wafers and/or chips to which a foil or the like has been applied are not mechanically stable enough after grinding in order to be able to be handled.
  • Conventional carrier-technique methods including the use of a rigid carrier and liquid glue are not suitable because the glue cannot be subsequently removed from chipped sidewalls.
  • DBG like separation techniques that enable, e.g., metallization of a wafer and/or chip back side may be desirable.
  • a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming one or more trenches in the workpiece by removing material from the one or more kerf regions from a first side of the workpiece; mounting the workpiece with the first side to a carrier; thinning the workpiece from a second side of the workpiece; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose the one or more kerf regions; etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece; and forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
  • a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose one or more regions of the workpiece adjacent to the one or more kerf regions; forming a metallization layer over the patterned second mask layer and the one or more exposed regions of the workpiece adjacent to the one or more kerf regions; applying a lift-off process to remove the patterned second mask layer and the metallization layer from the one or more kerf regions and form a patterned metallization layer; and etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming a mask layer over a first side of the workpiece; patterning the mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned mask layer to a carrier; forming a metallization layer over a second side of the workpiece that is opposite the first side; patterning the metallization layer to expose the one or more kerf regions; and etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming an etch stop layer over a first side of the workpiece; mounting the workpiece with the etch stop layer attached to a carrier; etching the one or more kerf regions from a second side of the workpiece to the etch stop layer to form one or more trenches in the workpiece; and removing one or more sections of the etch stop layer exposed by the one or more trenches, to extend the one or more trenches through to a surface of the etch stop layer facing the carrier.
  • a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; removing material of the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece; forming an adhesive structure over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches; mounting the workpiece to a carrier using the adhesive structure; thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • FIG. 1 shows a method for processing a semiconductor workpiece in accordance with various embodiments
  • FIGS. 2A-2H illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments
  • FIG. 3 shows a method for processing a semiconductor workpiece in accordance with various embodiments
  • FIGS. 4A-4J illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments
  • FIG. 5 shows a method for processing a semiconductor workpiece in accordance with various embodiments
  • FIGS. 6A-6J illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments
  • FIG. 7 shows a method for processing a semiconductor workpiece in accordance with various embodiments
  • FIGS. 8A-8G illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments
  • FIG. 9 shows a method for processing a semiconductor workpiece in accordance with various embodiments.
  • FIGS. 10A-10H illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments
  • FIG. 11 shows a method for processing a semiconductor workpiece in accordance with various embodiments.
  • FIGS. 12A-12F illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments.
  • At least one and “one or more” may be understood to include any integer number greater than or equal to one, i.e. one, two, three, four, etc.
  • a plurality may be understood to include any integer number greater than or equal to two, i.e. two, three, four, five, etc.
  • the word “over”, used herein to describe forming a feature, e.g. a layer, “over” a side or surface, may be used to mean that the feature, e.g. the layer, may be formed “directly on”, e.g. in direct contact with, the implied side or surface.
  • the word “over”, used herein to describe forming a feature, e.g. a layer, “over” a side or surface, may be used to mean that the feature, e.g. the layer, may be formed “indirectly on” the implied side or surface with one or more additional layers being arranged between the implied side or surface and the formed layer.
  • connection may include both an indirect “connection” and a direct “connection”.
  • semiconductor devices When referring to semiconductor devices, at least two-terminal devices are meant, an example is a diode.
  • Semiconductor devices can also be three-terminal devices such as field-effect transistors (FET), insulated gate bipolar transistors (IGBT), junction field effect transistors (JFET), and thyristors to name a few.
  • the semiconductor devices can also include more than three terminals.
  • semiconductor devices are power devices.
  • Integrated circuits may include a plurality of integrated devices.
  • FIG. 1 shows according to an exemplary embodiment, a method for processing a semiconductor workpiece.
  • a semiconductor workpiece having one or more kerf regions is provided at 105 .
  • the embodiment of FIG. 2A shows a cross-sectional view of a structure 200 a , which includes a semiconductor workpiece 205 .
  • a provided semiconductor workpiece may be a semiconductor wafer that can include at least one semiconductor layer.
  • the semiconductor wafer may include one or more other layers, such as other semiconductor layers, insulators, metal layers, etc. that are directly or indirectly attached to the semiconductor layer.
  • the semiconductor layer(s) or wafer can be made of any suitable semiconductor material.
  • suitable semiconductor material include, without being limited thereto, elementary semiconductor materials such as silicon (Si), group IV compound semiconductor materials such as silicon carbide (SiC) or silicon germanium (SiGe), binary, ternary or quaternary III-V semiconductor materials such as gallium arsenide (GaAs), gallium phosphide (GaP), indium phosphide (InP), gallium nitride (GaN), aluminum gallium nitride (AlGaN), indium gallium phosphide (InGaPa) or indium gallium arsenide phosphide (In—GaAsP), and binary or ternary II-VI semiconductor materials such as cadmium telluride (CdTe) and mercury cadmium telluride (HgCdTe) to name few.
  • elementary semiconductor materials such as silicon (Si), group IV compound semiconductor materials such as silicon carbide (
  • the semiconductor workpiece may include at least one device region or active region.
  • the device region or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thyristors, capacitors, inductors, or the like.
  • the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines.
  • the device region may be disposed over a substrate region of the workpiece.
  • one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • the one or more kerf regions of the semiconductor workpiece may be etched to form one or more trenches.
  • the trenches may extend at least partially through the workpiece.
  • the trenches can be formed by etching at a first side of the workpiece.
  • the trenches can be formed through any suitable etching process, including in one example, plasma etching.
  • Plasma etching may include applying a plasma etchant, e.g., made of any suitable gaseous halogen containing compound e.g., CF 4 , SF 6 , NF 3 , HCl, HBr, SiF 4 , and the like.
  • a masking layer 203 may be formed or applied to the first side of the workpiece, as shown in FIG. 2B .
  • the masking layer 203 may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed, as shown in FIG. 2C .
  • the masking layer 203 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like.
  • the masking layer may include or may be made of a photoresist.
  • FIG. 2D shows a structure 200 d in which the semiconductor workpiece 205 has been etched from a first side 205 a of the workpiece 205 to form a plurality of trenches 220 .
  • the trenches 220 may be located in the kerf regions of the workpiece 205 .
  • the trenches start from the first side 205 a (e.g., front side) of the workpiece 205 and extend partially toward but not fully toward a second side 205 b (e.g., back side) of the workpiece 205 .
  • the workpiece 205 may be etched in the exposed kerf regions using the patterned masking layer 203 as an etch mask. After the etching has been completed, the masking layer 203 may be removed (e.g., using a resist strip process in the case of a photoresist, or any other suitable processes) in one or more embodiments. See FIG. 2E .
  • the workpiece can be mounted with the first side to a carrier, at 120 .
  • Mounting the workpiece may include depositing or applying adhesive over the first side of the workpiece and then attaching the workpiece to the carrier.
  • a foil or any other suitable protective layer e.g., a film may be applied to the first side of the semiconductor workpiece prior to depositing the adhesive.
  • the foil when attaching the workpiece to another element (e.g., carrier), the foil may allow the workpiece to attach and bond to another element but can prevent adhesive (e.g., glue or the like), from entering and/or seeping into the trenches and/or on the sidewalls of the workpiece.
  • the carrier as well as any other carrier described herein may be made out of any suitable material, and may be configured as rigid carrier.
  • the carrier may be can be made out of materials including, glass, graphite, acrylic glass (Poly(methyl methacrylate) (PMMA)), semiconductor material (e.g., silicon), and plastic, to a name a few.
  • PMMA Poly(methyl methacrylate)
  • semiconductor material e.g., silicon
  • the workpiece can be thinned from the second side to open the one or more trenches, at 125 .
  • the workpiece or portion thereof can be thinned using any suitable method or technique, such as by grinding, in one example. Thinning the workpiece from the second side can open or extend the trenches through the back surface of the workpiece.
  • the workpiece may be diced, in other words, singulated into individual devices (e.g., chips) by the thinning.
  • the second side of the workpiece may be polished.
  • FIG. 2F shows a structure 200 f including the workpiece 205 after it has been mounted to a carrier 240 and thinned.
  • the trenches 220 are open from the second side 205 b .
  • An adhesive 245 can attach the workpiece 205 to the carrier.
  • an implantation may be carried out from the second side 205 b .
  • particles e.g. ions (or dopants) may be implanted into the workpiece 205 (e.g., backside implantation).
  • a metallization layer can be formed over the second side of the workpiece, at 130 .
  • the metallization layer may also be formed at least partially in the trenches, such as on the trench sidewalls, for example.
  • the metallization layer can be formed using any suitable techniques or processes.
  • a metallization layer can be formed through a metal sputtering deposition process.
  • metal can be sputter deposited on the second side of the workpiece to form the metallization layer.
  • the workpiece, or portions thereof, may be cleaned prior to the metal sputter deposition.
  • FIG. 2G shows a structure 200 g in which the mounted semiconductor workpiece 205 includes a metallization layer 250 .
  • the metallization layer 250 extends partially into the one or more trenches 220 .
  • the semiconductor workpiece or portions thereof may be laminated.
  • the workpiece may be laminated onto a tape. After lamination the first carrier can be demounted or removed from the workpiece.
  • FIG. 2H depicts a structure 200 h in which the workpiece 205 has been mounted on a tape 260 .
  • the tape 260 attaches to the metallization layer 250 .
  • a series of individual devices or singulated integrated chips, such as chip 275 are mounted on the tape 260 .
  • the workpiece, or the individual devices or chips may be further processed.
  • the workpiece e.g., devices or chips
  • the workpiece can be mounted to an additional carrier.
  • the workpiece e.g., devices or chips
  • the additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • FIG. 3 relates to a method for processing a semiconductor workpiece.
  • aspects of the method of FIG. 3 can be described with reference to FIGS. 4A to 4J .
  • a semiconductor workpiece can be provided that has one or more kerf regions.
  • the embodiment of FIG. 4A shows a cross-sectional view of a structure 400 a , which includes a semiconductor workpiece 405 having a first side 405 a and a second side 405 b.
  • the workpiece can be any workpiece previously described herein.
  • the workpiece may be a semiconductor wafer that can include at least one semiconductor layer.
  • the semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that directly or indirectly attached to the semiconductor layer.
  • the semiconductor layer can be any semiconductor material previously described herein.
  • the semiconductor workpiece may include at least one device region or active region.
  • the device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like.
  • the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines.
  • the device region may be disposed over a substrate region of the workpiece.
  • one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • a first mask layer can be formed over a first side of the workpiece.
  • the first side may be a front side of the workpiece.
  • a structure 400 b in the embodiment of FIG. 4B includes a first mask layer 410 that has been applied to the first side 405 a of the workpiece 405 .
  • the first mask layer 410 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like.
  • the first mask layer can be patterned to expose the one or more kerf regions of the workpiece.
  • the mask layer may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed.
  • a photoresist may be applied to the first mask layer and may be patterned using photolithography and the mask layer may be patterned using the patterned photoresist, e.g., by etching.
  • the photoresist may be stripped (removed) after patterned the mask layer.
  • FIG. 4C depicts a structure 400 c in which the mask layer 410 formed on the first side 405 a of the semiconductor workpiece 405 has been patterned to expose the one or more kerf regions.
  • the workpiece may be mounted with the patterned mask layer to a carrier.
  • the second side of the workpiece which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed.
  • the first side of the workpiece can face a mounting surface of the carrier.
  • FIG. 4D shows a structure 400 d with the workpiece 405 mounted on a carrier 420 .
  • the first mask layer 410 is disposed on or in contact with the carrier 420 .
  • An adhesive 415 may be used to bond the carrier 420 and the mask layer 410 .
  • the workpiece after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before additional processing to the workpiece.
  • the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example.
  • the workpiece 405 may be thinned a thickness T from the second side 405 b .
  • an implantation may be carried out from the second side 405 b .
  • particles, e.g. ions (or dopants) may be implanted into the workpiece 405 (e.g., backside implantation).
  • a second mask layer may be formed over the second side of the workpiece.
  • the embodiment of FIG. 4E shows a structure 400 e showing the workpiece 405 which has been mounted and with a second mask layer 412 formed over the second side 405 b of the workpiece 405 .
  • the second mask layer 412 may be any suitable mask layer described herein, e.g. including or being made of a hard mask material such as an oxide or the like.
  • the second mask layer may be patterned to expose the one or more kerf regions.
  • the second mask layer may be patterned using any suitable technique including any technique described herein (e.g., photolithography).
  • FIG. 4F shows a structure 400 f in which the second mask layer 412 has been patterned thus exposing the one or more kerf regions of the workpiece 405 .
  • the one or more kerf regions of the workpiece can be etched so as to form trenches.
  • the workpiece can be etched from the second side of the workpiece so as to form trenches that extend from the second side to the first side of the workpiece.
  • the trenches can be formed through any suitable etching process, including in one example, plasma etching.
  • Plasma etching may include applying a plasma etchant, e.g., made of any suitable gaseous halogen containing compound e.g., CF 4 , SF 6 , NF 3 , HCl, HBr, SiF 4 , and the like.
  • FIG. 4G shows a structure 400 g including the workpiece 405 having a plurality of trenches 430 that extend through from the second side 405 b to the first side 405 a of the workpiece.
  • the workpiece 405 may have been diced by the etching.
  • the second mask layer may be removed (e.g., using a resist strip process in the case of a photoresist, or any other suitable processes) in one or more embodiments. For example, see FIG. 4H in which the second mask layer 412 has been removed.
  • a polymer layer may possibly have been formed (e.g., in the trenches) as a side product during the plasma etching and may be removed as well.
  • a metallization layer may be formed over the second side of the workpiece, at 340 .
  • the metallization layer can be formed over the back side of the workpiece and may be formed to at least partially extend in the trenches, such as on the sidewalls.
  • a structure 400 i includes a metallization layer 440 formed on the workpiece 405 .
  • the metallization layer 440 also extends partially on the trench sidewalls of the workpiece 405 .
  • the metallization layer 440 may extend to the second side 405 a of the workpiece 405 .
  • the metallization layer 440 may extend to the adhesive 415 .
  • the metallization layer does not necessarily have to be located in the trenches or on the sidewalls, and may be only located on the back side of the structure.
  • the metallization layer may be formed through any suitable technique, such as by sputter depositing one or more metals onto the workpiece.
  • the resulting structure may be further processed.
  • the semiconductor workpiece with the metallization layer may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape.
  • FIG. 4J depicts a structure 400 j in which the workpiece 405 has been mounted on a tape 460 .
  • the tape 460 attaches to the metallization layer 440 .
  • a series of individual devices or singulated integrated chips are mounted on the tape 460 .
  • the workpiece, or the individual devices or chips may be further processed.
  • the workpiece e.g., devices or chips
  • the workpiece can be mounted to an additional carrier.
  • the workpiece e.g., devices or chips
  • the additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • the first mask layer may be removed from the workpiece.
  • the first mask layer may be removed, for example, before and/or after the workpiece has been mounted to an additional carrier.
  • Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • FIG. 5 relates to a method for processing a semiconductor structure.
  • aspects of the method of FIG. 5 can be described with reference to FIGS. 6A to 6J .
  • FIG. 6A shows a cross-sectional view of a structure 600 a , which includes a semiconductor workpiece 405 having a first side 605 a and a second side 605 b.
  • the workpiece can be any workpiece previously described herein.
  • the workpiece may be a semiconductor wafer that can include at least one semiconductor layer.
  • the semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer.
  • the semiconductor workpiece may include at least one device region or active region.
  • the device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like.
  • the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines.
  • the device region may be disposed over a substrate region of the workpiece.
  • one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • a first mask layer may be formed over a first side of the workpiece.
  • the first side may be a front side of the workpiece.
  • a structure 600 b in the embodiment of FIG. 6B includes a first mask layer 610 that has been applied to the first side 605 a of the workpiece 605 .
  • the first mask layer 610 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like.
  • the mask layer may include or may be made of a photoresist.
  • the first mask layer can be patterned to expose the one or more kerf regions of the workpiece.
  • the mask layer may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed.
  • FIG. 6C shows a structure 600 c in which the mask layer 610 formed on the semiconductor workpiece 605 has been patterned with the one or more kerf regions exposed.
  • the workpiece may be mounted with the patterned mask layer to a carrier.
  • the second side of the workpiece which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed.
  • the first side of the workpiece can face a mounting surface of the carrier.
  • FIG. 6D shows a structure 600 d with the workpiece 605 mounted on a carrier 620 .
  • the first mask layer 410 is disposed on or in contact with the carrier 620 .
  • An adhesive 625 may be used to bond the carrier 620 and the mask layer 610 .
  • the workpiece after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before applying a second mask layer to the workpiece (as described below).
  • the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example.
  • the workpiece 605 may be thinned from the second side 605 b .
  • an implantation may be carried out from the second side 605 b .
  • particles, e.g., ions (or dopants) may be implanted into the workpiece 605 (e.g., backside implantation).
  • the implantation may be carried out after the thinning but before applying a second mask layer.
  • a second mask layer may be formed over the second side of the workpiece.
  • the embodiment of FIG. 6E shows a structure 600 e showing the workpiece 605 which has been mounted and with a second mask layer 615 formed over the second side 605 b of the workpiece 605 .
  • the second mask layer may be any suitable mask layer described herein.
  • the second mask layer may be patterned so as to expose one or more regions of the workpiece adjacent to the one or more kerf regions.
  • the second mask layer may at least partially cover the kerf regions.
  • FIG. 6F shows a structure 600 f in which the second mask layer 615 has been patterned to expose regions adjacent to the one or more kerf regions of the workpiece 605 .
  • a metallization layer can be formed over the patterned second mask layer and over the one or more exposed regions of the workpiece adjacent to the one or more kerf regions.
  • the metallization layer can be formed by any suitable technique, such as by sputter depositing one or more metals onto the workpiece.
  • FIG. 6G shows a structure 600 g in which a metallization layer 630 has been formed over the patterned second mask layer 615 and over the second side 605 b of the workpiece 605 .
  • the metallization layer may be patterned by implementing a lift-process to remove the second mask layer and remove some of the metallization layer. Due to the lift-off process materials located on or over the removed sections of the second mask layer, e.g., the sputter deposited metal, can be removed.
  • FIG. 6H shows a structure 600 h in which a lift off process has been applied to the workpiece 605 to form a patterned metallization layer 640 .
  • Portions of the metallization layer 630 adjacent to the kerf regions remain while other portions have been removed to form the patterned metallization layer 640 seen in FIG. 6H .
  • the formed patterned metallization layer 640 may not overlap with the kerf regions of the workpiece 605 .
  • the patterned metallization layer 640 may be confined or located so as to be on or over the active or device regions of the workpiece 605 .
  • the one or more kerf regions of the workpiece can be etched from the second side to form one or more trenches in the workpiece extending from the second side to the first side.
  • the trenches can be formed through any suitable etching process, including in one example, plasma etching.
  • Plasma etching may include applying a plasma etchant, e.g., made of CF 4 and the like.
  • a protection layer may be applied to the patterned metallization layer.
  • a protection layer 645 formed on the workpiece 605 covers the patterned metallization layer 640 .
  • the protection layer 645 applied to cover the patterned metallization layer 640 can be of any suitable material described herein, such as a resist which has photo patterned, or can be a hard mask, etc.
  • the protection layer 645 may be removed after etching.
  • FIG. 6J shows a structure 600 j in which one or more trenches 660 extend from the second side 605 b to the first side 605 a of the workpiece 605 .
  • the resulting workpiece may be subjected to further processing.
  • the first mask layer, coating materials or other material residue may be removed.
  • the semiconductor workpiece with the metallization layer may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape.
  • the workpiece, or the individual devices or chips may be further processed.
  • the workpiece e.g., devices or chips
  • the workpiece can be mounted to an additional carrier.
  • the workpiece e.g., devices or chips
  • the additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • FIG. 7 relates to a method for processing semiconductor structures.
  • aspects of the method of FIG. 7 can be described with reference to FIGS. 8A to 8G .
  • FIG. 8A shows a cross-sectional view of a structure 800 a , which includes a semiconductor workpiece 805 having a first side 805 a and a second side 805 b.
  • the workpiece can be any workpiece previously described herein.
  • the workpiece may be a semiconductor wafer that can include at least one semiconductor layer.
  • the semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer.
  • the semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance with exemplary embodiments, the semiconductor workpiece may include at least one device region or active region.
  • the device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like.
  • the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines.
  • the device region may be disposed over a substrate region of the workpiece.
  • one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • a mask layer can be formed over a first side of the workpiece.
  • the first side may be a front side of the workpiece.
  • a structure 800 b in the embodiment of FIG. 8B includes a mask layer 810 that has been applied to the first side 805 a of the workpiece 805 .
  • the mask layer 810 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like.
  • the mask layer may include or may be made of a photoresist.
  • the mask layer may be patterned to expose the one or more kerf regions of the workpiece.
  • the mask layer may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed.
  • FIG. 8C depicts a structure 800 c in which the mask layer 810 formed on the first side 805 a of the semiconductor workpiece 805 has been patterned to expose the one or more kerf regions.
  • the workpiece may be mounted with the patterned mask layer to a carrier.
  • the second side of the workpiece which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed.
  • the first side of the workpiece can face a mounting surface of the carrier.
  • FIG. 8D shows a structure 800 d with the workpiece 805 mounted on a carrier 820 .
  • the mask layer 810 is disposed on or in contact with the carrier 820 .
  • An adhesive 815 may be used to bond the carrier 820 and the mask layer 810 .
  • the workpiece after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before applying a metallization layer to the workpiece (as will be described below).
  • the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example.
  • the workpiece 805 may be thinned from the second side 805 b .
  • an implantation may be carried out from the second side 805 b .
  • particles, e.g., ions (or dopants) may be implanted into the workpiece 805 (e.g., backside implantation).
  • the implantation may be carried out after the thinning but before applying a metallization layer.
  • a metallization layer can be formed over the second side of the workpiece.
  • FIG. 8E shows a structure 800 e that includes a semiconductor workpiece 805 with a metallization layer 825 formed on the second side 805 b of the workpiece 805 .
  • the metallization layer 825 can be formed using any suitable method, including, for example, by sputter depositing metal on the workpiece 805 .
  • the metallization layer formed on the second side of the workpiece can be patterned to expose the one or more kerf regions.
  • the metallization layer can be patterned using any suitable process, including any processes described herein.
  • the backside metallization layer can be patterned through a metal etching process.
  • examples of such metal etching processes are described in detail in U.S. patent application Ser. No. 13/903,013, the contents of which are incorporated by reference in their entirety.
  • FIG. 8F shows a structure 800 f including a patterned metallization layer 825 formed on the second side 805 b of the workpiece 805 . As shown the kerf regions of the workpiece 805 are exposed.
  • a second mask layer may be formed over the metallization layer.
  • the second mask layer may be any suitable mask layer described herein and may be patterned to expose one or more regions of the metallization layer disposed over the one or more kerf regions. Any suitable technique including any technique described herein (e.g., photolithography) may be used to pattern the second mask layer. Then, after patterning the second mask layer, the one or more exposed regions of the metallization layer can be etched.
  • the one or more exposed regions of the metallization layer may be etched using a wet chemical etch process and/or a dry etch process. Any second mask layer may be removed after patterning the metallization layer (e.g., using a resist strip process in the case of a photoresist, or any other suitable processes) in one or more embodiments.
  • the one or more kerf regions of the workpiece can be etched so as to form trenches.
  • the workpiece can be etched from the second side of the workpiece so as to form trenches that extend from the second side to the first side of the workpiece.
  • the trenches can be formed through any suitable etching process, including in one example, plasma etching.
  • Plasma etching may include applying a plasma etchant, e.g., made of any suitable gaseous halogen containing compound e.g., CF 4 , SF 6 , NF 3 , HCl, HBr, SiF 4 , and the like.
  • the second masking layer or another masking layer may be used to cover or protect the non-kerf regions of the workpiece during etching of the one or more kerf regions. After etching the workpiece this masking layer may be removed, using any suitable technique.
  • FIG. 8G shows a structure 800 g including the workpiece 805 having a plurality of trenches 830 that extend through from the second side 805 b to the first side 805 a of the workpiece.
  • the workpiece 805 may have been diced by the etching.
  • the resulting structure may be further processed.
  • the semiconductor workpiece may be demounted from the carrier.
  • the workpiece with the metallization layer may be laminated onto a tape.
  • the workpiece e.g., devices or chips
  • the workpiece can be mounted to an additional carrier.
  • the workpiece e.g., devices or chips
  • the additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • the first mask layer may be removed from the workpiece.
  • the first mask layer may be removed, for example, before and/or after the workpiece has been mounted to an additional carrier.
  • Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • FIG. 9 relates to a method for processing semiconductor workpieces.
  • aspects of the method of FIG. 9 can be described with reference to FIG. 10A to 10G .
  • FIG. 10A shows a cross-sectional view of a structure 1000 a , which includes a semiconductor workpiece 1005 having a first side 1005 a and a second side 1005 b.
  • the workpiece can be any workpiece previously described herein.
  • the workpiece may be a semiconductor wafer that can include at least one semiconductor layer.
  • the semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer.
  • the semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance exemplary embodiments, the semiconductor workpiece may include at least one device region or active region.
  • the device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like.
  • the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines.
  • the device region may be disposed over a substrate region of the workpiece.
  • one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • an etch stop layer may be formed over a first side of the workpiece.
  • the embodiment of FIG. 10A depicts a structure 1000 a depicting an etch stop layer 1010 formed over a front side of a semiconductor workpiece 1005 .
  • the semiconductor workpiece 1005 may include at least one semiconductor layer or wafer, and may include other elements or layers (e.g., metal layers, insulator, devices, etc.).
  • one or more semiconductor chips may be formed in or on the workpiece 1005 .
  • the one or more kerf regions may be located between active or device regions of the workpiece 1005 .
  • the etch stop layer may be made out of any suitable material.
  • the first side may be a front side of the workpiece.
  • a structure 1000 b in the embodiment of FIG. 10B includes an etch stop layer 1010 that has been applied to the first side 1005 a of the workpiece 1005 .
  • the etch stop layer 1010 may include or may be made of one or more dielectric materials.
  • the etch stop layer may include or may be a hard masking material, e.g., an oxide, a nitride, or any carbon and/or nitrogen hydrogen compound, (e.g., a resist, a synthetic foil, or a polymer foil), a metal (e.g., copper), or the like.
  • a hard masking material e.g., an oxide, a nitride, or any carbon and/or nitrogen hydrogen compound, (e.g., a resist, a synthetic foil, or a polymer foil), a metal (e.g., copper), or the like.
  • the etch stop layer 1010 (e.g., an oxide layer) may have been formed over the first side 1005 a and the second side 1005 b initially, and may have been removed from the second side 1005 b (e.g., backside) subsequently.
  • the etch stop layer may have a thickness in the range of about one or more atomic monolayers to about 1 mm, or more than 1 mm, e.g., about 2 mm, although other thicknesses may be possible.
  • the workpiece can be mounted with the etch stop layer attached to a carrier.
  • the second side of the workpiece which may be opposite to the first side of the workpiece (e.g., a back side) can be exposed.
  • the first side of the workpiece can face a mounting surface of the carrier.
  • a foil or any other suitable protective layer e.g., a film, may be applied or attached to the first side of the workpiece before the workpiece is attached to the carrier.
  • FIG. 10C shows a structure 1000 c with the workpiece 1005 mounted on a carrier 1025 .
  • the etch stop layer 1010 is disposed on or in contact with the carrier 1025 .
  • An adhesive (with or without a foil) 1015 may be used to bond the carrier 1025 and the etch stop layer 1010 .
  • the workpiece after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before applying a metallization layer to the workpiece (as will be described further below).
  • the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example.
  • the workpiece 1005 may be thinned from the second side 1005 b .
  • an implantation may be carried out from the second side 1005 b .
  • particles, e.g., ions (or dopants) may be implanted into the workpiece 1005 (e.g., backside implantation). The implantation may be carried out after the thinning but before applying the metallization layer.
  • the one or more kerf regions of the workpiece can be etched from the second side to the etch stop layer so as to form one or more trenches in the workpiece.
  • the trenches can be formed through any suitable etching process, including in one example, plasma etching.
  • Plasma etching may include applying a plasma etchant, e.g., made of CF 4 and the like.
  • the etching process e.g., plasma etching or the like, can stop or be finished at the etch stop layer, which serves as a termination point for the etching process.
  • a patterned mask layer may be formed over the second side of the workpiece.
  • the patterned mask layer may be formed in accordance with various embodiments described herein to expose the one or more kerf regions of the workpiece.
  • a mask layer (including or made from any suitable material(s) described herein) may be applied to the workpiece and subsequently patterned.
  • FIG. 10D shows a structure 1000 d including the workpiece 1005 having a patterned mask layer 1020 formed on the second side 1005 b of the workpiece. As shown, the one or more kerf regions of the workpiece 1005 are exposed or not covered by the patterned mask layer 1020 .
  • FIG. 10E shows a structure 1000 e including the workpiece 1005 having a plurality of trenches 1030 that extend through from the second side 1005 b to the etch stop layer 1010 . As shown, the mask layer 1020 has been removed from the workpiece 1005 .
  • one or more sections of the etch stop layer exposed by the one or more trenches may be removed so as to extend the one or more trenches through to the surface of the etch stop layer which is facing the carrier.
  • the etch stop layer can be removed using any suitable or appropriate techniques.
  • the sections or portions of the etch stop layer may be removed by various etching processes including any etching processes described herein.
  • a structure 1000 f includes a workpiece 1005 in which the trenches 1030 have been extended by virtue of removing sections of the etch stop layer 1010 previously exposed by the trenches 1030 .
  • the mask layer 1020 has been removed from the semiconductor workpiece 1005 .
  • the workpiece may be further processed.
  • a metallization layer may be formed over the second side of the workpiece.
  • Such a metallization layer may extend, at least partially, into the trenches.
  • the embodiment of FIG. 10G shows a structure 1000 g that includes a metallization layer 1050 formed on the second side 1005 b of the workpiece 1005 and on the sidewalls.
  • the metallization layer 1050 may extend all the way up the trench sidewalls (e.g., to the adhesive 1015 ), or in other cases, not be formed at all in the trenches or on the trench sidewalls.
  • the workpiece may still be further processed.
  • the semiconductor workpiece may be demounted from the carrier.
  • the workpiece with the metallization layer may be laminated onto a tape.
  • FIG. 10H depicts a structure 1000 h in which the workpiece 1005 has been mounted on a tape 1060 .
  • the tape 1060 attaches to the metallization layer 1050 .
  • the workpiece 1005 can be considered as a series of individual devices or singulated integrated chips that are mounted on the tape 1060 .
  • the workpiece e.g., devices or chips
  • the workpiece can be mounted to an additional carrier.
  • the workpiece e.g., devices or chips
  • the additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • further processing may include removing the etch stop layer and/or removing other layers, materials, residue, etc.
  • FIG. 11 shows according to an exemplary embodiment, a method for processing a semiconductor workpiece.
  • a semiconductor workpiece is provided having one or more kerf regions.
  • the embodiment of FIG. 12A shows a cross-sectional view of a structure 1200 a , which includes a semiconductor workpiece 1205 with a first side 1205 a and a second side 1205 b.
  • the workpiece can be any workpiece previously described herein.
  • the workpiece may be a semiconductor wafer that can include at least one semiconductor layer.
  • the semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer.
  • the semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance with exemplary embodiments, the semiconductor workpiece may include at least one device region or active region.
  • the device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like.
  • the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines.
  • the device region may be disposed over a substrate region of the workpiece.
  • one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • material may be removed from the kerf regions of the semiconductor workpiece to form one or more trenches.
  • the trenches may extend at least partially through the workpiece.
  • the trenches can be formed by dicing at a first side (e.g., front side) of the workpiece towards a second side (e.g., back side) of the workpiece.
  • the trenches can be formed through sawing, etching, etc.
  • a plasma etchant such as CF 4 or the like may be used.
  • a patterned mask layer may be formed on the first side of the workpiece leaving the kerf regions exposed.
  • the mask layer may be a hard mask or any other suitable mask material. The mask layer may be removed subsequent to the removal of material from the kerf regions of the workpiece.
  • FIG. 12B shows a structure 1200 b in which the material of the kerf regions of the semiconductor workpiece 1205 has been removed to form a plurality of trenches 1220 .
  • the trenches 1220 are formed from the first side 1205 a of the workpiece 1205 , and extend toward, but not fully toward the second side 1205 b of the workpiece 1205 .
  • an adhesive structure may be formed over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches.
  • the adhesive structure may include an adhesive and may further include another structural element, such as a foil.
  • the other structural element, e.g. foil may be configured or serve as a protective layer to prevent the adhesive from entering the one or more trenches.
  • the adhesive structure may be applied at once to the carrier, for example a foil with an adhesive thereon applied to a carrier.
  • an exemplary adhesive structure may be formed over the workpiece by applying the foil to a first side of the workpiece and then subsequently depositing the adhesive on or over the foil.
  • the adhesive may be applied by a dispenser.
  • the adhesive may be a liquid adhesive.
  • the adhesive may be applied through a spin coating process. That is, the foil can be applied or attached to a side or surface of the workpiece that is to be subsequently attached, e.g., bonded to another element, layer, material, etc.
  • the foil can allow the workpiece to attach and bond to another element but can prevent adhesive (e.g., glue or the like) from substantially entering and/or seeping into the trenches and/or on the sidewalls of the workpiece. That is, only a small or negligible amount of adhesive may enter the trenches.
  • adhesive e.g., glue or the like
  • the foil may be temperature resistant.
  • the foil may be able to withstand temperatures up to about 100° C., e.g. up to about 200° C., e.g. up to about 300° C., or even higher temperatures, e.g. temperatures in the range from about ⁇ 100° C. up to about 400° C.
  • the foil may include or may be made of temperature stable organic polymers, such as polyesters, polyimides, polyethers, polysilicones, and/or derivatives thereof.
  • the adhesive of such a foil may include or may be made of temperature stable organic polymers or materials such as silicones, acrylics, and/or derivatives thereof
  • the foil may have a thickness in the range of about 1 ⁇ m to about 200 ⁇ m, although other thicknesses may be possible as well.
  • the adhesive structure may include only an adhesive, wherein the adhesive may be configured such that it does not or only to a very small degree enter the trenches.
  • adhesives may include, but are not limited to, e.g. temperature stable organic polymers and/or materials such as, for example, silicones, acrylics, and/or derivatives thereof
  • protective layers described herein are not necessarily limited to foil systems.
  • Protective layers may include or be made out of organic polymers/materials, (e.g., polyvinyl alcohols, imides, acrylics, teflons, and derivatives thereof), inorganic materials (e.g., oxides, nitrides, etc.), and/or combinations of various organic and/or inorganic materials, which may include various “adhesive foils”.
  • a protective layer may be formed on or over the workpiece by a dispenser and/or a spin coating process followed by a curing procedure.
  • a structure 1200 c includes an adhesive structure 1230 formed on a first side 1205 a of the workpiece 1205 .
  • the adhesive structure 1230 at least includes a foil 1225 with an adhesive 1227 .
  • the adhesive 1227 is shown on top of the foil 1225 wherein the foil may prevent the adhesive from seeping through the foil 1225 , and may contact the first side 1205 a of the workpiece 1205 . Due to the foil 1225 , only a very small portion of the adhesive 1227 may enter the trenches 1220 of the workpiece 1205 , if at all.
  • the foil 1225 may be considered as an example of a protective layer or film that may be configured to prevent adhesive (e.g. glue) from entering the trenches 1220 .
  • adhesive e.g. glue
  • the positions or locations of the adhesive 1227 and the foil 1225 may be reversed.
  • an adhesive may be disposed on both sides of the foil 1225 .
  • Adhesive structures may include a single layer or may be multi-layered.
  • the adhesive structure may just include an adhesive or adhesive layer or film.
  • the adhesive structure may include a protective layer (e.g., a film, a foil, etc.) to protect the workpiece, wherein the protective layer (e.g., film, foil, etc.) may not have adhesive properties or characteristics, and in addition to the protective layer the adhesive structure may include an adhesive (e.g. glue) or adhesive layer or film that may be disposed on the protective layer and may serve to attach a carrier.
  • a multi-layered adhesive structure may include one or more protective layers and/or one or more adhesive layers.
  • an adhesive structure may include double-sided adhesion or in other words, a protective layer with at least one adhesive on over a front side and at least one adhesive on or over a back side, opposite the front side, of the protective layer.
  • the protective layers and/or adhesive layers of a multi-layer adhesive structure may differ from each other. In other words it is not necessary that all protective layers or all adhesive layers of an adhesive structure be the same.
  • the workpiece can be mounted to a carrier using the adhesive structure.
  • the workpiece may attach to the carrier with the adhesive structure therebetween.
  • the adhesive of the adhesive structure can bind the workpiece and the carrier together.
  • the carrier (as well as any carrier described herein) may include an adhesive located, for example, over or on the mounting surface of the carrier.
  • the carrier adhesive may be used, for example, to supplement any adhesive of the adhesive structure for adequate adhesion of the carrier to the workpiece.
  • FIG. 12D shows a structure 1200 d including the workpiece 1205 after it has been mounted to a carrier 1240 via the adhesive structure 1230 .
  • the foil 1225 of the adhesive structure 1230 may prevent the adhesive 1227 from entering or excessively entering the trenches 1220 of the workpiece 1205 .
  • the workpiece may be thinned from the second side so as to open the one or more trenches, at 1125 .
  • the workpiece or portion thereof can be thinned using any suitable method or technique, such as by grinding, in one example. Thinning the workpiece from the second side (e.g., backside) can open or extend the trenches through the workpiece from the first side to the second side.
  • FIG. 12E shows the workpiece 1205 after it has been thinned from the second side 1205 b and the trenches 1220 have been opened. In one or more embodiments, an implantation may be carried out from the second side 1205 b .
  • particles e.g., ions (or dopants) may be implanted into the workpiece 1205 (e.g., backside implantation).
  • the implantation may be carried out after the thinning but before applying a metallization layer.
  • there may be one or more other processes that may be carried out.
  • a metallization layer may be formed over the second side of the workpiece after thinning.
  • the metallization layer may also be formed at least partially in the trenches, such as on the trench sidewalls, for example.
  • the metallization layer can be formed using any suitable techniques or processes.
  • a metallization layer can be formed through a metal sputtering deposition process.
  • metal can be sputter deposited on the backside of the workpiece to form the metallization layer.
  • the workpiece, or portions thereof, may be cleaned prior to the metal sputter deposition.
  • FIG. 12F shows a structure 1200 f in which the mounted semiconductor workpiece 1205 includes a metallization layer 1250 formed on the second side 1205 b of the workpiece 1205 .
  • the metallization layer 1250 is partially formed on the sidewalls of the one or more trenches 1220 .
  • the workpiece may still be further processed.
  • the semiconductor workpiece may be demounted from the carrier.
  • the workpiece with the metallization layer may be laminated onto a tape.
  • the workpiece e.g., devices or chips
  • the workpiece can be mounted to an additional carrier.
  • the workpiece e.g., devices or chips
  • the additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • any carrier, carrier layers described herein with respect to any embodiment can be made out of any suitable material including, for example, glass, graphite, acrylic glass (Poly(methyl methacrylate) (PMMA)), semiconductor material (e.g., silicon), and plastic, to a name a few.
  • PMMA Poly(methyl methacrylate)
  • semiconductor material e.g., silicon
  • any workpiece described herein may have a thickness in the range of about 200 ⁇ m to about 1000 ⁇ m, e.g., in the range of about 400 ⁇ m to about 800 ⁇ m, before thinning and/or a thickness in the range of about 5 ⁇ m to about 400 ⁇ m, e.g. in the range of about 10 ⁇ m to about 50 ⁇ m, after thinning, although other thicknesses may be possible as well.
  • the metallization layer may be a single layer.
  • the metallization layer may be a layer stack including a plurality of sublayers, e.g. two, three, four, . . . , etc., sublayers.
  • at least one sublayer of the plurality of sublayers may include or may be made of a different material than at least one other sublayer of the plurality of sublayers.
  • materials for the metallization layer may include any suitable metal or metal alloy.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; etching the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece; mounting the workpiece with the first side to a carrier; thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • etching the one or more kerf regions may include plasma etching the one or more kerf regions.
  • the method may further include implanting ions into the workpiece from the second side of the workpiece after thinning the workpiece and before forming the metallization layer.
  • forming the metallization layer includes sputter depositing the metallization layer.
  • the method further includes forming the metallization layer over at least a part of one or more sidewalls of the one or more trenches.
  • the method further includes demounting the carrier from the workpiece after forming the metallization layer.
  • the method further includes laminating the workpiece with the metallization layer onto a tape before demounting the carrier from the workpiece.
  • mounting the workpiece with the first side to the carrier includes depositing an adhesive over the first side of the workpiece and attaching the workpiece to the carrier by means of the adhesive.
  • the method further includes applying a foil to the first side of the workpiece before depositing the adhesive.
  • the foil is configured to withstand temperatures up to about 100° C., e.g. up to about 200° C., e.g. up to about 300° C., e.g. up to about 400° C., e.g. up to about 1000° C., or even higher temperatures, e.g. temperatures in the range from about ⁇ 100° C. up to about 400° C.
  • the second side of the workpiece is opposite the first side of the workpiece.
  • the semiconductor workpiece includes a wafer.
  • the first side is a front side of the wafer and the second side is a back side of the wafer.
  • the carrier is configured as a rigid carrier.
  • the carrier includes glass.
  • the carrier includes silicon.
  • the carrier includes acrylic glass (Poly(methyl methacrylate) (PMMA)).
  • thinning the workpiece includes grinding the workpiece.
  • the method further includes polishing the workpiece from the second side of the workpiece after thinning the workpiece.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose the one or more kerf regions; etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece; and forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
  • etching the one or more kerf regions from the second side of the workpiece includes plasma etching the one or more kerf regions from the second side of the workpiece.
  • the method further includes thinning the workpiece from the second side after mounting the workpiece and before etching the one or more kerf regions.
  • forming the metallization layer includes sputter depositing the metallization layer.
  • the method further includes forming the metallization layer over at least a part of one or more sidewalls of the one or more trenches.
  • the method further includes demounting the carrier from the workpiece after forming the metallization layer.
  • the method further includes laminating the workpiece with the metallization layer onto a tape before demounting the carrier from the workpiece.
  • the second side of the workpiece is opposite the first side of the workpiece.
  • the semiconductor workpiece includes a wafer.
  • the first side is a front side of the wafer and the second side is a back side of the wafer.
  • At least one of the first and second mask layers includes a hard mask material.
  • At least one of the first and second mask layers is an oxide layer.
  • thinning the workpiece includes grinding the workpiece.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose one or more regions of the workpiece adjacent to the one or more kerf regions; forming a metallization layer over the patterned second mask layer and the one or more exposed regions of the workpiece adjacent to the one or more kerf regions; applying a lift-off process to remove the patterned second mask layer and the metallization layer from the one or more kerf regions and form a patterned metallization layer; and etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of
  • etching the one or more kerf regions from the second side of the workpiece includes plasma etching the one or more kerf regions from the second side of the workpiece.
  • the method further includes thinning the workpiece from the second side before forming the second mask layer.
  • the method further includes forming a protection layer over the patterned metallization layer before etching the one or more kerf regions.
  • the method further includes demounting the carrier after etching the one or more kerf regions.
  • the method further includes laminating the workpiece with the metallization layer onto a tape after etching the one or more kerf regions and before demounting the carrier from the workpiece.
  • forming the metallization layer includes sputter depositing the metallization layer.
  • thinning the workpiece includes grinding the workpiece.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming a mask layer over a first side of the workpiece; patterning the mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned mask layer to a carrier; forming a metallization layer over a second side of the workpiece that is opposite the first side; patterning the metallization layer to expose the one or more kerf regions; etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • etching the one or more kerf regions from the second side of the workpiece includes plasma etching the one or more kerf regions from the second side of the workpiece.
  • the method further includes thinning the workpiece from the second side before forming the metallization layer over the second side.
  • the method further includes demounting the carrier after etching the one or more kerf regions.
  • the method further includes laminating the workpiece with the patterned metallization layer onto a tape after etching the one or more kerf regions and before demounting the carrier.
  • forming the metallization layer includes sputter depositing the metallization layer.
  • the mask layer includes a hard mask material.
  • the mask layer is an oxide layer.
  • patterning the metallization layer includes: forming a second mask layer over a side of the metallization layer facing away from the workpiece, patterning the second mask layer to expose one or more regions of the metallization layer disposed over the one or more kerf regions; and etching the exposed one or more regions of the metallization layer.
  • etching the exposed one or more regions of the metallization layer includes at least one of a wet chemical etch process and a dry etch process.
  • the carrier is configured as a rigid carrier.
  • the carrier includes glass.
  • the carrier includes silicon.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming an etch stop layer over a first side of the workpiece; mounting the workpiece with the etch stop layer attached to a carrier; etching the one or more kerf regions from a second side of the workpiece to the etch stop layer to form one or more trenches in the workpiece; and removing one or more sections of the etch stop layer exposed by the one or more trenches, to extend the one or more trenches through to a surface of the etch stop layer facing the carrier.
  • etching the one or more kerf regions includes plasma etching the one or more kerf regions.
  • the method further includes thinning the workpiece from the second side before etching the one or more kerf regions from the second side.
  • thinning the workpiece includes grinding the workpiece.
  • thinning the workpiece includes chemical mechanical polishing of the workpiece.
  • the method further includes forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
  • the method further includes forming a metallization layer over the second side of the workpiece after removing the one or more sections of the etch stop layer.
  • the etch stop layer comprises a dielectric material.
  • the etch stop layer is an oxide layer.
  • removing the one or more sections of the etch stop layer includes etching the etch stop layer.
  • etching the etch stop layer includes dry etching the etch stop layer.
  • the semiconductor workpiece includes a semiconductor wafer.
  • the first side is a front side of the wafer and the second side is a back side of the wafer.
  • forming the metallization layer includes sputter depositing the metallization layer.
  • the method further includes forming the metallization layer over one or more sidewalls of the one or more trenches.
  • the method further includes demounting the carrier after forming the metallization layer.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; removing material of the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece; forming an adhesive structure over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches; mounting the workpiece to a carrier using the adhesive structure; thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • removing material of the one or more kerf regions from the first side of the workpiece includes etching the one or more kerf regions from the first side of the workpiece.
  • etching the one or more kerf regions includes plasma etching the one or more kerf regions.
  • removing material of the one or more kerf regions from the first side of the workpiece includes sawing the one or more kerf regions from the first side of the workpiece.
  • the adhesive structure includes a protective layer disposed over the first side of the workpiece and an adhesive layer disposed over the protective layer.
  • the protective layer is a foil.
  • the foil is configured to withstand temperatures up to about 100° C., e.g. up to about 200° C., e.g. up to about 300° C., e.g. up to about 400° C., e.g. up to about 1000° C., or even higher temperatures, e.g. temperatures in the range from about ⁇ 100° C. up to about 400° C. .
  • the method further includes implanting ions into the workpiece from the second side of the workpiece after thinning the workpiece and before forming the metallization layer.
  • the method further includes demounting the carrier from the workpiece after forming the metallization layer.
  • the method further includes laminating the workpiece with the metallization layer onto a tape before demounting the carrier from the workpiece.
  • forming the metallization layer includes sputter depositing the metallization layer.
  • the method further includes forming the metallization layer over at least a part of one or more sidewalls of the one or more trenches.
  • the plasma etching includes applying a plasma etchant made of a gaseous halogen containing compound, e.g. at least one compound selected from the group consisting of: CF 4 , SF 6 , NF 3 , HCl, HBr, SiF 4 .
  • a plasma etchant made of a gaseous halogen containing compound, e.g. at least one compound selected from the group consisting of: CF 4 , SF 6 , NF 3 , HCl, HBr, SiF 4 .
  • One or more exemplary embodiments relate to a process/method for dicing before grinding (DBG) with subsequent backside metallization
  • the method may be achieved, at least in part, by applying glue onto a mechanically stable carrier (e.g., glass, silicon, etc.).
  • a mechanically stable carrier e.g., glass, silicon, etc.
  • a foil or the like can be beforehand applied to a wafer.
  • An exemplary method for processing a semiconductor workpiece can include sawing/etching/etc.
  • a side e.g., front side
  • applying a foil to the wafer using e.g., a temperature resistant foil e.g., a temperature resistant foil
  • mounting the wafer with the applied foil onto a carrier e.g., glass carrier
  • grinding, and if necessary, polishing and/or plasma damage etching implementing one more back side processes (e.g., metallization); and removing the carrier system on tape-and-frame.

Abstract

Methods for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming one or more trenches in the workpiece by removing material from the one or more kerf regions from a first side of the workpiece; mounting the workpiece with the first side to a carrier; thinning the workpiece from a second side of the workpiece; and forming a metallization layer over the second side of the workpiece.

Description

    TECHNICAL FIELD
  • Various embodiments relate to methods for processing of semiconductor workpieces.
  • BACKGROUND
  • Manufactured semiconductor devices include multiple integrated circuits (ICs), and/or other devices or elements which are formed on a semiconductor wafer before being separated or singulated into individual chips or dies. Generally integrated circuits are located within active areas or regions of the semiconductor wafer. The wafers can include spacing areas or kerf regions that can provide adequate separation between neighboring active or device regions. The semiconductor wafers are typically separated or diced in these spacing areas or kerf regions to form individual semiconductor chips or dies.
  • Various methods are used for separating a semiconductor wafer or semiconductor workpiece, including, e.g., mechanical sawing, etching, laser dicing, stealth laser dicing, or the like. Some methods may require a relatively large dicing street on a semiconductor wafer and therefore reduce the amount of semiconductor wafer material used for active or device regions. Some separation or singulation methods can also cause damage to a semiconductor wafer, such as, among other things, in the form of sidewall chipping. Thin semiconductor wafers, as well as semiconductor wafers having a backside metallization layer can be particularly susceptible to sidewall chipping.
  • Further, some separation methods can also damage a semiconductor wafer by causing ridges to form in a semiconductor wafer. These ridges, in turn, can lead to breakage during die pick up. Yet still, some separation methods can cause unwanted changes to a semiconductor wafer, such as, in one example, causing mono crystalline silicon to transform into an amorphous state in an uncontrolled way. In general, many separation or dicing techniques can produce chipped edges in subsequently formed semiconductor chips. The chipped edges reduce the breaking strength of the semiconductor chips.
  • Thus wafer separation techniques that reduce or minimize the needed spacing regions while also avoiding or reducing damage to the wafers may be desirable.
  • In a dicing before grinding (DBG) singulation process, wafers may be processed in a preliminary step so that material is removed from kerf regions (sawed, etched, etc.) from a front side, for example, at least up to the depth of a required chip thickness. Subsequently, such wafers may be diced from the back side by means of a grinding process. In DBG methods heretofore, metallizing the back side has not been possible because wafers and/or chips to which a foil or the like has been applied are not mechanically stable enough after grinding in order to be able to be handled. Conventional carrier-technique methods including the use of a rigid carrier and liquid glue are not suitable because the glue cannot be subsequently removed from chipped sidewalls.
  • Thus DBG like separation techniques that enable, e.g., metallization of a wafer and/or chip back side may be desirable.
  • SUMMARY
  • In various embodiments, a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming one or more trenches in the workpiece by removing material from the one or more kerf regions from a first side of the workpiece; mounting the workpiece with the first side to a carrier; thinning the workpiece from a second side of the workpiece; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • In various embodiments, a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose the one or more kerf regions; etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece; and forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
  • In various embodiments, a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose one or more regions of the workpiece adjacent to the one or more kerf regions; forming a metallization layer over the patterned second mask layer and the one or more exposed regions of the workpiece adjacent to the one or more kerf regions; applying a lift-off process to remove the patterned second mask layer and the metallization layer from the one or more kerf regions and form a patterned metallization layer; and etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • In various embodiments, a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming a mask layer over a first side of the workpiece; patterning the mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned mask layer to a carrier; forming a metallization layer over a second side of the workpiece that is opposite the first side; patterning the metallization layer to expose the one or more kerf regions; and etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • In various embodiments, a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; forming an etch stop layer over a first side of the workpiece; mounting the workpiece with the etch stop layer attached to a carrier; etching the one or more kerf regions from a second side of the workpiece to the etch stop layer to form one or more trenches in the workpiece; and removing one or more sections of the etch stop layer exposed by the one or more trenches, to extend the one or more trenches through to a surface of the etch stop layer facing the carrier.
  • In various embodiments, a method for processing a semiconductor workpiece can include providing a semiconductor workpiece that includes one or more kerf regions; removing material of the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece; forming an adhesive structure over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches; mounting the workpiece to a carrier using the adhesive structure; thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In the drawings, like reference characters generally refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead generally being placed upon illustrating the principles of the invention. In the following description, various embodiments of the invention are described with reference to the following drawings, in which:
  • FIG. 1 shows a method for processing a semiconductor workpiece in accordance with various embodiments;
  • FIGS. 2A-2H illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments;
  • FIG. 3 shows a method for processing a semiconductor workpiece in accordance with various embodiments;
  • FIGS. 4A-4J illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments;
  • FIG. 5 shows a method for processing a semiconductor workpiece in accordance with various embodiments;
  • FIGS. 6A-6J illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments;
  • FIG. 7 shows a method for processing a semiconductor workpiece in accordance with various embodiments;
  • FIGS. 8A-8G illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments;
  • FIG. 9 shows a method for processing a semiconductor workpiece in accordance with various embodiments;
  • FIGS. 10A-10H illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments;
  • FIG. 11 shows a method for processing a semiconductor workpiece in accordance with various embodiments; and
  • FIGS. 12A-12F illustrate cross-sectional views of semiconductor workpieces in accordance with various embodiments.
  • DESCRIPTION
  • The following detailed description refers to the accompanying drawings that show, by way of illustration, specific details and embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the invention. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments.
  • The word “exemplary” is used herein to mean “serving as an example, instance, or illustration”. Any embodiment or design described herein as “exemplary” is not necessarily to be construed as preferred or advantageous over other embodiments or designs.
  • The terms “at least one” and “one or more” may be understood to include any integer number greater than or equal to one, i.e. one, two, three, four, etc.
  • The term “a plurality” may be understood to include any integer number greater than or equal to two, i.e. two, three, four, five, etc.
  • The word “over”, used herein to describe forming a feature, e.g. a layer, “over” a side or surface, may be used to mean that the feature, e.g. the layer, may be formed “directly on”, e.g. in direct contact with, the implied side or surface. The word “over”, used herein to describe forming a feature, e.g. a layer, “over” a side or surface, may be used to mean that the feature, e.g. the layer, may be formed “indirectly on” the implied side or surface with one or more additional layers being arranged between the implied side or surface and the formed layer.
  • The term “connection” may include both an indirect “connection” and a direct “connection”.
  • When referring to semiconductor devices, at least two-terminal devices are meant, an example is a diode. Semiconductor devices can also be three-terminal devices such as field-effect transistors (FET), insulated gate bipolar transistors (IGBT), junction field effect transistors (JFET), and thyristors to name a few. The semiconductor devices can also include more than three terminals. According to an embodiment, semiconductor devices are power devices. Integrated circuits may include a plurality of integrated devices.
  • Specific embodiments described herein pertain to, without being limited thereto, methods for processing and dicing semiconductor wafers.
  • FIG. 1 shows according to an exemplary embodiment, a method for processing a semiconductor workpiece. According to the method, at 105, a semiconductor workpiece having one or more kerf regions is provided. The embodiment of FIG. 2A shows a cross-sectional view of a structure 200 a, which includes a semiconductor workpiece 205.
  • In embodiments, a provided semiconductor workpiece may be a semiconductor wafer that can include at least one semiconductor layer. The semiconductor wafer may include one or more other layers, such as other semiconductor layers, insulators, metal layers, etc. that are directly or indirectly attached to the semiconductor layer.
  • The semiconductor layer(s) or wafer can be made of any suitable semiconductor material. Examples of such materials include, without being limited thereto, elementary semiconductor materials such as silicon (Si), group IV compound semiconductor materials such as silicon carbide (SiC) or silicon germanium (SiGe), binary, ternary or quaternary III-V semiconductor materials such as gallium arsenide (GaAs), gallium phosphide (GaP), indium phosphide (InP), gallium nitride (GaN), aluminum gallium nitride (AlGaN), indium gallium phosphide (InGaPa) or indium gallium arsenide phosphide (In—GaAsP), and binary or ternary II-VI semiconductor materials such as cadmium telluride (CdTe) and mercury cadmium telluride (HgCdTe) to name few.
  • In accordance with exemplary embodiments, the semiconductor workpiece may include at least one device region or active region. The device region or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thyristors, capacitors, inductors, or the like. In accordance with one or more embodiments, the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines. The device region may be disposed over a substrate region of the workpiece. In accordance with exemplary embodiments, one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • Referring back to FIG. 1, at 110, the one or more kerf regions of the semiconductor workpiece may be etched to form one or more trenches. The trenches may extend at least partially through the workpiece. In embodiments, the trenches can be formed by etching at a first side of the workpiece. In accordance with exemplary embodiments, the trenches can be formed through any suitable etching process, including in one example, plasma etching. Plasma etching may include applying a plasma etchant, e.g., made of any suitable gaseous halogen containing compound e.g., CF4, SF6, NF3, HCl, HBr, SiF4, and the like.
  • In embodiments, prior to etching, a masking layer 203 may be formed or applied to the first side of the workpiece, as shown in FIG. 2B. The masking layer 203 may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed, as shown in FIG. 2C. In embodiments the masking layer 203 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like. In one or more embodiments, the masking layer may include or may be made of a photoresist.
  • The embodiment of FIG. 2D shows a structure 200 d in which the semiconductor workpiece 205 has been etched from a first side 205 a of the workpiece 205 to form a plurality of trenches 220. The trenches 220 may be located in the kerf regions of the workpiece 205. As seen in FIG. 2D, the trenches start from the first side 205 a (e.g., front side) of the workpiece 205 and extend partially toward but not fully toward a second side 205 b (e.g., back side) of the workpiece 205. The workpiece 205 may be etched in the exposed kerf regions using the patterned masking layer 203 as an etch mask. After the etching has been completed, the masking layer 203 may be removed (e.g., using a resist strip process in the case of a photoresist, or any other suitable processes) in one or more embodiments. See FIG. 2E.
  • Referring back to FIG. 1, after forming the one or more trenches, the workpiece can be mounted with the first side to a carrier, at 120. Mounting the workpiece may include depositing or applying adhesive over the first side of the workpiece and then attaching the workpiece to the carrier. Further, in some embodiments, a foil or any other suitable protective layer, e.g., a film may be applied to the first side of the semiconductor workpiece prior to depositing the adhesive. In this regard, when attaching the workpiece to another element (e.g., carrier), the foil may allow the workpiece to attach and bond to another element but can prevent adhesive (e.g., glue or the like), from entering and/or seeping into the trenches and/or on the sidewalls of the workpiece.
  • In accordance with exemplary embodiments, the carrier as well as any other carrier described herein may be made out of any suitable material, and may be configured as rigid carrier. For example, the carrier may be can be made out of materials including, glass, graphite, acrylic glass (Poly(methyl methacrylate) (PMMA)), semiconductor material (e.g., silicon), and plastic, to a name a few.
  • After mounting, the workpiece can be thinned from the second side to open the one or more trenches, at 125. The workpiece or portion thereof can be thinned using any suitable method or technique, such as by grinding, in one example. Thinning the workpiece from the second side can open or extend the trenches through the back surface of the workpiece. In one or more embodiments, the workpiece may be diced, in other words, singulated into individual devices (e.g., chips) by the thinning. In some embodiments, after thinning, the second side of the workpiece may be polished.
  • The embodiment of FIG. 2F shows a structure 200 f including the workpiece 205 after it has been mounted to a carrier 240 and thinned. The trenches 220 are open from the second side 205 b. An adhesive 245 can attach the workpiece 205 to the carrier.
  • In one or more embodiments, an implantation may be carried out from the second side 205 b. In other words, particles, e.g. ions (or dopants) may be implanted into the workpiece 205 (e.g., backside implantation). Alternatively or in addition, there may be one or more other processes that may be carried out.
  • In FIG. 1, after mounting and thinning (and possibly implanting), a metallization layer can be formed over the second side of the workpiece, at 130. The metallization layer may also be formed at least partially in the trenches, such as on the trench sidewalls, for example.
  • In accordance with exemplary embodiments, the metallization layer can be formed using any suitable techniques or processes. For example, in an exemplary embodiment, a metallization layer can be formed through a metal sputtering deposition process. In other words, metal can be sputter deposited on the second side of the workpiece to form the metallization layer. In some embodiments, the workpiece, or portions thereof, may be cleaned prior to the metal sputter deposition.
  • The embodiment of FIG. 2G shows a structure 200 g in which the mounted semiconductor workpiece 205 includes a metallization layer 250. The metallization layer 250 extends partially into the one or more trenches 220.
  • In exemplary embodiments, the semiconductor workpiece or portions thereof may be laminated. For example, the workpiece may be laminated onto a tape. After lamination the first carrier can be demounted or removed from the workpiece.
  • The embodiment of FIG. 2H depicts a structure 200 h in which the workpiece 205 has been mounted on a tape 260. As shown the tape 260 attaches to the metallization layer 250. As can be seen in FIG. 2H, a series of individual devices or singulated integrated chips, such as chip 275, are mounted on the tape 260.
  • In one or more embodiments, after forming the metallization layer, the workpiece, or the individual devices or chips may be further processed. In one exemplary embodiment the workpiece (e.g., devices or chips) can be mounted to an additional carrier. In this regard, the workpiece (e.g., devices or chips) can be mounted with the metallization layer to the additional carrier. The additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • In accordance with exemplary embodiments, FIG. 3 relates to a method for processing a semiconductor workpiece. In the following, aspects of the method of FIG. 3 can be described with reference to FIGS. 4A to 4J.
  • According to exemplary embodiments, at 305 of FIG. 3, a semiconductor workpiece can be provided that has one or more kerf regions. The embodiment of FIG. 4A shows a cross-sectional view of a structure 400 a, which includes a semiconductor workpiece 405 having a first side 405 a and a second side 405 b.
  • The workpiece can be any workpiece previously described herein. In this regard, the workpiece may be a semiconductor wafer that can include at least one semiconductor layer. The semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that directly or indirectly attached to the semiconductor layer. The semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance exemplary embodiments, the semiconductor workpiece may include at least one device region or active region. The device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like. In accordance with one or more embodiments, the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines. The device region may be disposed over a substrate region of the workpiece. In accordance with exemplary embodiments, one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • Referring back to FIG. 3, at 310, a first mask layer can be formed over a first side of the workpiece. In embodiments, the first side may be a front side of the workpiece. For example, a structure 400 b in the embodiment of FIG. 4B includes a first mask layer 410 that has been applied to the first side 405 a of the workpiece 405. In embodiments the first mask layer 410 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like.
  • At 315 in FIG. 3, the first mask layer can be patterned to expose the one or more kerf regions of the workpiece. The mask layer may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed. For example, a photoresist may be applied to the first mask layer and may be patterned using photolithography and the mask layer may be patterned using the patterned photoresist, e.g., by etching. The photoresist may be stripped (removed) after patterned the mask layer. The embodiment of FIG. 4C depicts a structure 400 c in which the mask layer 410 formed on the first side 405 a of the semiconductor workpiece 405 has been patterned to expose the one or more kerf regions.
  • In FIG. 3 at 320, after patterning the first mask layer, the workpiece may be mounted with the patterned mask layer to a carrier. Thus, the second side of the workpiece, which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed. In other words in mounting, the first side of the workpiece can face a mounting surface of the carrier.
  • The embodiment of FIG. 4D shows a structure 400 d with the workpiece 405 mounted on a carrier 420. The first mask layer 410 is disposed on or in contact with the carrier 420. An adhesive 415 may be used to bond the carrier 420 and the mask layer 410.
  • In some exemplary embodiments, after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before additional processing to the workpiece. In accordance with exemplary embodiments, the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example. For example referring to FIG. 4D, the workpiece 405 may be thinned a thickness T from the second side 405 b. In one or more embodiments, an implantation may be carried out from the second side 405 b. In other words, particles, e.g. ions (or dopants) may be implanted into the workpiece 405 (e.g., backside implantation). Alternatively or in addition, there may be one or more other processes that may be carried out.
  • Referring to FIG. 3, after mounting, at 325, a second mask layer may be formed over the second side of the workpiece. The embodiment of FIG. 4E shows a structure 400 e showing the workpiece 405 which has been mounted and with a second mask layer 412 formed over the second side 405 b of the workpiece 405. The second mask layer 412 may be any suitable mask layer described herein, e.g. including or being made of a hard mask material such as an oxide or the like.
  • In FIG. 3, at 330 the second mask layer may be patterned to expose the one or more kerf regions. The second mask layer may be patterned using any suitable technique including any technique described herein (e.g., photolithography). The embodiment of FIG. 4F shows a structure 400 f in which the second mask layer 412 has been patterned thus exposing the one or more kerf regions of the workpiece 405.
  • Referring to FIG. 3, at 335, the one or more kerf regions of the workpiece can be etched so as to form trenches. The workpiece can be etched from the second side of the workpiece so as to form trenches that extend from the second side to the first side of the workpiece. In accordance with exemplary embodiments, the trenches can be formed through any suitable etching process, including in one example, plasma etching. Plasma etching may include applying a plasma etchant, e.g., made of any suitable gaseous halogen containing compound e.g., CF4, SF6, NF3, HCl, HBr, SiF4, and the like.
  • The embodiment of FIG. 4G shows a structure 400 g including the workpiece 405 having a plurality of trenches 430 that extend through from the second side 405 b to the first side 405 a of the workpiece. In one or more embodiments, the workpiece 405 may have been diced by the etching.
  • After the etching has been completed, the second mask layer may be removed (e.g., using a resist strip process in the case of a photoresist, or any other suitable processes) in one or more embodiments. For example, see FIG. 4H in which the second mask layer 412 has been removed. In one or more embodiments, a polymer layer may possibly have been formed (e.g., in the trenches) as a side product during the plasma etching and may be removed as well.
  • Referring back to FIG. 3, after etching the workpiece in the one or more kerf regions, a metallization layer may be formed over the second side of the workpiece, at 340. In embodiments, the metallization layer can be formed over the back side of the workpiece and may be formed to at least partially extend in the trenches, such as on the sidewalls. For example, in the embodiment of FIG. 4I, a structure 400 i includes a metallization layer 440 formed on the workpiece 405. As shown the metallization layer 440 also extends partially on the trench sidewalls of the workpiece 405. In one or more embodiments, the metallization layer 440 may extend to the second side 405 a of the workpiece 405. In one or more embodiments, the metallization layer 440 may extend to the adhesive 415. However, in embodiments, the metallization layer does not necessarily have to be located in the trenches or on the sidewalls, and may be only located on the back side of the structure. In accordance with exemplary embodiments the metallization layer may be formed through any suitable technique, such as by sputter depositing one or more metals onto the workpiece.
  • After formation of the metallization layer, the resulting structure may be further processed. In exemplary embodiments, the semiconductor workpiece with the metallization layer may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape.
  • The embodiment of FIG. 4J depicts a structure 400 j in which the workpiece 405 has been mounted on a tape 460. As shown the tape 460 attaches to the metallization layer 440. As can be seen in FIG. 4J, a series of individual devices or singulated integrated chips are mounted on the tape 460.
  • In one or more embodiments, after forming the metallization layer, the workpiece, or the individual devices or chips may be further processed. In one exemplary embodiment the workpiece (e.g., devices or chips) can be mounted to an additional carrier. In this regard, the workpiece (e.g., devices or chips) can be mounted with the metallization layer to the additional carrier. The additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • In some exemplary embodiments the first mask layer may be removed from the workpiece. For example, the first mask layer may be removed, for example, before and/or after the workpiece has been mounted to an additional carrier. Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • In accordance with exemplary embodiments, FIG. 5 relates to a method for processing a semiconductor structure. In the following, aspects of the method of FIG. 5 can be described with reference to FIGS. 6A to 6J.
  • According to exemplary embodiments, at 505 of FIG. 5, a semiconductor workpiece having one or more kerf regions can be provided. The embodiment of FIG. 6A shows a cross-sectional view of a structure 600 a, which includes a semiconductor workpiece 405 having a first side 605 a and a second side 605 b.
  • The workpiece can be any workpiece previously described herein. In this regard, the workpiece may be a semiconductor wafer that can include at least one semiconductor layer. The semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer.
  • The semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance with exemplary embodiments, the semiconductor workpiece may include at least one device region or active region. The device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like. In accordance with one or more embodiments, the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines. The device region may be disposed over a substrate region of the workpiece. In accordance with exemplary embodiments, one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • In FIG. 5 at 510, a first mask layer may be formed over a first side of the workpiece. In embodiments, the first side may be a front side of the workpiece. For example, a structure 600 b in the embodiment of FIG. 6B includes a first mask layer 610 that has been applied to the first side 605 a of the workpiece 605. In embodiments the first mask layer 610 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like. In one or more embodiments, the mask layer may include or may be made of a photoresist.
  • At 515 in FIG. 5, the first mask layer can be patterned to expose the one or more kerf regions of the workpiece. The mask layer may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed. The embodiment of FIG. 6C shows a structure 600 c in which the mask layer 610 formed on the semiconductor workpiece 605 has been patterned with the one or more kerf regions exposed.
  • In FIG. 5 at 520, after patterning the first mask layer, the workpiece may be mounted with the patterned mask layer to a carrier. Thus, the second side of the workpiece, which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed. In other words in mounting, the first side of the workpiece can face a mounting surface of the carrier.
  • The embodiment of FIG. 6D shows a structure 600 d with the workpiece 605 mounted on a carrier 620. The first mask layer 410 is disposed on or in contact with the carrier 620. An adhesive 625 may be used to bond the carrier 620 and the mask layer 610.
  • In some exemplary embodiments, after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before applying a second mask layer to the workpiece (as described below). In accordance with exemplary embodiments, the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example. For example referring to FIG. 6D, the workpiece 605 may be thinned from the second side 605 b. In one or more embodiments, an implantation may be carried out from the second side 605 b. In other words, particles, e.g., ions (or dopants) may be implanted into the workpiece 605 (e.g., backside implantation). In embodiments, the implantation may be carried out after the thinning but before applying a second mask layer. Alternatively or in addition, there may be one or more other processes that may be carried out.
  • Referring to FIG. 5, after mounting, at 525 a second mask layer may be formed over the second side of the workpiece. The embodiment of FIG. 6E shows a structure 600 e showing the workpiece 605 which has been mounted and with a second mask layer 615 formed over the second side 605 b of the workpiece 605. The second mask layer may be any suitable mask layer described herein.
  • In FIG. 5, at 530 the second mask layer may be patterned so as to expose one or more regions of the workpiece adjacent to the one or more kerf regions. Thus, in some embodiments, the second mask layer may at least partially cover the kerf regions. For example the embodiment of FIG. 6F shows a structure 600 f in which the second mask layer 615 has been patterned to expose regions adjacent to the one or more kerf regions of the workpiece 605.
  • Referring to FIG. 5, after patterning the second mask layer at 535, a metallization layer can be formed over the patterned second mask layer and over the one or more exposed regions of the workpiece adjacent to the one or more kerf regions. In exemplary embodiments, the metallization layer can be formed by any suitable technique, such as by sputter depositing one or more metals onto the workpiece.
  • The embodiment of FIG. 6G shows a structure 600 g in which a metallization layer 630 has been formed over the patterned second mask layer 615 and over the second side 605 b of the workpiece 605.
  • Referring back to FIG. 5, after forming the metallization layer, at 540 the metallization layer may be patterned by implementing a lift-process to remove the second mask layer and remove some of the metallization layer. Due to the lift-off process materials located on or over the removed sections of the second mask layer, e.g., the sputter deposited metal, can be removed.
  • The embodiment of FIG. 6H shows a structure 600 h in which a lift off process has been applied to the workpiece 605 to form a patterned metallization layer 640. Portions of the metallization layer 630 adjacent to the kerf regions remain while other portions have been removed to form the patterned metallization layer 640 seen in FIG. 6H. In accordance with exemplary embodiments, the formed patterned metallization layer 640 may not overlap with the kerf regions of the workpiece 605. In other words, the patterned metallization layer 640 may be confined or located so as to be on or over the active or device regions of the workpiece 605.
  • In FIG. 5, after applying a lift-off process to form the patterned metallization layer over the workpiece, at 545, the one or more kerf regions of the workpiece can be etched from the second side to form one or more trenches in the workpiece extending from the second side to the first side. In accordance with exemplary embodiments, the trenches can be formed through any suitable etching process, including in one example, plasma etching. Plasma etching may include applying a plasma etchant, e.g., made of CF4 and the like.
  • In embodiments, before etching, a protection layer may be applied to the patterned metallization layer. For example, in the embodiment of FIG. 61, a protection layer 645 formed on the workpiece 605 covers the patterned metallization layer 640. The protection layer 645 applied to cover the patterned metallization layer 640 can be of any suitable material described herein, such as a resist which has photo patterned, or can be a hard mask, etc. The protection layer 645 may be removed after etching. For example, the embodiment of FIG. 6J shows a structure 600 j in which one or more trenches 660 extend from the second side 605 b to the first side 605 a of the workpiece 605.
  • In accordance with exemplary embodiments, after etching, the resulting workpiece may be subjected to further processing. For example, the first mask layer, coating materials or other material residue (not shown), such as polymers and the like may be removed.
  • In another example, after etching the workpiece the semiconductor workpiece with the metallization layer may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape.
  • In one or more embodiments, after forming the metallization layer, the workpiece, or the individual devices or chips may be further processed. In one exemplary embodiment the workpiece (e.g., devices or chips) can be mounted to an additional carrier. In this regard, the workpiece (e.g., devices or chips) can be mounted with the metallization layer to the additional carrier. The additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • Yet other processes that can be implemented with respect to the workpiece include the deposition or addition of other materials, layers, elements, etc.
  • In accordance with exemplary embodiments, FIG. 7 relates to a method for processing semiconductor structures. In the following, aspects of the method of FIG. 7 can be described with reference to FIGS. 8A to 8G.
  • According to exemplary embodiments, at 705 of FIG. 7, a semiconductor workpiece having one or more kerf regions can be provided. The embodiment of FIG. 8A shows a cross-sectional view of a structure 800 a, which includes a semiconductor workpiece 805 having a first side 805 a and a second side 805 b.
  • The workpiece can be any workpiece previously described herein. In this regard, the workpiece may be a semiconductor wafer that can include at least one semiconductor layer. The semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer. The semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance with exemplary embodiments, the semiconductor workpiece may include at least one device region or active region. The device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like. In accordance with one or more embodiments, the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines. The device region may be disposed over a substrate region of the workpiece. In accordance with exemplary embodiments, one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • In FIG. 7 at 710, a mask layer can be formed over a first side of the workpiece. In embodiments, the first side may be a front side of the workpiece. For example, a structure 800 b in the embodiment of FIG. 8B includes a mask layer 810 that has been applied to the first side 805 a of the workpiece 805. In embodiments the mask layer 810 may include or may be made of a hard masking material, e.g., an oxide, a nitride, or the like. In one or more embodiments, the mask layer may include or may be made of a photoresist.
  • At 715 in FIG. 7, the mask layer may be patterned to expose the one or more kerf regions of the workpiece. The mask layer may be patterned, e.g., using photolithographic techniques, so that the kerf regions are exposed. The embodiment of FIG. 8C depicts a structure 800 c in which the mask layer 810 formed on the first side 805 a of the semiconductor workpiece 805 has been patterned to expose the one or more kerf regions.
  • Then in FIG. 7 at 720, after patterning the mask layer, the workpiece may be mounted with the patterned mask layer to a carrier. Thus, the second side of the workpiece, which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed. In other words in mounting, the first side of the workpiece can face a mounting surface of the carrier.
  • The embodiment of FIG. 8D shows a structure 800 d with the workpiece 805 mounted on a carrier 820. The mask layer 810 is disposed on or in contact with the carrier 820. An adhesive 815 may be used to bond the carrier 820 and the mask layer 810.
  • In some exemplary embodiments, after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before applying a metallization layer to the workpiece (as will be described below). In accordance with exemplary embodiments, the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example. For example referring to FIG. 8D, the workpiece 805 may be thinned from the second side 805 b. In one or more embodiments, an implantation may be carried out from the second side 805 b. In other words, particles, e.g., ions (or dopants) may be implanted into the workpiece 805 (e.g., backside implantation). In embodiments, the implantation may be carried out after the thinning but before applying a metallization layer. Alternatively or in addition, there may be other processes that may be carried out.
  • Referring to FIG. 7, after mounting, at 725, a metallization layer can be formed over the second side of the workpiece. For example the embodiment of FIG. 8E shows a structure 800 e that includes a semiconductor workpiece 805 with a metallization layer 825 formed on the second side 805 b of the workpiece 805. In accordance with exemplary embodiments, the metallization layer 825 can be formed using any suitable method, including, for example, by sputter depositing metal on the workpiece 805.
  • Referring back to FIG. 7, at 730 the metallization layer formed on the second side of the workpiece can be patterned to expose the one or more kerf regions. The metallization layer can be patterned using any suitable process, including any processes described herein. In one exemplary embodiment, the backside metallization layer can be patterned through a metal etching process. For example, examples of such metal etching processes are described in detail in U.S. patent application Ser. No. 13/903,013, the contents of which are incorporated by reference in their entirety. In accordance with exemplary embodiments, FIG. 8F, shows a structure 800 f including a patterned metallization layer 825 formed on the second side 805 b of the workpiece 805. As shown the kerf regions of the workpiece 805 are exposed.
  • In accordance with exemplary embodiments, prior to patterning the metallization layer, a second mask layer may be formed over the metallization layer. The second mask layer may be any suitable mask layer described herein and may be patterned to expose one or more regions of the metallization layer disposed over the one or more kerf regions. Any suitable technique including any technique described herein (e.g., photolithography) may be used to pattern the second mask layer. Then, after patterning the second mask layer, the one or more exposed regions of the metallization layer can be etched.
  • In accordance with exemplary embodiments, the one or more exposed regions of the metallization layer may be etched using a wet chemical etch process and/or a dry etch process. Any second mask layer may be removed after patterning the metallization layer (e.g., using a resist strip process in the case of a photoresist, or any other suitable processes) in one or more embodiments.
  • In FIG. 7, after patterning the metallization layer, at 735, the one or more kerf regions of the workpiece can be etched so as to form trenches. The workpiece can be etched from the second side of the workpiece so as to form trenches that extend from the second side to the first side of the workpiece. In accordance with exemplary embodiments, the trenches can be formed through any suitable etching process, including in one example, plasma etching. Plasma etching may include applying a plasma etchant, e.g., made of any suitable gaseous halogen containing compound e.g., CF4, SF6, NF3, HCl, HBr, SiF4, and the like. In accordance with exemplary embodiments, the second masking layer or another masking layer may be used to cover or protect the non-kerf regions of the workpiece during etching of the one or more kerf regions. After etching the workpiece this masking layer may be removed, using any suitable technique.
  • The embodiment of FIG. 8G shows a structure 800 g including the workpiece 805 having a plurality of trenches 830 that extend through from the second side 805 b to the first side 805 a of the workpiece. In one or more embodiments, the workpiece 805 may have been diced by the etching.
  • In accordance with one or more embodiments, after etching the workpiece, the resulting structure may be further processed. In exemplary embodiments, the semiconductor workpiece may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape.
  • In one exemplary embodiment the workpiece (e.g., devices or chips) can be mounted to an additional carrier. In this regard, the workpiece (e.g., devices or chips) can be mounted with the metallization layer to the additional carrier. The additional carrier may be, for example, a lead frame, or any other suitable carrier.
  • In some exemplary embodiments the first mask layer may be removed from the workpiece. For example, the first mask layer may be removed, for example, before and/or after the workpiece has been mounted to an additional carrier. Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • In accordance with exemplary embodiments, FIG. 9 relates to a method for processing semiconductor workpieces. In the following, aspects of the method of FIG. 9 can be described with reference to FIG. 10A to 10G.
  • According to exemplary embodiments, at 905 of FIG. 9, a semiconductor workpiece having one or more kerf regions can be provided. The embodiment of FIG. 10A shows a cross-sectional view of a structure 1000 a, which includes a semiconductor workpiece 1005 having a first side 1005 a and a second side 1005 b.
  • The workpiece can be any workpiece previously described herein. In this regard, the workpiece may be a semiconductor wafer that can include at least one semiconductor layer. The semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer. The semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance exemplary embodiments, the semiconductor workpiece may include at least one device region or active region. The device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like. In accordance with one or more embodiments, the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines. The device region may be disposed over a substrate region of the workpiece. In accordance with exemplary embodiments, one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • In FIG. 9, at 910, an etch stop layer may be formed over a first side of the workpiece. For example, the embodiment of FIG. 10A depicts a structure 1000 a depicting an etch stop layer 1010 formed over a front side of a semiconductor workpiece 1005. As previously mentioned in relation to various embodiments described herein, the semiconductor workpiece 1005 may include at least one semiconductor layer or wafer, and may include other elements or layers (e.g., metal layers, insulator, devices, etc.). For example, one or more semiconductor chips may be formed in or on the workpiece 1005. The one or more kerf regions may be located between active or device regions of the workpiece 1005.
  • In accordance with exemplary embodiments, the etch stop layer may be made out of any suitable material. In embodiments, the first side may be a front side of the workpiece. For example, a structure 1000 b in the embodiment of FIG. 10B includes an etch stop layer 1010 that has been applied to the first side 1005 a of the workpiece 1005. In embodiments the etch stop layer 1010 may include or may be made of one or more dielectric materials. In another example the etch stop layer may include or may be a hard masking material, e.g., an oxide, a nitride, or any carbon and/or nitrogen hydrogen compound, (e.g., a resist, a synthetic foil, or a polymer foil), a metal (e.g., copper), or the like.
  • In one or more embodiments, the etch stop layer 1010 (e.g., an oxide layer) may have been formed over the first side 1005 a and the second side 1005 b initially, and may have been removed from the second side 1005 b (e.g., backside) subsequently.
  • In one or more embodiments, the etch stop layer may have a thickness in the range of about one or more atomic monolayers to about 1 mm, or more than 1 mm, e.g., about 2 mm, although other thicknesses may be possible.
  • Referring to FIG. 9, at 915 the workpiece can be mounted with the etch stop layer attached to a carrier. Thus, the second side of the workpiece, which may be opposite to the first side of the workpiece (e.g., a back side), can be exposed. In other words in mounting, the first side of the workpiece can face a mounting surface of the carrier. In accordance with exemplary embodiments, a foil or any other suitable protective layer, e.g., a film, may be applied or attached to the first side of the workpiece before the workpiece is attached to the carrier.
  • The embodiment of FIG. 10C shows a structure 1000 c with the workpiece 1005 mounted on a carrier 1025. The etch stop layer 1010 is disposed on or in contact with the carrier 1025. An adhesive (with or without a foil) 1015 may be used to bond the carrier 1025 and the etch stop layer 1010.
  • In some exemplary embodiments, after mounting, the workpiece may be thinned from the second side after mounting the workpiece but before applying a metallization layer to the workpiece (as will be described further below). In accordance with exemplary embodiments, the workpiece can be thinned using any suitable method or technique, such as by grinding, in one example. For example referring to FIG. 10C, the workpiece 1005 may be thinned from the second side 1005 b. In one or more embodiments, an implantation may be carried out from the second side 1005 b. In other words, particles, e.g., ions (or dopants) may be implanted into the workpiece 1005 (e.g., backside implantation). The implantation may be carried out after the thinning but before applying the metallization layer.
  • In. FIG. 9, at 920 the one or more kerf regions of the workpiece can be etched from the second side to the etch stop layer so as to form one or more trenches in the workpiece. In accordance with exemplary embodiments, the trenches can be formed through any suitable etching process, including in one example, plasma etching. Plasma etching may include applying a plasma etchant, e.g., made of CF4 and the like. The etching process, e.g., plasma etching or the like, can stop or be finished at the etch stop layer, which serves as a termination point for the etching process.
  • In embodiments, before etching, a patterned mask layer may be formed over the second side of the workpiece. The patterned mask layer may be formed in accordance with various embodiments described herein to expose the one or more kerf regions of the workpiece. For example, a mask layer (including or made from any suitable material(s) described herein) may be applied to the workpiece and subsequently patterned.
  • The embodiment of FIG. 10D shows a structure 1000 d including the workpiece 1005 having a patterned mask layer 1020 formed on the second side 1005 b of the workpiece. As shown, the one or more kerf regions of the workpiece 1005 are exposed or not covered by the patterned mask layer 1020.
  • The embodiment of FIG. 10E shows a structure 1000 e including the workpiece 1005 having a plurality of trenches 1030 that extend through from the second side 1005 b to the etch stop layer 1010. As shown, the mask layer 1020 has been removed from the workpiece 1005.
  • Referring back to FIG. 9, after formation of the one or more trenches, at 925 one or more sections of the etch stop layer exposed by the one or more trenches may be removed so as to extend the one or more trenches through to the surface of the etch stop layer which is facing the carrier. The etch stop layer can be removed using any suitable or appropriate techniques. The sections or portions of the etch stop layer may be removed by various etching processes including any etching processes described herein.
  • Referring to the embodiment of FIG. 10F, a structure 1000 f includes a workpiece 1005 in which the trenches 1030 have been extended by virtue of removing sections of the etch stop layer 1010 previously exposed by the trenches 1030. The mask layer 1020 has been removed from the semiconductor workpiece 1005.
  • In accordance with exemplary embodiments, after extending the trenches of the workpiece, the workpiece may be further processed. For example, a metallization layer may be formed over the second side of the workpiece. Such a metallization layer may extend, at least partially, into the trenches. For example, the embodiment of FIG. 10G shows a structure 1000 g that includes a metallization layer 1050 formed on the second side 1005 b of the workpiece 1005 and on the sidewalls. In some embodiments, the metallization layer 1050 may extend all the way up the trench sidewalls (e.g., to the adhesive 1015), or in other cases, not be formed at all in the trenches or on the trench sidewalls.
  • After forming the metallization layer, the workpiece may still be further processed. In exemplary embodiments, the semiconductor workpiece may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape. For example, the embodiment of FIG. 10H depicts a structure 1000 h in which the workpiece 1005 has been mounted on a tape 1060. As shown the tape 1060 attaches to the metallization layer 1050. As can be seen in FIG. 10H, the workpiece 1005 can be considered as a series of individual devices or singulated integrated chips that are mounted on the tape 1060.
  • In one exemplary embodiment the workpiece (e.g., devices or chips) can be mounted to an additional carrier. In this regard, the workpiece (e.g., devices or chips) can be mounted with the metallization layer to the additional carrier. The additional carrier may be, for example, a lead frame, or any other suitable carrier. Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece. In accordance with exemplary embodiments, further processing may include removing the etch stop layer and/or removing other layers, materials, residue, etc.
  • FIG. 11 shows according to an exemplary embodiment, a method for processing a semiconductor workpiece. According to the method, at 1105, a semiconductor workpiece is provided having one or more kerf regions. The embodiment of FIG. 12A shows a cross-sectional view of a structure 1200 a, which includes a semiconductor workpiece 1205 with a first side 1205 a and a second side 1205 b.
  • The workpiece can be any workpiece previously described herein. In this regard, the workpiece may be a semiconductor wafer that can include at least one semiconductor layer. The semiconductor wafer may include one or more other semiconductor layers, insulators, metal layers, additional elements, etc. that may be directly or indirectly in contact with or attached to the semiconductor layer. The semiconductor layer can be any semiconductor material previously described herein. Further as previously described, and in accordance with exemplary embodiments, the semiconductor workpiece may include at least one device region or active region. The device or active region may include one or more semiconductor elements, e.g., one or more integrated circuit elements, e.g., one or more active and/or passive elements such as, for example, one or more diodes, transistors, thryistors, capacitors, inductors, or the like. In accordance with one or more embodiments, the device region or active region may include one or more interconnects, e.g., one or more vias and/or one or more electrically conductive lines. The device region may be disposed over a substrate region of the workpiece. In accordance with exemplary embodiments, one or more device regions of the semiconductor workpiece may be located between and/or adjacent to the kerf regions.
  • Referring back to FIG. 11, at 1110, material may be removed from the kerf regions of the semiconductor workpiece to form one or more trenches. The trenches may extend at least partially through the workpiece. In embodiments, the trenches can be formed by dicing at a first side (e.g., front side) of the workpiece towards a second side (e.g., back side) of the workpiece. In accordance with exemplary embodiments, the trenches can be formed through sawing, etching, etc. For example in the case of etching, a plasma etchant such as CF4 or the like may be used.
  • In embodiments, prior to removing material from the first side of the workpiece, a patterned mask layer may be formed on the first side of the workpiece leaving the kerf regions exposed. In some embodiments, the mask layer may be a hard mask or any other suitable mask material. The mask layer may be removed subsequent to the removal of material from the kerf regions of the workpiece.
  • The embodiment of FIG. 12B shows a structure 1200 b in which the material of the kerf regions of the semiconductor workpiece 1205 has been removed to form a plurality of trenches 1220. As seen in FIG. 12B, the trenches 1220 are formed from the first side 1205 a of the workpiece 1205, and extend toward, but not fully toward the second side 1205 b of the workpiece 1205.
  • Referring back to FIG. 11, at 1115, an adhesive structure may be formed over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches. In accordance with exemplary embodiments, the adhesive structure may include an adhesive and may further include another structural element, such as a foil. The other structural element, e.g. foil, may be configured or serve as a protective layer to prevent the adhesive from entering the one or more trenches. The adhesive structure may be applied at once to the carrier, for example a foil with an adhesive thereon applied to a carrier.
  • In some embodiments an exemplary adhesive structure may be formed over the workpiece by applying the foil to a first side of the workpiece and then subsequently depositing the adhesive on or over the foil. In one or more embodiments, the adhesive may be applied by a dispenser. In one or more embodiments, the adhesive may be a liquid adhesive. In one or more embodiments, the adhesive may be applied through a spin coating process. That is, the foil can be applied or attached to a side or surface of the workpiece that is to be subsequently attached, e.g., bonded to another element, layer, material, etc. The foil can allow the workpiece to attach and bond to another element but can prevent adhesive (e.g., glue or the like) from substantially entering and/or seeping into the trenches and/or on the sidewalls of the workpiece. That is, only a small or negligible amount of adhesive may enter the trenches.
  • In cases where the adhesive structure includes a foil, the foil may be temperature resistant. For example, the foil may be able to withstand temperatures up to about 100° C., e.g. up to about 200° C., e.g. up to about 300° C., or even higher temperatures, e.g. temperatures in the range from about −100° C. up to about 400° C.
  • In one or more embodiments, the foil may include or may be made of temperature stable organic polymers, such as polyesters, polyimides, polyethers, polysilicones, and/or derivatives thereof. The adhesive of such a foil may include or may be made of temperature stable organic polymers or materials such as silicones, acrylics, and/or derivatives thereof
  • In one or more embodiments, the foil may have a thickness in the range of about 1 μm to about 200 μm, although other thicknesses may be possible as well.
  • In some embodiments, the adhesive structure may include only an adhesive, wherein the adhesive may be configured such that it does not or only to a very small degree enter the trenches. Examples of such adhesives may include, but are not limited to, e.g. temperature stable organic polymers and/or materials such as, for example, silicones, acrylics, and/or derivatives thereof
  • In accordance with one or more embodiments, protective layers described herein are not necessarily limited to foil systems. Protective layers may include or be made out of organic polymers/materials, (e.g., polyvinyl alcohols, imides, acrylics, teflons, and derivatives thereof), inorganic materials (e.g., oxides, nitrides, etc.), and/or combinations of various organic and/or inorganic materials, which may include various “adhesive foils”. In exemplary embodiments, a protective layer may be formed on or over the workpiece by a dispenser and/or a spin coating process followed by a curing procedure.
  • In the embodiment of FIG. 12C, a structure 1200 c includes an adhesive structure 1230 formed on a first side 1205 a of the workpiece 1205. In the example shown in FIG. 12C, the adhesive structure 1230 at least includes a foil 1225 with an adhesive 1227. In FIG. 12C the adhesive 1227 is shown on top of the foil 1225 wherein the foil may prevent the adhesive from seeping through the foil 1225, and may contact the first side 1205 a of the workpiece 1205. Due to the foil 1225, only a very small portion of the adhesive 1227 may enter the trenches 1220 of the workpiece 1205, if at all. Thus, the foil 1225 may be considered as an example of a protective layer or film that may be configured to prevent adhesive (e.g. glue) from entering the trenches 1220. In at least one embodiment, the positions or locations of the adhesive 1227 and the foil 1225 may be reversed. In at least one embodiment, an adhesive may be disposed on both sides of the foil 1225.
  • In accordance with exemplary embodiments, other variations of adhesive structures may be used. Adhesive structures may include a single layer or may be multi-layered. In one example and as previously mentioned, the adhesive structure may just include an adhesive or adhesive layer or film. In another example, the adhesive structure may include a protective layer (e.g., a film, a foil, etc.) to protect the workpiece, wherein the protective layer (e.g., film, foil, etc.) may not have adhesive properties or characteristics, and in addition to the protective layer the adhesive structure may include an adhesive (e.g. glue) or adhesive layer or film that may be disposed on the protective layer and may serve to attach a carrier.
  • A multi-layered adhesive structure may include one or more protective layers and/or one or more adhesive layers. For example, an adhesive structure may include double-sided adhesion or in other words, a protective layer with at least one adhesive on over a front side and at least one adhesive on or over a back side, opposite the front side, of the protective layer. Of course, other variations of multi-layer adhesive structures can be realized. Additionally, the protective layers and/or adhesive layers of a multi-layer adhesive structure may differ from each other. In other words it is not necessary that all protective layers or all adhesive layers of an adhesive structure be the same.
  • In FIG. 11, at 1120 the workpiece can be mounted to a carrier using the adhesive structure. For example the workpiece may attach to the carrier with the adhesive structure therebetween. The adhesive of the adhesive structure can bind the workpiece and the carrier together. In some exemplary embodiments, the carrier (as well as any carrier described herein) may include an adhesive located, for example, over or on the mounting surface of the carrier. The carrier adhesive may be used, for example, to supplement any adhesive of the adhesive structure for adequate adhesion of the carrier to the workpiece. The embodiment of FIG. 12D shows a structure 1200 d including the workpiece 1205 after it has been mounted to a carrier 1240 via the adhesive structure 1230. The foil 1225 of the adhesive structure 1230 may prevent the adhesive 1227 from entering or excessively entering the trenches 1220 of the workpiece 1205.
  • In FIG. 11, after mounting, the workpiece may be thinned from the second side so as to open the one or more trenches, at 1125. The workpiece or portion thereof can be thinned using any suitable method or technique, such as by grinding, in one example. Thinning the workpiece from the second side (e.g., backside) can open or extend the trenches through the workpiece from the first side to the second side. The embodiment of FIG. 12E shows the workpiece 1205 after it has been thinned from the second side 1205 b and the trenches 1220 have been opened. In one or more embodiments, an implantation may be carried out from the second side 1205 b. In other words, particles, e.g., ions (or dopants) may be implanted into the workpiece 1205 (e.g., backside implantation). In embodiments, the implantation may be carried out after the thinning but before applying a metallization layer. Alternatively or in addition, there may be one or more other processes that may be carried out.
  • After mounting and thinning the semiconductor workpiece may be further processed. For example, in FIG. 11 at 1130, a metallization layer may be formed over the second side of the workpiece after thinning. The metallization layer may also be formed at least partially in the trenches, such as on the trench sidewalls, for example.
  • In accordance with exemplary embodiments, the metallization layer can be formed using any suitable techniques or processes. For example, in an exemplary embodiment, a metallization layer can be formed through a metal sputtering deposition process. In other words, metal can be sputter deposited on the backside of the workpiece to form the metallization layer. In some embodiments, the workpiece, or portions thereof, may be cleaned prior to the metal sputter deposition.
  • The embodiment of FIG. 12F shows a structure 1200 f in which the mounted semiconductor workpiece 1205 includes a metallization layer 1250 formed on the second side 1205 b of the workpiece 1205. As shown in FIG. 12F, the metallization layer 1250 is partially formed on the sidewalls of the one or more trenches 1220.
  • After forming the metallization layer, the workpiece may still be further processed. In exemplary embodiments, the semiconductor workpiece may be demounted from the carrier. Before demounting, the workpiece with the metallization layer may be laminated onto a tape.
  • In one exemplary embodiment the workpiece (e.g., devices or chips) can be mounted to an additional carrier. In this regard, the workpiece (e.g., devices or chips) can be mounted with the metallization layer to the additional carrier. The additional carrier may be, for example, a lead frame, or any other suitable carrier. Other implementable processes can include the deposition or addition of other materials, layers, elements, etc. to the workpiece.
  • In accordance with exemplary embodiments, any carrier, carrier layers described herein with respect to any embodiment can be made out of any suitable material including, for example, glass, graphite, acrylic glass (Poly(methyl methacrylate) (PMMA)), semiconductor material (e.g., silicon), and plastic, to a name a few.
  • In accordance with exemplary embodiments, any workpiece described herein may have a thickness in the range of about 200 μm to about 1000 μm, e.g., in the range of about 400 μm to about 800 μm, before thinning and/or a thickness in the range of about 5 μm to about 400 μm, e.g. in the range of about 10 μm to about 50 μm, after thinning, although other thicknesses may be possible as well.
  • In accordance with exemplary embodiments, the metallization layer may be a single layer. In accordance with exemplary embodiments, the metallization layer may be a layer stack including a plurality of sublayers, e.g. two, three, four, . . . , etc., sublayers. In accordance with exemplary embodiments, at least one sublayer of the plurality of sublayers may include or may be made of a different material than at least one other sublayer of the plurality of sublayers.
  • In accordance with exemplary embodiments, materials for the metallization layer may include any suitable metal or metal alloy.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; etching the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece; mounting the workpiece with the first side to a carrier; thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • In accordance with exemplary embodiments, etching the one or more kerf regions may include plasma etching the one or more kerf regions.
  • In accordance with exemplary embodiments, the method may further include implanting ions into the workpiece from the second side of the workpiece after thinning the workpiece and before forming the metallization layer.
  • In accordance with exemplary embodiments, forming the metallization layer includes sputter depositing the metallization layer.
  • In accordance with exemplary embodiments, the method further includes forming the metallization layer over at least a part of one or more sidewalls of the one or more trenches.
  • In accordance with exemplary embodiments, the method further includes demounting the carrier from the workpiece after forming the metallization layer.
  • In accordance with or more exemplary embodiments, the method further includes laminating the workpiece with the metallization layer onto a tape before demounting the carrier from the workpiece.
  • In accordance with exemplary embodiments, mounting the workpiece with the first side to the carrier includes depositing an adhesive over the first side of the workpiece and attaching the workpiece to the carrier by means of the adhesive.
  • In accordance with exemplary embodiments, the method further includes applying a foil to the first side of the workpiece before depositing the adhesive.
  • In accordance with exemplary embodiments, the foil is configured to withstand temperatures up to about 100° C., e.g. up to about 200° C., e.g. up to about 300° C., e.g. up to about 400° C., e.g. up to about 1000° C., or even higher temperatures, e.g. temperatures in the range from about −100° C. up to about 400° C.
  • In accordance with exemplary embodiments, the second side of the workpiece is opposite the first side of the workpiece.
  • In accordance with exemplary embodiments, the semiconductor workpiece includes a wafer.
  • In accordance with exemplary embodiments, the first side is a front side of the wafer and the second side is a back side of the wafer.
  • In accordance with exemplary embodiments, the carrier is configured as a rigid carrier.
  • In accordance with exemplary embodiments, the carrier includes glass.
  • In accordance with exemplary embodiments, the carrier includes silicon.
  • In accordance with exemplary embodiments, the carrier includes acrylic glass (Poly(methyl methacrylate) (PMMA)).
  • In accordance with exemplary embodiments, thinning the workpiece includes grinding the workpiece.
  • In accordance with exemplary embodiments, the method further includes polishing the workpiece from the second side of the workpiece after thinning the workpiece.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose the one or more kerf regions; etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece; and forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
  • In accordance with exemplary embodiments, etching the one or more kerf regions from the second side of the workpiece includes plasma etching the one or more kerf regions from the second side of the workpiece.
  • In accordance with exemplary embodiments, the method further includes thinning the workpiece from the second side after mounting the workpiece and before etching the one or more kerf regions.
  • In accordance with exemplary embodiments, forming the metallization layer includes sputter depositing the metallization layer.
  • In accordance with exemplary embodiments, the method further includes forming the metallization layer over at least a part of one or more sidewalls of the one or more trenches.
  • In accordance with exemplary embodiments, the method further includes demounting the carrier from the workpiece after forming the metallization layer.
  • In accordance with exemplary embodiments, the method further includes laminating the workpiece with the metallization layer onto a tape before demounting the carrier from the workpiece.
  • In accordance with exemplary embodiments, the second side of the workpiece is opposite the first side of the workpiece.
  • In accordance with exemplary embodiments, the semiconductor workpiece includes a wafer.
  • In accordance with exemplary embodiments, the first side is a front side of the wafer and the second side is a back side of the wafer.
  • In accordance with exemplary embodiments, at least one of the first and second mask layers includes a hard mask material.
  • In accordance with exemplary embodiments, at least one of the first and second mask layers is an oxide layer.
  • In accordance with exemplary embodiments, thinning the workpiece includes grinding the workpiece.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming a first mask layer over a first side of the workpiece; patterning the first mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned first mask layer to a carrier; forming a second mask layer over a second side of the workpiece; patterning the second mask layer to expose one or more regions of the workpiece adjacent to the one or more kerf regions; forming a metallization layer over the patterned second mask layer and the one or more exposed regions of the workpiece adjacent to the one or more kerf regions; applying a lift-off process to remove the patterned second mask layer and the metallization layer from the one or more kerf regions and form a patterned metallization layer; and etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • In accordance with exemplary embodiments, etching the one or more kerf regions from the second side of the workpiece includes plasma etching the one or more kerf regions from the second side of the workpiece.
  • In accordance with exemplary embodiments, the method further includes thinning the workpiece from the second side before forming the second mask layer.
  • In accordance with exemplary embodiments, the method further includes forming a protection layer over the patterned metallization layer before etching the one or more kerf regions.
  • In accordance with exemplary embodiments, the method further includes demounting the carrier after etching the one or more kerf regions.
  • In accordance with exemplary embodiments, the method further includes laminating the workpiece with the metallization layer onto a tape after etching the one or more kerf regions and before demounting the carrier from the workpiece.
  • In accordance with exemplary embodiments, forming the metallization layer includes sputter depositing the metallization layer.
  • In accordance with exemplary embodiments, thinning the workpiece includes grinding the workpiece.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming a mask layer over a first side of the workpiece; patterning the mask layer to expose the one or more kerf regions; mounting the workpiece with the patterned mask layer to a carrier; forming a metallization layer over a second side of the workpiece that is opposite the first side; patterning the metallization layer to expose the one or more kerf regions; etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
  • In accordance with exemplary embodiments, etching the one or more kerf regions from the second side of the workpiece includes plasma etching the one or more kerf regions from the second side of the workpiece.
  • In accordance with exemplary embodiments, the method further includes thinning the workpiece from the second side before forming the metallization layer over the second side.
  • In accordance with exemplary embodiments, the method further includes demounting the carrier after etching the one or more kerf regions.
  • In accordance with exemplary embodiments, the method further includes laminating the workpiece with the patterned metallization layer onto a tape after etching the one or more kerf regions and before demounting the carrier.
  • In accordance with exemplary embodiments, forming the metallization layer includes sputter depositing the metallization layer.
  • In accordance with exemplary embodiments, the mask layer includes a hard mask material.
  • In accordance with exemplary embodiments, the mask layer is an oxide layer.
  • In accordance with exemplary embodiments, patterning the metallization layer includes: forming a second mask layer over a side of the metallization layer facing away from the workpiece, patterning the second mask layer to expose one or more regions of the metallization layer disposed over the one or more kerf regions; and etching the exposed one or more regions of the metallization layer.
  • In accordance with exemplary embodiments, etching the exposed one or more regions of the metallization layer includes at least one of a wet chemical etch process and a dry etch process.
  • In accordance with exemplary embodiments, the carrier is configured as a rigid carrier.
  • In accordance with exemplary embodiments, the carrier includes glass.
  • In accordance with exemplary embodiments, the carrier includes silicon.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; forming an etch stop layer over a first side of the workpiece; mounting the workpiece with the etch stop layer attached to a carrier; etching the one or more kerf regions from a second side of the workpiece to the etch stop layer to form one or more trenches in the workpiece; and removing one or more sections of the etch stop layer exposed by the one or more trenches, to extend the one or more trenches through to a surface of the etch stop layer facing the carrier.
  • In accordance with exemplary embodiments, etching the one or more kerf regions includes plasma etching the one or more kerf regions.
  • In accordance with exemplary embodiments, the method further includes thinning the workpiece from the second side before etching the one or more kerf regions from the second side.
  • In accordance with exemplary embodiments, thinning the workpiece includes grinding the workpiece.
  • In accordance with exemplary embodiments, thinning the workpiece includes chemical mechanical polishing of the workpiece.
  • In accordance with exemplary embodiments, the method further includes forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
  • In accordance with exemplary embodiments, the method further includes forming a metallization layer over the second side of the workpiece after removing the one or more sections of the etch stop layer.
  • In accordance with exemplary embodiments, the etch stop layer comprises a dielectric material.
  • In accordance with exemplary embodiments, the etch stop layer is an oxide layer.
  • In accordance with exemplary embodiments, removing the one or more sections of the etch stop layer includes etching the etch stop layer.
  • In accordance with exemplary embodiments, etching the etch stop layer includes dry etching the etch stop layer.
  • In accordance with exemplary embodiments, the semiconductor workpiece includes a semiconductor wafer.
  • In accordance with exemplary embodiments, the first side is a front side of the wafer and the second side is a back side of the wafer.
  • In accordance with exemplary embodiments, forming the metallization layer includes sputter depositing the metallization layer.
  • In accordance with exemplary embodiments, the method further includes forming the metallization layer over one or more sidewalls of the one or more trenches.
  • In accordance with exemplary embodiments, the method further includes demounting the carrier after forming the metallization layer.
  • One or more exemplary embodiments relate to a method for processing a semiconductor workpiece, the method including: providing a semiconductor workpiece having one or more kerf regions; removing material of the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece; forming an adhesive structure over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches; mounting the workpiece to a carrier using the adhesive structure; thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and forming a metallization layer over the second side of the workpiece after thinning the workpiece.
  • In accordance with exemplary embodiments, removing material of the one or more kerf regions from the first side of the workpiece includes etching the one or more kerf regions from the first side of the workpiece.
  • In accordance with exemplary embodiments, etching the one or more kerf regions includes plasma etching the one or more kerf regions.
  • In accordance with exemplary embodiments, removing material of the one or more kerf regions from the first side of the workpiece includes sawing the one or more kerf regions from the first side of the workpiece.
  • In accordance with exemplary embodiments, the adhesive structure includes a protective layer disposed over the first side of the workpiece and an adhesive layer disposed over the protective layer.
  • In accordance with exemplary embodiments, the protective layer is a foil.
  • In accordance with exemplary embodiments, the foil is configured to withstand temperatures up to about 100° C., e.g. up to about 200° C., e.g. up to about 300° C., e.g. up to about 400° C., e.g. up to about 1000° C., or even higher temperatures, e.g. temperatures in the range from about −100° C. up to about 400° C. .
  • In accordance with exemplary embodiments, the method further includes implanting ions into the workpiece from the second side of the workpiece after thinning the workpiece and before forming the metallization layer.
  • In accordance with exemplary embodiments, the method further includes demounting the carrier from the workpiece after forming the metallization layer.
  • In accordance with exemplary embodiments, the method further includes laminating the workpiece with the metallization layer onto a tape before demounting the carrier from the workpiece.
  • In accordance with exemplary embodiments, forming the metallization layer includes sputter depositing the metallization layer.
  • In accordance with exemplary embodiments, the method further includes forming the metallization layer over at least a part of one or more sidewalls of the one or more trenches.
  • In accordance with exemplary embodiments, the plasma etching includes applying a plasma etchant made of a gaseous halogen containing compound, e.g. at least one compound selected from the group consisting of: CF4, SF6, NF3, HCl, HBr, SiF4.
  • One or more exemplary embodiments relate to a process/method for dicing before grinding (DBG) with subsequent backside metallization The method may be achieved, at least in part, by applying glue onto a mechanically stable carrier (e.g., glass, silicon, etc.). To protect a scribe line against penetration of the glue during mounting to the carrier, a foil or the like can be beforehand applied to a wafer. As a result, advantages such as mechanical stability and other benefits from the DBG process can be realized for subsequent processing after chip singulation. An exemplary method for processing a semiconductor workpiece can include sawing/etching/etc. a side (e.g., front side) of a wafer; applying a foil to the wafer using e.g., a temperature resistant foil; mounting the wafer with the applied foil onto a carrier (e.g., glass carrier); grinding, and if necessary, polishing and/or plasma damage etching; implementing one more back side processes (e.g., metallization); and removing the carrier system on tape-and-frame.
  • While various aspects of this disclosure have been particularly shown and described with reference to specific embodiments, it should be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the disclosure as defined by the appended claims. The scope of the disclosure is thus indicated by the appended claims and all changes which come within the meaning and range of equivalency of the claims are therefore intended to be embraced.

Claims (30)

What is claimed is:
1. A method for processing a semiconductor workpiece, the method comprising:
providing a semiconductor workpiece having one or more kerf regions;
etching the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece;
mounting the workpiece with the first side to a carrier;
thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and
forming a metallization layer over the second side of the workpiece after thinning the workpiece.
2. The method of claim 1, wherein etching the one or more kerf regions comprises plasma etching the one or more kerf regions.
3. The method of claim 1, further comprising implanting ions into the workpiece from the second side of the workpiece after thinning the workpiece and before forming the metallization layer.
4. The method of claim 1, wherein mounting the workpiece comprises with the first side to the carrier comprises depositing an adhesive over the first side of the workpiece and attaching the workpiece to the carrier by means of the adhesive.
5. The method of claim 4, further comprising applying a foil to the first side of the workpiece before depositing the adhesive.
6. The method of claim 5, wherein the foil is configured to withstand temperatures up to about 100° C.
7. A method for processing a semiconductor workpiece, the method comprising:
providing a semiconductor workpiece having one or more kerf regions;
forming a first mask layer over a first side of the workpiece;
patterning the first mask layer to expose the one or more kerf regions;
mounting the workpiece with the patterned first mask layer to a carrier;
forming a second mask layer over a second side of the workpiece;
patterning the second mask layer to expose the one or more kerf regions;
etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece; and
forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
8. The method of claim 7, wherein etching the one or more kerf regions from the second side of the workpiece comprises plasma etching the one or more kerf regions from the second side of the workpiece.
9. The method of claim 7, further comprising thinning the workpiece from the second side after mounting the workpiece and before etching the one or more kerf regions.
10. The method of claim 7, wherein at least one of the first and second mask layers comprises a hard mask material.
11. A method for processing a semiconductor workpiece, the method comprising:
providing a semiconductor workpiece having one or more kerf regions;
forming a first mask layer over a first side of the workpiece;
patterning the first mask layer to expose the one or more kerf regions;
mounting the workpiece with the patterned first mask layer to a carrier;
forming a second mask layer over a second side of the workpiece;
patterning the second mask layer to expose one or more regions of the workpiece adjacent to the one or more kerf regions;
forming a metallization layer over the patterned second mask layer and the one or more exposed regions of the workpiece adjacent to the one or more kerf regions;
applying a lift-off process to remove the patterned second mask layer and the metallization layer from the one or more kerf regions and form a patterned metallization layer; and
etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
12. The method of claim 11, wherein etching the one or more kerf regions from the second side of the workpiece comprises plasma etching the one or more kerf regions from the second side of the workpiece.
13. The method of claim 11, further comprising thinning the workpiece from the second side before forming the second mask layer.
14. The method of claim 11, further comprising forming a protection layer over the patterned metallization layer before etching the one or more kerf regions.
15. A method for processing a semiconductor workpiece, the method comprising:
providing a semiconductor workpiece having one or more kerf regions;
forming a mask layer over a first side of the workpiece;
patterning the mask layer to expose the one or more kerf regions;
mounting the workpiece with the patterned mask layer to a carrier;
forming a metallization layer over a second side of the workpiece that is opposite the first side;
patterning the metallization layer to expose the one or more kerf regions; and
etching the one or more kerf regions from the second side of the workpiece to form one or more trenches in the workpiece extending from the second side to the first side of the workpiece.
16. The method of claim 15, wherein etching the one or more kerf regions from the second side of the workpiece comprises plasma etching the one or more kerf regions from the second side of the workpiece.
17. The method of claim 15, further comprising thinning the workpiece from the second side before forming the metallization layer over the second side.
18. The method of claim 15, wherein the mask layer comprises a hard mask material.
19. A method for processing a semiconductor workpiece, the method comprising:
providing a semiconductor workpiece having one or more kerf regions;
forming an etch stop layer over a first side of the workpiece;
mounting the workpiece with the etch stop layer attached to a carrier;
etching the one or more kerf regions from a second side of the workpiece to the etch stop layer to form one or more trenches in the workpiece; and
removing one or more sections of the etch stop layer exposed by the one or more trenches, to extend the one or more trenches through to a surface of the etch stop layer facing the carrier.
20. The method of claim 19, wherein etching the one or more kerf regions comprises plasma etching the one or more kerf regions.
21. The method of claim 19, further comprising thinning the workpiece from the second side before etching the one or more kerf regions from the second side.
22. The method of claim 19, further comprising forming a metallization layer over the second side of the workpiece after etching the one or more kerf regions.
23. The method of claim 19, further comprising forming a metallization layer over the second side of the workpiece after removing the one or more sections of the etch stop layer.
24. A method for processing a semiconductor workpiece, the method comprising:
providing a semiconductor workpiece having one or more kerf regions;
removing material of the one or more kerf regions from a first side of the workpiece to form one or more trenches in the workpiece;
forming an adhesive structure over the first side of the workpiece, wherein the adhesive structure at most partially fills the one or more trenches;
mounting the workpiece to a carrier using the adhesive structure;
thinning the workpiece from a second side of the workpiece so as to open the one or more trenches; and
forming a metallization layer over the second side of the workpiece after thinning the workpiece.
25. The method of claim 24, wherein removing material of the one or more kerf regions from the first side of the workpiece comprises etching the one or more kerf regions from the first side of the workpiece.
26. The method of claim 25, wherein etching the one or more kerf regions comprises plasma etching the one or more kerf regions.
27. The method of claim 24, wherein removing material of the one or more kerf regions from the first side of the workpiece comprises sawing the one or more kerf regions from the first side of the workpiece.
28. The method of claim 24, wherein the adhesive structure comprises a protective layer disposed over the first side of the workpiece and an adhesive layer disposed over the protective layer.
29. The method of claim 28, wherein the protective layer comprises a foil.
30. The method of claim 29, wherein the foil is configured to withstand temperatures up to about 100° C.
US14/088,523 2013-11-25 2013-11-25 Methods for processing a semiconductor workpiece Abandoned US20150147850A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US14/088,523 US20150147850A1 (en) 2013-11-25 2013-11-25 Methods for processing a semiconductor workpiece
DE102014117236.1A DE102014117236B4 (en) 2013-11-25 2014-11-25 METHOD FOR PROCESSING A SEMICONDUCTOR WORKPIECE
US15/359,620 US10157765B2 (en) 2013-11-25 2016-11-23 Methods for processing a semiconductor workpiece

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/088,523 US20150147850A1 (en) 2013-11-25 2013-11-25 Methods for processing a semiconductor workpiece

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/359,620 Division US10157765B2 (en) 2013-11-25 2016-11-23 Methods for processing a semiconductor workpiece

Publications (1)

Publication Number Publication Date
US20150147850A1 true US20150147850A1 (en) 2015-05-28

Family

ID=53045647

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/088,523 Abandoned US20150147850A1 (en) 2013-11-25 2013-11-25 Methods for processing a semiconductor workpiece
US15/359,620 Active US10157765B2 (en) 2013-11-25 2016-11-23 Methods for processing a semiconductor workpiece

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/359,620 Active US10157765B2 (en) 2013-11-25 2016-11-23 Methods for processing a semiconductor workpiece

Country Status (2)

Country Link
US (2) US20150147850A1 (en)
DE (1) DE102014117236B4 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150348850A1 (en) * 2014-05-29 2015-12-03 United Microelectronics Corp. Mask set and method for fabricating semiconductor device by using the same
US20170110371A1 (en) * 2015-01-20 2017-04-20 Infineon Technologies Ag Method of dicing a wafer and semiconductor chip
US20170125251A1 (en) * 2014-06-13 2017-05-04 Irepa Laser Method for manufacturing selective surface deposition using a pulsed radiation treatment
CN107507767A (en) * 2016-06-14 2017-12-22 英飞凌科技股份有限公司 The plasma-torch cutting of carborundum
DE102016111629A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag Method for producing a semiconductor device
CN111584422A (en) * 2019-02-18 2020-08-25 英飞凌科技股份有限公司 Semiconductor device and method for manufacturing the same
US20210253421A1 (en) * 2020-02-13 2021-08-19 Infineon Technologies Ag Method with mechanical dicing process for producing mems components
US11605561B2 (en) * 2019-01-25 2023-03-14 Semiconductor Components Industries, Llc Backside metal removal die singulation systems and related methods

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150147850A1 (en) * 2013-11-25 2015-05-28 Infineon Technologies Ag Methods for processing a semiconductor workpiece
JP6738591B2 (en) * 2015-03-13 2020-08-12 古河電気工業株式会社 Semiconductor wafer processing method, semiconductor chip, and surface protection tape
CN108946656A (en) * 2017-05-25 2018-12-07 联华电子股份有限公司 Semiconductor fabrication process
DE102020109557B3 (en) * 2020-04-06 2021-07-29 Infineon Technologies Ag METHOD OF MANUFACTURING A SEMI-CONDUCTOR ENCLOSURE, SEMICONDUCTOR ENCLOSURE AND EMBEDDED PCB MODULE

Citations (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6337258B1 (en) * 1999-07-22 2002-01-08 Kabushiki Kaisha Toshiba Method of dividing a wafer
US20020037631A1 (en) * 2000-09-22 2002-03-28 Kabushiki Kaisha Shinkawa Method for manufacturing semiconductor devices
US20080157303A1 (en) * 2006-12-28 2008-07-03 Advanced Chip Engineering Technology Inc. Structure of super thin chip scale package and method of the same
US20090023295A1 (en) * 2005-04-14 2009-01-22 Kiyoshi Arita Manufacturing method for semiconductor chips
US20100009518A1 (en) * 2008-07-10 2010-01-14 Weng-Jin Wu Particle Free Wafer Separation
US20100044873A1 (en) * 2007-03-14 2010-02-25 Sanyo Electric Co., Ltd Semiconductor device and method of manufacturing the same
US7776746B2 (en) * 2007-02-28 2010-08-17 Alpha And Omega Semiconductor Incorporated Method and apparatus for ultra thin wafer backside processing
US20100227454A1 (en) * 2009-03-05 2010-09-09 Kabushiki Kaisha Toshiba Manufacturing method of semiconductor device
US20100233867A1 (en) * 2006-06-27 2010-09-16 Ryota Akiyama Method of producing segmented chips
US20100261335A1 (en) * 2009-04-14 2010-10-14 International Business Machines Corporation Process for wet singulation using a dicing moat structure
US20120009716A1 (en) * 2010-07-07 2012-01-12 MOS Art Pack Corporation Package process of backside illumination image sensor
US20120119389A1 (en) * 2010-11-15 2012-05-17 Markus Menath Method for Fabricating a Semiconductor Chip and Semiconductor Chip
US20130256856A1 (en) * 2012-03-27 2013-10-03 Infineon Technologies Ag Multichip Power Semiconductor Device
US20140017880A1 (en) * 2012-07-13 2014-01-16 Wei-Sheng Lei Laser, plasma etch, and backside grind process for wafer dicing
US20140076846A1 (en) * 2007-02-28 2014-03-20 Tao Feng Method and apparatus for ultra thin wafer backside processing
US20140094018A1 (en) * 2012-09-28 2014-04-03 Plasma-Therm, Llc Method for Dicing a Substrate with Back Metal
US20140138841A1 (en) * 2012-11-16 2014-05-22 Infineon Technologies Ag Integrated circuit, a semiconductor die arrangement and a method for manufacturing an integrated circuit
US20140197451A1 (en) * 2011-07-05 2014-07-17 Mitsubishi Electric Corporation Semiconductor device
US20140339694A1 (en) * 2013-05-15 2014-11-20 Infineon Technologies Ag Semiconductor Devices Having a Glass Substrate, and Method for Manufacturing Thereof
US20150024575A1 (en) * 2013-07-17 2015-01-22 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer Alignment Methods in Die Sawing Process
US20150064879A1 (en) * 2013-08-29 2015-03-05 Infineon Technologies Ag Separation of Chips on a Substrate
US20150108506A1 (en) * 2013-10-21 2015-04-23 Oracle International Corporation Singulating hybrid integrated photonic chips
US20150171036A1 (en) * 2010-06-29 2015-06-18 General Electric Company Electrical interconnect for an integrated circuit package and method of making same
US20150279740A1 (en) * 2014-03-26 2015-10-01 Infineon Technologies Ag Kerf Preparation for Backside Metallization
US20150333118A1 (en) * 2014-05-19 2015-11-19 Renesas Electronics Corporation Semiconductor device and method of manufacturing same
US20160042996A1 (en) * 2014-08-05 2016-02-11 Disco Corporation Wafer processing method
US20160099285A1 (en) * 2014-10-03 2016-04-07 Kabushiki Kaisha Toshiba Method for manufacturing solid-state imaging device and method for manufacturing camera module

Family Cites Families (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5904546A (en) 1996-02-12 1999-05-18 Micron Technology, Inc. Method and apparatus for dicing semiconductor wafers
US6309943B1 (en) * 2000-04-25 2001-10-30 Amkor Technology, Inc. Precision marking and singulation method
DE10121556A1 (en) * 2001-05-03 2002-11-14 Infineon Technologies Ag Process for back grinding of wafers
US6794751B2 (en) * 2001-06-29 2004-09-21 Intel Corporation Multi-purpose planarizing/back-grind/pre-underfill arrangements for bumped wafers and dies
JP3880397B2 (en) * 2001-12-27 2007-02-14 日東電工株式会社 How to apply and peel off protective tape
JP4579489B2 (en) * 2002-09-02 2010-11-10 新光電気工業株式会社 Semiconductor chip manufacturing method and semiconductor chip
JP4776188B2 (en) * 2004-08-03 2011-09-21 古河電気工業株式会社 Semiconductor device manufacturing method and wafer processing tape
JP2006140341A (en) * 2004-11-12 2006-06-01 Disco Abrasive Syst Ltd Dividing method of wafer
JP4288229B2 (en) * 2004-12-24 2009-07-01 パナソニック株式会社 Manufacturing method of semiconductor chip
WO2006078071A2 (en) * 2005-01-24 2006-07-27 Matsushita Electric Industrial Co., Ltd. Manufacturing method for semiconductor chips, and semiconductor chip
JP4285455B2 (en) * 2005-07-11 2009-06-24 パナソニック株式会社 Manufacturing method of semiconductor chip
TWI300593B (en) * 2006-02-07 2008-09-01 Touch Micro System Tech Method of segmenting wafer
JP5408640B2 (en) * 2006-09-04 2014-02-05 日東電工株式会社 Ultraviolet curable adhesive composition, ultraviolet curable adhesive sheet and method for producing the same
JP4544231B2 (en) * 2006-10-06 2010-09-15 パナソニック株式会社 Manufacturing method of semiconductor chip
JP2008135446A (en) * 2006-11-27 2008-06-12 Philtech Inc Method of producing rf powder
JP4840174B2 (en) * 2007-02-08 2011-12-21 パナソニック株式会社 Manufacturing method of semiconductor chip
JP4840200B2 (en) * 2007-03-09 2011-12-21 パナソニック株式会社 Manufacturing method of semiconductor chip
WO2009050785A1 (en) * 2007-10-16 2009-04-23 Denki Kagaku Kogyo Kabushiki Kaisha Pressure-sensitive adhesive, pressure-sensitive adhesive sheet, multilayered pressure-sensitive adhesive sheet, and process for producing electronic part
US8053280B2 (en) * 2007-11-02 2011-11-08 Infineon Technologies Ag Method of producing multiple semiconductor devices
KR100963675B1 (en) * 2008-03-14 2010-06-15 제일모직주식회사 Multi-function tape for semiconductor package and method for fabricating the semiconductor device thereby
KR20090130701A (en) * 2008-06-16 2009-12-24 삼성전자주식회사 Semiconductor package and method for manufacturing thereof
JP2010007023A (en) * 2008-06-30 2010-01-14 Three M Innovative Properties Co Curable adhesive sheet
US8642448B2 (en) * 2010-06-22 2014-02-04 Applied Materials, Inc. Wafer dicing using femtosecond-based laser and plasma etch
US9263314B2 (en) * 2010-08-06 2016-02-16 Brewer Science Inc. Multiple bonding layers for thin-wafer handling
US8809120B2 (en) * 2011-02-17 2014-08-19 Infineon Technologies Ag Method of dicing a wafer
US8877610B2 (en) 2011-06-20 2014-11-04 Infineon Technologies Ag Method of patterning a substrate
KR20130081949A (en) * 2012-01-10 2013-07-18 삼성전자주식회사 Method for dicing wafer and method for manufacturing light emitting device chips using the same
US8723314B2 (en) * 2012-02-29 2014-05-13 Advanced Micro Devices, Inc. Semiconductor workpiece with backside metallization and methods of dicing the same
US8772133B2 (en) * 2012-06-11 2014-07-08 Infineon Technologies Ag Utilization of a metallization scheme as an etching mask
US8871613B2 (en) * 2012-06-18 2014-10-28 Semiconductor Components Industries, Llc Semiconductor die singulation method
US20150079760A1 (en) * 2013-09-19 2015-03-19 Wei-Sheng Lei Alternating masking and laser scribing approach for wafer dicing using laser scribing and plasma etch
US9224650B2 (en) * 2013-09-19 2015-12-29 Applied Materials, Inc. Wafer dicing from wafer backside and front side
US20150147850A1 (en) * 2013-11-25 2015-05-28 Infineon Technologies Ag Methods for processing a semiconductor workpiece
US9275902B2 (en) * 2014-03-26 2016-03-01 Applied Materials, Inc. Dicing processes for thin wafers with bumps on wafer backside
US9093518B1 (en) * 2014-06-30 2015-07-28 Applied Materials, Inc. Singulation of wafers having wafer-level underfill
SG10201903242QA (en) * 2014-10-13 2019-05-30 Utac Headquarters Pte Ltd Methods for singulating semiconductor wafer
US9673096B2 (en) * 2014-11-14 2017-06-06 Infineon Technologies Ag Method for processing a semiconductor substrate and a method for processing a semiconductor wafer
CN104485294A (en) * 2014-12-12 2015-04-01 浙江中纳晶微电子科技有限公司 Temporary bonding and separation method for wafers
DE102015002542B4 (en) * 2015-02-27 2023-07-20 Disco Corporation wafer division process
US10008325B2 (en) * 2015-06-08 2018-06-26 Apple Inc. Thin magnet fabrication
WO2017066311A1 (en) * 2015-10-12 2017-04-20 Applied Materials, Inc. Substrate carrier for active/passive bonding and de-bonding of a substrate

Patent Citations (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6337258B1 (en) * 1999-07-22 2002-01-08 Kabushiki Kaisha Toshiba Method of dividing a wafer
US20020037631A1 (en) * 2000-09-22 2002-03-28 Kabushiki Kaisha Shinkawa Method for manufacturing semiconductor devices
US20090023295A1 (en) * 2005-04-14 2009-01-22 Kiyoshi Arita Manufacturing method for semiconductor chips
US20100233867A1 (en) * 2006-06-27 2010-09-16 Ryota Akiyama Method of producing segmented chips
US20080157303A1 (en) * 2006-12-28 2008-07-03 Advanced Chip Engineering Technology Inc. Structure of super thin chip scale package and method of the same
US7776746B2 (en) * 2007-02-28 2010-08-17 Alpha And Omega Semiconductor Incorporated Method and apparatus for ultra thin wafer backside processing
US20140076846A1 (en) * 2007-02-28 2014-03-20 Tao Feng Method and apparatus for ultra thin wafer backside processing
US20100044873A1 (en) * 2007-03-14 2010-02-25 Sanyo Electric Co., Ltd Semiconductor device and method of manufacturing the same
US20100009518A1 (en) * 2008-07-10 2010-01-14 Weng-Jin Wu Particle Free Wafer Separation
US20100227454A1 (en) * 2009-03-05 2010-09-09 Kabushiki Kaisha Toshiba Manufacturing method of semiconductor device
US20100261335A1 (en) * 2009-04-14 2010-10-14 International Business Machines Corporation Process for wet singulation using a dicing moat structure
US20150171036A1 (en) * 2010-06-29 2015-06-18 General Electric Company Electrical interconnect for an integrated circuit package and method of making same
US20120009716A1 (en) * 2010-07-07 2012-01-12 MOS Art Pack Corporation Package process of backside illumination image sensor
US20120119389A1 (en) * 2010-11-15 2012-05-17 Markus Menath Method for Fabricating a Semiconductor Chip and Semiconductor Chip
US20140197451A1 (en) * 2011-07-05 2014-07-17 Mitsubishi Electric Corporation Semiconductor device
US20130256856A1 (en) * 2012-03-27 2013-10-03 Infineon Technologies Ag Multichip Power Semiconductor Device
US20140017880A1 (en) * 2012-07-13 2014-01-16 Wei-Sheng Lei Laser, plasma etch, and backside grind process for wafer dicing
US20140094018A1 (en) * 2012-09-28 2014-04-03 Plasma-Therm, Llc Method for Dicing a Substrate with Back Metal
US20140138841A1 (en) * 2012-11-16 2014-05-22 Infineon Technologies Ag Integrated circuit, a semiconductor die arrangement and a method for manufacturing an integrated circuit
US20140339694A1 (en) * 2013-05-15 2014-11-20 Infineon Technologies Ag Semiconductor Devices Having a Glass Substrate, and Method for Manufacturing Thereof
US20150024575A1 (en) * 2013-07-17 2015-01-22 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer Alignment Methods in Die Sawing Process
US20150064879A1 (en) * 2013-08-29 2015-03-05 Infineon Technologies Ag Separation of Chips on a Substrate
US20150108506A1 (en) * 2013-10-21 2015-04-23 Oracle International Corporation Singulating hybrid integrated photonic chips
US20150279740A1 (en) * 2014-03-26 2015-10-01 Infineon Technologies Ag Kerf Preparation for Backside Metallization
US20150333118A1 (en) * 2014-05-19 2015-11-19 Renesas Electronics Corporation Semiconductor device and method of manufacturing same
US20160042996A1 (en) * 2014-08-05 2016-02-11 Disco Corporation Wafer processing method
US20160099285A1 (en) * 2014-10-03 2016-04-07 Kabushiki Kaisha Toshiba Method for manufacturing solid-state imaging device and method for manufacturing camera module

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9455202B2 (en) * 2014-05-29 2016-09-27 United Microelectronics Corp. Mask set and method for fabricating semiconductor device by using the same
US20150348850A1 (en) * 2014-05-29 2015-12-03 United Microelectronics Corp. Mask set and method for fabricating semiconductor device by using the same
US20170125251A1 (en) * 2014-06-13 2017-05-04 Irepa Laser Method for manufacturing selective surface deposition using a pulsed radiation treatment
US20170110371A1 (en) * 2015-01-20 2017-04-20 Infineon Technologies Ag Method of dicing a wafer and semiconductor chip
US9911655B2 (en) * 2015-01-20 2018-03-06 Infineon Technologies Ag Method of dicing a wafer and semiconductor chip
CN107507767A (en) * 2016-06-14 2017-12-22 英飞凌科技股份有限公司 The plasma-torch cutting of carborundum
US10032670B2 (en) * 2016-06-14 2018-07-24 Infineon Technologies Ag Plasma dicing of silicon carbide
DE102017112644B4 (en) 2016-06-14 2024-01-04 Infineon Technologies Ag PLASMA CUTTING OF SILICON CARBIDE
CN107507767B (en) * 2016-06-14 2020-12-01 英飞凌科技股份有限公司 Plasma cutting of silicon carbide
DE102016111629B4 (en) 2016-06-24 2022-10-27 Infineon Technologies Ag Method of manufacturing a semiconductor device
DE102016111629A1 (en) * 2016-06-24 2017-12-28 Infineon Technologies Ag Method for producing a semiconductor device
US11605561B2 (en) * 2019-01-25 2023-03-14 Semiconductor Components Industries, Llc Backside metal removal die singulation systems and related methods
US11688712B2 (en) 2019-02-18 2023-06-27 Infineon Technologies Ag Semiconductor arrangement and method for producing the same
CN111584422A (en) * 2019-02-18 2020-08-25 英飞凌科技股份有限公司 Semiconductor device and method for manufacturing the same
US11955450B2 (en) 2019-02-18 2024-04-09 Infineon Technologies Ag Method for producing a semiconductor arrangement
US20210253421A1 (en) * 2020-02-13 2021-08-19 Infineon Technologies Ag Method with mechanical dicing process for producing mems components

Also Published As

Publication number Publication date
DE102014117236A1 (en) 2015-05-28
US20170076970A1 (en) 2017-03-16
DE102014117236B4 (en) 2024-01-25
US10157765B2 (en) 2018-12-18

Similar Documents

Publication Publication Date Title
US10157765B2 (en) Methods for processing a semiconductor workpiece
US9293371B2 (en) Method for processing a semiconductor workpiece with metallization
US11328955B2 (en) Semiconductor chip including back-side conductive layer
TWI569305B (en) Methods and structures for forming microstrip transmission lines on thin silicon on insulator (soi) wafers
US10748787B2 (en) Semiconductor device with plated lead frame
US7655539B2 (en) Dice by grind for back surface metallized dies
US10262959B2 (en) Semiconductor devices and methods of forming thereof
US20230197788A1 (en) Methods, devices, and systems related to forming semiconductor power devices with a handle substrate
CN112236844A (en) Parasitic capacitance reduction in gallium nitride on silicon devices
US9406564B2 (en) Singulation through a masking structure surrounding expitaxial regions
US6780703B2 (en) Method for forming a semiconductor device
US9761445B2 (en) Methods and structures for forming microstrip transmission lines on thin silicon carbide on insulator (SICOI) wafers
CN109119415B (en) Monolithically integrated chip comprising active and passive electrical components with chip edge stabilizing structure
US11430762B2 (en) Method for semi-wafer level packaging
WO2017172154A1 (en) METHODS AND STRUCTURES FOR FORMING MICROSTRIP TRANSMISSION LINES ON THIN SILICON CARBIDE ON INSULATOR (SiCOI) WAFERS
JP2004134419A (en) Method for manufacturing microwave semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INFINEON TECHNOLOGIES AG, GERMANY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:STRANZL, GUDRUN;ZGAGA, MARTIN;LEUSCHNER, RAINER;AND OTHERS;SIGNING DATES FROM 20131120 TO 20131125;REEL/FRAME:031666/0181

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION