US20140118073A1 - Cancellation of dynamic offset in mos resistors - Google Patents

Cancellation of dynamic offset in mos resistors Download PDF

Info

Publication number
US20140118073A1
US20140118073A1 US13/775,057 US201313775057A US2014118073A1 US 20140118073 A1 US20140118073 A1 US 20140118073A1 US 201313775057 A US201313775057 A US 201313775057A US 2014118073 A1 US2014118073 A1 US 2014118073A1
Authority
US
United States
Prior art keywords
mos device
drain
source
terminal
potential
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/775,057
Other versions
US8723600B1 (en
Inventor
Baris CAGDASER
Du Chen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
InvenSense Inc
Original Assignee
InvenSense Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by InvenSense Inc filed Critical InvenSense Inc
Priority to US13/775,057 priority Critical patent/US8723600B1/en
Assigned to INVENSENSE, INC. reassignment INVENSENSE, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CAGDASER, BARIS, CHEN, DU
Publication of US20140118073A1 publication Critical patent/US20140118073A1/en
Application granted granted Critical
Publication of US8723600B1 publication Critical patent/US8723600B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F3/00Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
    • G05F3/02Regulating voltage or current
    • G05F3/08Regulating voltage or current wherein the variable is dc
    • G05F3/10Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics
    • G05F3/16Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices
    • G05F3/20Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
    • G05F3/24Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only
    • G05F3/242Regulating voltage or current wherein the variable is dc using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only with compensation for device parameters, e.g. channel width modulation, threshold voltage, processing, or external variations, e.g. temperature, loading, supply voltage
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High-frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/193High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only with field-effect devices
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/04Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only
    • H03F3/16Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only with field-effect devices

Definitions

  • MOS devices can serve as resistors when used in the triode region of operation. Even though, they have certain advantages such as trimmability, small area, and potential to achieve very large values, MOS resistors are also non-linear due to MOS I-V characteristics. Non-linear behavior can cause undesired effects such as intermodulation between signals at terminals of the MOS resistor. One adverse outcome of the intermodulation is undesired DC offset across the MOS resistor, when it is subject to AC signals.
  • an embodiment of the invention includes a circuit that uses a MOS device in a triode mode of operation and further includes a biasing circuit.
  • the MOS device has a drain, a source, and a gate terminal, and is coupled to the biasing circuit.
  • the source terminal, drain terminal, and gate terminal each has a potential and the drain and the source terminals have a resistance in between.
  • the biasing circuit couples the drain and source terminals of the MOS device to the gate terminal of the MOS device.
  • the biasing circuit further couples a variable DC potential to the gate terminal to adjust the resistance between the source and drain terminals of the MOS device.
  • the resistance between the source and drain terminals is a non-linear function of voltage potentials at the source and drain terminals.
  • the biasing circuit reduces the non-linearity of the resistance between the drain and source terminals by modulating the potential at the gate terminal by a combination of source and drain terminal potentials.
  • FIG. 1 shows a PMOS device, used as a MOS resistor, in accordance with an embodiment of the invention.
  • FIG. 2 a shows a PMOS device, used as a MOS resistor and biased in strong inversion, in accordance with another embodiment of the invention.
  • FIG. 2 b shows a PMOS device, used as a MOS resistor and biased in weak inversion, in accordance with yet another embodiment of the invention.
  • FIG. 2 c shows a PMOS device, used as a MOS resistor and biased in weak inversion, and an inherent drain-to-bulk diode, in accordance with another embodiment of the invention.
  • FIG. 2 d shows a PMOS device, used as a MOS resistor and biased in weak inversion, and inherent drain-to-bulk and source-to-bulk diodes, in accordance with another embodiment of the invention.
  • FIG. 3 a shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback, in accordance with an embodiment of the invention.
  • FIG. 3 b shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback, in accordance with another embodiment of the invention.
  • FIG. 4 a shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing output common mode feedback, in accordance with another embodiment of the invention.
  • FIG. 4 b shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing input common mode feedback, in accordance with another embodiment of the invention.
  • the following describes a circuit utilizes a MOS device operated in a triode mode of operation to serve as a resistor.
  • the MOS device has a drain, a source, and a gate terminal, and is coupled to the biasing circuit.
  • the source terminal, drain terminal, and gate terminal each has a potential and the drain and the source terminals have a resistance in between.
  • the biasing circuit couples the drain and source terminals of the MOS device to the gate terminal of the MOS device.
  • the biasing circuit further couples a variable DC potential to the gate terminal to adjust the resistance between the source and drain terminals of the MOS device.
  • the resistance between the source and drain terminals is a non-linear function of voltage potentials at the source and drain terminals.
  • the biasing circuit reduces the non-linearity of the resistance between the drain and source terminals by modulating the potential at the gate terminal by a combination of source and drain terminal potentials.
  • a biasing circuit eliminates DC producing intermodulation, hence, preventing complications such as loss of dynamic range in the host circuit utilizing the MOS resistor.
  • a PMOS device 1 is shown to be used as a MOS resistor, in accordance with an embodiment of the invention.
  • the PMOS device 1 is a PMOS transistor, in an exemplary embodiment of the invention and is shown in FIG. 1 to include a transistor 100 that behaves as a variable resistor and also referred to herein as a “MOS transistor”, “MOS resistor”, or “MOS device”, and a biasing circuit 30 that is coupled to a variable voltage 34 .
  • the PMOS device 1 is shown to be used by a host circuit, such as but not limited to MEMS interface electronics.
  • the transistor 100 is shown to include four terminals/nodes, i.e. a source 3 , a bulk 5 , a drain 4 , and a gate 2 .
  • the source 3 , drain 4 , and the gate 2 each has a potential or voltage associated with it and there is also a distinct potential across two neighboring gates.
  • the potential at the source 3 is indicated, in FIG. 1 , as V s 15
  • the potential at the drain 4 is indicated as V d 13
  • the potential at the gate 2 is indicated as V g 10
  • the potential across the source 3 and the drain 4 is indicated as V ds 14
  • the potential across the source 3 and the gate 2 is indicated as V gs 11
  • the potential across the gate 2 and the drain 4 is indicated as V gd 12 .
  • the transistor 100 is shown coupled to the host circuit at its drain 4 and source 3 .
  • the transistor 100 is shown coupled to the biasing circuit 30 at its source 3 and drain 4 and further at its gate 2 .
  • the transistor 100 behaves as a resistor in the triode region of its operation. Triode operation can be achieved in both strong and weak inversion regimes at low levels of drain-source voltage difference V ds 14 . In this mode, V ds 14 can directly influence the drain-source current I ds 20 as in a resistor.
  • An adjustable DC potential is provided to the biasing circuit 30 in the form of the variable voltage 34 . That is, the variable voltage 34 is used as an adjustable DC potential to the biasing circuit 30 .
  • the biasing circuit 30 couples the drain and source terminals of the MOS device 100 to the gate 2 terminal of the MOS device 100 , and further couples a DC potential to the gate 2 terminal of the MOS device to adjust the resistance between the source 3 and drain 4 terminals of the MOS device, wherein the resistance between the source 3 and drain 4 terminals is a non-linear function of voltage potentials at the source (V, 15 ) and drain (V d 13 ) terminals.
  • the biasing circuit 30 effectively reduces the non-linearity of the resistance between the drain 4 and source 3 terminals by modulating the potential at the gate 2 terminal of the MOS device by a combination of V s 15 and V d 13 .
  • the DC potential of the gate terminal is substantially determined by the DC potential coupled by the bias circuit, which is further used to adjust the resistance between the drain and source terminals of the MOS device.
  • the AC potential of the gate 2 terminal of the MOS device is determined by a combination of the AC potential of the source 3 terminal of the MOS device and the AC potential of the drain 4 terminal of the MOS device.
  • the biasing circuit 30 effectively eliminates undesirable direct current (DC) offsets experienced by the transistor 100 acting as a resistor.
  • MOS resistors are widely used in trans-capacitance amplifiers in MEMS devices, where large resistor value is desirable due to lower noise. This technique prevents loss of dynamic range due to DC offsets that build-up in presence of alternating current (AC) signals.
  • the V ds 14 includes AC signals.
  • drain current I ds 20 is related to terminal voltages as follows:
  • I ds ⁇ ⁇ ⁇ C ox ⁇ W L ⁇ ( V gs - V th - V ds 2 ) ⁇ V ds . Eq . ⁇ ( 1 )
  • I ds I 0 ⁇ e V gs V T ⁇ ( 1 - e - V ds V ⁇ ) , Eq . ⁇ ( 2 )
  • I 0 is determined by the physical parameters of the device and is proportional to the transistor's width over length (W/L) ratio.
  • the parameter n is determined by the ratio of gate oxide C ox to the capacitance C dep of the depletion under the gate.
  • V T is the thermal voltage, which is determined by the absolute temperature T, Boltzman's constant k B , and the electronic charge ‘q’ as follows:
  • V T k B ⁇ T q . Eq . ⁇ ( 4 )
  • small-signal conductance of the MOS device between its drain and source g ds can be defined as the first order derivative of its drain current I ds with respect to the drain-source voltage difference V ds .
  • the resistance between its drain and source r ds is then equal to the inverse of the conductance g ds .
  • the resistance is a strong function of the gate-to-source voltage difference V gs 11 , shown in FIG. 1 , which allows for a wide trim range associated with the MOS resistor.
  • the resistance r ds also depends on the drain-to-source voltage V ds 14 . However, such dependence undesirably introduces non-linearity into the resistance r ds , which can cause intermodulation of signals applied between the terminals of the transistor 100 (or the MOS device).
  • the quiescent voltage providing the bias point is denoted by a sub-script “0”, while small-signal variations are represented by a small-case symbol.
  • the gate voltage V g 10 consists of the quiescent voltage V g0 and the small-signal variation v g :
  • V g V g0 +v g Eq. (9)
  • the small-signal current i ds flowing through the MOS resistor can be derived as follows for the strong inversion regime:
  • i ds I ds ⁇ ⁇ 0 ⁇ ( v gs - v ds 2 V gs ⁇ ⁇ 0 - V th - V ds ⁇ ⁇ 0 2 + v ds V ds ⁇ ⁇ 0 ) + ⁇ ⁇ ⁇ C ox ⁇ W L ⁇ ( v gs - v ds 2 ) ⁇ v ds . Eq . ⁇ ( 10 )
  • I ds0 is the quiescent current flowing through the MOS resistor.
  • the PMOS device is used merely for providing a DC bias voltage
  • I ds0 is expected to be 0.
  • one common use of the MOS resistor is to provide DC bias voltage for the input of a CMOS operational amplifier, where there is no quiescent current flowing through the MOS resistor.
  • Eq. (10) The first term in the i ds equation, Eq. (10), is simply the small-signal variation of the current in response to voltage changes and directly related to the transconductances g m and g ds .
  • the accompanying circuit which in the embodiment of FIG. 1 is the host circuit, then builds a DC offset across the MOS resistor until the DC current is balanced by the DC offset. This DC offset emerges only in the presence of AC signals applied to the MOS resistor. Even if a DC offset may not directly interfere with the AC signal, it reduces the dynamic range of the host circuit.
  • This condition can be achieved by help of the biasing circuit 30 , in FIG. 1 , around the MOS resistor, where the DC potential of V g (V g0 ) is set based on the desired resistance while the small-signal AC variation v g strictly follows the condition above, in Eq. (12).
  • This biasing circuit 30 would accordingly simplify i ds into the following:
  • I ds I ds ⁇ ⁇ 0 1 - ⁇ V ds ⁇ ⁇ 0 V T ⁇ ⁇ V gs nV T ⁇ ( 1 - ⁇ - ( V ds ⁇ ⁇ 0 V T + v ds V T ) ) .
  • each exponential term produces many intermodulation products, which can yield a DC current.
  • the weak inversion MOS resistor is strictly used for providing a bias voltage, i.e. trans-capacitance amplifier of FIG. 3 a , quiescent potential difference between drain and source V ds0 becomes 0.
  • the small-signal drain current i ds can be simplified and expressed as the following relationship:
  • i ds I 0 ⁇ ⁇ V gs ⁇ ⁇ 0 nV T ⁇ ⁇ v gs nV T ⁇ ( 1 - ⁇ - v ds V T ) Eq . ⁇ ( 17 )
  • i ds will have only odd powers of intermodulation terms, which do not produce a DC offset, if the following condition is met:
  • this condition can be achieved by help of the biasing circuit 30 , in FIG. 1 , around the MOS resistor, where the DC potential of V g (V g0 ) is set based on the desired resistance while the small-signal AC variation v g strictly follows the condition above, in Eq. (19).
  • MOS resistor current is further simplified into the following:
  • i ds I 0 ⁇ ⁇ V gs ⁇ ⁇ 0 nV T ⁇ ( ⁇ v ds 2 ⁇ V T - ⁇ - v ds 2 ⁇ V T ) Eq . ⁇ ( 20 )
  • i ds I 0 ⁇ ⁇ V gs ⁇ ⁇ 0 nV T ⁇ 2 ⁇ ( ( v ds 2 ⁇ V T ) + 1 3 ! ⁇ ( v ds 2 ⁇ V T ) 3 + ... ⁇ ) , Eq . ⁇ ( 21 )
  • FIG. 1 presents a conceptual diagram of the PMOS device 1 . More specific circuits for practical realization of the embodiment of FIG. 1 are depicted in FIGS. 2 a to 2 d and described below.
  • FIG. 2 a shows a PMOS device, used as a MOS resistor and biased in strong inversion, in accordance with another embodiment of the invention.
  • the biasing circuit 30 is effectively comprised of the capacitor C 1 , or capacitor 31 , the capacitor C 2 , or capacitor 32 , and the resistor R 3 , the resistor 33 .
  • the capacitors 31 and 32 , and the resistor 33 collectively form a resistor-capacitor (RC) biasing network.
  • the capacitor 31 is coupled between the source 3 and the gate 2 and the capacitor 32 is coupled between the drain 4 and the gate 2 .
  • Capacitors 31 and 32 are of substantially equal capacitance in order to implement the condition explained by Eq. 12.
  • the resistor 33 is shown coupled between the gate 2 and the variable voltage 34 .
  • the network of the capacitor 31 , the capacitor 32 , and the resistor 33 forms a high-pass filter from drain 4 and source 3 nodes to the gate 2 , while the resistor 33 provides the quiescent potential to set the MOS resistance.
  • the RC biasing network of FIG. 2 a helps to avoid DC-producing intermodulation in MOS resistor biased in strong inversion.
  • FIG. 2 b shows a PMOS device, used as a MOS resistor and biased in weak inversion, in accordance with yet another embodiment of the invention.
  • the embodiment of FIG. 2 b is analogous to that of FIG. 2 a except that the capacitors 31 and 32 are not of substantially equal capacitance, rather, the capacitance of the capacitor 31 is (1 ⁇ n/2)*C and the capacitance of the capacitor 33 is (n/2)*C.
  • n is substantially determined by a ratio of gate oxide capacitance to the depletion capacitance under the channel of the MOS device, and is a known characteristic of a MOS transistor.
  • the capacitance C is substantially determined by the frequency range where the AC signals are expected.
  • Embodiments of the MOS resistor shown in FIG. 1 through FIG. 2 b , show a MOS resistor whose bulk terminal, bulk 5 , is coupled to the source of the MOS resistor, or source 3 and to the drain of the MOS resistor, or drain 4 .
  • This particular configuration has the advantage of avoiding leakage currents from the drain 4 to the bulk 5 .
  • FIG. 2 c shows a PMOS device, used as a MOS resistor and biased as a strong inversion resistor, in accordance with another embodiment of the invention.
  • the embodiment of FIG. 2 c is analogous to that of FIG. 2 b except that in FIG. 2 c , an inherent drain-to-bulk diode 6 coupled between the drain 4 and the bulk 5 is explicitly shown.
  • the diode 6 is inherent to the MOS device of FIG. 2 c and not necessarily a diode device that is added to the MOS device.
  • the MOS device can further include an inherent drain-to-bulk diode, d db 6 .
  • the diode d db 6 introduces small-signal terms that can result in DC offsets.
  • FIG. 2 c meets the condition of Eq. (19), hence, the MOS resistor is biased in weak inversion.
  • the following equation shows the total drain-to-source current of a MOS resistor biased in weak inversion, while utilizing the biasing circuit, and the impact of the drain-to-bulk diode d db 6 .
  • i ds I 0 ⁇ ⁇ V gs ⁇ ⁇ 0 nV T ⁇ 2 ⁇ ( ( v ds 2 ⁇ V T ) + 1 3 ! ⁇ ( v ds 2 ⁇ V T ) 3 + ... ⁇ ) + I d ⁇ ⁇ 0 ⁇ ( 1 + ( v ds V T ) + 1 2 ! ⁇ ( v ds V T ) 2 + ... ⁇ ) Eq . ⁇ ( 22 )
  • the biasing circuit i.e. the capacitors 31 and 32 and the resistor 33 , is effective to prevent DC offsets caused by the operation of the MOS resistor.
  • the diode d db 6 related terms are negligible.
  • small-signal impedance of the drain-to-bulk diode d db 6 eventually limits the maximum resistance achieved by adjusting the gate potential of the MOS resistor.
  • FIG. 2 d shows a PMOS device, used as a MOS resistor biased in weak inversion and inherent drain-to-bulk and source-to-bulk diodes, in accordance with another embodiment of the invention.
  • the PMOS transistor is biased with an RC network, and a separate potential for biasing the bulk terminal.
  • the bulk 5 node is shown coupled to the diodes d sb 7 , which is shown coupled to the source 3 , and to the diode d db 6 , which is shown coupled to the drain 4 , otherwise, the embodiment of FIG. 2 d is analogous to that of FIG. 2 c .
  • FIG. 2 d is analogous to that of FIG. 2 c .
  • the bulk 5 node is coupled to a separate node entirely to prevent drain-to-bulk diode d db 6 from being in-parallel with the MOS resistor.
  • both the source 3 and the drain 4 nodes are still limited by the diode, d db . 6 , in terms of maximum impedance that can be achieved.
  • the bulk 5 node should be carefully biased at substantially the same potential as the source 3 and the drain 4 nodes to avoid leakage currents which can cause significant offsets.
  • a limitation in the operation of the MOS resistor is to maintain small-signal AC levels at the gate 2 , the source 3 , and the drain 4 terminals of the MOS resistor to maintain accuracy of the conditions discussed above relative to the equations.
  • the level of AC signals can be at or lower than the thermal voltage V T , which is approximately 25.6 mV at room temperature.
  • FIG. 3 a shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback path to provide a DC biasing voltage at its input, in accordance with an embodiment of the invention.
  • the single-ended trans-capacitance amplifier 40 is shown coupled to the MOS resistor and the bias circuit 49 .
  • the MOS resistor and the biasing circuit 49 is shown to include the transistor 43 , which behaves like a resistor and is also referred to herein as “Mres 43 ”, the capacitor C 1 31 , the capacitor C 2 32 , the resistor R 3 33 , the transistor 44 , and the current source 45 .
  • the transistor 43 is shown coupled to the input 41 of the amplifier 40 , as is one end of the capacitor C 2 32 .
  • the transistor 43 is further shown to be coupled to the capacitor C 2 32 at its gate.
  • the capacitor C 1 31 is shown coupled to the source of Mres 43 and, at an opposite end, to the gate of Mres 43 .
  • the gate of the transistor 43 is also coupled to the resistor R 3 33 .
  • the resistor R 3 33 is shown coupled, at an opposite end, to the current source 45 and to the transistor 44 , which is also referred to herein as “Mbias 44 ” because it serves in the biasing circuit and is further coupled to the current source 45 also referred to herein as “I b ”). Additionally, the Mbias 44 is coupled to the resistors R 1 51 and R 2 52 and the capacitor C 1 31 at a common node.
  • the gate of Mbias 44 and its drain are coupled to the current source 45 at a node that is coupled to the resistor R 3 33 .
  • the resistor R 1 51 is shown coupled to the resistor R 2 52 , which is coupled to a virtual ground at an end that is not coupled to the resistor R 1 51 .
  • Both resistors R 1 51 and R 2 52 are also shown coupled to the MOS resistor 43 .
  • An input of the amplifier 40 that is not the input 61 is shown coupled to a virtual ground.
  • Trans-capacitance amplifiers such as the trans-capacitance amplifier 40
  • Trans-capacitance amplifier 40 are often used in sensing applications, where an input current, i.e. I in at the input 41 provided to the amplifier 40 , is converted into a voltage output through the feedback capacitor C fb 42 .
  • FIG. 3 a shows one embodiment of a continuous-time single-ended trans-capacitance amplifier.
  • the DC operating point of the input 41 of the amplifier 40 is established by the Mres 44 , which is a MOS biasing resistor, providing a DC path from the amplifier's negative input to its output.
  • a voltage divider network made of the resistors R 1 51 and R 2 52 is also used as part of the DC path.
  • the noise contribution of this MOS resistor V nR at the output of the amplifier 40 is determined by its resistance R MOS , as follows:
  • v nR 4 ⁇ k B ⁇ T ⁇ 1 R MOS ⁇ R 1 + R 2 R 2 1 R MOS + 2 ⁇ ⁇ ⁇ ⁇ fc rb ⁇ R 1 + R 2 R 2 Eq . ⁇ ( 23 )
  • the MOS resistor, Mres 43 is shown with the biasing circuit of the capacitors C 1 31 and C 2 32 , and the resistor R 3 33 .
  • DC potential at the gate of the MOS resistor is provided by a bias current I b 45 and a biasing transistor Mbias 44 . It is possible to achieve a large resistance on the order of giga-ohms by reducing the bias current as well as using a large width-to-length (W/L) ratio difference between the MOS resistor Mres 43 and its biasing device Mbias 44 .
  • the MOS resistor Mres 43 needs to be much longer than the biasing device Mbias 44 in order to achieve large resistance values. Assuming zero DC value for V ds , small-signal resistance r ds of the Mres 43 is as follows:
  • the MOS resistor, Mres 43 in the embodiment of FIG. 3 a is subject to AC signals due to the sensing application. Unless the circuit technique proposed earlier is used, such voltage variations create a DC offset at the output of the trans-capacitance amplifier 40 . Furthermore, a large MOS resistance results in very long time constants, which causes the DC offset to form over a prolonged time. In the embodiment in FIG. 3 a , the RC network of the capacitors C 1 31 and C 2 32 and the resistor R 3 33 , being coupled to the appropriate terminals, create the zero DC offset condition. In cases where the Mbias 44 itself provides a large enough impedance, the biasing resistor R 3 33 can be omitted.
  • FIG. 3 b shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback, in accordance with another embodiment of the invention.
  • the input node of the trans-capacitance amplifier can be protected from additional loading of capacitance of C 2 31 , by connecting the capacitor C 2 31 to ground instead. Since the input node 71 of the amplifier 40 is already at virtual ground and does not carry any significant signal, this configuration can still prevent undesirable DC offsets resulting from the intermodulation.
  • FIG. 4 a shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing output common mode in its feedback, in accordance with another embodiment of the invention.
  • the differential trans-capacitance amplifier 50 is shown to be coupled to two MOS resistors, MOS resistor and biasing circuit 49 ′, and MOS resistor and biasing circuit 49 ′′, both of which are coupled to the feedback path of the amplifier 50 .
  • Each of the MOS resistors and biasing circuit 49 ′ and 49′′ is analogous to the MOS resistor and biasing circuit 49 of FIG. 3 a except that in FIG. 4 a , each one is coupled to a distinct input and output of the amplifier 50 .
  • resistors R 1 51 and R 2 52 are shown coupled together and further each of the resistors R 1 51 is shown coupled to a feedback capacitor C fb 42 .
  • Each of the capacitors C 2 32 is shown coupled to the amplifier 50 .
  • the MOS resistors serve as biasing resistors providing DC bias for the input nodes of the amplifier.
  • input common-mode can have significant AC signals due to, for example, input signal mismatch.
  • biasing resistors will be subject to AC signals on both source and drain terminals. Since, the signal at the source terminals of the input differential pair predominantly consists of input common-mode variations, source terminal of the input pair ( 51 ) in the op-amp can be used to drive C 2 ( 35 ) of the biasing circuit. Even though, the source of the input pair ( 46 ) is not at the same DC potential as the drain of the MOS resistor Mres ( 44 ), it follows AC common-mode variations at the input. This configuration also has the advantage of preventing additional capacitive loading at the amplifier input.
  • C 2 ( 31 ) can be connected to the ground and can still prevent undesired DC offsets due to intermodulation. Connecting C 2 ( 31 ) to the input nodes would still be sufficient for the scheme to work, but would add parasitics to the input of the transcapacitance amplifier.
  • FIG. 4 b shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing input common mode in its feedback, in accordance with another embodiment of the invention.
  • the embodiment of FIG. 4 b is analogous to that of FIG. 4 a except that the capacitors C 2 32 of the embodiment of FIG. 4 b are each coupled to ground rather than the amplifier 50 , as in the case of the embodiment of FIG. 4 a.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Amplifiers (AREA)

Abstract

A circuit utilizes a MOS device in a triode mode of operation and includes a biasing circuit and a MOS device. The MOS device has a drain, a source, and a gate terminal, and is coupled to the biasing circuit. The source terminal, drain terminal, and gate terminal each has a potential and the drain and the source terminals have a resistance. The biasing circuit couples the drain and source terminals of the MOS device to the gate terminal of the MOS device. The biasing circuit couples a DC potential to the gate terminal to adjust the resistance between the source and drain terminals of the MOS device. The resistance between the source and drain terminals is a non-linear function of voltage potentials at the source and drain terminals. The biasing circuit reduces the non-linearity of the resistance between the drain and source terminals by modulating the potential at the gate terminal by a combination of source and drain terminal potentials.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims priority to U.S. Provisional Application No. 61/721,376 filed on Nov. 1, 2012, by Baris Cagdaser, and entitled “Cancellation of Dynamic Offset in MOS Resistors”.
  • BACKGROUND
  • MOS devices can serve as resistors when used in the triode region of operation. Even though, they have certain advantages such as trimmability, small area, and potential to achieve very large values, MOS resistors are also non-linear due to MOS I-V characteristics. Non-linear behavior can cause undesired effects such as intermodulation between signals at terminals of the MOS resistor. One adverse outcome of the intermodulation is undesired DC offset across the MOS resistor, when it is subject to AC signals.
  • There is thus a need for a method and apparatus for eliminating DC producing intermodulation, hence, preventing complications such as loss of dynamic range in the circuit utilizing the MOS resistor.
  • SUMMARY
  • Briefly, an embodiment of the invention includes a circuit that uses a MOS device in a triode mode of operation and further includes a biasing circuit. The MOS device has a drain, a source, and a gate terminal, and is coupled to the biasing circuit. The source terminal, drain terminal, and gate terminal each has a potential and the drain and the source terminals have a resistance in between. The biasing circuit couples the drain and source terminals of the MOS device to the gate terminal of the MOS device. The biasing circuit further couples a variable DC potential to the gate terminal to adjust the resistance between the source and drain terminals of the MOS device. The resistance between the source and drain terminals is a non-linear function of voltage potentials at the source and drain terminals. The biasing circuit reduces the non-linearity of the resistance between the drain and source terminals by modulating the potential at the gate terminal by a combination of source and drain terminal potentials.
  • A further understanding of the nature and the advantages of particular embodiments disclosed herein may be realized by reference of the remaining portions of the specification and the attached drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a PMOS device, used as a MOS resistor, in accordance with an embodiment of the invention.
  • FIG. 2 a shows a PMOS device, used as a MOS resistor and biased in strong inversion, in accordance with another embodiment of the invention.
  • FIG. 2 b shows a PMOS device, used as a MOS resistor and biased in weak inversion, in accordance with yet another embodiment of the invention.
  • FIG. 2 c shows a PMOS device, used as a MOS resistor and biased in weak inversion, and an inherent drain-to-bulk diode, in accordance with another embodiment of the invention.
  • FIG. 2 d shows a PMOS device, used as a MOS resistor and biased in weak inversion, and inherent drain-to-bulk and source-to-bulk diodes, in accordance with another embodiment of the invention.
  • FIG. 3 a shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback, in accordance with an embodiment of the invention.
  • FIG. 3 b shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback, in accordance with another embodiment of the invention.
  • FIG. 4 a shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing output common mode feedback, in accordance with another embodiment of the invention.
  • FIG. 4 b shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing input common mode feedback, in accordance with another embodiment of the invention.
  • DETAILED DESCRIPTION OF EMBODIMENTS
  • The following describes a circuit utilizes a MOS device operated in a triode mode of operation to serve as a resistor. The MOS device has a drain, a source, and a gate terminal, and is coupled to the biasing circuit. The source terminal, drain terminal, and gate terminal each has a potential and the drain and the source terminals have a resistance in between. The biasing circuit couples the drain and source terminals of the MOS device to the gate terminal of the MOS device. The biasing circuit further couples a variable DC potential to the gate terminal to adjust the resistance between the source and drain terminals of the MOS device. The resistance between the source and drain terminals is a non-linear function of voltage potentials at the source and drain terminals. The biasing circuit reduces the non-linearity of the resistance between the drain and source terminals by modulating the potential at the gate terminal by a combination of source and drain terminal potentials.
  • In accordance with an embodiment of the invention, a biasing circuit eliminates DC producing intermodulation, hence, preventing complications such as loss of dynamic range in the host circuit utilizing the MOS resistor.
  • Referring now to FIG. 1, a PMOS device 1 is shown to be used as a MOS resistor, in accordance with an embodiment of the invention. The PMOS device 1 is a PMOS transistor, in an exemplary embodiment of the invention and is shown in FIG. 1 to include a transistor 100 that behaves as a variable resistor and also referred to herein as a “MOS transistor”, “MOS resistor”, or “MOS device”, and a biasing circuit 30 that is coupled to a variable voltage 34. The PMOS device 1 is shown to be used by a host circuit, such as but not limited to MEMS interface electronics.
  • The transistor 100 is shown to include four terminals/nodes, i.e. a source 3, a bulk 5, a drain 4, and a gate 2. The source 3, drain 4, and the gate 2 each has a potential or voltage associated with it and there is also a distinct potential across two neighboring gates. For example, the potential at the source 3 is indicated, in FIG. 1, as V s 15, the potential at the drain 4 is indicated as V d 13, and the potential at the gate 2 is indicated as V g 10. The potential across the source 3 and the drain 4 is indicated as V ds 14, the potential across the source 3 and the gate 2 is indicated as V gs 11, and the potential across the gate 2 and the drain 4 is indicated as V gd 12.
  • In the embodiment of FIG. 1, the transistor 100 is shown coupled to the host circuit at its drain 4 and source 3. Similarly, the transistor 100 is shown coupled to the biasing circuit 30 at its source 3 and drain 4 and further at its gate 2. The transistor 100 behaves as a resistor in the triode region of its operation. Triode operation can be achieved in both strong and weak inversion regimes at low levels of drain-source voltage difference V ds 14. In this mode, V ds 14 can directly influence the drain-source current I ds 20 as in a resistor. An adjustable DC potential is provided to the biasing circuit 30 in the form of the variable voltage 34. That is, the variable voltage 34 is used as an adjustable DC potential to the biasing circuit 30.
  • In summary, in the embodiment of FIG. 1, the biasing circuit 30 couples the drain and source terminals of the MOS device 100 to the gate 2 terminal of the MOS device 100, and further couples a DC potential to the gate 2 terminal of the MOS device to adjust the resistance between the source 3 and drain 4 terminals of the MOS device, wherein the resistance between the source 3 and drain 4 terminals is a non-linear function of voltage potentials at the source (V, 15) and drain (Vd 13) terminals. The biasing circuit 30 effectively reduces the non-linearity of the resistance between the drain 4 and source 3 terminals by modulating the potential at the gate 2 terminal of the MOS device by a combination of V s 15 and V d 13. The DC potential of the gate terminal is substantially determined by the DC potential coupled by the bias circuit, which is further used to adjust the resistance between the drain and source terminals of the MOS device. The AC potential of the gate 2 terminal of the MOS device is determined by a combination of the AC potential of the source 3 terminal of the MOS device and the AC potential of the drain 4 terminal of the MOS device.
  • By controlling the voltage at the gate 2 of the MOS device 1, the biasing circuit 30 effectively eliminates undesirable direct current (DC) offsets experienced by the transistor 100 acting as a resistor. MOS resistors are widely used in trans-capacitance amplifiers in MEMS devices, where large resistor value is desirable due to lower noise. This technique prevents loss of dynamic range due to DC offsets that build-up in presence of alternating current (AC) signals. In FIG. 1, the V ds 14 includes AC signals.
  • In the strong inversion regime, drain current I ds 20 is related to terminal voltages as follows:
  • I ds = μ C ox W L · ( V gs - V th - V ds 2 ) · V ds . Eq . ( 1 )
  • In the weak inversion regime, Ids 20 dependence on terminal voltages takes an exponential form
  • I ds = I 0 · e V gs V T · ( 1 - e - V ds V τ ) , Eq . ( 2 )
  • where I0 is determined by the physical parameters of the device and is proportional to the transistor's width over length (W/L) ratio. The parameter n is determined by the ratio of gate oxide Cox to the capacitance Cdep of the depletion under the gate.
  • n = 1 + C dep C ox . Eq . ( 3 )
  • Parameter VT is the thermal voltage, which is determined by the absolute temperature T, Boltzman's constant kB, and the electronic charge ‘q’ as follows:
  • V T = k B · T q . Eq . ( 4 )
  • At a given operating point, small-signal conductance of the MOS device between its drain and source gds can be defined as the first order derivative of its drain current Ids with respect to the drain-source voltage difference Vds.
  • g ds = I ds V ds Eq . ( 5 )
  • The resistance between its drain and source rds is then equal to the inverse of the conductance gds.
  • r ds = 1 g ds Eq . ( 6 )
  • The resistance in the strong inversion regime then becomes as follows:
  • r ds = 1 μ C ox W L · ( V gs - V th - V ds ) Eq . ( 7 )
  • while resistance in the weak inversion regime is
  • r ds = 1 I 0 V T · e V gs nV T · e - V ds V τ . Eq . ( 8 )
  • In both regimes of operation the resistance is a strong function of the gate-to-source voltage difference V gs 11, shown in FIG. 1, which allows for a wide trim range associated with the MOS resistor. The resistance rds, however, also depends on the drain-to-source voltage V ds 14. However, such dependence undesirably introduces non-linearity into the resistance rds, which can cause intermodulation of signals applied between the terminals of the transistor 100 (or the MOS device).
  • Intermodulation effects can be modeled by introducing small-signal terms in equations governing MOS I-V characteristics. The quiescent voltage providing the bias point is denoted by a sub-script “0”, while small-signal variations are represented by a small-case symbol. For example, the gate voltage V g 10 consists of the quiescent voltage Vg0 and the small-signal variation vg:

  • V g =V g0 +v g  Eq. (9)
  • Following this notation, the small-signal current ids flowing through the MOS resistor can be derived as follows for the strong inversion regime:
  • i ds = I ds 0 · ( v gs - v ds 2 V gs 0 - V th - V ds 0 2 + v ds V ds 0 ) + μ C ox W L · ( v gs - v ds 2 ) · v ds . Eq . ( 10 )
  • Where Ids0 is the quiescent current flowing through the MOS resistor. For a wide variety of biasing applications, where the PMOS device is used merely for providing a DC bias voltage, and Ids0 is expected to be 0. For example, one common use of the MOS resistor is to provide DC bias voltage for the input of a CMOS operational amplifier, where there is no quiescent current flowing through the MOS resistor.
  • The first term in the ids equation, Eq. (10), is simply the small-signal variation of the current in response to voltage changes and directly related to the transconductances gm and gds. The second term in Eq. (10), however, arises from the non-linear operation and causes intermodulation of small-signal terms vds and vgs. Even if small-signal terms vgs and vds are pure AC signals, intermodulation can produce a small-signal DC current through the MOS resistor. The accompanying circuit, which in the embodiment of FIG. 1 is the host circuit, then builds a DC offset across the MOS resistor until the DC current is balanced by the DC offset. This DC offset emerges only in the presence of AC signals applied to the MOS resistor. Even if a DC offset may not directly interfere with the AC signal, it reduces the dynamic range of the host circuit.
  • The intermodulation-producing term in ids, Eq. (10, can be nulled or cancelled if vgs and vds meet the following condition:
  • v gs = v ds 2 Eq . ( 11 )
  • which implies that:
  • v g = v d 2 + v s 2 Eq . ( 12 )
  • This condition can be achieved by help of the biasing circuit 30, in FIG. 1, around the MOS resistor, where the DC potential of Vg (Vg0) is set based on the desired resistance while the small-signal AC variation vg strictly follows the condition above, in Eq. (12). This biasing circuit 30 would accordingly simplify ids into the following:
  • i ds = I ds 0 · v ds V ds 0 , Eq . ( 13 )
  • which is equivalent to the following:
  • i ds = v ds r ds Eq . ( 14 )
  • An analysis similar to that which is done for the strong inversion resistor regime can also be done for the weak inversion regime of operation, as follows:
  • I ds = I ds 0 1 - V ds 0 V T · V gs nV T · ( 1 - - ( V ds 0 V T + v ds V T ) ) . Eq . ( 15 )
  • However, it is more challenging to separate the small signal current ids in this case, but by using the Taylor series expansion for the exponential term, as follows:
  • e x = n = 0 x n n ! . Eq . ( 16 )
  • it can be shown that each exponential term produces many intermodulation products, which can yield a DC current.
  • In a more specific application, where the weak inversion MOS resistor is strictly used for providing a bias voltage, i.e. trans-capacitance amplifier of FIG. 3 a, quiescent potential difference between drain and source Vds0 becomes 0. Thus, the small-signal drain current ids can be simplified and expressed as the following relationship:
  • i ds = I 0 · V gs 0 nV T · v gs nV T · ( 1 - - v ds V T ) Eq . ( 17 )
  • It can be mathematically shown that ids will have only odd powers of intermodulation terms, which do not produce a DC offset, if the following condition is met:
  • v gs n = v ds 2 Eq . ( 18 )
  • The condition of Eq. (18) requires the following condition to be met:
  • v g = n 2 v d + 2 - n 2 v s Eq . ( 19 )
  • Similar to the strong inversion case, this condition can be achieved by help of the biasing circuit 30, in FIG. 1, around the MOS resistor, where the DC potential of Vg (Vg0) is set based on the desired resistance while the small-signal AC variation vg strictly follows the condition above, in Eq. (19).
  • Under the abovementioned condition MOS resistor current is further simplified into the following:
  • i ds = I 0 · V gs 0 nV T · ( v ds 2 V T - - v ds 2 V T ) Eq . ( 20 )
  • The Taylor series expansion of ids becomes:
  • i ds = I 0 · V gs 0 nV T · 2 · ( ( v ds 2 V T ) + 1 3 ! ( v ds 2 V T ) 3 + ) , Eq . ( 21 )
  • where there are only odd powers of small-signal drain to source voltage difference vds. The intermodulation can no longer produce small-signal DC currents, hence, the presence of an AC signal does not lead to a DC offset.
  • It is understood that FIG. 1 presents a conceptual diagram of the PMOS device 1. More specific circuits for practical realization of the embodiment of FIG. 1 are depicted in FIGS. 2 a to 2 d and described below.
  • FIG. 2 a shows a PMOS device, used as a MOS resistor and biased in strong inversion, in accordance with another embodiment of the invention. In FIG. 2 a, the biasing circuit 30 is effectively comprised of the capacitor C1, or capacitor 31, the capacitor C2, or capacitor 32, and the resistor R3, the resistor 33. The capacitors 31 and 32, and the resistor 33 collectively form a resistor-capacitor (RC) biasing network. As shown in FIG. 2 a, the capacitor 31 is coupled between the source 3 and the gate 2 and the capacitor 32 is coupled between the drain 4 and the gate 2. Capacitors 31 and 32 are of substantially equal capacitance in order to implement the condition explained by Eq. 12. The resistor 33 is shown coupled between the gate 2 and the variable voltage 34.
  • The network of the capacitor 31, the capacitor 32, and the resistor 33 forms a high-pass filter from drain 4 and source 3 nodes to the gate 2, while the resistor 33 provides the quiescent potential to set the MOS resistance.
  • The RC biasing network of FIG. 2 a helps to avoid DC-producing intermodulation in MOS resistor biased in strong inversion.
  • FIG. 2 b shows a PMOS device, used as a MOS resistor and biased in weak inversion, in accordance with yet another embodiment of the invention. The embodiment of FIG. 2 b is analogous to that of FIG. 2 a except that the capacitors 31 and 32 are not of substantially equal capacitance, rather, the capacitance of the capacitor 31 is (1−n/2)*C and the capacitance of the capacitor 33 is (n/2)*C. n is substantially determined by a ratio of gate oxide capacitance to the depletion capacitance under the channel of the MOS device, and is a known characteristic of a MOS transistor. The capacitance C is substantially determined by the frequency range where the AC signals are expected.
  • Embodiments of the MOS resistor, shown in FIG. 1 through FIG. 2 b, show a MOS resistor whose bulk terminal, bulk 5, is coupled to the source of the MOS resistor, or source 3 and to the drain of the MOS resistor, or drain 4. This particular configuration has the advantage of avoiding leakage currents from the drain 4 to the bulk 5.
  • FIG. 2 c shows a PMOS device, used as a MOS resistor and biased as a strong inversion resistor, in accordance with another embodiment of the invention. The embodiment of FIG. 2 c is analogous to that of FIG. 2 b except that in FIG. 2 c, an inherent drain-to-bulk diode 6 coupled between the drain 4 and the bulk 5 is explicitly shown. The diode 6 is inherent to the MOS device of FIG. 2 c and not necessarily a diode device that is added to the MOS device.
  • As shown in another embodiment, such as depicted in FIG. 2 c, the MOS device can further include an inherent drain-to-bulk diode, d db 6. The diode d db 6 introduces small-signal terms that can result in DC offsets.
  • The embodiment of FIG. 2 c meets the condition of Eq. (19), hence, the MOS resistor is biased in weak inversion.
  • The following equation shows the total drain-to-source current of a MOS resistor biased in weak inversion, while utilizing the biasing circuit, and the impact of the drain-to-bulk diode d db 6.
  • i ds = I 0 · V gs 0 nV T · 2 · ( ( v ds 2 V T ) + 1 3 ! ( v ds 2 V T ) 3 + ) + I d 0 · ( 1 + ( v ds V T ) + 1 2 ! ( v ds V T ) 2 + ) Eq . ( 22 )
  • The biasing circuit, i.e. the capacitors 31 and 32 and the resistor 33, is effective to prevent DC offsets caused by the operation of the MOS resistor. As long as the resistance of the MOS device is much smaller than the small-signal resistance of the diode d db 6, the diode d db 6 related terms are negligible. Furthermore, small-signal impedance of the drain-to-bulk diode d db 6 eventually limits the maximum resistance achieved by adjusting the gate potential of the MOS resistor.
  • FIG. 2 d shows a PMOS device, used as a MOS resistor biased in weak inversion and inherent drain-to-bulk and source-to-bulk diodes, in accordance with another embodiment of the invention. In FIG. 2 d, the PMOS transistor is biased with an RC network, and a separate potential for biasing the bulk terminal. In the embodiment of FIG. 2 d, the bulk 5 node is shown coupled to the diodes dsb 7, which is shown coupled to the source 3, and to the diode d db 6, which is shown coupled to the drain 4, otherwise, the embodiment of FIG. 2 d is analogous to that of FIG. 2 c. In effect, in FIG. 2 d, the bulk 5 node is coupled to a separate node entirely to prevent drain-to-bulk diode d db 6 from being in-parallel with the MOS resistor. In this implementation, however, both the source 3 and the drain 4 nodes are still limited by the diode, ddb. 6, in terms of maximum impedance that can be achieved. Furthermore, the bulk 5 node should be carefully biased at substantially the same potential as the source 3 and the drain 4 nodes to avoid leakage currents which can cause significant offsets.
  • A limitation in the operation of the MOS resistor is to maintain small-signal AC levels at the gate 2, the source 3, and the drain 4 terminals of the MOS resistor to maintain accuracy of the conditions discussed above relative to the equations. In weak inversion regime, for example, the level of AC signals can be at or lower than the thermal voltage VT, which is approximately 25.6 mV at room temperature.
  • FIG. 3 a shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback path to provide a DC biasing voltage at its input, in accordance with an embodiment of the invention. The single-ended trans-capacitance amplifier 40 is shown coupled to the MOS resistor and the bias circuit 49. The MOS resistor and the biasing circuit 49 is shown to include the transistor 43, which behaves like a resistor and is also referred to herein as “Mres 43”, the capacitor C1 31, the capacitor C2 32, the resistor R3 33, the transistor 44, and the current source 45. The transistor 43 is shown coupled to the input 41 of the amplifier 40, as is one end of the capacitor C2 32. The transistor 43 is further shown to be coupled to the capacitor C2 32 at its gate. The capacitor C1 31 is shown coupled to the source of Mres 43 and, at an opposite end, to the gate of Mres 43. The gate of the transistor 43 is also coupled to the resistor R3 33. The resistor R3 33 is shown coupled, at an opposite end, to the current source 45 and to the transistor 44, which is also referred to herein as “Mbias 44” because it serves in the biasing circuit and is further coupled to the current source 45 also referred to herein as “Ib”). Additionally, the Mbias 44 is coupled to the resistors R1 51 and R2 52 and the capacitor C1 31 at a common node. The gate of Mbias 44 and its drain are coupled to the current source 45 at a node that is coupled to the resistor R3 33. The resistor R1 51 is shown coupled to the resistor R2 52, which is coupled to a virtual ground at an end that is not coupled to the resistor R1 51. Both resistors R1 51 and R2 52 are also shown coupled to the MOS resistor 43. An input of the amplifier 40 that is not the input 61 is shown coupled to a virtual ground.
  • Trans-capacitance amplifiers, such as the trans-capacitance amplifier 40, are often used in sensing applications, where an input current, i.e. Iin at the input 41 provided to the amplifier 40, is converted into a voltage output through the feedback capacitor C fb 42. FIG. 3 a shows one embodiment of a continuous-time single-ended trans-capacitance amplifier. The DC operating point of the input 41 of the amplifier 40 is established by the Mres 44, which is a MOS biasing resistor, providing a DC path from the amplifier's negative input to its output. In order to protect the MOS biasing resistor from large voltage swings at the output, a voltage divider network made of the resistors R1 51 and R2 52 is also used as part of the DC path. The noise contribution of this MOS resistor VnR at the output of the amplifier 40 is determined by its resistance RMOS, as follows:
  • v nR = 4 k B T 1 R MOS · R 1 + R 2 R 2 1 R MOS + 2 π fc rb · R 1 + R 2 R 2 Eq . ( 23 )
  • It is often critical in sensing applications to minimize the noise contribution from the MOS resistor 43 by using a very large resistance value. Large feedback resistor can also be desirable in order to lower the frequency where the feedback capacitor becomes effective.
  • In the embodiment of FIG. 3 a, the MOS resistor, Mres 43, is shown with the biasing circuit of the capacitors C1 31 and C2 32, and the resistor R3 33. DC potential at the gate of the MOS resistor is provided by a bias current Ib 45 and a biasing transistor Mbias 44. It is possible to achieve a large resistance on the order of giga-ohms by reducing the bias current as well as using a large width-to-length (W/L) ratio difference between the MOS resistor Mres 43 and its biasing device Mbias 44. The MOS resistor Mres 43 needs to be much longer than the biasing device Mbias 44 in order to achieve large resistance values. Assuming zero DC value for Vds, small-signal resistance rds of the Mres 43 is as follows:
  • r ds = V T I b · ( W L ) Mbias ( W L ) Mres Eq . ( 24 )
  • The MOS resistor, Mres 43, in the embodiment of FIG. 3 a is subject to AC signals due to the sensing application. Unless the circuit technique proposed earlier is used, such voltage variations create a DC offset at the output of the trans-capacitance amplifier 40. Furthermore, a large MOS resistance results in very long time constants, which causes the DC offset to form over a prolonged time. In the embodiment in FIG. 3 a, the RC network of the capacitors C1 31 and C2 32 and the resistor R3 33, being coupled to the appropriate terminals, create the zero DC offset condition. In cases where the Mbias 44 itself provides a large enough impedance, the biasing resistor R3 33 can be omitted.
  • FIG. 3 b shows a single-ended trans-capacitance amplifier employing a MOS resistor in its feedback, in accordance with another embodiment of the invention. The input node of the trans-capacitance amplifier can be protected from additional loading of capacitance of C2 31, by connecting the capacitor C2 31 to ground instead. Since the input node 71 of the amplifier 40 is already at virtual ground and does not carry any significant signal, this configuration can still prevent undesirable DC offsets resulting from the intermodulation.
  • FIG. 4 a shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing output common mode in its feedback, in accordance with another embodiment of the invention. In the embodiment in FIG. 4 a, the differential trans-capacitance amplifier 50 is shown to be coupled to two MOS resistors, MOS resistor and biasing circuit 49′, and MOS resistor and biasing circuit 49″, both of which are coupled to the feedback path of the amplifier 50. Each of the MOS resistors and biasing circuit 49′ and 49″ is analogous to the MOS resistor and biasing circuit 49 of FIG. 3 a except that in FIG. 4 a, each one is coupled to a distinct input and output of the amplifier 50. Further coupled to the two outputs of the amplifier 50 is a pair of resistors, resistors R1 51 and R2 52, which are shown coupled together and further each of the resistors R1 51 is shown coupled to a feedback capacitor C fb 42. Each of the capacitors C2 32 is shown coupled to the amplifier 50.
  • The MOS resistors serve as biasing resistors providing DC bias for the input nodes of the amplifier. In cases where the output common-mode feedback is preferred input common-mode can have significant AC signals due to, for example, input signal mismatch. Thus, biasing resistors will be subject to AC signals on both source and drain terminals. Since, the signal at the source terminals of the input differential pair predominantly consists of input common-mode variations, source terminal of the input pair (51) in the op-amp can be used to drive C2 (35) of the biasing circuit. Even though, the source of the input pair (46) is not at the same DC potential as the drain of the MOS resistor Mres (44), it follows AC common-mode variations at the input. This configuration also has the advantage of preventing additional capacitive loading at the amplifier input.
  • If input common-mode feedback is used, input nodes behave as virtual ground and there is no significant AC signal at the drain terminal of the MOS resistor. Thus, C2 (31) can be connected to the ground and can still prevent undesired DC offsets due to intermodulation. Connecting C2 (31) to the input nodes would still be sufficient for the scheme to work, but would add parasitics to the input of the transcapacitance amplifier.
  • FIG. 4 b shows a differential trans-capacitor amplifier employing MOS resistors in its feedback and further employing input common mode in its feedback, in accordance with another embodiment of the invention. The embodiment of FIG. 4 b is analogous to that of FIG. 4 a except that the capacitors C2 32 of the embodiment of FIG. 4 b are each coupled to ground rather than the amplifier 50, as in the case of the embodiment of FIG. 4 a.
  • Thus, while particular embodiments have been described herein, latitudes of modification, various changes, and substitutions are intended in the foregoing disclosures, and it will be appreciated that in some instances some features of particular embodiments will be employed without a corresponding use of other features without departing from the scope and spirit as set forth. Therefore, many modifications may be made to adapt a particular situation or material to the essential scope and spirit.

Claims (19)

What we claim is:
1. A circuit operable to use a MOS device in a triode mode of operation comprising,
a biasing circuit; and
a MOS device having a drain terminal, a source terminal, and a gate terminal, and being coupled to the biasing circuit, the source terminal having associated therewith a potential, the drain terminal having associated therewith a potential, and the gate terminal having associated therewith a potential, the drain and the source terminals having associated there between a resistance, wherein the biasing circuit couples the drain and source terminals of the MOS device to the gate terminal of the MOS device, and further wherein the biasing circuit couples a DC potential to the gate terminal of the MOS device to adjust the resistance between the source and drain terminals of the MOS device, wherein the resistance between the source and drain terminals is a non-linear function of voltage potentials at the source and drain terminals, the biasing circuit being operable to reduce the non-linearity of the resistance between the drain and source terminals by modulating the potential at the gate terminal of the MOS device by a combination of source and drain terminal potentials.
2. The circuit of claim 1, wherein the source, drain, and gate terminals of the MOS device each have an AC potential associated therewith and the biasing circuit further comprising:
a first capacitor coupled between the gate terminal of the MOS device and the source terminal of the MOS device;
a second capacitor coupled between the gate terminal of the MOS device and the drain terminal of the MOS device; and
a resistor coupled between the gate terminal of the MOS device and a DC potential,
wherein the DC potential of the gate terminal is determined by the DC potential coupled by the resistor and is used to adjust the resistance between the drain and source terminals of the MOS device,
further wherein the AC potential of the gate terminal of the MOS device is determined by a combination of the AC potential of the source terminal of the MOS device and the AC potential of the drain terminal of the MOS device.
3. The circuit of claim 2, wherein the MOS device operates in the strong inversion regime,
the first capacitor has a capacitance that is substantially equal to a capacitance of the second capacitor to reduce intermodulation between AC potentials of source and drain terminals of the MOS device,
the reduction of intermodulation between the source and the drain terminals of the MOS device further reduces generation of undesired DC currents between drain and source terminals of the MOS device.
4. The circuit of claim 2, wherein;
the MOS device operates in the weak inversion regime,
the first capacitor has a capacitance associated therewith and the second capacitor has a capacitance associated therewith and a ratio of the first capacitor to the second capacitor is substantially determined by a ratio of gate oxide capacitance to the depletion capacitance under the channel of the MOS device to reduce intermodulation between AC potentials of source and drain terminals of the MOS device,
the reduction of the intermodulation between the source and drain terminals of the MOS device further reduces generation of undesired DC currents between the drain and source terminals of the MOS device.
5. The circuit of claim 2, wherein;
the value of the resistor is high enough to allow capacitors of the biasing circuit to substantially determine the AC potential at the gate of the MOS device.
6. The circuit of claim 2, wherein the MOS device further has a bulk terminal and the bulk terminal of the MOS device is coupled to the source terminal of the MOS device, further wherein an inherent diode device is between the drain and the bulk terminals thereby creating additional intermodulation between the source and the drain terminals of the MOS device.
7. The circuit of claim 2, wherein;
the bulk terminal of the MOS device is individually coupled to another DC potential,
the individual connection of the bulk terminal substantially prevents intermodulation between source and drain terminals of the MOS device due to the inherent source-to-bulk and drain-to-bulk diodes,
the DC potential of the bulk terminal is substantially similar to the DC potential of the drain and source terminals to prevent leakage currents.
8. A single-ended trans-capacitance amplifier having an input node comprising:
an MOS device being operable to provide a DC path to the input node, the MOS device having a drain terminal, a source terminal, and a gate terminal, the source terminal and the drain terminal having a resistance there between, the source terminal have a voltage potential associate therewith and the drain terminal having a potential associated therewith and the gate terminal having a voltage potential associated therewith;
a biasing circuit being operable to couple drain and source terminals to the gate terminal of the MOS device, the biasing circuit further couples a DC potential to the gate terminal of the MOS device,
wherein the DC potential is operable to adjust the resistance between the source and the drain terminals, the resistance between the source and the drain terminals being a non-linear function of the voltage potentials of the source and drain terminals,
the biasing circuit being operable to reduce the non-linearity of the resistance between the drain and the source terminals by modulating the voltage potential of the gate terminal by a combination of the source and the drain voltage terminal potentials.
9. The single-ended trans-capacitance amplifier of claim 8, wherein the source, drain, and gate terminals of the MOS device each have an AC potential associated therewith and the biasing circuit further comprising:
a first capacitor coupled between the gate terminal of the MOS device and the source terminal of the MOS device;
a second capacitor coupled between the gate terminal of the MOS device and the drain terminal of the MOS device; and
a resistor coupled between the gate terminal of the MOS device and a DC potential,
wherein the DC potential of the gate terminal is determined by the DC potential coupled by the resistor and is used to adjust the resistance between the drain and source terminals of the MOS device.
10. The single-ended trans-capacitance amplifier of claim 8, wherein the MOS device operates in the strong inversion regime,
the first capacitor has a capacitance that is substantially equal to a capacitance of the second capacitor to reduce intermodulation between AC potentials of source and drain terminals of the MOS device,
the reduction of intermodulation between the source and the drain terminals of the MOS device further reduces generation of undesired DC currents between drain and source terminals of the MOS device.
11. The single-ended trans-capacitance amplifier of claim 8, wherein;
the MOS device operates in the weak inversion regime and has a channel,
the first capacitor has a capacitance associated therewith and the second capacitor has a capacitance associated therewith and a ratio of the first capacitor to the second capacitor is substantially determined by a ratio of gate oxide capacitance to the depletion capacitance under the channel of the MOS device to reduce intermodulation between AC potentials of source and drain terminals of the MOS device,
the reduction of the intermodulation between the source and drain terminals of the MOS device further reduces generation of undesired DC currents between the drain and source terminals of the MOS device.
12. The single-ended trans-capacitance amplifier of claim 8, wherein;
the value of the resistor is high enough to allow capacitors of the biasing circuit substantially determine the AC potential at the gate of the MOS device.
13. The single-ended trans-capacitance amplifier of claim 8, wherein;
the drain terminal of the MOS device is coupled to the input node of the trans-capacitance of the amplifier,
the input of the trans-capacitance amplifier is substantially an AC ground,
the second capacitor couples the gate of the MOS device to an AC ground instead of the drain terminal of the MOS device.
14. A differential trans-capacitance amplifier having a positive input and a negative input comprising:
a first biasing circuit;
a second biasing circuit;
a first MOS device operable to provide a first DC path to the positive input of the trans-capacitance amplifier, the first MOS device having a drain terminal, a source terminal and a gate terminal, the source and drain terminals of the first MOS device having a resistance associated there between;
a second MOS device operable to provide a second DC path to the negative input of the trans-capacitance amplifier, the second MOS device having a drain terminal, a source terminal and a gate terminal, the source and drain terminals of the second MOS device having a resistance associated there between;
the drain and source terminals of the first MOS device being coupled to the gate terminal of the first MOS device by the first biasing circuits and the drain and source terminals of the second MOS device being coupled to the gate terminal of the second MOS device by the second biasing circuits, the first biasing circuit operable to couple a first DC potential to the gate terminal of the first MOS devices, the second biasing circuit operable to couple a second DC potential to the gate terminal of the second MOS device, the source and drain terminals of the second MOS device having associated therewith a resistance,
the first DC potential being operable to adjust the resistance between source and drain terminals of the first MOS device,
the second DC potential being operable to adjust the resistance between source and drain terminals of the second MOS device,
the first biasing circuit being operable to reduce a first non-linearity of the resistance between drain and source terminals of the first MOS device by modulating a potential at the gate terminal of the first MOS device by a combination of a potential at the source terminal of the first MOS device and a potential at the drain terminal of the first MOS device,
the second biasing circuit being operable to reduce a second non-linearity of the resistance between drain and source terminals of the second MOS device by modulating the potential at the gate terminal of the second MOS device by a combination of the potential at the source terminal of the second MOS device and the potential at the drain terminal of the second MOS device.
15. The differential trans-capacitance amplifier of claim 14
wherein,
the first biasing circuit further comprising a first capacitor, a second capacitor, and a resistor,
the second biasing circuit further comprising a first capacitor, a second capacitor, and a resistor,
the gate terminal of the first MOS device being coupled to the source terminal of the first MOS device by the first capacitor of the first biasing circuit,
the gate terminal of the second MOS device being coupled to the source terminal of the second MOS device by the first capacitor of the second biasing circuit,
the gate terminal of the first MOS device being coupled to the drain terminal of the first MOS device by the second capacitor of the first biasing circuit,
the gate terminal of the second MOS device being coupled to the drain terminal of the second MOS by the second capacitor of the second biasing circuit,
the gate terminal of the first MOS device being coupled to a first DC potential by the first resistor of the first biasing circuit,
the gate terminal of the second MOS device being coupled to a second DC potential by the first resistor of the second biasing circuit,
the DC potential of the gate terminal of the first MOS device being operable to adjust the resistance between the drain and source terminals of the first MOS device,
the DC potential of the gate terminal of the second MOS device being operable to adjust the resistance between the drain and source terminals of the second MOS device,
the AC potential of the gate terminal of the first MOS device being determined by a combination of AC potentials at the source and the drain terminals of the first MOS device,
the AC potential of the gate terminal of the second MOS device is determined by a combination of AC potentials at the source and the drain terminals of the second MOS device.
16. The differential trans-capacitance amplifier of claim 14
wherein,
the first MOS device is operable in the strong inversion regime,
the second MOS device is operable in the strong inversion regime,
the value of the first capacitor of the first biasing circuit is substantially equal to the second capacitor of the first biasing circuit to reduce intermodulation between AC potentials of source and drain terminals of the first MOS device,
the value of the first capacitor of the second biasing circuit is substantially equal to the second capacitor of the second biasing circuit to reduce intermodulation between AC potentials of source and drain terminals of the second MOS device,
the reduction of intermodulation between source and drain terminals of the first MOS device further reduces generation of undesired DC currents between drain and source terminals of the first MOS device,
the reduction of intermodulation between source and drain terminals of the second MOS device further reduces generation of undesired DC currents between drain and source terminals of the second MOS device.
17. The differential trans-capacitance amplifier of claim 14
wherein,
the first MOS device is operable in the weak inversion regime,
the second MOS device is operable in the weak inversion regime,
the ratio of the first capacitor of the first biasing circuit to the second capacitor of the first biasing circuit is substantially determined by the ratio of gate oxide capacitance to the depletion capacitance under the channel of the first MOS device to reduce intermodulation between AC potentials of source and drain terminals of first MOS device,
the ratio of the first capacitor of the second biasing circuit to the second capacitor of the second biasing circuit is substantially determined by the ratio of gate oxide capacitance to the depletion capacitance under the channel of the second MOS device to reduce intermodulation between AC potentials of source and drain terminals of second MOS device,
the reduction of intermodulation between source and drain terminals of the first MOS device further reduces generation of undesired DC currents between drain and source terminals of the first MOS device.
the reduction of intermodulation between source and drain terminals of the second MOS device further reduces generation of undesired DC currents between drain and source terminals of the second MOS device.
18. The differential trans-capacitance amplifier of claim 14
wherein,
the value of the resistor of the first biasing circuit is high enough to allow capacitors of the biasing circuit substantially determine the AC potential at the gate terminal of the first MOS device,
the value of the resistor of the second biasing circuit is high enough to allow capacitors of the biasing circuit substantially determine the AC potential at the gate terminal of the first MOS device.
19. The differential trans-capacitance amplifier of claim 14
wherein,
the amplifier is operable to use input common mode feedback,
the drain terminal of the first MOS device is connected to the positive input of the trans-capacitance of the amplifier,
the drain terminal of the second MOS device is connected to the negative input of the trans-capacitance of the amplifier,
the positive input of the trans-capacitance amplifier is substantially an AC ground,
the negative input of the trans-capacitance amplifier is substantially an AC ground,
the second capacitor of the first biasing circuit connects the gate terminal of the first MOS device to an AC ground instead of the drain terminal of the first MOS device,
the second capacitor of the second biasing circuit connects the gate terminal of the second MOS device to an AC ground instead of the drain terminal of the second MOS device.
US13/775,057 2012-11-01 2013-02-22 Cancellation of dynamic offset in MOS resistors Active US8723600B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/775,057 US8723600B1 (en) 2012-11-01 2013-02-22 Cancellation of dynamic offset in MOS resistors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201261721376P 2012-11-01 2012-11-01
US13/775,057 US8723600B1 (en) 2012-11-01 2013-02-22 Cancellation of dynamic offset in MOS resistors

Publications (2)

Publication Number Publication Date
US20140118073A1 true US20140118073A1 (en) 2014-05-01
US8723600B1 US8723600B1 (en) 2014-05-13

Family

ID=50546516

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/775,057 Active US8723600B1 (en) 2012-11-01 2013-02-22 Cancellation of dynamic offset in MOS resistors

Country Status (1)

Country Link
US (1) US8723600B1 (en)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9178492B2 (en) * 2009-12-28 2015-11-03 Nxp B.V. Adjustable MOS resistor
US11092988B2 (en) * 2018-09-25 2021-08-17 Invensense, Inc. Start-up speed enhancement circuit and method for lower-power regulators

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5320343B2 (en) * 1973-03-29 1978-06-26
AU2003303535A1 (en) * 2002-12-20 2004-07-29 Common gate with resistive feed-through low noise amplifier
US7345545B2 (en) * 2005-03-28 2008-03-18 Freescale Semiconductor, Inc. Enhancement mode transceiver and switched gain amplifier integrated circuit

Also Published As

Publication number Publication date
US8723600B1 (en) 2014-05-13

Similar Documents

Publication Publication Date Title
US7633338B1 (en) Compensation circuit for amplifiers having multiple stages
JP6204772B2 (en) Cascode amplifier
US9634646B1 (en) Mismatch calibration of capacitive differential isolator
US7248117B1 (en) Frequency compensation architecture for stable high frequency operation
JPH0360209A (en) Amplifier circuit and semiconductor integrated circuit including the same
Padilla-Cantoya Capacitor multiplier with wide dynamic range and large multiplication factor for filter applications
KR101053254B1 (en) Current conveyor circuit
US20070188234A1 (en) Transconductance circuit with improved linearity
US8723600B1 (en) Cancellation of dynamic offset in MOS resistors
US10236844B2 (en) Active inductor and amplifier circuit
US10897230B2 (en) Bias circuit and amplification apparatus
US6538513B2 (en) Common mode output current control circuit and method
JP4578896B2 (en) Clock buffer circuit
WO2015178271A1 (en) Dummy load circuit and charge detection circuit
US8072268B2 (en) Operational amplifier
US9966911B2 (en) Capacitance minimization switch
KR20070102460A (en) Differential transconductance amplifier which has improved linearity by using source degeneration
US10177775B2 (en) Current source noise cancellation
US6995606B2 (en) High pass filter using insulated gate field effect transistors
US8305140B1 (en) Linear, large swing active resistive circuit and method
JPS62166606A (en) Electronic amplifier
US20130234796A1 (en) Current-mode cmos logarithmic function circuit
US10812029B2 (en) Operational amplifier
US8922279B2 (en) Voltage controlled variable gain amplifier circuit
US20150341004A1 (en) Differential amplification circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: INVENSENSE, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CAGDASER, BARIS;CHEN, DU;REEL/FRAME:029862/0667

Effective date: 20130222

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8