US20120281806A1 - Time interpolator circuit - Google Patents
Time interpolator circuit Download PDFInfo
- Publication number
- US20120281806A1 US20120281806A1 US13/101,038 US201113101038A US2012281806A1 US 20120281806 A1 US20120281806 A1 US 20120281806A1 US 201113101038 A US201113101038 A US 201113101038A US 2012281806 A1 US2012281806 A1 US 2012281806A1
- Authority
- US
- United States
- Prior art keywords
- circuit
- interpolator
- time
- circuit node
- synchronization logic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003990 capacitor Substances 0.000 claims description 33
- 238000007599 discharging Methods 0.000 claims description 7
- 230000005669 field effect Effects 0.000 claims description 2
- 238000005259 measurement Methods 0.000 description 9
- 238000010586 diagram Methods 0.000 description 6
- 210000004916 vomit Anatomy 0.000 description 2
- 230000008673 vomiting Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003252 repetitive effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G04—HOROLOGY
- G04F—TIME-INTERVAL MEASURING
- G04F10/00—Apparatus for measuring unknown time intervals by electric means
- G04F10/005—Time-to-digital converters [TDC]
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K25/00—Pulse counters with step-by-step integration and static storage; Analogous frequency dividers
- H03K25/02—Pulse counters with step-by-step integration and static storage; Analogous frequency dividers comprising charge storage, e.g. capacitor without polarisation hysteresis
- H03K25/04—Pulse counters with step-by-step integration and static storage; Analogous frequency dividers comprising charge storage, e.g. capacitor without polarisation hysteresis using auxiliary pulse generator triggered by the incoming pulses
Definitions
- the disclosure is related to time interpolator circuits.
- a time interpolator circuit increases the resolution and accuracy of time measurements beyond the limits of digital circuits.
- Time interpolators are commonly used in frequency counters, which are instruments that measure the number of cycles of a repetitive signal per second.
- a digital circuit counts the number of electronic clock pulses that occur per cycle of a signal to be measured. The frequency is then proportional to the reciprocal of his number.
- most frequency counters count the number of clock pulses that occur during a large number of signal cycles. Thus the counter may start counting clock pulses at one cycle of the signal and stop millions of signal cycles later.
- a frequency counter has a clock that runs at 10 MHz and the signal to be measured has a frequency of roughly 1 GHz.
- the counter begins counting clock pulses at one signal cycle and stops 100 million signal cycles later.
- 999,437 clock pulses are counted between the first and 100 millionth signal cycles.
- This result means that the frequency of the nominally 1 GHz signal is actually about 1.000563 GHz (100 million signal cycles divided by 0.0999437 seconds). It may not be exactly 1.000563 GHz, however, because the time between the first signal cycle and the first dock puke, and the time between the last signal cycle and the last clock pulse, haven't been measured.
- a time interpolator is a circuit that accounts for these fractional times to improve measurement accuracy.
- V 1 C ⁇ ⁇ I ⁇ ⁇ t
- V is the voltage
- C is the capacitance
- I is the current flowing into the capacitor. If I is constant, as is the case with a good quality current source, then:
- V ( I C ) ⁇ t
- the voltage across the capacitor is directly proportional to the time during which current is allowed to flow into it. Furthermore, this voltage can be measured quite accurately and precisely with an analog-to-digital converter.
- FIG. 1 is a schematic diagram of a time interpolator circuit.
- FIG. 2 is a timing diagram for various signals in the circuit of FIG. 1 .
- FIG. 3 is a block diagram of a frequency counter incorporating the time interpolator circuit of FIG. 1 .
- the time interpolator circuit described below provides good performance in frequency counters and other instruments. It is simple, inexpensive and easily interfaced to digital circuits.
- FIG. 1 is a schematic diagram of a time interpolator circuit 100 .
- current source 105 is connected to first circuit node 160
- diode 110 is connected between first circuit node 160 and second circuit node 165
- capacitor 115 is connected between second circuit node 165 and ground 135 .
- Logic circuit 120 contains switches 125 and 130 which are used to connect circuit nodes 160 and 165 , respectively, to ground at various times. Switches 125 and 130 may be implemented as field effect transistors (FET) in a low-voltage logic chip, for example.
- Buffer amplifier 140 which may be implemented as an op-amp, is connected to circuit node 165 .
- the amplifier presents high impedance to circuit node 165 and, along with feedback network resistors 145 and 150 , scales the voltage at the node for input to analog-to-digital converter (ADC) 155 .
- ADC analog-to-digital converter
- the digital output of the ADC is represented by lines 157 .
- Time is converted to voltage in the circuit of FIG. 1 through the charging of capacitor 115 by current source 105 .
- Switch 125 is used to start and stop the charging, and switch 130 is used to discharge the capacitor after a measurement has been made.
- Diode 110 prevents the capacitor from discharging through switch 125 when that switch is on.
- the high-impedance input of buffer amplifier 140 allows the voltage across capacitor 115 (i.e. the voltage between circuit node 165 and ground) to be measured without discharging the capacitor.
- ADC 155 converts this voltage to digital form for further processing.
- Another name for the circuit of FIG. 1 is time to digital converter.
- Buffer amplifier 140 and its feedback network resistors 145 , 150 are not required if ADC 155 is able to directly measure the voltage across capacitor 115 without discharging it. In other words, the voltage measurement should not affect the capacitor voltage by more than the precision needed in a particular interpolation application. Whether or not a buffer amplifier is necessary depends on the input characteristics of the ADC.
- FIG. 2 is a timing diagram for various signals in the circuit.
- FIG. 2 illustrates the timing of a current gate signal, capacitor voltage ramp, and reset signal.
- the current gate signal shows when capacitor 115 is charging. When the current gate signal is zero current flows from current source 105 through switch 125 to ground. When the current gate signal is V 1 , switch 125 is off (i.e. non-conducting) and current flows from current source 105 through diode 110 and into capacitor 115 .
- the capacitor voltage ramp shows the voltage across capacitor 115 .
- the capacitor charges linearly with time when the current gate signal is V 1 and stops charging when the current gate signal is zero.
- the voltage drop across diode 110 prevents capacitor 115 from charging when switch 125 is turned on. In other words the voltage drop across the diode is greater than the resistance of switch 125 in its conducting state multiplied by the current supplied by current source 105 .
- the reset signal shows when capacitor 115 is discharging.
- the reset signal is V R circuit node 165 is connected to ground through switch 130 and capacitor 115 discharges.
- switch 130 is off (i.e. non-conducting) and the capacitor may charge depending on the state of switch 125 .
- the circuit of FIG. 1 measures the time during which a cu ent gate is open. In FIG. 2 , this means the time that the current gate signal is V 1 (e.g. between times t 1 and t 2 ). Thus switch 125 controls the interpolation interval. Buffer amplifier 140 and ADC 155 measure the voltage across capacitor 115 after the end of the interpolation interval. Switch 130 resets the voltage to zero in preparation for the next measurement. Diode 110 prevents undesired charging and discharging of the capacitor.
- a time t 1 in FIG. 2 the current gate signal changes from zero to Switch 125 opens and therefore current from current source 105 flows through diode 110 and charges capacitor 115 .
- the voltage across capacitor 115 i.e. the voltage between circuit node 165 and ground
- the voltage across the capacitor has reached V 2 which is proportional to the elapsed time between t 1 and t 2 :
- V 2 ( I C ) ⁇ ( t 2 - t 1 )
- I is the current supplied by current source 105 and C is the capacitance of capacitor 115 .
- This voltage remains constant and is available to be measured by buffer amplifier 140 and ADC 155 from time t 2 until time t 3 .
- the reset signal changes from zero to V R and switch 130 turns on, connecting circuit node 165 to ground and discharging capacitor 115 .
- the voltage across the capacitor rapidly decays to zero.
- the time interpolator circuit of FIG. 1 may be incorporated into a frequency counter, time interval counter or other device that relies on time measurement such as a LIDAR transceiver.
- FIG. 3 is a block diagram of a frequency counter 300 incorporating the time interpolator circuit of FIG. 1 .
- the frequency counter of FIG. 3 is conventional except for time interpolator circuit 100 .
- signals introduced at input 305 travel through signal conditioner 310 and comparator 320 before being input to count synchronization logic 330 .
- Signal conditioner 310 may include signal protection, automatic gain control, AC/DC coupling and filters while comparator 320 compares an input signal to reference level 325 .
- Count synchronization logic 330 also receives signals from reference clock 315 and start/stop control from microprocessor 345 . The count synchronization logic sends output signals to event counter 335 , time counter 340 and interpolator 100 .
- Microprocessor 345 receives digital input from the two counters and the interpolator and sends digital output to an optional display 50 .
- Event counter 335 counts input events, e.g. pulses or cycles from input 305 .
- Time counter counts clock events, e.g. pulses from an internal clock or reference clock 315 .
- the counters send their results as digital data to microprocessor 345 .
- Interpolator 100 is started and stopped by the count synchronization logic via switches 125 and 130 as described above. The interpolator also sends its digital results via output 157 to microprocessor 345 which carries out the necessary calculations to estimate the frequency of a signal at input 305 .
- Interpolator 100 may interpolate between dock pukes at the beginning and end of a counting interval. The results of a frequency measurement may be displayed by display 350 .
- interpolator circuit 100 of FIG. 1 may be substituted for a conventional interpolator in a time interval counter in much the same way that the circuit is substituted for a conventional interpolator in the frequency counter in the example above.
- the architecture of a typical time interval counter has many similarities to that of a frequency counter; however, in a time interval counter start and stop synchronization logic blocks start and stop a time counter that counts pulses from a reference clock. Start and stop interpolators are used to keep track of the fractional clock pulse intervals that occur between a start signal and the next clock pulse, and between a stop signal and the next clock pulse.
- the interpolator described above provides approximately ten picosecond repeatability and is ready for a new measurement in less than one microsecond.
- Low-voltage logic interfacing is convenient when switches 125 and 130 are implemented as FETs.
- the circuit provides a simple, precise and inexpensive time-to-voltage conversion capability.
Abstract
Description
- The disclosure is related to time interpolator circuits.
- A time interpolator circuit increases the resolution and accuracy of time measurements beyond the limits of digital circuits. Time interpolators are commonly used in frequency counters, which are instruments that measure the number of cycles of a repetitive signal per second. In a typical reciprocal frequency counter, a digital circuit counts the number of electronic clock pulses that occur per cycle of a signal to be measured. The frequency is then proportional to the reciprocal of his number. In actual practice most frequency counters count the number of clock pulses that occur during a large number of signal cycles. Thus the counter may start counting clock pulses at one cycle of the signal and stop millions of signal cycles later.
- As an example, suppose that a frequency counter has a clock that runs at 10 MHz and the signal to be measured has a frequency of roughly 1 GHz. The counter begins counting clock pulses at one signal cycle and stops 100 million signal cycles later. Suppose that 999,437 clock pulses are counted between the first and 100 millionth signal cycles. This result means that the frequency of the nominally 1 GHz signal is actually about 1.000563 GHz (100 million signal cycles divided by 0.0999437 seconds). It may not be exactly 1.000563 GHz, however, because the time between the first signal cycle and the first dock puke, and the time between the last signal cycle and the last clock pulse, haven't been measured. A time interpolator is a circuit that accounts for these fractional times to improve measurement accuracy.
- An early time interpolator circuit example is described in “Electronic interpolating counter for the time interval and frequency measurement” by Bagley and Brooksby (U.S. Pat. No. 3,133,189), and numerous variations and improvements have followed. Many interpolators rely on the charging characteristics of a capacitor connected to a current source. The voltage across such a capacitor is:
-
- where V is the voltage, C is the capacitance and I is the current flowing into the capacitor. If I is constant, as is the case with a good quality current source, then:
-
- Thus, the voltage across the capacitor is directly proportional to the time during which current is allowed to flow into it. Furthermore, this voltage can be measured quite accurately and precisely with an analog-to-digital converter.
- Despite the long history of interpolator circuits, room for improvements exists. Thus what is needed is a simple, accurate interpolator circuit appropriate for modern frequency counters and similar devices.
-
FIG. 1 is a schematic diagram of a time interpolator circuit. -
FIG. 2 is a timing diagram for various signals in the circuit ofFIG. 1 . -
FIG. 3 is a block diagram of a frequency counter incorporating the time interpolator circuit ofFIG. 1 . - The time interpolator circuit described below provides good performance in frequency counters and other instruments. It is simple, inexpensive and easily interfaced to digital circuits.
-
FIG. 1 is a schematic diagram of atime interpolator circuit 100. InFIG. 1 ,current source 105 is connected tofirst circuit node 160,diode 110 is connected betweenfirst circuit node 160 andsecond circuit node 165, andcapacitor 115 is connected betweensecond circuit node 165 andground 135.Logic circuit 120 containsswitches circuit nodes Switches Buffer amplifier 140, which may be implemented as an op-amp, is connected tocircuit node 165. The amplifier presents high impedance tocircuit node 165 and, along withfeedback network resistors lines 157. - Time is converted to voltage in the circuit of
FIG. 1 through the charging ofcapacitor 115 bycurrent source 105.Switch 125 is used to start and stop the charging, andswitch 130 is used to discharge the capacitor after a measurement has been made.Diode 110 prevents the capacitor from discharging throughswitch 125 when that switch is on. The high-impedance input ofbuffer amplifier 140 allows the voltage across capacitor 115 (i.e. the voltage betweencircuit node 165 and ground) to be measured without discharging the capacitor.ADC 155 converts this voltage to digital form for further processing. Thus another name for the circuit ofFIG. 1 is time to digital converter. -
Buffer amplifier 140 and itsfeedback network resistors capacitor 115 without discharging it. In other words, the voltage measurement should not affect the capacitor voltage by more than the precision needed in a particular interpolation application. Whether or not a buffer amplifier is necessary depends on the input characteristics of the ADC. - The operation of the circuit of
FIG. 1 may be understood in more detail by referring toFIG. 2 which is a timing diagram for various signals in the circuit.FIG. 2 illustrates the timing of a current gate signal, capacitor voltage ramp, and reset signal. The current gate signal shows whencapacitor 115 is charging. When the current gate signal is zero current flows fromcurrent source 105 throughswitch 125 to ground. When the current gate signal is V1,switch 125 is off (i.e. non-conducting) and current flows fromcurrent source 105 throughdiode 110 and intocapacitor 115. - The capacitor voltage ramp shows the voltage across
capacitor 115. The capacitor charges linearly with time when the current gate signal is V1 and stops charging when the current gate signal is zero. The voltage drop acrossdiode 110 preventscapacitor 115 from charging whenswitch 125 is turned on. In other words the voltage drop across the diode is greater than the resistance ofswitch 125 in its conducting state multiplied by the current supplied bycurrent source 105. - The reset signal shows when
capacitor 115 is discharging. When the reset signal is VR circuit node 165 is connected to ground throughswitch 130 andcapacitor 115 discharges. When the reset signal is zero,switch 130 is off (i.e. non-conducting) and the capacitor may charge depending on the state ofswitch 125. - The circuit of
FIG. 1 measures the time during which a cu ent gate is open. InFIG. 2 , this means the time that the current gate signal is V1 (e.g. between times t1 and t2). Thus switch 125 controls the interpolation interval.Buffer amplifier 140 andADC 155 measure the voltage acrosscapacitor 115 after the end of the interpolation interval. Switch 130 resets the voltage to zero in preparation for the next measurement.Diode 110 prevents undesired charging and discharging of the capacitor. - A time t1 in
FIG. 2 the current gate signal changes from zero toSwitch 125 opens and therefore current fromcurrent source 105 flows throughdiode 110 and charges capacitor 115. From time to time t2, the voltage across capacitor 115 (i.e. the voltage betweencircuit node 165 and ground) increases linearly with time as indicated by the capacitor voltage ramp. At time t2 the voltage across the capacitor has reached V2 which is proportional to the elapsed time between t1 and t2: -
- where I is the current supplied by
current source 105 and C is the capacitance ofcapacitor 115. - This voltage remains constant and is available to be measured by
buffer amplifier 140 andADC 155 from time t2 until time t3. At time t3 the reset signal changes from zero to VR and switch 130 turns on, connectingcircuit node 165 to ground and dischargingcapacitor 115. The voltage across the capacitor rapidly decays to zero. Sometime before the next interpolation interval begins the reset signal changes back to zero at time t4 and the circuit is returned to the state it was in just before time t1. A new interpolation interval starts at time t5. - The time interpolator circuit of
FIG. 1 may be incorporated into a frequency counter, time interval counter or other device that relies on time measurement such as a LIDAR transceiver. As an example,FIG. 3 is a block diagram of afrequency counter 300 incorporating the time interpolator circuit ofFIG. 1 . The frequency counter ofFIG. 3 is conventional except fortime interpolator circuit 100. - In
FIG. 3 signals introduced atinput 305 travel throughsignal conditioner 310 andcomparator 320 before being input to countsynchronization logic 330.Signal conditioner 310 may include signal protection, automatic gain control, AC/DC coupling and filters whilecomparator 320 compares an input signal toreference level 325.Count synchronization logic 330 also receives signals fromreference clock 315 and start/stop control frommicroprocessor 345. The count synchronization logic sends output signals toevent counter 335,time counter 340 andinterpolator 100.Microprocessor 345 receives digital input from the two counters and the interpolator and sends digital output to an optional display 50. -
Event counter 335 counts input events, e.g. pulses or cycles frominput 305. Time counter counts clock events, e.g. pulses from an internal clock orreference clock 315. The counters send their results as digital data tomicroprocessor 345.Interpolator 100 is started and stopped by the count synchronization logic viaswitches output 157 tomicroprocessor 345 which carries out the necessary calculations to estimate the frequency of a signal atinput 305.Interpolator 100 may interpolate between dock pukes at the beginning and end of a counting interval. The results of a frequency measurement may be displayed bydisplay 350. - As another example,
interpolator circuit 100 ofFIG. 1 may be substituted for a conventional interpolator in a time interval counter in much the same way that the circuit is substituted for a conventional interpolator in the frequency counter in the example above. The architecture of a typical time interval counter has many similarities to that of a frequency counter; however, in a time interval counter start and stop synchronization logic blocks start and stop a time counter that counts pulses from a reference clock. Start and stop interpolators are used to keep track of the fractional clock pulse intervals that occur between a start signal and the next clock pulse, and between a stop signal and the next clock pulse. - In one implementation the interpolator described above provides approximately ten picosecond repeatability and is ready for a new measurement in less than one microsecond. Low-voltage logic interfacing is convenient when
switches - The above description of the disclosed embodiments is provided to enable any person skilled in the art to make or use the disclosure. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the principles defined herein may be applied to other embodiments without departing from the scope of the disclosure. Thus, the disclosure is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/101,038 US8324952B2 (en) | 2011-05-04 | 2011-05-04 | Time interpolator circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/101,038 US8324952B2 (en) | 2011-05-04 | 2011-05-04 | Time interpolator circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120281806A1 true US20120281806A1 (en) | 2012-11-08 |
US8324952B2 US8324952B2 (en) | 2012-12-04 |
Family
ID=47090242
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/101,038 Active 2031-06-01 US8324952B2 (en) | 2011-05-04 | 2011-05-04 | Time interpolator circuit |
Country Status (1)
Country | Link |
---|---|
US (1) | US8324952B2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017058367A1 (en) * | 2015-09-29 | 2017-04-06 | Qualcomm Incorporated | Lidar system with reflected signal strength measurement |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8957712B2 (en) | 2013-03-15 | 2015-02-17 | Qualcomm Incorporated | Mixed signal TDC with embedded T2V ADC |
JP6075191B2 (en) * | 2013-04-30 | 2017-02-08 | 富士通株式会社 | Interpolation circuit and reception circuit |
RU2570116C1 (en) * | 2014-06-03 | 2015-12-10 | Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Пензенский государственный технологический университет" | Device for digital conversion of time interval |
RU2583165C1 (en) * | 2014-12-23 | 2016-05-10 | Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Пензенский государственный технологический университет" | Interpolates converter time interval in the digital code |
RU2584727C1 (en) * | 2015-04-17 | 2016-05-20 | Институт электроники и вычислительной техники | Interpolator for "time-code" conversion with small dead time |
RU2717722C1 (en) * | 2019-12-06 | 2020-03-25 | Гарри Романович Аванесян | Pulse sequence converter to "meander" |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5359404A (en) * | 1989-03-27 | 1994-10-25 | Laser Technology, Inc. | Laser-based speed measuring device |
US5521696A (en) * | 1989-03-27 | 1996-05-28 | Laser Technology, Inc. | Laser-based speed measuring device |
US5631553A (en) * | 1993-05-31 | 1997-05-20 | Universite Du Quebec A Trois-Rivieres | High precision RF vector analysis system based on synchronous sampling |
US20090009455A1 (en) * | 2007-05-18 | 2009-01-08 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device, driving method of the liquid crystal display device, and electronic device employing the same device and the same method |
Family Cites Families (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3133189A (en) | 1960-08-05 | 1964-05-12 | Hewlett Packard Co | Electronic interpolating counter for the time interval and frequency measurment |
US3204180A (en) | 1962-02-28 | 1965-08-31 | Texas Instruments Inc | Time measuring apparatus using a tapped delay line |
US3983481A (en) | 1975-08-04 | 1976-09-28 | Ortec Incorporated | Digital intervalometer |
CH641308B (en) | 1982-07-13 | Wild Heerbrugg Ag | DEVICE FOR MEASURING THE RUN TIME OF PULSE SIGNALS. | |
US4439046A (en) | 1982-09-07 | 1984-03-27 | Motorola Inc. | Time interpolator |
US4433919A (en) | 1982-09-07 | 1984-02-28 | Motorola Inc. | Differential time interpolator |
FR2564216B1 (en) | 1984-05-11 | 1986-10-24 | Centre Nat Rech Scient | HIGH-SPEED TIME-TO-DIGITAL CONVERTER |
US4772843A (en) | 1986-06-06 | 1988-09-20 | Yokogawa Electric Corporation | Time measuring apparatus |
US4870629A (en) | 1987-01-30 | 1989-09-26 | Hewlett-Packard Company | Method for electronic calibration of a voltage-to-time converter |
US4764694A (en) | 1987-04-22 | 1988-08-16 | Genrad, Inc. | Interpolating time-measurement apparatus |
GB8717173D0 (en) | 1987-07-21 | 1987-08-26 | Logic Replacement Technology L | Time measurement apparatus |
US5132558A (en) | 1989-01-25 | 1992-07-21 | Hewlett-Packard Co. | Recycling ramp interpolator |
US5199008A (en) | 1990-03-14 | 1993-03-30 | Southwest Research Institute | Device for digitally measuring intervals of time |
US5191336A (en) | 1991-08-29 | 1993-03-02 | Hewlett-Packard Company | Digital time interpolation system |
US5206889A (en) | 1992-01-17 | 1993-04-27 | Hewlett-Packard Company | Timing interpolator |
US5333162A (en) | 1993-02-23 | 1994-07-26 | The United States Of America As Represented By The United States Department Of Energy | High resolution time interval counter |
GB2296142B (en) | 1994-12-16 | 1998-03-18 | Plessey Semiconductors Ltd | Circuit arrangement for measuring a time interval |
US5574552A (en) | 1995-01-19 | 1996-11-12 | Laser Technology, Inc. | Self-calibrating precision timing circuit and method for a laser range finder |
US5703838A (en) | 1996-02-16 | 1997-12-30 | Lecroy Corporation | Vernier delay line interpolator and coarse counter realignment |
EP0891654B1 (en) | 1996-04-02 | 2001-10-31 | Lecroy Corporation | Apparatus and method for measuring time intervals with very high resolution |
US6324125B1 (en) | 1999-03-30 | 2001-11-27 | Infineon Technologies Ag | Pulse width detection |
US6246737B1 (en) | 1999-10-26 | 2001-06-12 | Credence Systems Corporation | Apparatus for measuring intervals between signal edges |
US6822485B2 (en) | 2002-08-14 | 2004-11-23 | Guide Technology | Method for calibrating threshold levels on comparators with dithered DC signals |
US7183821B1 (en) | 2005-10-24 | 2007-02-27 | Silicon Integrated Systems Corp. | Apparatus and method of controlling clock phase alignment with dual loop of hybrid phase and time domain for clock source synchronization |
-
2011
- 2011-05-04 US US13/101,038 patent/US8324952B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5359404A (en) * | 1989-03-27 | 1994-10-25 | Laser Technology, Inc. | Laser-based speed measuring device |
US5521696A (en) * | 1989-03-27 | 1996-05-28 | Laser Technology, Inc. | Laser-based speed measuring device |
US5631553A (en) * | 1993-05-31 | 1997-05-20 | Universite Du Quebec A Trois-Rivieres | High precision RF vector analysis system based on synchronous sampling |
US20090009455A1 (en) * | 2007-05-18 | 2009-01-08 | Semiconductor Energy Laboratory Co., Ltd. | Liquid crystal display device, driving method of the liquid crystal display device, and electronic device employing the same device and the same method |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017058367A1 (en) * | 2015-09-29 | 2017-04-06 | Qualcomm Incorporated | Lidar system with reflected signal strength measurement |
JP2018528437A (en) * | 2015-09-29 | 2018-09-27 | クアルコム,インコーポレイテッド | Lidar system using reflected signal intensity measurement |
US11131756B2 (en) | 2015-09-29 | 2021-09-28 | Qualcomm Incorporated | LIDAR system with reflected signal strength measurement |
Also Published As
Publication number | Publication date |
---|---|
US8324952B2 (en) | 2012-12-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8324952B2 (en) | Time interpolator circuit | |
US4569599A (en) | Method of determining the difference between the transit times of measuring pulse signals and reference pulse signals | |
KR101390274B1 (en) | Integrated time and/or capacitance measurement system, method and apparatus | |
US5294889A (en) | Battery operated capacitance measurement circuit | |
US4908784A (en) | Method and apparatus for asynchronous time measurement | |
US5073757A (en) | Apparatus for and method of measuring capacitance of a capacitive element | |
RU2439593C2 (en) | Method and device to measure capacitance of capacitor | |
SE431683B (en) | DEVICE FOR Saturation of the capacitance of a capacitor | |
US3983481A (en) | Digital intervalometer | |
US4350953A (en) | Time interval measurement apparatus | |
JPS634674B2 (en) | ||
US7423937B2 (en) | Time converter | |
EP3557206A1 (en) | Temperature sensor in an integrated circuit having offset cancellation | |
WO2019047648A1 (en) | Capacitor-measuring system and measuring method thereof | |
US4764694A (en) | Interpolating time-measurement apparatus | |
US3611134A (en) | Apparatus for automatically measuring time intervals using multiple interpolations of any fractional time interval | |
US20120197570A1 (en) | Measurement of Parameters Within an Integrated Circuit Chip Using a Nano-Probe | |
JPS635270A (en) | Pulse measuring circuit | |
Barber | Fundamental timing problems in testing MOS VLSI on modern ATE | |
Hagiwara et al. | An RC discharge digital capacitance meter | |
JPH02297021A (en) | Physical quantity measuring instrument | |
US10528010B2 (en) | Range finding device | |
US3701142A (en) | Integrating converters with synchronous starting | |
EP1769289B1 (en) | Method and device for the highly accurate digital measurement of an analogue signal | |
EP0662650B1 (en) | Means for measuring short time intervals |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PHASE MATRIX, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MASTERS, LEWIS W;REEL/FRAME:026369/0184 Effective date: 20110531 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, NORTH CAROLINA Free format text: SECURITY INTEREST;ASSIGNORS:NATIONAL INSTRUMENTS CORPORATION;PHASE MATRIX, INC.;REEL/FRAME:052935/0001 Effective date: 20200612 |
|
AS | Assignment |
Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, NORTH CAROLINA Free format text: SECURITY INTEREST;ASSIGNOR:NATIONAL INSTRUMENTS CORPORATION;REEL/FRAME:057280/0028 Effective date: 20210618 |
|
AS | Assignment |
Owner name: NATIONAL INSTRUMENTS CORPORATION, TEXAS Free format text: RELEASE OF SECURITY INTEREST IN PATENTS (REEL/FRAME 057280/0028);ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS ADMINISTRATIVE AGENT;REEL/FRAME:065231/0466 Effective date: 20231011 Owner name: PHASE MATRIX, INC., CALIFORNIA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS (REEL/FRAME 052935/0001);ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS ADMINISTRATIVE AGENT;REEL/FRAME:065653/0463 Effective date: 20231011 Owner name: NATIONAL INSTRUMENTS CORPORATION, TEXAS Free format text: RELEASE OF SECURITY INTEREST IN PATENTS (REEL/FRAME 052935/0001);ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS ADMINISTRATIVE AGENT;REEL/FRAME:065653/0463 Effective date: 20231011 |