US20060063076A1 - Pseudo low volume reticle (PLVR) design for asic manufacturing - Google Patents

Pseudo low volume reticle (PLVR) design for asic manufacturing Download PDF

Info

Publication number
US20060063076A1
US20060063076A1 US10/944,995 US94499504A US2006063076A1 US 20060063076 A1 US20060063076 A1 US 20060063076A1 US 94499504 A US94499504 A US 94499504A US 2006063076 A1 US2006063076 A1 US 2006063076A1
Authority
US
United States
Prior art keywords
reticle
die
scribe
layers
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/944,995
Inventor
John Jensen
Robert Muller
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LSI Corp
Bell Semiconductor LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/944,995 priority Critical patent/US20060063076A1/en
Assigned to LSI LOGIC CORPORATION reassignment LSI LOGIC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JENSEN, JOHN, MULLER, ROBERT
Publication of US20060063076A1 publication Critical patent/US20060063076A1/en
Assigned to LSI CORPORATION reassignment LSI CORPORATION MERGER (SEE DOCUMENT FOR DETAILS). Assignors: LSI SUBSIDIARY CORP.
Priority to US12/204,290 priority patent/US7763414B2/en
Assigned to BELL SEMICONDUCTOR, LLC reassignment BELL SEMICONDUCTOR, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., BROADCOM CORPORATION
Assigned to CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT reassignment CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BELL NORTHERN RESEARCH, LLC, BELL SEMICONDUCTOR, LLC, HILCO PATENT ACQUISITION 56, LLC
Assigned to BELL NORTHERN RESEARCH, LLC, BELL SEMICONDUCTOR, LLC, HILCO PATENT ACQUISITION 56, LLC reassignment BELL NORTHERN RESEARCH, LLC SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CORTLAND CAPITAL MARKET SERVICES LLC
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/68Preparation processes not covered by groups G03F1/20 - G03F1/50
    • G03F1/82Auxiliary processes, e.g. cleaning or inspecting
    • G03F1/84Inspecting
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/50Mask blanks not covered by G03F1/20 - G03F1/34; Preparation thereof

Definitions

  • the present invention generally relates to reticle technology, photolithography, and ASIC manufacturing, and more specifically relates to a Pseudo Low Volume Reticle (PLVR) design for ASIC manufacturing.
  • PLVR Pseudo Low Volume Reticle
  • a number of problems have been identified in the fields of reticle technology, photolithography and ASIC manufacturing, including: the high cost of a high volume reticle (HVR) mask set due to the total number of masks needed for a device; the inability to inspect the scribe region of an HVR set by die-to-die inspection techniques; the high cost of defect inspection on Low Volume Reticles (LVRs) due to die-to-database restrictions; the need for LVRs to be compatible with a die-to-die defect inspection tool; the long overhead time for data preparation time in die-to-database inspection; the long overhead time associated with disposition of false defects from die-to-database inspections; the increase potential of mask shop re-write due to non yielding single die LVR reticles; the need for fast prototype turnaround time (TAT) associated with the first mask of an LVR reticle set; and the inability to perform in-line inspections of LVR reticles on a die-to-die inspection tool.
  • HVR high volume reticle
  • HVR reticles which are die-to-die compatible.
  • HVR manufacturing there exists one reticle for each layer of a device. Data for each layer is arrayed on each reticle to maximize the instances of die exposed per shot. While multiple instances of the die on the reticle allow for die-to-die inspection, the X and Y scribe are excluded from inspection due to a lack of reference structure. Additionally, this method is lacking for small scale ASIC production since mask sets with many layers are relatively expensive for low volume customer orders.
  • FIG. 1 illustrates a reticle 10 which is consistent with a conventional LVR approach, wherein four different layers or regions 12 (i.e., region A, region B, region C, and region D) are included on one reticle. As shown in FIG.
  • the stepper file 14 blades off all but one region (region A) of the reticle 10 and one layer 16 is printed at a time (see FIG. 3 ).
  • the second region (region B) of the reticle is then used to print the next layer 18 of the device (see FIG. 5 ).
  • a conventional LVR approach reduces reticle cost by minimizing the total number of reticles in a set.
  • the cost of a reticle set is reduced from standard HVR production proportional to the decrease in total number of reticles to make a design.
  • a conventional LVR approach takes into account the number of reticles in a set
  • a conventional LVR approach doe not consider the cost implications associated with mandatory die-to-database reticle inspection, reticle yield, and wafer yield.
  • LVR reticles are not die-to-die inspection compatible, a method which compared to die-to-database inspection, is less expensive, faster, and less prone to false defects. Specifically, since there are several layers rather than multiple instances of the same layer, there is no reference die for a die-to-die inspection. FIG. 6 illustrates why an LVR reticle cannot be inspected by die-to-die inspection methods. Since there is only one instance of each layer (i.e., one instance of each of layers A, B, C, and D), a reference for defect inspections must be provided from an outside data source.
  • LVR reticles contain only one instance of each layer, reticle defects have a higher potential of causing mask and wafer yield fallout. Since a conventional LVR contains only one instance of each layer, a defect 20 on a single layer instance, such as shown in FIG. 7 (region A has the defect 20 in FIG. 7 ), can potentially make the reticle 10 a unusable. Moreover, if the defect is added while in production use, all devices across the wafer could be rendered defective as illustrated in FIG. 8 .
  • LVR reticles are not die-to-die inspectible and present a higher risk of mask and wafer yield fallout are both important considerations which affect both the mask manufacturing cost and cost of ownership of a reticle set.
  • An object of an embodiment of the present invention is to provide a reticle design approach which provides that the reticle is compatible with die-to-die inspection methods.
  • Another object of an embodiment of the present invention is to provide an approach which addresses the loss of die per wafer and first pass reticle yield due to a single defect on a LVR reticle.
  • Yet another object of an embodiment of the present invention is to reduce the prototype turnaround time of wafer processing associated with full LVR reticle sets by increasing the potential of mask yield at the reticle manufacturer.
  • Still yet another object of an embodiment of the present invention is to provide a layout which enables die-to-die inspection of both chip and scribeline structures.
  • an embodiment of the present invention provides a Pseudo Low Volume Reticle (PLVR) which consists of multiple design layers on a single reticle, wherein a plurality of instances of each of the layers is provided on a single reticle.
  • the reticle can include two instances of each layer in order to facilitate die-to-die inspection techniques.
  • a scribe is wrapped around each instance of each layer, such that both the frame and active area of the chip can be inspected with the die-to-die inspection method.
  • the chip consists of design data for a given part.
  • the scribe, or frame is preferably standard data across products which is used for yield and in line testing during the chip manufacturing process. Since only one chip and scribe unit is necessary to manufacture a layer, it is only necessary that one chip and scribe instance yield during the reticle manufacturing process.
  • FIG. 1 illustrates a conventional LVR reticle with multiple layers denoted by A, B, C and D;
  • FIG. 2 shows a stepper file blading off all but the first region (i.e., region A) of the reticle;
  • FIG. 3 illustrates the first region (i.e., region A) being printed over and over again to produce an entire layer of the device;
  • FIG. 4 shows the stepper file blading off all but the second region (i.e., region B) of the reticle;
  • FIG. 5 illustrates the second region (i.e., region B) being printed over and over again to produce the next layer of the device
  • FIG. 6 illustrates why an LVR reticle cannot be inspected by die-to-die inspection methods
  • FIG. 7 illustrates a conventional LVR reticle having a defect in its first region (i.e., region A);
  • FIG. 8 illustrates how the defect impacts yield (i.e., 100% yield impact).
  • FIG. 9 illustrates a PLVR reticle which is in accordance with an embodiment of the present invention.
  • FIG. 10 illustrates how the PLVR reticle can be inspected by die-to-die inspection methods
  • FIG. 11 illustrates a PLVR reticle having a defect in its first region (i.e., region A);
  • FIG. 12 illustrates how the defective region can be bladed off to avoid yield impact
  • FIG. 13 illustrates how the defect does not impact yield (i.e., 0 yield impact).
  • a specific embodiment of the present invention provides a Pseudo Low Volume Reticle (PLVR) 100 such as is illustrated in FIG. 9 , wherein the reticle consists of multiple instances of multiple design layers or regions 102 . Specifically, on a single reticle 100 , there are a plurality of instances, such as two instances, of each layer in order to facilitate die-to-die inspection techniques.
  • PLVR Pseudo Low Volume Reticle
  • a and B represent two unique layers in chip design, and there are two instances of each region (i.e., two region A's, and two region B's).
  • a scribe i.e., a horizontal or X scribe 104 and a vertical or Y scribe 106
  • the chip consists of design data for the part.
  • the scribe, or frame, ( 104 and 106 ) is preferably standard data across products which is used for yield and in line testing during the chip manufacturing process. Since only one chip and scribe instance is necessary for wafer device manufacturing, only one instance has to yield at the mask shop to facilitate device manufacturing. This increases mask shop yield by not having to reject a reticle which becomes defective in a single location during the manufacturing process.
  • reticle cost directly impacts reticle cost. Furthermore, if both layer instances yield at the mask shop then one can choose the superior die for production based off secondary considerations such as critical dimension (CD) uniformity or line edge roughness. Furthermore, if a die becomes defective while in production use, the other die may be used for production rather than purchasing a new reticle.
  • CD critical dimension
  • FIG. 10 illustrates how the reticle is die-to-die compatible due to there being two instances of each layer on the reticle (i.e., two region A's and two region B's).
  • the second instance provides a reference chip for die-to-die inspection of the reticle.
  • This design enables an inspection where one die is used as the reference to the other.
  • both the scribe data and chip data are arrayed in a PLVR design, one can inspect the scribe by die-to-die methods as well. As a scribe is wrapped around each layer instance, both chip and scribe data can be inspected via die-to-die. Inspection of the scribe region is also a benefit with respect to HVR reticle design.
  • a layout such as shown in FIG. 9 provides that one has the option of which die to use for device manufacturing. This will now be further explained using a specific example.
  • a defect 120 occurs on one die of layer A (identified with reference numeral 122 in FIG. 11 ). Since there are two instances of the die (i.e., two region A's), only one is needed for manufacturing. As shown in FIG. 12 , the bad die can be bladed out with the stepper file 123 , and only the upper right die 124 (i.e., the second instance of region A) used for exposure (see FIG. 13 ).
  • the reticle which would have been rejected at the mask shop if the reticle were a conventional LVR reticle having one instance of layer A, one instance of layer B, etc., is still fit for production use. While the defect may not be such that it would render the device defective, the defect could represent poor critical dimension (CD) uniformity or line edge roughness. In either case, the superior die on the reticle (i.e., the better of the two die) may be chosen for manufacturing purposes.
  • CD critical dimension
  • the total number of reticles in a PLVR set is greater than standard LVR but less than traditional HVR.
  • the PLVR method is superior to HVR because fewer reticles need to be purchased to print a design on a wafer.
  • the trade off for more total reticles in the PLVR set than standard LVR is the ability to perform die-to-die inspection on each reticle and have resilience to defects added in the manufacturing or production process. This method also works with mixed reticle sets of LVR and HVR reticles for the production of Gate Array, Embedded Array, and RapidChip® products.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)

Abstract

A Pseudo Low Volume Reticle (PLVR) which consists of multiple design layers on a single reticle. Specifically, the reticle can include two instances of each layer in order to facilitate die-to-die inspection techniques. A scribe is wrapped around each instance of the layer, such that both the frame and active area of the chip can be inspected with the die-to-die method. The chip consists of design data for a given part. The scribe, or frame, is preferably standard data across products which is used for yield and in line testing during the chip manufacturing process. Since only one chip and scribe unit is necessary to manufacture a device at each layer, it is only necessary that one chip and scribe instance yield during the reticle manufacturing process.

Description

    BACKGROUND
  • The present invention generally relates to reticle technology, photolithography, and ASIC manufacturing, and more specifically relates to a Pseudo Low Volume Reticle (PLVR) design for ASIC manufacturing.
  • A number of problems have been identified in the fields of reticle technology, photolithography and ASIC manufacturing, including: the high cost of a high volume reticle (HVR) mask set due to the total number of masks needed for a device; the inability to inspect the scribe region of an HVR set by die-to-die inspection techniques; the high cost of defect inspection on Low Volume Reticles (LVRs) due to die-to-database restrictions; the need for LVRs to be compatible with a die-to-die defect inspection tool; the long overhead time for data preparation time in die-to-database inspection; the long overhead time associated with disposition of false defects from die-to-database inspections; the increase potential of mask shop re-write due to non yielding single die LVR reticles; the need for fast prototype turnaround time (TAT) associated with the first mask of an LVR reticle set; and the inability to perform in-line inspections of LVR reticles on a die-to-die inspection tool.
  • One existing approach includes using HVR reticles which are die-to-die compatible. In conventional HVR manufacturing, there exists one reticle for each layer of a device. Data for each layer is arrayed on each reticle to maximize the instances of die exposed per shot. While multiple instances of the die on the reticle allow for die-to-die inspection, the X and Y scribe are excluded from inspection due to a lack of reference structure. Additionally, this method is lacking for small scale ASIC production since mask sets with many layers are relatively expensive for low volume customer orders.
  • Another existing approach includes using LVR reticles which require die-to-database inspection, but which minimize the total number of reticles in a set. In a conventional low volume reticle (LVR) approach, each reticle consists of multiple layers of a device on a single reticle in order to minimize the total number of reticles and hence reticle set cost. Only one layer region is exposed at a time such that a single reticle is used for several masking steps in the device manufacturing process. For example, FIG. 1 illustrates a reticle 10 which is consistent with a conventional LVR approach, wherein four different layers or regions 12 (i.e., region A, region B, region C, and region D) are included on one reticle. As shown in FIG. 2, rather than expose the whole reticle field, the stepper file 14 blades off all but one region (region A) of the reticle 10 and one layer 16 is printed at a time (see FIG. 3). The second region (region B) of the reticle (see FIG. 4) is then used to print the next layer 18 of the device (see FIG. 5).
  • Hence, a conventional LVR approach reduces reticle cost by minimizing the total number of reticles in a set. The cost of a reticle set is reduced from standard HVR production proportional to the decrease in total number of reticles to make a design. However, while a conventional LVR approach takes into account the number of reticles in a set, a conventional LVR approach doe not consider the cost implications associated with mandatory die-to-database reticle inspection, reticle yield, and wafer yield.
  • LVR reticles are not die-to-die inspection compatible, a method which compared to die-to-database inspection, is less expensive, faster, and less prone to false defects. Specifically, since there are several layers rather than multiple instances of the same layer, there is no reference die for a die-to-die inspection. FIG. 6 illustrates why an LVR reticle cannot be inspected by die-to-die inspection methods. Since there is only one instance of each layer (i.e., one instance of each of layers A, B, C, and D), a reference for defect inspections must be provided from an outside data source.
  • Moreover, since LVR reticles contain only one instance of each layer, reticle defects have a higher potential of causing mask and wafer yield fallout. Since a conventional LVR contains only one instance of each layer, a defect 20 on a single layer instance, such as shown in FIG. 7 (region A has the defect 20 in FIG. 7), can potentially make the reticle 10 a unusable. Moreover, if the defect is added while in production use, all devices across the wafer could be rendered defective as illustrated in FIG. 8.
  • The fact that LVR reticles are not die-to-die inspectible and present a higher risk of mask and wafer yield fallout are both important considerations which affect both the mask manufacturing cost and cost of ownership of a reticle set.
  • OBJECTS AND SUMMARY
  • An object of an embodiment of the present invention is to provide a reticle design approach which provides that the reticle is compatible with die-to-die inspection methods.
  • Another object of an embodiment of the present invention is to provide an approach which addresses the loss of die per wafer and first pass reticle yield due to a single defect on a LVR reticle.
  • Yet another object of an embodiment of the present invention is to reduce the prototype turnaround time of wafer processing associated with full LVR reticle sets by increasing the potential of mask yield at the reticle manufacturer.
  • Still yet another object of an embodiment of the present invention is to provide a layout which enables die-to-die inspection of both chip and scribeline structures.
  • Briefly, and in accordance with at least one of the foregoing objects, an embodiment of the present invention provides a Pseudo Low Volume Reticle (PLVR) which consists of multiple design layers on a single reticle, wherein a plurality of instances of each of the layers is provided on a single reticle. For example, the reticle can include two instances of each layer in order to facilitate die-to-die inspection techniques. Preferably, a scribe is wrapped around each instance of each layer, such that both the frame and active area of the chip can be inspected with the die-to-die inspection method. The chip consists of design data for a given part. The scribe, or frame, is preferably standard data across products which is used for yield and in line testing during the chip manufacturing process. Since only one chip and scribe unit is necessary to manufacture a layer, it is only necessary that one chip and scribe instance yield during the reticle manufacturing process.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The organization and manner of the structure and operation of the invention, together with further objects and advantages thereof, may best be understood by reference to the following description, taken in connection with the accompanying drawings, wherein:
  • FIG. 1 illustrates a conventional LVR reticle with multiple layers denoted by A, B, C and D;
  • FIG. 2 shows a stepper file blading off all but the first region (i.e., region A) of the reticle;
  • FIG. 3 illustrates the first region (i.e., region A) being printed over and over again to produce an entire layer of the device;
  • FIG. 4 shows the stepper file blading off all but the second region (i.e., region B) of the reticle;
  • FIG. 5 illustrates the second region (i.e., region B) being printed over and over again to produce the next layer of the device;
  • FIG. 6 illustrates why an LVR reticle cannot be inspected by die-to-die inspection methods;
  • FIG. 7 illustrates a conventional LVR reticle having a defect in its first region (i.e., region A);
  • FIG. 8 illustrates how the defect impacts yield (i.e., 100% yield impact);
  • FIG. 9 illustrates a PLVR reticle which is in accordance with an embodiment of the present invention;
  • FIG. 10 illustrates how the PLVR reticle can be inspected by die-to-die inspection methods;
  • FIG. 11 illustrates a PLVR reticle having a defect in its first region (i.e., region A);
  • FIG. 12 illustrates how the defective region can be bladed off to avoid yield impact; and
  • FIG. 13 illustrates how the defect does not impact yield (i.e., 0 yield impact).
  • DESCRIPTION
  • While the invention may be susceptible to embodiment in different forms, there is shown in the drawings, and herein will be described in detail, a specific embodiment of the invention. The present disclosure is to be considered an example of the principles of the invention, and is not intended to limit the invention to that which is illustrated and described herein.
  • A specific embodiment of the present invention provides a Pseudo Low Volume Reticle (PLVR) 100 such as is illustrated in FIG. 9, wherein the reticle consists of multiple instances of multiple design layers or regions 102. Specifically, on a single reticle 100, there are a plurality of instances, such as two instances, of each layer in order to facilitate die-to-die inspection techniques. In FIG. 9, A and B represent two unique layers in chip design, and there are two instances of each region (i.e., two region A's, and two region B's).
  • Preferably, a scribe (i.e., a horizontal or X scribe 104 and a vertical or Y scribe 106) is wrapped around each instance of each layer, such that both the frame and active area of the chip can be inspected with the die-to-die method, as indicated in FIG. 10. The chip consists of design data for the part. The scribe, or frame, (104 and 106) is preferably standard data across products which is used for yield and in line testing during the chip manufacturing process. Since only one chip and scribe instance is necessary for wafer device manufacturing, only one instance has to yield at the mask shop to facilitate device manufacturing. This increases mask shop yield by not having to reject a reticle which becomes defective in a single location during the manufacturing process. Increase in productivity and mask shop yield directly impacts reticle cost. Furthermore, if both layer instances yield at the mask shop then one can choose the superior die for production based off secondary considerations such as critical dimension (CD) uniformity or line edge roughness. Furthermore, if a die becomes defective while in production use, the other die may be used for production rather than purchasing a new reticle.
  • FIG. 10 illustrates how the reticle is die-to-die compatible due to there being two instances of each layer on the reticle (i.e., two region A's and two region B's). The second instance provides a reference chip for die-to-die inspection of the reticle. This design enables an inspection where one die is used as the reference to the other. Moreover, since both the scribe data and chip data are arrayed in a PLVR design, one can inspect the scribe by die-to-die methods as well. As a scribe is wrapped around each layer instance, both chip and scribe data can be inspected via die-to-die. Inspection of the scribe region is also a benefit with respect to HVR reticle design. Since multiple masking layers are on the same piece of glass, less reticles are needed for PLVR with respect to HVR. However, it should be noted that for each LVR reticle, the equivalent masking layers would need two reticles for PLVR. This increase in reticles is offset in part by the decreased inspection cost. Die-to-die inspection is a less expensive, faster method than die-to-database. Cost of reticle defect inspection contributes a significant amount to the overall reticle manufacturing cost.
  • As discussed above, a layout such as shown in FIG. 9 provides that one has the option of which die to use for device manufacturing. This will now be further explained using a specific example. In the example shown in FIG. 11, a defect 120 occurs on one die of layer A (identified with reference numeral 122 in FIG. 11). Since there are two instances of the die (i.e., two region A's), only one is needed for manufacturing. As shown in FIG. 12, the bad die can be bladed out with the stepper file 123, and only the upper right die 124 (i.e., the second instance of region A) used for exposure (see FIG. 13). The reticle, which would have been rejected at the mask shop if the reticle were a conventional LVR reticle having one instance of layer A, one instance of layer B, etc., is still fit for production use. While the defect may not be such that it would render the device defective, the defect could represent poor critical dimension (CD) uniformity or line edge roughness. In either case, the superior die on the reticle (i.e., the better of the two die) may be chosen for manufacturing purposes.
  • By including two instances of each layer, the total number of reticles in a PLVR set is greater than standard LVR but less than traditional HVR. For low volume manufacturing, the PLVR method is superior to HVR because fewer reticles need to be purchased to print a design on a wafer. The trade off for more total reticles in the PLVR set than standard LVR is the ability to perform die-to-die inspection on each reticle and have resilience to defects added in the manufacturing or production process. This method also works with mixed reticle sets of LVR and HVR reticles for the production of Gate Array, Embedded Array, and RapidChip® products.
  • While an embodiment of the present invention is shown and described, it is envisioned that those skilled in the art may devise various modifications of the present invention without departing from the spirit and scope of the appended claims.

Claims (16)

1. A reticle comprising: a plurality of layers, wherein there are a plurality of instances of at least one of the layers.
2. A reticle as recited in claim 1, wherein the reticle includes two instances of each of the layers.
3. A reticle as recited in claim 1, further comprising a scribe proximate at least one of the layers.
4. A reticle as recited in claim 1, further comprising a scribe proximate each of the layers.
5. A reticle as recited in claim 1, further comprising a vertical scribe and a horizontal scribe proximate at least one of the layers.
6. A reticle as recited in claim 1, further comprising a vertical scribe and a horizontal scribe proximate each of the layers.
7. A reticle as recited in claim 1, wherein the reticle is configured such that said layers are inspectible using a die-to-die inspection method.
8. A reticle as recited in claim 1, wherein the reticle is configured such that one of the instances of one the layers is useable for production while avoiding using another instance of the layer, wherein yield is not impacted despite one of the instances containing a defect.
9. A reticle comprising: a plurality of instances of a first layer, and a plurality of instances of a second layer.
10. A reticle as recited in claim 9, wherein the reticle includes two instances of each of the layers.
11. A reticle as recited in claim 9, further comprising a scribe proximate at least one of the layers.
12. A reticle as recited in claim 9, further comprising a scribe proximate each of the layers.
13. A reticle as recited in claim 9, further comprising a vertical scribe and a horizontal scribe proximate at least one of the layers.
14. A reticle as recited in claim 9, further comprising a vertical scribe and a horizontal scribe proximate each of the layers.
15. A reticle as recited in claim 9, wherein the reticle is configured such that said layers are inspectible using a die-to-die inspection method.
16. A reticle as recited in claim 9, wherein the reticle is configured such that one of the instances of one the layers is useable for production while avoiding using another instance of the layer, wherein yield is not impacted despite one of the instances containing a defect.
US10/944,995 2004-09-20 2004-09-20 Pseudo low volume reticle (PLVR) design for asic manufacturing Abandoned US20060063076A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/944,995 US20060063076A1 (en) 2004-09-20 2004-09-20 Pseudo low volume reticle (PLVR) design for asic manufacturing
US12/204,290 US7763414B2 (en) 2004-09-20 2008-09-04 Pseudo low volume reticle (PLVR) design for ASIC manufacturing

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/944,995 US20060063076A1 (en) 2004-09-20 2004-09-20 Pseudo low volume reticle (PLVR) design for asic manufacturing

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/204,290 Division US7763414B2 (en) 2004-09-20 2008-09-04 Pseudo low volume reticle (PLVR) design for ASIC manufacturing

Publications (1)

Publication Number Publication Date
US20060063076A1 true US20060063076A1 (en) 2006-03-23

Family

ID=36074443

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/944,995 Abandoned US20060063076A1 (en) 2004-09-20 2004-09-20 Pseudo low volume reticle (PLVR) design for asic manufacturing
US12/204,290 Expired - Fee Related US7763414B2 (en) 2004-09-20 2008-09-04 Pseudo low volume reticle (PLVR) design for ASIC manufacturing

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/204,290 Expired - Fee Related US7763414B2 (en) 2004-09-20 2008-09-04 Pseudo low volume reticle (PLVR) design for ASIC manufacturing

Country Status (1)

Country Link
US (2) US20060063076A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070211020A1 (en) * 2004-04-21 2007-09-13 Norio Nihei Method for Driving Information Display Device and Information Display Device Using the Method

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1889195A4 (en) * 2005-05-20 2012-09-12 Cadence Desing Systems Inc Manufacturing aware design and design aware manufacturing
US7395516B2 (en) 2005-05-20 2008-07-01 Cadence Design Systems, Inc. Manufacturing aware design and design aware manufacturing

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5604059A (en) * 1990-04-27 1997-02-18 Hitachi, Ltd. Mask structure having phase shifting pattern suitable for forming fine pattern on photosensitive film and method of manufacturing solid-state devices using such mask structure
US6444374B1 (en) * 2000-12-11 2002-09-03 Leepl Corporatin Manufacturing method of mask for electron beam proximity exposure and mask
US6552790B1 (en) * 2001-02-20 2003-04-22 Advanced Micro Devices, Inc. System and method for facilitating wafer alignment by mitigating effects of reticle rotation on overlay
US20050112474A1 (en) * 2003-11-20 2005-05-26 Micronic Laser Systems Ab Method involving a mask or a reticle
US20050277032A1 (en) * 2004-06-14 2005-12-15 Photronics, Inc. 15 Secor Road P.O. Box 5226 Brookfield, Connecticut 06804 Photomask reticle having multiple versions of the same mask pattern with different biases

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6194105B1 (en) * 1999-05-20 2001-02-27 Tower Semiconductor Ltd. Method of forming reticle from larger size reticle information
US7435533B2 (en) * 2004-06-14 2008-10-14 Photronics, Inc. Method of forming a semiconductor layer using a photomask reticle having multiple versions of the same mask pattern with different biases

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5604059A (en) * 1990-04-27 1997-02-18 Hitachi, Ltd. Mask structure having phase shifting pattern suitable for forming fine pattern on photosensitive film and method of manufacturing solid-state devices using such mask structure
US6444374B1 (en) * 2000-12-11 2002-09-03 Leepl Corporatin Manufacturing method of mask for electron beam proximity exposure and mask
US6552790B1 (en) * 2001-02-20 2003-04-22 Advanced Micro Devices, Inc. System and method for facilitating wafer alignment by mitigating effects of reticle rotation on overlay
US20050112474A1 (en) * 2003-11-20 2005-05-26 Micronic Laser Systems Ab Method involving a mask or a reticle
US20050277032A1 (en) * 2004-06-14 2005-12-15 Photronics, Inc. 15 Secor Road P.O. Box 5226 Brookfield, Connecticut 06804 Photomask reticle having multiple versions of the same mask pattern with different biases

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070211020A1 (en) * 2004-04-21 2007-09-13 Norio Nihei Method for Driving Information Display Device and Information Display Device Using the Method

Also Published As

Publication number Publication date
US20090034830A1 (en) 2009-02-05
US7763414B2 (en) 2010-07-27

Similar Documents

Publication Publication Date Title
EP1523696B1 (en) Defect inspection methods that include acquiring aerial images of a reticle for different lithographic process variables
US6482557B1 (en) Method and apparatus for evaluating the runability of a photomask inspection tool
JP5591675B2 (en) Inspection apparatus and inspection method
TWI342038B (en)
KR100774048B1 (en) Method for manufacturing photomask and photomask blanks, and recycling photomask
US10902576B2 (en) System and method for electronic die inking after automatic visual defect inspection
US10269111B2 (en) Method of inspecting semiconductor wafer, an inspection system for performing the same, and a method of fabricating semiconductor device using the same
KR20160039642A (en) Monitoring changes in photomask defectivity
JP2002299401A (en) Inspection system, inspecting apparatus, semiconductor device manufacturing method and inspection program
US7763414B2 (en) Pseudo low volume reticle (PLVR) design for ASIC manufacturing
JP2007095953A (en) Method and device for sorting semiconductor device
CN101216667A (en) Photolithography method capable of enhancing space imaging alignment checking precision
US7127359B2 (en) Real-time mathematical model for wafer spin defect detection and for misalignment analyses
US20080270059A1 (en) Mask inspection dnir replacement based on location of tri-tone level database images - 2p shapes
US7139671B2 (en) Semiconductor device fabrication method
US20080153184A1 (en) Method for manufacturing integrated circuits by guardbanding die regions
JP3734775B2 (en) Semiconductor device analysis method
JP2005044840A (en) Analyzing program of inspection data, inspection unit, review unit, and yield analyzing unit
CN111312604B (en) Residual glue detection tool, manufacturing method and residual glue detection method
KR100620727B1 (en) Semiconductor Inspection Equipment
TW200921263A (en) Method of inspecting photomask defect
JPH0258777B2 (en)
US7450748B2 (en) Mask inspection process accounting for mask writer proximity correction
CN117631464A (en) Immersion lithography machine defect detection method
JPH1073916A (en) Layout method of leticle and shot

Legal Events

Date Code Title Description
AS Assignment

Owner name: LSI LOGIC CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JENSEN, JOHN;MULLER, ROBERT;REEL/FRAME:015817/0645

Effective date: 20040920

AS Assignment

Owner name: LSI CORPORATION, CALIFORNIA

Free format text: MERGER;ASSIGNOR:LSI SUBSIDIARY CORP.;REEL/FRAME:020548/0977

Effective date: 20070404

Owner name: LSI CORPORATION,CALIFORNIA

Free format text: MERGER;ASSIGNOR:LSI SUBSIDIARY CORP.;REEL/FRAME:020548/0977

Effective date: 20070404

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;BROADCOM CORPORATION;REEL/FRAME:044886/0001

Effective date: 20171208

AS Assignment

Owner name: CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERA

Free format text: SECURITY INTEREST;ASSIGNORS:HILCO PATENT ACQUISITION 56, LLC;BELL SEMICONDUCTOR, LLC;BELL NORTHERN RESEARCH, LLC;REEL/FRAME:045216/0020

Effective date: 20180124

AS Assignment

Owner name: BELL NORTHERN RESEARCH, LLC, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001

Effective date: 20220401

Owner name: BELL SEMICONDUCTOR, LLC, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001

Effective date: 20220401

Owner name: HILCO PATENT ACQUISITION 56, LLC, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNOR:CORTLAND CAPITAL MARKET SERVICES LLC;REEL/FRAME:060885/0001

Effective date: 20220401