US20050026332A1 - Techniques for curvature control in power transistor devices - Google Patents

Techniques for curvature control in power transistor devices Download PDF

Info

Publication number
US20050026332A1
US20050026332A1 US10/628,941 US62894103A US2005026332A1 US 20050026332 A1 US20050026332 A1 US 20050026332A1 US 62894103 A US62894103 A US 62894103A US 2005026332 A1 US2005026332 A1 US 2005026332A1
Authority
US
United States
Prior art keywords
substrate
stress
dmos
curvature
power transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/628,941
Inventor
Roger Fratti
Warren Waskiewicz
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Agere Systems LLC
Original Assignee
Agere Systems LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Agere Systems LLC filed Critical Agere Systems LLC
Priority to US10/628,941 priority Critical patent/US20050026332A1/en
Assigned to AGERE SYSTEMS INC. reassignment AGERE SYSTEMS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FRATTI, ROGER A., WASKIEWICZ, WARREN K.
Publication of US20050026332A1 publication Critical patent/US20050026332A1/en
Priority to US12/627,957 priority patent/US8859395B2/en
Assigned to AGERE SYSTEMS LLC reassignment AGERE SYSTEMS LLC CERTIFICATE OF CONVERSION Assignors: AGERE SYSTEMS INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30625With simultaneous mechanical treatment, e.g. mechanico-chemical polishing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66363Thyristors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Definitions

  • the present invention relates generally to power transistor devices, and more particularly to techniques for controlling curvature in such devices.
  • MOS power transistor devices have gained popularity in certain applications for their high power capabilities.
  • MOS power transistor devices including diffused metal oxide semiconductor (DMOS) devices, such as Lateral DMOS (LDMOS) devices, vertical DMOS devices and trench DMOS devices.
  • DMOS diffused metal oxide semiconductor
  • LDMOS Lateral DMOS
  • vertical DMOS devices vertical DMOS devices
  • trench DMOS devices trench DMOS devices
  • a power transistor device e.g., a DMOS device
  • an appropriate amount of thermal coupling should exist between the current carrying channel and the metal heat sink upon which the device is mounted.
  • Reflow mounting is a common process used to mount a power transistor device on a metal heat sink. During reflow mounting, the power transistor device is soldered to the metal heat sink.
  • Heat removal is important for proper operation of these power transistor devices. Typically, efforts are made during the processing of power transistor devices to ensure that proper thermal coupling between the device and the metal heat sink is possible so that sufficient heat removal upon mounting of the devices is attained. However, there exists a need for power transistor processing techniques that provide for improved thermal coupling and thus maximal heat removal.
  • the present invention provides techniques for processing power transistor devices, such as DMOS devices.
  • a method for controlling curvature of a power transistor device comprising a device film formed on a substrate.
  • the method comprises the steps of thinning the substrate, the device having an overall residual stress attributable at least in part to the thinning step, and applying a stress compensation layer to a surface of the device film, the stress compensation layer having a tensile stress sufficient to counterbalance at least a portion of the overall residual stress of the device.
  • the stress compensation layer may comprise a thin film.
  • the method may also comprise the step of monitoring the curvature of the device.
  • a power transistor device comprises a substrate and a device film formed on the substrate, with the device having an overall residual stress attributable at least in part to a thinning process applied to the substrate.
  • the power transistor device further comprises a stress compensation layer formed on a surface of the device film, the stress compensation layer having a tensile stress that counterbalances at least a portion of the overall residual stress of the device.
  • the power transistor device may be part of an integrated circuit.
  • FIG. 1 illustrates an exemplary DMOS device after thinning of the device substrate has been performed
  • FIG. 2 illustrates stress state conventions in a DMOS device
  • FIG. 3A illustrates a thermal void resulting from compressive stress in a DMOS device after aggressive backside substrate removal processing
  • FIG. 3B illustrates thermal voids resulting from excessive tensile stress in a DMOS device
  • FIG. 4 is a diagram of an exemplary technique for controlling curvature of a DMOS device.
  • the present invention will be described below in the context of processing an exemplary power transistor device, namely a diffused metal oxide semiconductor (DMOS) device.
  • DMOS diffused metal oxide semiconductor
  • the present invention is not limited to use with DMOS devices. Rather, the invention is more generally applicable to the processing of any power transistor device, especially those power transistor devices requiring heat removal.
  • FIG. 1 illustrates an exemplary DMOS device 100 after thinning of the device substrate has been performed.
  • DMOS device 100 comprises DMOS device film (hereinafter “DMOS film”) 102 on the surface of device substrate (hereinafter “substrate”) 104 .
  • DMOS device 100 may be, for example, part of an integrated circuit.
  • substrate 104 may be mated with a heat sink (not shown) on a side of substrate 104 opposite DMOS film 102 .
  • DMOS film 102 represents accumulated layers that comprise DMOS device 100 .
  • DMOS film 102 may include a source, a gate, an insulator and a drain.
  • the layers are typically deposited upon substrate 104 , using well-known conventional techniques.
  • Substrate 104 may comprise any material suitable for semiconductor device substrates, including, but not limited to, silicon.
  • device film as used herein is intended to include any arrangement of one or more material layers which forms at least a portion of a power transistor device.
  • a minimal amount of thermal impedance should exist between DMOS film 102 and the metal heat sink (not shown) upon which the device is mounted.
  • One method that may be employed to minimize thermal impedance is to reduce the thickness of substrate 104 . This process is known as “thinning” the substrate.
  • One particular method of thinning the substrate involves aggressive backside substrate removal processing, a type of chemical-mechanical planarization (CMP) processing.
  • Aggressive backside substrate removal processing can greatly reduce the thickness of substrate 104 .
  • substrate 104 having a thickness of greater than or equal to about 750 micrometers, a typical substrate thickness, may be reduced to less than or equal to about 50 micrometers by aggressive backside substrate removal processing.
  • Thinning the substrate 104 e.g., by aggressive backside substrate removal processing, however, can cause voids to form in the solder employed during the reflow mounting process due to warping of DMOS device 100 . Namely, when substrate 104 has been thinned it no longer possesses a tensile stress sufficient to balance out the residual stress from DMOS film 102 . As a result, warping or other type of curvature of DMOS device 100 may occur.
  • substantially concave curvature when DMOS device 100 curves so as to be substantially concave relative to the mating surface of a heat sink (hereinafter “substantial concave curvature”), or so as to be substantially convex relative to the mating surface of a heat sink (hereinafter “substantial convex curvature”), voids may be caused to form during mounting of the device, as will be described in detail below in conjunction with the description of FIG. 3A and FIG. 3B , respectively. These voids can cause the thermal impedance of the device to increase, which may lead to device failure. Therefore, substantial concave curvature and substantial convex curvature of the device should be avoided.
  • the residual stress of DMOS film 102 that exceeds the tensile stress of substrate 104 causes substantial concave curvature of DMOS device 100 , as exemplified by the radius of curvature R.
  • the tensile stress of DMOS film 102 relative to the tensile stress of substrate 104 will be described in further detail below in conjunction with the description of FIG. 2 .
  • the concave curvature of the device will increase, and R will decrease.
  • the substantial concave curvature of DMOS device 100 can be great enough that when attempts are made to mount DMOS device 100 on a heat sink, the wetting angle of the reflowed solder is exceeded. When the wetting angle of the reflowed solder is exceeded, thermal voids may form.
  • Equation 1 indicates that R depends on Y s and t s , as well as on t f and ⁇ f .
  • the Y s for bulk silicon substrate is generally about 250 gigapascals (GPa).
  • a positive ⁇ f denotes a tensile stress state in which substrate 104 is curved towards DMOS film 102 . In such a tensile stress state, DMOS device 100 is convex relative to the mating surface of a heat sink.
  • a negative ⁇ f denotes a compressive stress state in which substrate 104 is curved away from DMOS film 102 . In such a compressive stress state, DMOS device 100 is substantially concave relative to the mating surface of a heat sink.
  • DMOS device 100 that is flat or nearly flat, relative to the mating surface of the heat sink, for proper reflow mounting.
  • Nearly flat refers to DMOS device 100 being slightly convex relative to the mating surface of the heat sink (hereinafter “slightly convex curvature”).
  • slightly convex curvature refers to DMOS device 100 being slightly convex relative to the mating surface of the heat sink.
  • a tensile stress By placing a tensile stress on a surface of DMOS device 100 , namely a surface of DMOS device 100 opposite substrate 104 , the curvature may be changed or maintained and a flat, or a slightly convex curvature, may be achieved.
  • the tensile stress may be provided by applying a thin film on a surface of DMOS device 100 opposite substrate 104 and over DMOS film 102 .
  • the application of a thin film to the surface of DMOS device 100 will be described in detail below in conjunction with the description of FIG. 4 .
  • the thin film providing a tensile stress would possess a tensile stress ⁇ f2 and a thickness t f2 .
  • the radius of curvature R t of DMOS device 100 with the applied thin film is now presented as being proportional to the tensile stress and thickness of the thin film.
  • FIG. 2 illustrates stress state conventions in DMOS device 100 .
  • FIG. 2 shows the tensile stress ⁇ f of DMOS film 102 , relative to the tensile stress as of substrate 104 .
  • the tensile stress ⁇ s is shown to pivot about a neutral plane of substrate 104 .
  • Opposite moments M f and M s may result in thermal void formation upon mounting of DMOS device 100 on a heat sink, as is described in detail below, in conjunction with the description of FIG. 3A and FIG. 3B .
  • FIG. 3A illustrates a thermal void resulting from compressive stress in DMOS device 100 after aggressive backside substrate removal processing.
  • a compressive stress state has rendered DMOS device 100 , namely DMOS film 102 and substrate 104 , substantially concave relative to the mating surface of heat sink 306 .
  • Such a compressive state results when the tensile stress ⁇ f of DMOS film 102 ( FIG. 2 ) is less than zero.
  • DMOS device 100 is attached to heat sink 306 using reflow solder mounting. In reflow solder mounting, DMOS device 100 is attached to heat sink 306 using solder 304 at the points indicated in FIG. 3A .
  • voids e.g., void 302
  • Void 302 acts as a thermal void and results in improper thermal mating between DMOS device 100 and heat sink 306 .
  • DMOS devices that have a substantial concave curvature may fail via blistering, delamination or other failure condition.
  • is the density of liquefied solder 304
  • g is gravity (9.7805 meters per second per second (m/sec 2 ))
  • d is the diameter of DMOS device 100
  • h is the height (or sag) of the warped surface above the flat level
  • ⁇ L and ⁇ are the surface tension and the wetting angle of liquefied solder 304 , respectively.
  • a conventional gold-tin (Au—Sn) solder material for a DMOS packaging process could typically have a density at the reflow temperature of seven grams per square centimeter (g/cm 2 ), a surface tension of 350 milliNewtons per meter (mN/m) and a wetting angle of up to 50 degrees.
  • voids could form when the height h exceeds approximately 65 microns, or a radius of curvature of approximately 638 meters.
  • Individual DMOS devices (possibly as large as 0.5 millimeters ⁇ 1.5 millimeters), cut out from such a wafer, would exhibit the same R as the entire wafer.
  • solder-related parameters such as density, surface tension, and wetting angle, relative to the solder
  • a more favorable wetting angle of only 25 degrees would allow h to exceed 91 microns (eight inch wafer substrate) before void formation would occur in the same system as above.
  • modification of these solder-related properties can occur over only a limited range and does not solve the inherent problem of the substrate warping.
  • adjustment of these solder-related parameters may yield undesirable results relating to other solder properties, such as mechanical failure limits and thermal conductivity.
  • FIG. 3B illustrates thermal voids resulting from excessive tensile stress in DMOS device 100 .
  • excessive tensile stress has resulted in DMOS device 100 having a substantial convex curvature.
  • a convex curvature of DMOS device 100 occurs when the tensile stress ⁇ f of DMOS film 102 ( FIG. 2 ) is greater than zero.
  • a slightly convex curvature is desirable.
  • voids e.g., voids 302 , may be formed.
  • h must not exceed the capillary action of liquefied solder 304 .
  • h should not exceed 65 microns, in order to prevent void formation.
  • voids 302 act as thermal voids resulting in improper thermal mating between DMOS device 100 and heat sink 306 .
  • DMOS devices that have substantial convex curvature may fail via cracking or other failure condition.
  • the curvature of DMOS device 100 should be controlled, e.g., changed or maintained, to be, at most, slightly convex.
  • the curvature of DMOS device 100 may be changed to attain a desired curvature.
  • FIG. 4 is a diagram of an exemplary technique for controlling curvature of DMOS device 100 .
  • DMOS device 100 comprises DMOS film 102 and substrate 104 .
  • aggressive backside substrate removal processing is used to thin substrate 104 . Reducing the thickness of substrate 104 reduces the tensile stress of substrate 104 relative to DMOS film 102 and, as is shown in step 406 , DMOS device 100 curves.
  • the curving shown in step 406 would provide DMOS device 100 with a substantial concave curvature.
  • a DMOS device that has a substantial concave curvature is a result of the tensile stress ⁇ f of DMOS film 102 being less than zero.
  • the stress of DMOS film 102 less the stress of substrate 104 , that dictates the curvature of DMOS device 100 represents an overall stress in DMOS device 100 .
  • the overall residual stress of DMOS device 100 is a compressive stress that provides DMOS device 100 with a substantial concave curvature.
  • This overall residual stress must be counterbalanced, at least in part, to reverse, substantially eliminate, or prevent further curvature of DMOS device 100 .
  • the more of substrate 104 that is removed during aggressive backside substrate removal processing the greater the overall residual stress of DMOS device 100 .
  • thin film 410 may be applied to the surface of DMOS device 100 over DMOS film 102 and opposite substrate 104 .
  • Thin film 410 has a tensile stress that counterbalances at least a portion of the overall residual stress of DMOS device 100 and renders DMOS device 100 flat, or slightly convex (not shown).
  • the curvature of DMOS device 100 may be reversed.
  • Thin film 410 is an example of what is more generally referred to herein as a “stress compensation layer.”
  • stress compensation layer as used herein is intended to include one or more thin films or other material layers applied to a device film in order to counterbalance at least a portion of an overall residual stress of a device.
  • Thin film 410 may comprise any material or combination of materials that do not react adversely with the components of DMOS device 100 or any packaging materials DMOS device 100 , specifically thin film 410 , may come in contact with. Suitable materials include dielectric materials, including, but not limited to, silicon nitrides, silicon oxides, silicon oxynitrides, oxynitrides, nitrides and combinations comprising at least one of the foregoing dielectric materials. Thin film 410 may be deposited on DMOS device 100 using any appropriate conventional deposition techniques used for depositing thin films. Suitable deposition techniques include, but are not limited to, sputtering, chemical vapor deposition, electroplating and spin-on processing.
  • the thickness ofthin film 410 may be determined according to Equation 2, above. Namely, the thin film thickness ⁇ f2 and tensile stress ⁇ f2 impact the radius of curvature R.
  • a 3-level metal Lateral DMOS (LDMOS) device (with DMOS film thickness equal to ten microns) involves backside CMP removal of 50 microns of the silicon substrate, prior to die dicing and subsequent packaging, to meet thermal design requirements.
  • a process specification of a full six inch wafer (original substrate thickness equals 500 microns) at a radius of curvature R of greater than 600 meters following this CMP step is set to prevent void formation in the subsequent solder reflow packaging steps.
  • the fabrication process that meets the device electrical performance specifications has an 80 percent yield following the CMP step, with R equal to 500 meters in 95 percent of the non-conforming product. Assuming that the substrates are flat prior to the CMP step, this would indicate that the failing wafers have a residual device film stress af equal to ⁇ 1.7 megapascals (MPa).
  • t f2 ((Y s t s 2 /6 *R ) ⁇ ( t f ⁇ f ))/ ⁇ f2 (7) the thin film thickness required is then 294 nanometers.
  • the thickness of the stress compensation layer can be determined using Equation 7, above, on a per wafer level depending on what the exact substrate thickness.
  • Thin film 410 may be deposited as a separate layer on DMOS device 100 , as is shown in step 408 of FIG. 4 .
  • DMOS devices typically include an encapsulating layer.
  • the encapsulating layer serves as an outer protective layer of DMOS device 100 .
  • thin film 410 may be applied as the outer-most layer of DMOS device 100 , i.e., over an encapsulating layer, thin film 410 may also provide the functionality of an encapsulating layer and thus also serve as an encapsulant. In such an embodiment, thin film 410 would replace an encapsulating layer.
  • the steps of FIG. 4 may be performed repeatedly and, in particular to steps 404 through 408 , in any order, until a desired curvature of DMOS device 100 is attained.
  • a desired curvature of DMOS device 100 is attained.
  • either one of aggressive backside substrate removal processing or application of thin film 410 may be performed first.
  • thin film 410 may then be applied to flatten, or to make slightly convex, DMOS device 100 .
  • Aggressive backside substrate removal processing may then again be performed, followed by the application of additional thin film 410 , and so on.
  • This exemplary iterative process ensures that DMOS device 100 does not experience extreme curvature at any one step.
  • the processing steps outlined in FIG. 4 may be performed on individual DMOS devices.
  • the steps may also be performed on a wafer containing repeated patterns to be subsequently divided up into individual DMOS devices.
  • the curvature of a wafer is controlled according to the steps of FIG. 4 and then the wafer is divided into individual DMOS devices.
  • the steps of FIG. 4 may be used to alter the curvature of single individual DMOS devices relative to other DMOS devices, e.g., to correct variations in individual units, and uniformly attain the desired curvature.
  • the curvature of DMOS device 100 may be monitored.
  • One exemplary technique for monitoring the curvature of DMOS device 100 is through the use of off-axis optical laser techniques.
  • the direction of reflection is sensitive to the radius of curvature R of DMOS device 100 .
  • the steps of, e.g., FIG. 4 may be performed to change the curvature of DMOS device 100 .
  • off-axis laser techniques may be used to monitor curvature change.
  • off-axis laser techniques may be used while changing the curvature of DMOS device 100 to signal when DMOS device 100 has attained a desired curvature.
  • the term “desired curvature” is intended to include flat, or slightly convex, configurations, as well as other desired configurations.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

Techniques for processing power transistor devices are provided. In one aspect, the curvature of a power transistor device comprising a device film formed on a substrate is controlled by thinning the substrate, the device having an overall residual stress attributable at least in part to the thinning step, and applying a stress compensation layer to a surface of the device film, the stress compensation layer having a tensile stress sufficient to counterbalance at least a portion of the overall residual stress of the device. The resultant power transistor device may be part of an integrated circuit.

Description

    FIELD OF THE INVENTION
  • The present invention relates generally to power transistor devices, and more particularly to techniques for controlling curvature in such devices.
  • BACKGROUND OF THE INVENTION
  • Metal oxide semiconductor (MOS) power transistor devices have gained popularity in certain applications for their high power capabilities. There are various types of MOS power transistor devices, including diffused metal oxide semiconductor (DMOS) devices, such as Lateral DMOS (LDMOS) devices, vertical DMOS devices and trench DMOS devices.
  • For proper operation of a power transistor device, e.g., a DMOS device, an appropriate amount of thermal coupling should exist between the current carrying channel and the metal heat sink upon which the device is mounted. Reflow mounting is a common process used to mount a power transistor device on a metal heat sink. During reflow mounting, the power transistor device is soldered to the metal heat sink.
  • Heat removal is important for proper operation of these power transistor devices. Typically, efforts are made during the processing of power transistor devices to ensure that proper thermal coupling between the device and the metal heat sink is possible so that sufficient heat removal upon mounting of the devices is attained. However, there exists a need for power transistor processing techniques that provide for improved thermal coupling and thus maximal heat removal.
  • SUMMARY OF THE INVENTION
  • The present invention provides techniques for processing power transistor devices, such as DMOS devices. In one aspect of the invention, a method for controlling curvature of a power transistor device comprising a device film formed on a substrate is provided. The method comprises the steps of thinning the substrate, the device having an overall residual stress attributable at least in part to the thinning step, and applying a stress compensation layer to a surface of the device film, the stress compensation layer having a tensile stress sufficient to counterbalance at least a portion of the overall residual stress of the device. The stress compensation layer may comprise a thin film. The method may also comprise the step of monitoring the curvature of the device.
  • In another aspect of the invention, a power transistor device comprises a substrate and a device film formed on the substrate, with the device having an overall residual stress attributable at least in part to a thinning process applied to the substrate. The power transistor device further comprises a stress compensation layer formed on a surface of the device film, the stress compensation layer having a tensile stress that counterbalances at least a portion of the overall residual stress of the device. The power transistor device may be part of an integrated circuit.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates an exemplary DMOS device after thinning of the device substrate has been performed;
  • FIG. 2 illustrates stress state conventions in a DMOS device;
  • FIG. 3A illustrates a thermal void resulting from compressive stress in a DMOS device after aggressive backside substrate removal processing;
  • FIG. 3B illustrates thermal voids resulting from excessive tensile stress in a DMOS device; and
  • FIG. 4 is a diagram of an exemplary technique for controlling curvature of a DMOS device.
  • DETAILED DESCRIPTION
  • The present invention will be described below in the context of processing an exemplary power transistor device, namely a diffused metal oxide semiconductor (DMOS) device. However, it is to be understood that the present invention is not limited to use with DMOS devices. Rather, the invention is more generally applicable to the processing of any power transistor device, especially those power transistor devices requiring heat removal.
  • FIG. 1 illustrates an exemplary DMOS device 100 after thinning of the device substrate has been performed. DMOS device 100 comprises DMOS device film (hereinafter “DMOS film”) 102 on the surface of device substrate (hereinafter “substrate”) 104. DMOS device 100 may be, for example, part of an integrated circuit. As indicated in FIG. 1, substrate 104 may be mated with a heat sink (not shown) on a side of substrate 104 opposite DMOS film 102. DMOS film 102 represents accumulated layers that comprise DMOS device 100. For example, DMOS film 102 may include a source, a gate, an insulator and a drain. To form DMOS device 100, the layers are typically deposited upon substrate 104, using well-known conventional techniques. Substrate 104 may comprise any material suitable for semiconductor device substrates, including, but not limited to, silicon.
  • The term “device film” as used herein is intended to include any arrangement of one or more material layers which forms at least a portion of a power transistor device.
  • For proper operation of a power transistor device, such as DMOS device 100, a minimal amount of thermal impedance should exist between DMOS film 102 and the metal heat sink (not shown) upon which the device is mounted. One method that may be employed to minimize thermal impedance is to reduce the thickness of substrate 104. This process is known as “thinning” the substrate.
  • One particular method of thinning the substrate involves aggressive backside substrate removal processing, a type of chemical-mechanical planarization (CMP) processing. Aggressive backside substrate removal processing can greatly reduce the thickness of substrate 104. In an exemplary embodiment, substrate 104, having a thickness of greater than or equal to about 750 micrometers, a typical substrate thickness, may be reduced to less than or equal to about 50 micrometers by aggressive backside substrate removal processing.
  • Thinning the substrate 104, e.g., by aggressive backside substrate removal processing, however, can cause voids to form in the solder employed during the reflow mounting process due to warping of DMOS device 100. Namely, when substrate 104 has been thinned it no longer possesses a tensile stress sufficient to balance out the residual stress from DMOS film 102. As a result, warping or other type of curvature of DMOS device 100 may occur. In particular, when DMOS device 100 curves so as to be substantially concave relative to the mating surface of a heat sink (hereinafter “substantial concave curvature”), or so as to be substantially convex relative to the mating surface of a heat sink (hereinafter “substantial convex curvature”), voids may be caused to form during mounting of the device, as will be described in detail below in conjunction with the description of FIG. 3A and FIG. 3B, respectively. These voids can cause the thermal impedance of the device to increase, which may lead to device failure. Therefore, substantial concave curvature and substantial convex curvature of the device should be avoided.
  • In FIG. 1, aggressive backside substrate removal processing has been used to thin substrate 104, and as a result the overall residual stress of DMOS device 100 has increased. Namely, the tensile stress of substrate 104 has been reduced by the aggressive backside substrate removal processing, and as such has become insufficient to counterbalance the residual stress of DMOS film 102. This stress imbalance can cause substantial concave curvature of DMOS device 100. The concept of stress imbalance, and how stress imbalance impacts the overall residual stress of DMOS device 100 will be described in detail below.
  • The residual stress of DMOS film 102 that exceeds the tensile stress of substrate 104 causes substantial concave curvature of DMOS device 100, as exemplified by the radius of curvature R. The tensile stress of DMOS film 102 relative to the tensile stress of substrate 104 will be described in further detail below in conjunction with the description of FIG. 2. As the thickness tS of substrate 104 decreases relative to the thickness tf of DMOS film 102, the concave curvature of the device will increase, and R will decrease.
  • The substantial concave curvature of DMOS device 100 can be great enough that when attempts are made to mount DMOS device 100 on a heat sink, the wetting angle of the reflowed solder is exceeded. When the wetting angle of the reflowed solder is exceeded, thermal voids may form. The value of R can be determined, relative to t, and tf, by reforming Stoney's equation regarding stress in films,
    R=1/6*Y s *t s 2/(t ff),  (1)
    wherein R is the radius of curvature of DMOS device 100, Ys is the biaxial modulus of substrate 104, ts is the thickness of substrate 104, tf is the thickness of DMOS film 102 and σf is the tensile stress of DMOS film 102.
  • Equation 1 indicates that R depends on Ys and ts, as well as on tf and σf. The Ys for bulk silicon substrate is generally about 250 gigapascals (GPa). By convention, a positive σf denotes a tensile stress state in which substrate 104 is curved towards DMOS film 102. In such a tensile stress state, DMOS device 100 is convex relative to the mating surface of a heat sink. Similarly, a negative σf denotes a compressive stress state in which substrate 104 is curved away from DMOS film 102. In such a compressive stress state, DMOS device 100 is substantially concave relative to the mating surface of a heat sink. Tensile and compressive stress states will be described further below in conjunction with the descriptions of FIG. 3A and FIG. 3B, respectively.
  • It is desirable to have a DMOS device that is flat or nearly flat, relative to the mating surface of the heat sink, for proper reflow mounting. The term “nearly flat” refers to DMOS device 100 being slightly convex relative to the mating surface of the heat sink (hereinafter “slightly convex curvature”). The distinction between DMOS device 100 having a slightly convex curvature, as compared to a substantial convex curvature, focuses on whether or not the capillary action of the liquefied solder used to mount DMOS device 100 to the surface of the heat sink has been exceeded. Capillary action of the liquefied solder and void formation will be described in detail below in conjunction with the description of FIG. 3A.
  • By placing a tensile stress on a surface of DMOS device 100, namely a surface of DMOS device 100 opposite substrate 104, the curvature may be changed or maintained and a flat, or a slightly convex curvature, may be achieved. The tensile stress may be provided by applying a thin film on a surface of DMOS device 100 opposite substrate 104 and over DMOS film 102. The application of a thin film to the surface of DMOS device 100 will be described in detail below in conjunction with the description of FIG. 4. Again addressing Stoney's equation regarding film stress, as in Equation 1 above, the thin film providing a tensile stress would possess a tensile stress σf2 and a thickness tf2. The thin film values, σf2 and tf2, may be expressed, relative to the values for DMOS film 102 and substrate 104, as follows,
    R t=1/6*Y s *t s 2[(t ff)+(t f2f2)]  (2)
    As is shown in Equation 2, the radius of curvature Rt of DMOS device 100 with the applied thin film is now presented as being proportional to the tensile stress and thickness of the thin film.
  • FIG. 2 illustrates stress state conventions in DMOS device 100. As was mentioned above in conjunction with the description of FIG. 1, FIG. 2 shows the tensile stress σf of DMOS film 102, relative to the tensile stress as of substrate 104. The tensile stress σs is shown to pivot about a neutral plane of substrate 104. As such, the force Ff of DMOS film 102, and the force Fs of substrate 104, cause opposite moments Mf and Ms for DMOS film 102 and substrate 104, respectively. Opposite moments Mf and Ms may result in thermal void formation upon mounting of DMOS device 100 on a heat sink, as is described in detail below, in conjunction with the description of FIG. 3A and FIG. 3B.
  • FIG. 3A illustrates a thermal void resulting from compressive stress in DMOS device 100 after aggressive backside substrate removal processing. As is shown in FIG. 3A, a compressive stress state has rendered DMOS device 100, namely DMOS film 102 and substrate 104, substantially concave relative to the mating surface of heat sink 306. Such a compressive state results when the tensile stress σf of DMOS film 102 (FIG. 2) is less than zero. DMOS device 100 is attached to heat sink 306 using reflow solder mounting. In reflow solder mounting, DMOS device 100 is attached to heat sink 306 using solder 304 at the points indicated in FIG. 3A. However, when DMOS device 100 has a substantial concave curvature, voids, e.g., void 302, may be formed. Void 302 acts as a thermal void and results in improper thermal mating between DMOS device 100 and heat sink 306. DMOS devices that have a substantial concave curvature may fail via blistering, delamination or other failure condition.
  • Void 302 formation occurs when the capillary action of liquefied solder 304 can no longer overcome the height of the gap left by the bowing of DMOS device 100 away from heat sink 306. That is, the weight of the volume of solder 304 exerts a downward force, F d = 1 4 * pg π d 2 h ( 3 )
    that exceeds the upward force,
    F u =πdγ L cos(Φ)  (4)
    due to the surface tension of the liquid. Here, ρ is the density of liquefied solder 304, g is gravity (9.7805 meters per second per second (m/sec2)), d is the diameter of DMOS device 100, h is the height (or sag) of the warped surface above the flat level, γL and Φ are the surface tension and the wetting angle of liquefied solder 304, respectively. Combining these equations and solving for h yields,
    h=L cos(Φ)/ρgd.  (5)
    The radius of curvature R relates to h and d as such,
    R=d 2 /h.  (6)
  • As an illustrative example, a conventional gold-tin (Au—Sn) solder material for a DMOS packaging process could typically have a density at the reflow temperature of seven grams per square centimeter (g/cm2), a surface tension of 350 milliNewtons per meter (mN/m) and a wetting angle of up to 50 degrees. For the mounting of an entire standard eight inch diameter wafer substrate, voids could form when the height h exceeds approximately 65 microns, or a radius of curvature of approximately 638 meters. Individual DMOS devices (possibly as large as 0.5 millimeters×1.5 millimeters), cut out from such a wafer, would exhibit the same R as the entire wafer.
  • Adjusting solder-related parameters such as density, surface tension, and wetting angle, relative to the solder, is a classical method of attacking the warping problem. For example, a more favorable wetting angle of only 25 degrees would allow h to exceed 91 microns (eight inch wafer substrate) before void formation would occur in the same system as above. However, modification of these solder-related properties can occur over only a limited range and does not solve the inherent problem of the substrate warping. Additionally, adjustment of these solder-related parameters may yield undesirable results relating to other solder properties, such as mechanical failure limits and thermal conductivity.
  • FIG. 3B illustrates thermal voids resulting from excessive tensile stress in DMOS device 100. As is shown in FIG. 3B, excessive tensile stress has resulted in DMOS device 100 having a substantial convex curvature. In general, a convex curvature of DMOS device 100 occurs when the tensile stress σf of DMOS film 102 (FIG. 2) is greater than zero. As was mentioned above, in conjunction with the description of FIG. 1, a slightly convex curvature is desirable. However, when σf is great enough to cause a substantial convex curvature, voids, e.g., voids 302, may be formed. In reference to Equation 5 above, h must not exceed the capillary action of liquefied solder 304. As exemplified above, for an Au—Sn solder having a density of seven g/Cm2, a surface tension of 350 mN/m and a wetting angle of up to 50 degrees, h should not exceed 65 microns, in order to prevent void formation.
  • As also described above, voids 302 act as thermal voids resulting in improper thermal mating between DMOS device 100 and heat sink 306. DMOS devices that have substantial convex curvature may fail via cracking or other failure condition. Thus, the curvature of DMOS device 100 should be controlled, e.g., changed or maintained, to be, at most, slightly convex. As will be described below in conjunction with the description of FIG. 4, the curvature of DMOS device 100 may be changed to attain a desired curvature.
  • FIG. 4 is a diagram of an exemplary technique for controlling curvature of DMOS device 100. As is shown in step 402, DMOS device 100 comprises DMOS film 102 and substrate 104. In step 404, aggressive backside substrate removal processing is used to thin substrate 104. Reducing the thickness of substrate 104 reduces the tensile stress of substrate 104 relative to DMOS film 102 and, as is shown in step 406, DMOS device 100 curves. The curving shown in step 406 would provide DMOS device 100 with a substantial concave curvature. As was described in conjunction with the description of FIG. 3A, a DMOS device that has a substantial concave curvature is a result of the tensile stress σf of DMOS film 102 being less than zero.
  • The stress of DMOS film 102 less the stress of substrate 104, that dictates the curvature of DMOS device 100, represents an overall stress in DMOS device 100. Thus, after aggressive backside substrate removal processing, the overall residual stress of DMOS device 100 is a compressive stress that provides DMOS device 100 with a substantial concave curvature. This overall residual stress must be counterbalanced, at least in part, to reverse, substantially eliminate, or prevent further curvature of DMOS device 100. As such, the more of substrate 104 that is removed during aggressive backside substrate removal processing, the greater the overall residual stress of DMOS device 100.
  • As is shown in step 408 of FIG. 4, thin film 410 may be applied to the surface of DMOS device 100 over DMOS film 102 and opposite substrate 104. Thin film 410 has a tensile stress that counterbalances at least a portion of the overall residual stress of DMOS device 100 and renders DMOS device 100 flat, or slightly convex (not shown). When the tensile stress of thin film 410 is greater than the overall residual stress of DMOS device 100, the curvature of DMOS device 100 may be reversed.
  • Thin film 410 is an example of what is more generally referred to herein as a “stress compensation layer.” The term “stress compensation layer” as used herein is intended to include one or more thin films or other material layers applied to a device film in order to counterbalance at least a portion of an overall residual stress of a device.
  • Thin film 410 may comprise any material or combination of materials that do not react adversely with the components of DMOS device 100 or any packaging materials DMOS device 100, specifically thin film 410, may come in contact with. Suitable materials include dielectric materials, including, but not limited to, silicon nitrides, silicon oxides, silicon oxynitrides, oxynitrides, nitrides and combinations comprising at least one of the foregoing dielectric materials. Thin film 410 may be deposited on DMOS device 100 using any appropriate conventional deposition techniques used for depositing thin films. Suitable deposition techniques include, but are not limited to, sputtering, chemical vapor deposition, electroplating and spin-on processing.
  • The thickness ofthin film 410 may be determined according to Equation 2, above. Namely, the thin film thickness σf2 and tensile stress σf2 impact the radius of curvature R. In an exemplary embodiment, a 3-level metal Lateral DMOS (LDMOS) device (with DMOS film thickness equal to ten microns) involves backside CMP removal of 50 microns of the silicon substrate, prior to die dicing and subsequent packaging, to meet thermal design requirements. A process specification of a full six inch wafer (original substrate thickness equals 500 microns) at a radius of curvature R of greater than 600 meters following this CMP step is set to prevent void formation in the subsequent solder reflow packaging steps. The fabrication process that meets the device electrical performance specifications has an 80 percent yield following the CMP step, with R equal to 500 meters in 95 percent of the non-conforming product. Assuming that the substrates are flat prior to the CMP step, this would indicate that the failing wafers have a residual device film stress af equal to −1.7 megapascals (MPa). A thin film stress compensation layer, with σf2 equal to 10 MPa, is deposited on top of the finished wafer to increase the die yield. According to the following equation,
    t f2=((Ys t s 2/6*R)−(t fσf))/σf2  (7)
    the thin film thickness required is then 294 nanometers.
  • For the same DMOS process described above, it may be desirable to be able to “tune” the final substrate thickness to achieve a range of thermal transfer characteristics for an end user. On a per wafer level, a process can be established whereby the substrate thickness desired can be set after the device lot is finished, as demanded by the thermal performance specifications. That is, the thickness of the stress compensation layer can be determined using Equation 7, above, on a per wafer level depending on what the exact substrate thickness.
  • Thin film 410 may be deposited as a separate layer on DMOS device 100, as is shown in step 408 of FIG. 4. DMOS devices, however, typically include an encapsulating layer. The encapsulating layer serves as an outer protective layer of DMOS device 100. While it is understood that, according to the present invention, thin film 410 may be applied as the outer-most layer of DMOS device 100, i.e., over an encapsulating layer, thin film 410 may also provide the functionality of an encapsulating layer and thus also serve as an encapsulant. In such an embodiment, thin film 410 would replace an encapsulating layer.
  • The steps of FIG. 4 may be performed repeatedly and, in particular to steps 404 through 408, in any order, until a desired curvature of DMOS device 100 is attained. For example, in an exemplary iterative process, either one of aggressive backside substrate removal processing or application of thin film 410 may be performed first. In the instance wherein aggressive backside substrate removal processing is first performed, thin film 410 may then be applied to flatten, or to make slightly convex, DMOS device 100. Aggressive backside substrate removal processing may then again be performed, followed by the application of additional thin film 410, and so on. This exemplary iterative process ensures that DMOS device 100 does not experience extreme curvature at any one step.
  • The processing steps outlined in FIG. 4 may be performed on individual DMOS devices. The steps may also be performed on a wafer containing repeated patterns to be subsequently divided up into individual DMOS devices. Thus, in an exemplary embodiment, the curvature of a wafer is controlled according to the steps of FIG. 4 and then the wafer is divided into individual DMOS devices. Alternatively, in another exemplary embodiment, the steps of FIG. 4 may be used to alter the curvature of single individual DMOS devices relative to other DMOS devices, e.g., to correct variations in individual units, and uniformly attain the desired curvature.
  • The curvature of DMOS device 100 may be monitored. One exemplary technique for monitoring the curvature of DMOS device 100 is through the use of off-axis optical laser techniques. In off-axis optical laser techniques, the direction of reflection is sensitive to the radius of curvature R of DMOS device 100. The steps of, e.g., FIG. 4, may be performed to change the curvature of DMOS device 100. As such, off-axis laser techniques may be used to monitor curvature change. Further, off-axis laser techniques may be used while changing the curvature of DMOS device 100 to signal when DMOS device 100 has attained a desired curvature. It is to be understood that the term “desired curvature” is intended to include flat, or slightly convex, configurations, as well as other desired configurations.
  • Although illustrative embodiments of the present invention have been described herein, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in the art without departing from the scope or spirit of the invention.

Claims (16)

1. A method for controlling curvature of a power transistor device comprising a device film formed on a substrate, the method comprising the steps of:
thinning the substrate, the device having an overall residual stress attributable at least in part to the thinning step; and
applying a stress compensation layer to a surface of the device film, the stress compensation layer having a tensile stress sufficient to counterbalance at least a portion of the overall residual stress of the device.
2. The method of claim 1, wherein the stress compensation layer comprises a thin film.
3. The method of claim 1, wherein the power transistor comprises a DMOS device.
4. The method of claim 1, wherein the device substrate is thinned using aggressive backside substrate removal processing.
5. The method of claim 2, wherein the thin film comprises a dielectric material comprising at least one of a silicon nitride, a silicon oxide, a silicon oxynitride, an oxynitride, a nitride and combinations comprising at least one of the foregoing dielectric materials.
6. The method of claim 2, wherein the thin film is applied using a deposition technique comprising at least one of sputtering, chemical vapor deposition, electroplating and spin-on processing.
7. The method of claim 1, wherein the steps of thinning and applying are performed repeatedly until a desired curvature is attained.
8. The method of claim 2, wherein the thin film serves as an encapsulating layer.
9. The method of claim 1, wherein the stress compensation layer applied to the surface of the device changes the curvature of the device.
10. The method of claim 1, wherein the stress compensation layer applied to the surface of the device maintains the curvature of the device.
11. The method of claim 1, further comprising the step of monitoring the curvature of the device.
12. The method of claim 11, wherein the curvature of the device is monitored using an off-axis optical laser technique.
13. A power transistor device comprising:
a substrate; and
a device film formed on the substrate, the device having an overall residual stress attributable at least in part to a thinning process applied to the substrate;
wherein the power transistor device further comprises a stress compensation layer formed on a surface of the device film, the stress compensation layer having a tensile stress that counterbalances at least a portion of the overall residual stress of the device.
14. The device of claim 13, wherein the stress compensation layer comprises a thin film.
15. The device of claim 14, wherein the thin film comprises an encapsulating layer.
16. An integrated circuit, comprising:
at least one power transistor device comprising a substrate and a device film formed on the substrate, the device having an overall residual stress attributable at least in part to a thinning process applied to the substrate;
wherein the power transistor device further comprises a stress compensation layer formed on a surface of the device film, the stress compensation layer having a tensile stress that counterbalances at least a portion of the overall residual stress of the device.
US10/628,941 2003-07-29 2003-07-29 Techniques for curvature control in power transistor devices Abandoned US20050026332A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/628,941 US20050026332A1 (en) 2003-07-29 2003-07-29 Techniques for curvature control in power transistor devices
US12/627,957 US8859395B2 (en) 2003-07-29 2009-11-30 Techniques for curvature control in power transistor devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/628,941 US20050026332A1 (en) 2003-07-29 2003-07-29 Techniques for curvature control in power transistor devices

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/627,957 Continuation US8859395B2 (en) 2003-07-29 2009-11-30 Techniques for curvature control in power transistor devices

Publications (1)

Publication Number Publication Date
US20050026332A1 true US20050026332A1 (en) 2005-02-03

Family

ID=34103491

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/628,941 Abandoned US20050026332A1 (en) 2003-07-29 2003-07-29 Techniques for curvature control in power transistor devices
US12/627,957 Expired - Fee Related US8859395B2 (en) 2003-07-29 2009-11-30 Techniques for curvature control in power transistor devices

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/627,957 Expired - Fee Related US8859395B2 (en) 2003-07-29 2009-11-30 Techniques for curvature control in power transistor devices

Country Status (1)

Country Link
US (2) US20050026332A1 (en)

Cited By (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060148214A1 (en) * 2004-12-30 2006-07-06 Knipe Richard L Method for manufacturing strained silicon
US20080014690A1 (en) * 2006-07-17 2008-01-17 Chartered Semiconductor Manufacturing, Ltd LDMOS using a combination of enhanced dielectric stress layer and dummy gates
US20160050379A1 (en) * 2014-08-18 2016-02-18 Apple Inc. Curved Light Sensor
CN105917255A (en) * 2014-01-30 2016-08-31 卡尔蔡司Smt有限责任公司 Method for producing a mirror element
DE102015104570A1 (en) * 2015-03-26 2016-09-29 Infineon Technologies Ag PROCESS FOR PROCESSING A CHIP
US9473706B2 (en) 2013-12-09 2016-10-18 Apple Inc. Image sensor flicker detection
US9538106B2 (en) 2014-04-25 2017-01-03 Apple Inc. Image sensor having a uniform digital power signature
US9549099B2 (en) 2013-03-12 2017-01-17 Apple Inc. Hybrid image sensor
US9584743B1 (en) 2014-03-13 2017-02-28 Apple Inc. Image sensor with auto-focus and pixel cross-talk compensation
US9596423B1 (en) 2013-11-21 2017-03-14 Apple Inc. Charge summing in an image sensor
US9596420B2 (en) 2013-12-05 2017-03-14 Apple Inc. Image sensor having pixels with different integration periods
US9686485B2 (en) 2014-05-30 2017-06-20 Apple Inc. Pixel binning in an image sensor
US9741754B2 (en) 2013-03-06 2017-08-22 Apple Inc. Charge transfer circuit with storage nodes in image sensors
US9912883B1 (en) 2016-05-10 2018-03-06 Apple Inc. Image sensor with calibrated column analog-to-digital converters
US10263032B2 (en) 2013-03-04 2019-04-16 Apple, Inc. Photodiode with different electric potential regions for image sensors
US10285626B1 (en) 2014-02-14 2019-05-14 Apple Inc. Activity identification using an optical heart rate monitor
US10438987B2 (en) 2016-09-23 2019-10-08 Apple Inc. Stacked backside illuminated SPAD array
US10440301B2 (en) 2017-09-08 2019-10-08 Apple Inc. Image capture device, pixel, and method providing improved phase detection auto-focus performance
US10622538B2 (en) 2017-07-18 2020-04-14 Apple Inc. Techniques for providing a haptic output and sensing a haptic input using a piezoelectric body
CN111115567A (en) * 2019-12-25 2020-05-08 北京航天控制仪器研究所 Stress compensation method for MEMS wafer level packaging
US10656251B1 (en) 2017-01-25 2020-05-19 Apple Inc. Signal acquisition in a SPAD detector
US10801886B2 (en) 2017-01-25 2020-10-13 Apple Inc. SPAD detector having modulated sensitivity
US10848693B2 (en) 2018-07-18 2020-11-24 Apple Inc. Image flare detection using asymmetric pixels
CN112054099A (en) * 2020-09-09 2020-12-08 福建晶安光电有限公司 Substrate recovery process
US10962628B1 (en) 2017-01-26 2021-03-30 Apple Inc. Spatial temporal weighting in a SPAD detector
US11019294B2 (en) 2018-07-18 2021-05-25 Apple Inc. Seamless readout mode transitions in image sensors
US11546532B1 (en) 2021-03-16 2023-01-03 Apple Inc. Dynamic correlated double sampling for noise rejection in image sensors
US11563910B2 (en) 2020-08-04 2023-01-24 Apple Inc. Image capture devices having phase detection auto-focus pixels

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105514224B (en) * 2014-09-25 2019-01-22 东莞市中镓半导体科技有限公司 A kind of preparation method of the low-stress state compound substrate for GaN growth
CN105514231B (en) * 2014-09-25 2019-01-04 东莞市中镓半导体科技有限公司 A kind of low-stress state compound substrate for GaN growth
CN104867826A (en) * 2015-06-04 2015-08-26 武汉新芯集成电路制造有限公司 Method for preventing thin film at edge of silicon chip from being peeled off
EP3584847A1 (en) 2018-06-18 2019-12-25 Bruker HTS GmbH Method for fabrication of a hts coated tape

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5442223A (en) * 1990-10-17 1995-08-15 Nippondenso Co., Ltd. Semiconductor device with stress relief
US5500312A (en) * 1994-10-11 1996-03-19 At&T Corp. Masks with low stress multilayer films and a process for controlling the stress of multilayer films
US6091121A (en) * 1997-11-12 2000-07-18 Nec Corporation Semiconductor device and method for manufacturing the same
US6500764B1 (en) * 2001-10-29 2002-12-31 Fairchild Semiconductor Corporation Method for thinning a semiconductor substrate
US6531193B2 (en) * 1997-07-07 2003-03-11 The Penn State Research Foundation Low temperature, high quality silicon dioxide thin films deposited using tetramethylsilane (TMS) for stress control and coverage applications
US6559011B1 (en) * 2000-10-19 2003-05-06 Muhammed Ayman Shibib Dual level gate process for hot carrier control in double diffused MOS transistors
US6816011B2 (en) * 2000-09-12 2004-11-09 Silicon Laboratories, Inc. RF power amplifier and method for packaging the same
US6884718B2 (en) * 2003-03-18 2005-04-26 Micron Technology, Inc. Semiconductor manufacturing process and apparatus for modifying in-film stress of thin films, and product formed thereby

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6162665A (en) * 1993-10-15 2000-12-19 Ixys Corporation High voltage transistors and thyristors
US5847283A (en) * 1996-07-03 1998-12-08 Massachusetts Institute Of Technology Method and apparatus for the evaluation of a depth profile of thermo-mechanical properties of layered and graded materials and coatings
US6001710A (en) * 1998-03-30 1999-12-14 Spectrian, Inc. MOSFET device having recessed gate-drain shield and method

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5442223A (en) * 1990-10-17 1995-08-15 Nippondenso Co., Ltd. Semiconductor device with stress relief
US5500312A (en) * 1994-10-11 1996-03-19 At&T Corp. Masks with low stress multilayer films and a process for controlling the stress of multilayer films
US6531193B2 (en) * 1997-07-07 2003-03-11 The Penn State Research Foundation Low temperature, high quality silicon dioxide thin films deposited using tetramethylsilane (TMS) for stress control and coverage applications
US6091121A (en) * 1997-11-12 2000-07-18 Nec Corporation Semiconductor device and method for manufacturing the same
US6816011B2 (en) * 2000-09-12 2004-11-09 Silicon Laboratories, Inc. RF power amplifier and method for packaging the same
US6559011B1 (en) * 2000-10-19 2003-05-06 Muhammed Ayman Shibib Dual level gate process for hot carrier control in double diffused MOS transistors
US6500764B1 (en) * 2001-10-29 2002-12-31 Fairchild Semiconductor Corporation Method for thinning a semiconductor substrate
US6884718B2 (en) * 2003-03-18 2005-04-26 Micron Technology, Inc. Semiconductor manufacturing process and apparatus for modifying in-film stress of thin films, and product formed thereby

Cited By (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060148214A1 (en) * 2004-12-30 2006-07-06 Knipe Richard L Method for manufacturing strained silicon
US7410888B2 (en) * 2004-12-30 2008-08-12 Texas Instruments Incorporated Method for manufacturing strained silicon
US20080293223A1 (en) * 2004-12-30 2008-11-27 Texas Instruments Incorporated Method for Manufacturing Strained Silicon
US20080014690A1 (en) * 2006-07-17 2008-01-17 Chartered Semiconductor Manufacturing, Ltd LDMOS using a combination of enhanced dielectric stress layer and dummy gates
US7824968B2 (en) 2006-07-17 2010-11-02 Chartered Semiconductor Manufacturing Ltd LDMOS using a combination of enhanced dielectric stress layer and dummy gates
US20110042743A1 (en) * 2006-07-17 2011-02-24 Globalfoundries Singapore Pte. Ltd. LDMOS Using A Combination of Enhanced Dielectric Stress Layer and Dummy Gates
US8334567B2 (en) 2006-07-17 2012-12-18 Globalfoundries Singapore Pte. Ltd. LDMOS using a combination of enhanced dielectric stress layer and dummy gates
US10263032B2 (en) 2013-03-04 2019-04-16 Apple, Inc. Photodiode with different electric potential regions for image sensors
US10943935B2 (en) 2013-03-06 2021-03-09 Apple Inc. Methods for transferring charge in an image sensor
US9741754B2 (en) 2013-03-06 2017-08-22 Apple Inc. Charge transfer circuit with storage nodes in image sensors
US9549099B2 (en) 2013-03-12 2017-01-17 Apple Inc. Hybrid image sensor
US9596423B1 (en) 2013-11-21 2017-03-14 Apple Inc. Charge summing in an image sensor
US9596420B2 (en) 2013-12-05 2017-03-14 Apple Inc. Image sensor having pixels with different integration periods
US9473706B2 (en) 2013-12-09 2016-10-18 Apple Inc. Image sensor flicker detection
US10423073B2 (en) 2014-01-30 2019-09-24 Carl Zeiss Smt Gmbh Method for producing a mirror element
CN105917255A (en) * 2014-01-30 2016-08-31 卡尔蔡司Smt有限责任公司 Method for producing a mirror element
US10285626B1 (en) 2014-02-14 2019-05-14 Apple Inc. Activity identification using an optical heart rate monitor
US9584743B1 (en) 2014-03-13 2017-02-28 Apple Inc. Image sensor with auto-focus and pixel cross-talk compensation
US9538106B2 (en) 2014-04-25 2017-01-03 Apple Inc. Image sensor having a uniform digital power signature
US10609348B2 (en) 2014-05-30 2020-03-31 Apple Inc. Pixel binning in an image sensor
US9686485B2 (en) 2014-05-30 2017-06-20 Apple Inc. Pixel binning in an image sensor
US20160050379A1 (en) * 2014-08-18 2016-02-18 Apple Inc. Curved Light Sensor
US10340227B2 (en) * 2015-03-26 2019-07-02 Infineon Technologies Ag Method for processing a die
DE102015104570B4 (en) 2015-03-26 2019-07-11 Infineon Technologies Ag POWER CHIP AND CHIP ASSEMBLY
DE102015104570A1 (en) * 2015-03-26 2016-09-29 Infineon Technologies Ag PROCESS FOR PROCESSING A CHIP
US9912883B1 (en) 2016-05-10 2018-03-06 Apple Inc. Image sensor with calibrated column analog-to-digital converters
US10438987B2 (en) 2016-09-23 2019-10-08 Apple Inc. Stacked backside illuminated SPAD array
US10658419B2 (en) 2016-09-23 2020-05-19 Apple Inc. Stacked backside illuminated SPAD array
US10801886B2 (en) 2017-01-25 2020-10-13 Apple Inc. SPAD detector having modulated sensitivity
US10656251B1 (en) 2017-01-25 2020-05-19 Apple Inc. Signal acquisition in a SPAD detector
US10962628B1 (en) 2017-01-26 2021-03-30 Apple Inc. Spatial temporal weighting in a SPAD detector
US10622538B2 (en) 2017-07-18 2020-04-14 Apple Inc. Techniques for providing a haptic output and sensing a haptic input using a piezoelectric body
US10440301B2 (en) 2017-09-08 2019-10-08 Apple Inc. Image capture device, pixel, and method providing improved phase detection auto-focus performance
US10848693B2 (en) 2018-07-18 2020-11-24 Apple Inc. Image flare detection using asymmetric pixels
US11019294B2 (en) 2018-07-18 2021-05-25 Apple Inc. Seamless readout mode transitions in image sensors
US11659298B2 (en) 2018-07-18 2023-05-23 Apple Inc. Seamless readout mode transitions in image sensors
CN111115567A (en) * 2019-12-25 2020-05-08 北京航天控制仪器研究所 Stress compensation method for MEMS wafer level packaging
US11563910B2 (en) 2020-08-04 2023-01-24 Apple Inc. Image capture devices having phase detection auto-focus pixels
CN112054099A (en) * 2020-09-09 2020-12-08 福建晶安光电有限公司 Substrate recovery process
US11546532B1 (en) 2021-03-16 2023-01-03 Apple Inc. Dynamic correlated double sampling for noise rejection in image sensors

Also Published As

Publication number Publication date
US20100072547A1 (en) 2010-03-25
US8859395B2 (en) 2014-10-14

Similar Documents

Publication Publication Date Title
US8859395B2 (en) Techniques for curvature control in power transistor devices
US11935842B2 (en) Methods of manufacturing an integrated circuit having stress tuning layer
KR20230061496A (en) Joint structure having an interconnection structure
US11335656B2 (en) Semiconductor device and method of manufacturing
US7074703B2 (en) Semiconductor device and method of manufacturing the same, circuit board, and electronic instrument
US6506681B2 (en) Thin flip—chip method
US7138710B2 (en) Semiconductor device and method of manufacturing the same, circuit board, and electronic instrument
US20040192033A1 (en) Semiconductor device, method of manufacturing the same, circuit board, and electronic instrument
US8729698B2 (en) Method of manufacturing semiconductor device, semiconductor device and multilayer wafer structure
US20010039170A1 (en) Low temperature chemical mechanical polishing of dielectric materials
US7875934B2 (en) Semiconductor substrate with islands of diamond and resulting devices
US7531429B2 (en) Methods and apparatuses for manufacturing ultra thin device layers for integrated circuit devices
US20040242132A1 (en) Polishing element, cmp polishing device and productionj method for semiconductor device
CN112567521B (en) Semiconductor structure and forming method thereof
EP1439577B1 (en) Semiconductor device and manufacturing method for the same
US7205239B2 (en) Method of manufacturing semiconductor wafer and method of manufacturing semiconductor device
CN112567511B (en) Semiconductor structure and forming method thereof
US11784141B2 (en) Semiconductor package having thin substrate and method of making the same
TWI799034B (en) Semiconductor package having thin substrate and method of making the same
US20240120305A1 (en) Package architecture with interconnect migration barriers
TW202339156A (en) Chip scale package (csp) semiconductor device having thin substrate
CN115777141A (en) Interposer-less multi-chip module

Legal Events

Date Code Title Description
AS Assignment

Owner name: AGERE SYSTEMS INC., PENNSYLVANIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FRATTI, ROGER A.;WASKIEWICZ, WARREN K.;REEL/FRAME:014358/0772

Effective date: 20030725

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION

AS Assignment

Owner name: AGERE SYSTEMS LLC, PENNSYLVANIA

Free format text: CERTIFICATE OF CONVERSION;ASSIGNOR:AGERE SYSTEMS INC.;REEL/FRAME:033390/0911

Effective date: 20120730