TWI731773B - Semiconductor package and method for forming the same - Google Patents

Semiconductor package and method for forming the same Download PDF

Info

Publication number
TWI731773B
TWI731773B TW109127663A TW109127663A TWI731773B TW I731773 B TWI731773 B TW I731773B TW 109127663 A TW109127663 A TW 109127663A TW 109127663 A TW109127663 A TW 109127663A TW I731773 B TWI731773 B TW I731773B
Authority
TW
Taiwan
Prior art keywords
chip
redistribution structure
rewiring
redistribution
integrated circuit
Prior art date
Application number
TW109127663A
Other languages
Chinese (zh)
Other versions
TW202109801A (en
Inventor
莊博堯
蔡柏豪
林孟良
吳逸文
鄭心圃
翁得期
Original Assignee
台灣積體電路製造股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US16/811,465 external-priority patent/US11322447B2/en
Application filed by 台灣積體電路製造股份有限公司 filed Critical 台灣積體電路製造股份有限公司
Publication of TW202109801A publication Critical patent/TW202109801A/en
Application granted granted Critical
Publication of TWI731773B publication Critical patent/TWI731773B/en

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/525Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4857Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4885Wire-like parts or pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5385Assembly of a plurality of insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/18Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68345Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during the manufacture of self supporting substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68359Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68368Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used in a transfer process involving at least two transfer steps, i.e. including an intermediate handle substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68372Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to support a device or wafer when forming electrical connections thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02373Layout of the redistribution layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0237Disposition of the redistribution layers
    • H01L2224/02379Fan-out arrangement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13022Disposition the bump connector being at least partially embedded in the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13023Disposition the whole bump connector protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16238Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29186Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/30Structure, shape, material or disposition of the layer connectors prior to the connecting process of a plurality of layer connectors
    • H01L2224/301Disposition
    • H01L2224/3018Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/30181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/33Structure, shape, material or disposition of the layer connectors after the connecting process of a plurality of layer connectors
    • H01L2224/331Disposition
    • H01L2224/3318Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/33181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/731Location prior to the connecting process
    • H01L2224/73101Location prior to the connecting process on the same surface
    • H01L2224/73103Bump and layer connectors
    • H01L2224/73104Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73253Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/80001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/808Bonding techniques
    • H01L2224/80894Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
    • H01L2224/80895Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically conductive surfaces, e.g. copper-copper direct bonding, surface activated bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/80001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/808Bonding techniques
    • H01L2224/80894Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
    • H01L2224/80896Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically insulating surfaces, e.g. oxide or nitride layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/81444Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8138Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/81399Material
    • H01L2224/814Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/81438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/81447Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81894Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces
    • H01L2224/81895Direct bonding, i.e. joining surfaces by means of intermolecular attracting interactions at their interfaces, e.g. covalent bonds, van der Waals forces between electrically conductive surfaces, e.g. copper-copper direct bonding, surface activated bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83191Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83986Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/145Organic substrates, e.g. plastic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Geometry (AREA)
  • Ceramic Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A semiconductor package is fabricated by attaching a first component to a second component. The first component is assembled by forming a first redistribution structure over a substrate. A through via is then formed over the first redistribution structure, and a die is attached to the first redistribution structure active-side down. The second component includes a second redistribution structure, which is then attached to the through via. A molding compound is deposited between the first redistribution structure and the second redistribution structure and further around the sides of the second component.

Description

半導體封裝體及其形成方法Semiconductor package and its forming method

本發明實施例係有關於一種半導體封裝體。更具體地來說,本發明實施例有關於一種具有封裝膠的半導體封裝體。The embodiment of the present invention relates to a semiconductor package. More specifically, the embodiment of the present invention relates to a semiconductor package with encapsulant.

由於各種電子元件(例如電晶體、二極體、電阻、電容等)的積體密度不斷改進,半導體產業經歷快速成長。在大多數情況下,積體密度的改善已從最小特徵大小的反覆減少得到,該減少允許更多的元件可被整合至給定區域中。因為將電子裝置縮小之需求的增長,已浮現對於較小且更有創意之半導體晶片封裝技術的需求。此種封裝系統的一範例為堆疊式封裝層疊(Package-on-Package, PoP)技術。在堆疊式封裝層疊裝置中,頂部半導體封裝體被堆疊在底部半導體封裝體的頂部上,以提供高度積體化及元件密度。堆疊式封裝層疊技術一般能夠生產具有增強功能性且在印刷電路板(printed circuit board, PCB)上有小覆蓋區(footprints)的半導體裝置。Due to the continuous improvement of the integrated density of various electronic components (such as transistors, diodes, resistors, capacitors, etc.), the semiconductor industry has experienced rapid growth. In most cases, the improvement in integrated density has been derived from repeated reductions in the smallest feature size, which reduction allows more components to be integrated into a given area. Because of the growing demand for downsizing electronic devices, there has been a demand for smaller and more innovative semiconductor chip packaging technologies. An example of such a packaging system is a package-on-package (PoP) technology. In the stacked package stacking device, the top semiconductor package is stacked on top of the bottom semiconductor package to provide a high degree of integration and element density. The stacked package stacking technology can generally produce semiconductor devices with enhanced functionality and small footprints on a printed circuit board (PCB).

本發明實施例提供一種半導體封裝體的形成方法,包括形成一第一元件,且形成該第一元件包括:在一第一基板之上形成一第一重佈線結構;在第一重佈線結構之上形成一貫通孔;將一第一晶片貼附至第一重佈線結構,第一晶片的主動側面向且電性耦合至第一重佈線結構。半導體封裝體的形成方法更包括將一第二元件貼附至貫通孔,第二元件包括貼附至一第二基板的一第二重佈線結構、以及在貼附第二元件之後,在第一重佈線結構和第二重佈線結構之間沉積一成型模料,成型模料之部分圍繞第二重佈線結構的側邊邊緣。An embodiment of the present invention provides a method for forming a semiconductor package, including forming a first element, and forming the first element includes: forming a first redistribution structure on a first substrate; A through hole is formed thereon; a first chip is attached to the first redistribution structure, and the active side of the first chip is facing and electrically coupled to the first redistribution structure. The method of forming the semiconductor package further includes attaching a second element to the through hole, the second element including a second rewiring structure attached to a second substrate, and after attaching the second element, the first A molding material is deposited between the redistribution structure and the second redistribution structure, and a part of the molding material surrounds the side edge of the second redistribution structure.

本發明實施例亦提供一種半導體封裝體,包括一第一元件、一第二元件、以及一封裝膠。第一元件包括一第一重佈線結構、一貫通孔、以及一第一晶片。貫通孔設置在第一重佈線結構之上。第一晶片貼附至第一重佈線結構,且第一晶片的主動側面向第一重佈線結構。第二元件包括一第二重佈線結構、一連接器、以及一第二晶片。連接器將貫通孔耦合至第二重佈線結構。第二晶片貼附至第二重佈線結構的一第一側,第二晶片的主動側面向第二重佈線結構。封裝膠設置在第一重佈線結構和第二重佈線結構之間。The embodiment of the present invention also provides a semiconductor package, which includes a first element, a second element, and an encapsulant. The first component includes a first rewiring structure, a through hole, and a first chip. The through hole is provided on the first rewiring structure. The first chip is attached to the first redistribution structure, and the active side surface of the first chip faces the first redistribution structure. The second component includes a second rewiring structure, a connector, and a second chip. The connector couples the through hole to the second redistribution structure. The second chip is attached to a first side of the second redistribution structure, and the active side surface of the second chip faces the second redistribution structure. The packaging glue is arranged between the first rewiring structure and the second rewiring structure.

本發明實施例更提供一種半導體封裝體,包括一第一重佈線結構、一第二重佈線結構、一第一晶片、一第二晶片、一封裝膠、以及一貫通孔。第一重佈線結構具有一第一寬度。第二重佈線結構設置在第一重佈線結構之上,且包括從一第一金屬走線延伸至一第二金屬走線的一導電通孔。第一金屬走線沿著第二重佈線結構的一第一側設置,第二金屬走線沿著第二重佈線結構的一第二側設置。第二重佈線結構具有一第二寬度,且第一寬度大於第二寬度。第一晶片貼附至第一重佈線結構,第一晶片的一第一主動側面向且電性耦合至第一重佈線結構。第二晶片貼附至第二重佈線結構,第二晶片的一第二主動側面向且電性耦合至第二重佈線結構。封裝膠直接插入第一重佈線結構和第二重佈線結構之間。貫通孔延伸穿過封裝膠,貫通孔將第一重佈線結構電性耦合至第二重佈線結構。The embodiment of the present invention further provides a semiconductor package, including a first rewiring structure, a second rewiring structure, a first chip, a second chip, a packaging compound, and a through hole. The first rewiring structure has a first width. The second rewiring structure is disposed on the first rewiring structure and includes a conductive via extending from a first metal trace to a second metal trace. The first metal trace is disposed along a first side of the second rewiring structure, and the second metal trace is disposed along a second side of the second rewiring structure. The second rewiring structure has a second width, and the first width is greater than the second width. The first chip is attached to the first redistribution structure, and a first active side of the first chip is facing and electrically coupled to the first redistribution structure. The second chip is attached to the second redistribution structure, and a second active side of the second chip faces and is electrically coupled to the second redistribution structure. The packaging glue is directly inserted between the first rewiring structure and the second rewiring structure. The through hole extends through the packaging glue, and the through hole electrically couples the first redistribution structure to the second redistribution structure.

以下的揭露內容提供許多不同的實施例或範例以實施本案的不同特徵。以下的揭露內容敘述各個構件及其排列方式的特定範例,以簡化說明。當然,這些特定的範例並非用以限定。例如,若是本揭露書敘述了一第一特徵形成於一第二特徵之上或上方,即表示其可能包含上述第一特徵與上述第二特徵是直接接觸的實施例,亦可能包含了有附加特徵形成於上述第一特徵與上述第二特徵之間,而使上述第一特徵與第二特徵可能未直接接觸的實施例。另外,以下揭露書不同範例可能重複使用相同的參考符號及/或標記。這些重複係為了簡化與清晰的目的,並非用以限定所描述的不同實施例及/或結構之間有特定的關係。The following disclosure provides many different embodiments or examples to implement different features of this case. The following disclosure describes specific examples of each component and its arrangement to simplify the description. Of course, these specific examples are not meant to be limiting. For example, if this disclosure describes that a first feature is formed on or above a second feature, it means that it may include an embodiment in which the first feature and the second feature are in direct contact, or it may include additional The feature is formed between the first feature and the second feature, and the first feature and the second feature may not be in direct contact with each other. In addition, the same reference symbols and/or marks may be used repeatedly in different examples of the following disclosure. These repetitions are for the purpose of simplification and clarity, and are not used to limit the specific relationship between the different embodiments and/or structures described.

再者,為了方便描述圖式中一元件或特徵與另一(複數)元件或(複數)特徵的關係,可使用空間相關用語,例如「下面」、「下方」、「之下」、「上方」、「之上」及類似的用語等。除了圖式所繪示的方位之外,空間相關用語涵蓋裝置在使用或操作中的不同方位。所述裝置也可被另外定位(旋轉90度或在其他方位上),且同樣可對應地解讀於此所使用的空間相關描述。Furthermore, in order to facilitate the description of the relationship between one element or feature and another (plural) element or (plural) feature in the diagram, spatially related terms such as "below", "below", "below", "above" can be used ", "above" and similar terms, etc. In addition to the orientations shown in the diagrams, space-related terms cover different orientations of the device in use or operation. The device can also be positioned separately (rotated by 90 degrees or in other orientations), and the spatial description used here can also be correspondingly interpreted.

根據一些實施例,一或多個積體電路晶片或其他裝置會貼附於多個雙邊重佈線結構(dual-sided redistribution structures)且嵌埋在封裝物中,以形成一半導體系統級封裝(system-in-package, SiP)結構。所述重佈線結構之一可具有扇出型(fan-out)設計,且其他的再分布結構可形成為載體型基板(carrier-type substrate)。積體電路晶片的放置和重佈線結構的佈置在整個封裝中提供了多樣性。此外,封裝和重佈線結構的設計、以及設計方法(methodology)使得較薄的系統級封裝結構具有較佳的強度和減量的整體封裝翹曲。According to some embodiments, one or more integrated circuit chips or other devices are attached to multiple dual-sided redistribution structures and embedded in the package to form a semiconductor system-in-package (system-in-package). -in-package, SiP) structure. One of the redistribution structures may have a fan-out design, and the other redistribution structure may be formed as a carrier-type substrate. The placement of integrated circuit chips and the placement of rewiring structures provide diversity throughout the package. In addition, the design of the package and rewiring structure, and the design method (methodology) enable the thinner system-in-package structure to have better strength and reduce overall package warpage.

第1圖係表示根據一些實施例,一積體電路晶片50的剖視圖。積體電路晶片50將在隨後的製程封裝以形成一積體電路封裝體。積體電路晶片50可為一邏輯晶片(例如中央處理器(central processing unit, CPU)、圖形處理器(graphics processing unit, GPU)、單晶片系統(system-on-a-chip, SoC)、應用處理器(application processor, AP)、微控制器(microcontroller)等)、一記憶晶片(例如動態隨機存取記憶體(dynamic random access memory, DRAM)晶片、靜態隨機存取記憶體(static random access memory, SRAM)晶片等)、一電源管理晶片(例如電源管理積體電路(power management integrated circuit, PMIC)晶片)、一射頻(radio frequency, RF)晶片、一感應器晶片、一微機電系統(micro-electro-mechanical-system, MEMS)晶片、一訊號處理晶片(例如數位訊號處理(digital signal processing, DSP)晶片)、一前端晶片(例如類比前端(analog front-end, AFE)晶片)、類似物、或其組合。FIG. 1 shows a cross-sectional view of an integrated circuit chip 50 according to some embodiments. The integrated circuit chip 50 will be packaged in a subsequent process to form an integrated circuit package. The integrated circuit chip 50 may be a logic chip (for example, a central processing unit (CPU), a graphics processing unit (GPU), a system-on-a-chip, SoC), an application Processor (application processor, AP), microcontroller (microcontroller), etc.), a memory chip (such as dynamic random access memory (DRAM) chip, static random access memory) , SRAM) chip, etc.), a power management chip (such as power management integrated circuit (PMIC) chip), a radio frequency (RF) chip, a sensor chip, a microelectromechanical system (micro -electro-mechanical-system, MEMS) chip, a signal processing chip (e.g. digital signal processing (DSP) chip), a front-end chip (e.g. analog front-end (AFE) chip), the like , Or a combination thereof.

積體電路晶片50可形成在一晶圓中,所述晶圓可包括在後續步驟中單體化(singulated)的多個相異裝置區域,以形成複數個積體電路晶片。積體電路晶片50可根據適用的製造製程處理以形成晶體電路。舉例而言,積體電路晶片50包括一半導體基板52,例如矽、摻雜或無摻雜、或絕緣層上矽晶(semiconductor-on-insulator, SOI)基板的主動層。半導體基板52可包括其他半導體材料,例如鍺、化合物半導體(包括碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦、及/或銻化銦)、合金半導體(包括矽化鍺(SiGe)、磷化砷鎵(GaAsP)、砷化銦鋁(AlInAs)、砷化鋁鎵(AlGaAs)、砷化銦鎵(GaInAs)、磷化銦鎵(GaInP)、及/或砷磷化銦鎵(GaInAsP))、或其組合。例如多層或梯度(gradient)基板的其他基板亦可被使用。半導體基板52具有一主動表面(例如第1圖中面朝上的表面)和一非主動表面(例如第1圖中面朝下的表面),主動表面有時被稱作一前側,且非主動表面有時被稱作一背側。The integrated circuit chip 50 may be formed in a wafer, and the wafer may include a plurality of different device regions singulated in a subsequent step to form a plurality of integrated circuit chips. The integrated circuit chip 50 can be processed according to an applicable manufacturing process to form a crystal circuit. For example, the integrated circuit chip 50 includes a semiconductor substrate 52, such as an active layer of silicon, doped or undoped, or a semiconductor-on-insulator (SOI) substrate. The semiconductor substrate 52 may include other semiconductor materials, such as germanium, compound semiconductors (including silicon carbide, gallium arsenide, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide), alloy semiconductors (including germanium silicide ( SiGe), gallium arsenide phosphide (GaAsP), aluminum indium arsenide (AlInAs), aluminum gallium arsenide (AlGaAs), indium gallium arsenide (GaInAs), gallium indium phosphide (GaInP), and/or indium arsenic phosphide Gallium (GaInAsP)), or a combination thereof. Other substrates such as multilayer or gradient substrates can also be used. The semiconductor substrate 52 has an active surface (for example, the surface facing upward in FIG. 1) and an inactive surface (for example, the surface facing downward in FIG. 1). The active surface is sometimes referred to as a front side and is inactive. The surface is sometimes referred to as a dorsal side.

多個裝置(一個顯示於第1圖中)54可形成在半導體基板52的前表面。裝置54可為主動裝置(例如電晶體(transistors)、二極體(diodes)等)、電容、電阻等。一層間介電質(inter-layer dielectric, ILD)56在半導體基板52的前表面之上。層間介電質56圍繞裝置54且可覆蓋裝置54。層間介電質56可包括一或多個介電層,形成所述介電層的材料例如磷矽酸鹽玻璃(Phospho-Silicate Glass, PSG)、硼矽酸鹽玻璃(Boro-Silicate Glass, BSG)、硼磷矽酸鹽玻璃(Boron-Doped Phospho-Silicate Glass, BPSG)、無摻雜矽玻璃(undoped Silicate Glass, USG)、或類似物。A plurality of devices (one shown in FIG. 1) 54 may be formed on the front surface of the semiconductor substrate 52. The device 54 may be an active device (for example, transistors, diodes, etc.), capacitors, resistors, and the like. An inter-layer dielectric (ILD) 56 is on the front surface of the semiconductor substrate 52. The interlayer dielectric 56 surrounds the device 54 and can cover the device 54. The interlayer dielectric 56 may include one or more dielectric layers, and the material for forming the dielectric layer is, for example, Phospho-Silicate Glass (PSG), Boro-Silicate Glass (BSG) ), Boron-Doped Phospho-Silicate Glass (BPSG), undoped Silicate Glass (USG), or the like.

導電插塞58延伸穿過層間介電質56且與裝置54物理地耦合。舉例而言,當裝置54為電晶體時,導電插塞58可與電晶體的閘極和源極/汲極區域耦合。導電插塞58可由鎢、鈷、鎳、銅、銀、金、鋁、類似物、或其組合形成。互連結構60在層間介電質56和導電插塞58之上。互連結構60和裝置54互連以形成一積體電路。舉例而言,互連結構60可由層間介電質56的介電層中的金屬化圖案形成。金屬化圖案包括由一或多個低介電系數(low-k)介電層形成的金屬線路和導通孔。互連結構60的金屬化圖案藉由導電插塞58電耦合至裝置54。The conductive plug 58 extends through the interlayer dielectric 56 and is physically coupled with the device 54. For example, when the device 54 is a transistor, the conductive plug 58 may be coupled with the gate and source/drain regions of the transistor. The conductive plug 58 may be formed of tungsten, cobalt, nickel, copper, silver, gold, aluminum, the like, or a combination thereof. The interconnect structure 60 is above the interlayer dielectric 56 and the conductive plug 58. The interconnect structure 60 and the device 54 are interconnected to form an integrated circuit. For example, the interconnect structure 60 may be formed by a metallization pattern in the dielectric layer of the interlayer dielectric 56. The metallization pattern includes metal lines and vias formed by one or more low-k dielectric layers. The metallization pattern of the interconnect structure 60 is electrically coupled to the device 54 through the conductive plug 58.

積體電路晶片50更包括多個襯墊62以建立外部連接,例如鋁襯墊。襯墊62位於積體電路晶片50的主動側,例如在互連結構60之中及/或之上。一或多個鈍化膜64位在積體電路晶片50上,例如位在互連結構60和襯墊62的部分上。開口延伸穿過鈍化膜64至襯墊62。晶片連接器66延伸穿過鈍化膜64中的開口,並物理地且電性地耦合至各個襯墊62。前述晶片連接器66例如為導電柱(舉例而言,由像是銅的金屬形成)。在一些實施例中,晶片連接器66包括凸塊下金屬化(under-bump metallization, UBM)結構。雖然第1圖中僅表示了四個晶片連接器66,但可能還有更多,將在積體電路晶片50的之後的繪圖中表示。舉例而言,晶片連接器66(例如銅柱)可由電鍍或類似方式形成。晶片連接器66電性地耦合積體電路晶片50的各個積體電路。The integrated circuit chip 50 further includes a plurality of pads 62 to establish external connections, such as aluminum pads. The pad 62 is located on the active side of the integrated circuit chip 50, for example, in and/or on the interconnect structure 60. One or more passivation films 64 are located on the integrated circuit wafer 50, for example, on the interconnection structure 60 and the pad 62. The opening extends through the passivation film 64 to the liner 62. The chip connector 66 extends through the opening in the passivation film 64 and is physically and electrically coupled to each pad 62. The aforementioned chip connector 66 is, for example, a conductive post (for example, formed of a metal such as copper). In some embodiments, the chip connector 66 includes an under-bump metallization (UBM) structure. Although only four chip connectors 66 are shown in Figure 1, there may be more, which will be shown in subsequent drawings of the integrated circuit chip 50. For example, the chip connector 66 (e.g., copper pillar) may be formed by electroplating or the like. The chip connector 66 electrically couples each integrated circuit of the integrated circuit chip 50.

選擇性地,焊料區域(例如焊球或焊料凸塊,未圖示)可設置在襯墊62及/或晶片連接器66上。焊料區域可用來在積體電路晶片50上施行裸晶針測(chip probe, CP)試驗。裸晶針測試驗可在積體電路晶片50上施行以確認積體電路晶片50是否是為良裸晶粒(known good die, KGD)。因此,只有是良裸晶粒的積體電路晶片50會接受之後的製程而封裝,在裸晶針測試驗不合格的積體電路晶片50則不會封裝。在試驗之後,焊料區域可在之後的製程步驟移除。Optionally, solder regions (such as solder balls or solder bumps, not shown) may be provided on the pad 62 and/or the chip connector 66. The solder area can be used to perform a chip probe (CP) test on the integrated circuit chip 50. The die pin test can be performed on the integrated circuit chip 50 to confirm whether the integrated circuit chip 50 is a known good die (KGD). Therefore, only the integrated circuit chip 50 with a good bare die will be packaged in the subsequent manufacturing process, and the integrated circuit chip 50 that fails the bare die pin test test will not be packaged. After the test, the solder area can be removed in a subsequent process step.

一介電層68可(或可不)設在積體電路晶片50的主動側,例如在鈍化膜64和晶片連接器66上。介電層68橫向地封裝晶片連接器66,且介電層68在單體化後與積體電路晶片50橫向地相接。最初,介電層68可埋藏晶片連接器66,從而介電層68的最頂端表面會在晶片連接器66的最頂端表面之上。在焊料區域設置在晶片連接器66上的一些實施例中,介電層同樣可埋藏焊料區域。或者,焊料區域可在形成介電層68之前被移除。A dielectric layer 68 may (or may not) be provided on the active side of the integrated circuit chip 50, for example, on the passivation film 64 and the chip connector 66. The dielectric layer 68 encapsulates the chip connector 66 laterally, and the dielectric layer 68 is laterally connected to the integrated circuit chip 50 after singulation. Initially, the dielectric layer 68 can bury the chip connector 66 so that the topmost surface of the dielectric layer 68 will be above the topmost surface of the chip connector 66. In some embodiments where the solder area is provided on the chip connector 66, the dielectric layer can also bury the solder area. Alternatively, the solder area may be removed before the dielectric layer 68 is formed.

介電層68可為聚合物(例如PBO、聚醯亞胺、BCB、或類似物)、氮化物(例如氮化矽或類似物)、氧化物(例如氧化矽、PSG、BSG、BPSG、或類似物)、類似物、或其組合。舉例而言,介電層68可藉由旋轉塗布、層壓、化學氣相沉積(chemical vapor deposition, CVD)、或類似方式形成。在一些實施例中,晶片連接器66在形成積體電路晶片50的期間通過介電層68暴露。在一些實施例中,晶片連接器66保持埋藏且在之後封裝積體電路晶片50的製程期間暴露。暴露晶片連接器66可移除任何存在在晶片連接器66上的焊料區域。The dielectric layer 68 can be a polymer (such as PBO, polyimide, BCB, or the like), nitride (such as silicon nitride or the like), oxide (such as silicon oxide, PSG, BSG, BPSG, or Analogs), analogs, or combinations thereof. For example, the dielectric layer 68 can be formed by spin coating, lamination, chemical vapor deposition (CVD), or the like. In some embodiments, the die connector 66 is exposed through the dielectric layer 68 during the formation of the integrated circuit die 50. In some embodiments, the chip connector 66 remains buried and exposed during the subsequent process of packaging the integrated circuit chip 50. Exposing the chip connector 66 can remove any solder area present on the chip connector 66.

一黏貼層70可在製程中的某些時點施加在積體電路晶片50的背側。在一些實施例中,黏貼層是在將積體電路晶片貼附至一半導體封裝元件(將在以下詳述)之前形成在積體電路晶片50的背側之上。An adhesive layer 70 may be applied to the back side of the integrated circuit chip 50 at certain points in the manufacturing process. In some embodiments, the adhesive layer is formed on the backside of the integrated circuit die 50 before attaching the integrated circuit die to a semiconductor package component (to be described in detail below).

在一些實施例中,積體電路晶片50為包括多個半導體基板52的疊層裝置。舉例而言,積體電路晶片50可為記憶體裝置,例如混合記憶體立方體(hybrid memory cube, HMC)模組、高頻寬記憶體(high bandwidth memory, HBM)模組、或包括多個記憶體晶片的類似物。在這些實施例中,積體電路晶片50包括多個藉由基板穿孔技術(through-substrate vias, TSVs)互連的半導體基板52。每個半導體基板52可(或可不)具有一互連結構60。In some embodiments, the integrated circuit wafer 50 is a stacked device including a plurality of semiconductor substrates 52. For example, the integrated circuit chip 50 may be a memory device, such as a hybrid memory cube (HMC) module, a high bandwidth memory (HBM) module, or include multiple memory chips The analogue. In these embodiments, the integrated circuit chip 50 includes a plurality of semiconductor substrates 52 interconnected by through-substrate vias (TSVs). Each semiconductor substrate 52 may (or may not) have an interconnect structure 60.

以下將描述根據一些實施例,包含積體電路晶片50的半導體封裝體的形成。第2A圖至第2G圖描述了根據一些實施例,一第一元件的形成中的各種中間步驟。如將要討論的,第一元件可包括具有積體電路晶片50貼附的一扇出型重佈線結構。第3A圖至第3H圖描述了根據一些實施例,一第二元件的形成,其中第二元件可貼附至參考第2A圖至第2G圖描述的第一元件。如將要討論的,第二元件可包括一基板型重佈線結構。雖然未特別描述,第二元件亦可包括一扇出型重佈線結構,且此扇出型重佈線結構與第一元件的扇出型重佈線結構類似。第4A圖至第4H圖描述了根據一些實施例,將第二元件貼附至第一元件,以及更進一步的製程以形成一半導體封裝體。The formation of a semiconductor package including an integrated circuit die 50 according to some embodiments will be described below. Figures 2A to 2G illustrate various intermediate steps in the formation of a first element according to some embodiments. As will be discussed, the first component may include a fan-out rewiring structure with integrated circuit chip 50 attached. Figures 3A to 3H describe the formation of a second element according to some embodiments, where the second element can be attached to the first element described with reference to Figures 2A to 2G. As will be discussed, the second element may include a substrate type rewiring structure. Although not specifically described, the second element may also include a fan-out rewiring structure, and this fan-out rewiring structure is similar to the fan-out rewiring structure of the first element. FIGS. 4A to 4H describe the attachment of the second element to the first element and the further process to form a semiconductor package according to some embodiments.

首先請參閱第2A圖,在一第一元件100的形成中,一第一承載基板102被提供,且一釋放層104形成在第一承載基板102上。第一承載基板102可為玻璃承載基板、陶瓷承載基板、或類似物。第一承載基板102可為晶圓,從而多個封裝體可同時形成在第一承載基板102上,其中每個封裝體可包含一或多個晶片。釋放層104可由一聚合物基材料(polymer-based material)形成,其可以與第一承載基板102一同從上覆結構移除,所述上覆結構是在之後的步驟中形成。在一些實施例中,釋放層104為環氧基材料(epoxy-based material),其會在加熱時失去自身的黏著性,例如光熱轉換(light-to-heat-conversion, LTHC)防黏塗料。在一些實施例中,釋放層104可為紫外光(ultraviolet, UV)膠,其會在暴露於紫外光光線時失去自身的黏著性。釋放層104可以液體形式分配且固化,可以為層壓在第一承載基板102上的層壓膜,或者可以為類似物。First, referring to FIG. 2A, in the formation of a first element 100, a first carrier substrate 102 is provided, and a release layer 104 is formed on the first carrier substrate 102. The first carrier substrate 102 may be a glass carrier substrate, a ceramic carrier substrate, or the like. The first carrier substrate 102 can be a wafer, so that multiple packages can be formed on the first carrier substrate 102 at the same time, and each package can include one or more chips. The release layer 104 may be formed of a polymer-based material, which can be removed from the overlying structure together with the first carrier substrate 102, and the overlying structure is formed in a subsequent step. In some embodiments, the release layer 104 is an epoxy-based material, which loses its adhesiveness when heated, such as a light-to-heat-conversion (LTHC) release coating. In some embodiments, the release layer 104 may be an ultraviolet (UV) glue, which loses its adhesiveness when exposed to ultraviolet light. The release layer 104 may be dispensed and cured in a liquid form, may be a laminated film laminated on the first carrier substrate 102, or may be the like.

在第2B圖至第2E圖中,一第一側重佈線結構106可形成在釋放層104上。在所示的實施例中,第一側重佈線結構106包括一或多個介電層和金屬化圖案(有時稱作重佈線層或重佈線線路)。第一側重佈線結構106將被描述為具有三層金屬化圖案。更多或更少的介電層和金屬化圖案亦可形成在第一側重佈線結構106中。若更少的介電層和金屬化圖案要被形成,以下討論的步驟和製程可被省略。若更多的介電層和金屬化圖案要被形成,以下討論的步驟和製程可被重複。In FIGS. 2B to 2E, a first focused wiring structure 106 may be formed on the release layer 104. In the illustrated embodiment, the first focused wiring structure 106 includes one or more dielectric layers and metallization patterns (sometimes referred to as redistribution layers or redistribution lines). The first side rewiring structure 106 will be described as having a three-layer metallization pattern. More or fewer dielectric layers and metallization patterns can also be formed in the first focused wiring structure 106. If fewer dielectric layers and metallization patterns are to be formed, the steps and processes discussed below can be omitted. If more dielectric layers and metallization patterns are to be formed, the steps and processes discussed below can be repeated.

現請參閱第2B圖,一介電層110形成在釋放層104上。介電層110的底面可接觸釋放層104的頂面。在一些實施例中,介電層110可由感光材料(photo-sensitive material)形成,例如聚苯並噁唑(polybenzoxazole, PBO)、聚醯亞胺、苯並環丁烯(benzocyclobutene, BCB)、或類似物,其可利用微影遮罩來圖案化。在一些實施例中,介電層110由氮化物形成,例如氮化矽、磷矽酸鹽玻璃(phosphosilicate glass, PSG)、硼矽酸鹽玻璃(borosilicate glass, BSG)、硼磷矽酸鹽玻璃(boron-doped phosphosilicate glass, BPSG)、或類似物。介電層110可藉由旋轉塗布、層壓、化學氣相沉積、類似方式、或其組合形成。介電層110被圖案化,以形成使釋放層104的部分暴露的開口。圖案化可藉由可接受的製程,例如藉由將介電層110暴露至光線、顯影、以及在介電層110是感光材料時固化,或是藉由蝕刻,舉例而言,使用各向異性蝕刻。Now referring to FIG. 2B, a dielectric layer 110 is formed on the release layer 104. The bottom surface of the dielectric layer 110 may contact the top surface of the release layer 104. In some embodiments, the dielectric layer 110 may be formed of a photosensitive material (photo-sensitive material), such as polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), or Similarly, it can be patterned using a lithography mask. In some embodiments, the dielectric layer 110 is formed of nitride, such as silicon nitride, phosphosilicate glass (PSG), borosilicate glass (BSG), borophosphosilicate glass (boron-doped phosphosilicate glass, BPSG), or similar. The dielectric layer 110 may be formed by spin coating, lamination, chemical vapor deposition, similar methods, or a combination thereof. The dielectric layer 110 is patterned to form an opening exposing a portion of the release layer 104. Patterning can be done by acceptable processes, such as by exposing the dielectric layer 110 to light, developing, and curing when the dielectric layer 110 is a photosensitive material, or by etching, for example, using anisotropic Etching.

金屬化圖案112接著形成在介電層110上。金屬化圖案112包括線路部分(亦被稱為導線),位於介電層110的主要表面上且沿著介電層110的主要表面延伸。金屬化圖案112更包括導通孔部分(亦被稱為導電通孔),延伸穿過介電層110以使第一側重佈線結構106與外部連接器物理地且電性地耦合,所述外部連接器可在之後的步驟中形成。作為形成金屬化圖案112的一個範例,一晶種層(seed layer)形成在介電層110之上、以及在延伸穿過介電層110的開口中。在一些實施例中,晶種層為一金屬層,其可為單層或包括複數個由不同材料形成的子層的複合層。在一些實施例中,晶種層包括一鈦層和一銅層,銅層位在鈦層之上。舉例而言,晶種層可利用物理氣相沉積(physical vapor deposition, PVD)或類似方式形成。一光阻接著形成且圖案化於晶種層上。光阻可藉由旋轉塗布或類似方式形成,且可暴露至光線以圖案化。光阻的圖案對應於金屬化圖案112。圖案化將形成穿過光阻的開口,以暴露晶種層。一導電材料接著形成在光阻的開口中、以及在晶種層的暴露部分上。導電材料可藉由電鍍(例如有電電鍍(electroplating)或無電電鍍(electroless plating))或類似方式形成。導電材料可包括金屬,像是銅、鈦、鎢、鋁、或類似物。光阻和晶種層上沒有形成導電材料的部分將被移除。光阻可藉由可接受的灰化(ashing)或剝除(stripping)製程移除,例如利用氧電漿(oxygen plasma)或類似物。一旦光阻被移除,晶種層的暴露部分將被移除,例如藉由使用可接受的蝕刻製程,像是藉由濕式蝕刻或乾式蝕刻。導電材料的保留部分和晶種層的底層部分形成金屬化圖案112。The metallization pattern 112 is then formed on the dielectric layer 110. The metallization pattern 112 includes a circuit portion (also referred to as a wire), which is located on the main surface of the dielectric layer 110 and extends along the main surface of the dielectric layer 110. The metallization pattern 112 further includes a via portion (also referred to as a conductive via), which extends through the dielectric layer 110 so that the first focused wiring structure 106 is physically and electrically coupled to an external connector. The external connection The device can be formed in a later step. As an example of forming the metallization pattern 112, a seed layer is formed on the dielectric layer 110 and in the opening extending through the dielectric layer 110. In some embodiments, the seed layer is a metal layer, which may be a single layer or a composite layer including a plurality of sub-layers formed of different materials. In some embodiments, the seed layer includes a titanium layer and a copper layer, and the copper layer is located on the titanium layer. For example, the seed layer can be formed by physical vapor deposition (PVD) or similar methods. A photoresist is then formed and patterned on the seed layer. The photoresist can be formed by spin coating or the like, and can be exposed to light for patterning. The pattern of the photoresist corresponds to the metallization pattern 112. The patterning will form an opening through the photoresist to expose the seed layer. A conductive material is then formed in the opening of the photoresist and on the exposed portion of the seed layer. The conductive material can be formed by electroplating (for example, electroplating or electroless plating) or the like. The conductive material may include metals such as copper, titanium, tungsten, aluminum, or the like. The part of the photoresist and the seed layer where no conductive material is formed will be removed. The photoresist can be removed by an acceptable ashing or stripping process, such as using oxygen plasma or the like. Once the photoresist is removed, the exposed portion of the seed layer will be removed, for example by using an acceptable etching process, such as by wet etching or dry etching. The remaining part of the conductive material and the bottom part of the seed layer form the metallization pattern 112.

在第2C圖中,一介電層114沉積在金屬化圖案112和介電層110上。介電層114可以以與介電層110類似的方式形成和圖案化。In FIG. 2C, a dielectric layer 114 is deposited on the metallization pattern 112 and the dielectric layer 110. The dielectric layer 114 may be formed and patterned in a similar manner to the dielectric layer 110.

接著形成金屬化圖案116。金屬化線路116包括線路部分,位於介電層114的主要表面上且沿著介電層114的主要表面延伸。金屬化圖案116更包括導通孔部分,延伸穿過介電層114以物理地且電性地耦合金屬化圖案112。金屬化圖案116可以以與金屬化圖案112類似的方式和類似的材料形成。在一些實施例中,金屬化圖案116具有與金屬化圖案112不同的尺寸。舉例而言,金屬化圖案112的導線及/或導通孔可較寬或較厚於金屬化圖案116的導線及/或導通孔。再者,金屬化圖案112可形成為跟金屬化圖案116相比具有更大的間距。Next, a metallization pattern 116 is formed. The metallization circuit 116 includes a circuit portion, which is located on the main surface of the dielectric layer 114 and extends along the main surface of the dielectric layer 114. The metallization pattern 116 further includes a via hole portion extending through the dielectric layer 114 to physically and electrically couple the metallization pattern 112. The metallization pattern 116 may be formed in a similar manner and similar materials to the metallization pattern 112. In some embodiments, the metallization pattern 116 has a different size from the metallization pattern 112. For example, the wires and/or vias of the metallization pattern 112 may be wider or thicker than the wires and/or vias of the metallization pattern 116. Furthermore, the metallization pattern 112 can be formed to have a larger pitch than the metallization pattern 116.

在第2D圖中,一介電層118沉積在金屬化圖案116和介電層114上。介電層118可以以與介電層110及/或介電層114類似的方式形成和圖案化。In FIG. 2D, a dielectric layer 118 is deposited on the metallization pattern 116 and the dielectric layer 114. The dielectric layer 118 may be formed and patterned in a similar manner to the dielectric layer 110 and/or the dielectric layer 114.

接著形成金屬化圖案120。金屬化圖案120包括線路部分,位於介電層118的主要表面上且沿著介電層118的主要表面延伸。金屬化圖案120更包括導通孔部分,延伸穿過介電層118以物理地且電性地耦合金屬化圖案116。金屬化圖案120可以以與金屬化圖案112及/或金屬化圖案116類似的方式和類似的材料形成。Next, the metallization pattern 120 is formed. The metallization pattern 120 includes a circuit portion, which is located on the main surface of the dielectric layer 118 and extends along the main surface of the dielectric layer 118. The metallization pattern 120 further includes a via portion extending through the dielectric layer 118 to physically and electrically couple the metallization pattern 116. The metallization pattern 120 may be formed in a similar manner and similar materials to the metallization pattern 112 and/or the metallization pattern 116.

在第2E圖中,一介電層122沉積在金屬化圖案120和介電層118上。介電層122可以以與介電層110類似的方式形成和圖案化,以形成開口124。In FIG. 2E, a dielectric layer 122 is deposited on the metallization pattern 120 and the dielectric layer 118. The dielectric layer 122 may be formed and patterned in a similar manner to the dielectric layer 110 to form the opening 124.

介電層110和金屬化圖案112分別為第一側重佈線結構106最底部的介電層和金屬化圖案。因此,第一側重佈線結構106之所有中間的介電層和金屬化圖案(例如介電層114、118、122,以及金屬化圖案116、120)會設置在介電層110/金屬化圖案112和隨後要形成或貼附在第一側重佈線結構106之上的元件之間。在一些實施例中,金屬化圖案112具有與金屬化圖案116、120不同的尺寸。舉例而言,金屬化圖案112的導線可具有約0.5微米至約15微米的厚度、或約5微米的厚度,且金屬化圖案116和120的導線可具有約0.5微米至約15微米的厚度、或約5微米的厚度。金屬化圖案112的厚度和金屬化圖案120的厚度的比值可為約0.3至約3、或約1。再者,金屬化圖案112可形成為跟金屬化圖案116、120相比具有更大的間距。舉例而言,金屬化圖案112的導線可具有約1微米至約100微米的間距、或約10微米的間距,且金屬化線路116和120的導線可具有約1微米至約100微米的間距、或約10微米的間距。金屬化圖案112的間距和金屬化圖案120的間距的比值可為約0.1至約10、或約1。應注意的是,第一側重佈線結構106可包括任何數量的介電層和金屬化圖案。若更多的介電層和金屬化圖案要被形成,前述步驟和製程可被重複。The dielectric layer 110 and the metallization pattern 112 are respectively the dielectric layer and the metallization pattern at the bottom of the first focused wiring structure 106. Therefore, all the intermediate dielectric layers and metallization patterns (for example, the dielectric layers 114, 118, 122, and the metallization patterns 116, 120) of the first focused wiring structure 106 are disposed on the dielectric layer 110/metallization pattern 112 And the components to be subsequently formed or attached on the first focused wiring structure 106. In some embodiments, the metallization pattern 112 has a different size from the metallization patterns 116 and 120. For example, the conductive lines of the metallization pattern 112 may have a thickness of about 0.5 micrometers to about 15 micrometers, or about 5 micrometers, and the conductive lines of the metalized patterns 116 and 120 may have a thickness of about 0.5 micrometers to about 15 micrometers, Or a thickness of about 5 microns. The ratio of the thickness of the metallization pattern 112 to the thickness of the metallization pattern 120 may be about 0.3 to about 3, or about 1. Furthermore, the metallization pattern 112 can be formed to have a larger pitch than the metallization patterns 116 and 120. For example, the conductive lines of the metallization pattern 112 may have a pitch of about 1 micron to about 100 micrometers, or a pitch of about 10 micrometers, and the conductive lines of the metalized lines 116 and 120 may have a pitch of about 1 micron to about 100 micrometers, Or a pitch of about 10 microns. The ratio of the pitch of the metallization pattern 112 to the pitch of the metallization pattern 120 may be about 0.1 to about 10, or about 1. It should be noted that the first focused wiring structure 106 may include any number of dielectric layers and metallization patterns. If more dielectric layers and metallization patterns are to be formed, the aforementioned steps and processes can be repeated.

在第2F圖中,貫通孔(through vias)126形成在一些開口124中,且往遠離第一側重佈線結構106的最頂部的介電層(例如介電層122)的方向延伸。作為形成貫通孔126的一個範例,一晶種層(未圖示)形成在第一側重佈線結構106之上,例如在介電層122和金屬化圖案120藉由開口暴露的部分上。在一些實施例中,晶種層為一金屬層,其可為單層或包括複數個由不同材料形成的子層的複合層。在一些實施例中,晶種層包括一鈦層和一銅層,銅層位在鈦層之上。在一些實施例中,晶種層由銅、鈦、鎳、金、鈀、類似物、或其組合製成。舉例而言,晶種層可利用物理氣相沉積(physical vapor deposition, PVD)或類似方式形成。一遮罩(例如一光阻(未圖示))形成且圖案化於晶種層上。光阻可藉由旋轉塗布或類似方式形成,且可暴露至光線以圖案化。光阻的圖案對應於貫通孔126且暴露晶種層。一導電材料接著形成在光阻的開口中、以及在晶種層的暴露部分上。導電材料可藉由電鍍(例如電化學電鍍製程(electro-chemical plating process)或無電電鍍(electroless plating))、化學氣相沉積、原子層沉積(atomic layer deposition, ALD)、物理氣相沉積、類似方式、或其組合形成。導電材料可包括金屬,像是銅、鈦、鎢、鋁、或類似物。光阻可被移除。In FIG. 2F, through vias 126 are formed in some openings 124 and extend away from the topmost dielectric layer (such as the dielectric layer 122) of the first weighted wiring structure 106. As an example of forming the through hole 126, a seed layer (not shown) is formed on the first focused wiring structure 106, for example, on the portion of the dielectric layer 122 and the metallization pattern 120 exposed through the opening. In some embodiments, the seed layer is a metal layer, which may be a single layer or a composite layer including a plurality of sub-layers formed of different materials. In some embodiments, the seed layer includes a titanium layer and a copper layer, and the copper layer is located on the titanium layer. In some embodiments, the seed layer is made of copper, titanium, nickel, gold, palladium, the like, or a combination thereof. For example, the seed layer can be formed by physical vapor deposition (PVD) or similar methods. A mask (such as a photoresist (not shown)) is formed and patterned on the seed layer. The photoresist can be formed by spin coating or the like, and can be exposed to light for patterning. The pattern of the photoresist corresponds to the through hole 126 and exposes the seed layer. A conductive material is then formed in the opening of the photoresist and on the exposed portion of the seed layer. Conductive materials can be electroplated (e.g., electro-chemical plating process or electroless plating), chemical vapor deposition, atomic layer deposition (ALD), physical vapor deposition, etc. Way, or a combination thereof. The conductive material may include metals such as copper, titanium, tungsten, aluminum, or the like. The photoresist can be removed.

請繼續參閱第2F圖,接合墊128形成在一些開口124中,且往遠離介電層122的方向延伸。接合墊128可以以與貫通孔126類似的方式形成,且可由與貫通孔126相同的材料形成。此外,接合墊128可在貫通孔126之前、之後、或同時形成。Please continue to refer to FIG. 2F, the bonding pads 128 are formed in some openings 124 and extend away from the dielectric layer 122. The bonding pad 128 may be formed in a similar manner to the through hole 126 and may be formed of the same material as the through hole 126. In addition, the bonding pad 128 may be formed before, after, or simultaneously with the through hole 126.

用於接合墊128和貫通孔126的光阻以及晶種層上未形成接合墊128和貫通孔126的部分將被移除。光阻可藉由可接受的灰化或剝除製程移除,例如利用氧電漿或類似物。一旦光阻被移除,晶種層的暴露部分將被移除,例如藉由使用可接受的蝕刻製程,像是藉由濕式蝕刻或乾式蝕刻。晶種層和導電材料的保留部分形成接合墊128和貫通孔126。The photoresist used for the bonding pad 128 and the through hole 126 and the portion of the seed layer where the bonding pad 128 and the through hole 126 are not formed will be removed. The photoresist can be removed by an acceptable ashing or stripping process, such as using oxygen plasma or the like. Once the photoresist is removed, the exposed portion of the seed layer will be removed, for example by using an acceptable etching process, such as by wet etching or dry etching. The remaining portions of the seed layer and the conductive material form bonding pads 128 and through holes 126.

如前所述,一積體電路晶片(例如參考第1圖前述的積體電路晶片50)可貼附至接合墊128。在一些實施例中,接合墊128為凸塊下金屬化結構(UBMs),舉例而言,其可包括三層導電材料,像是一層鈦、一層銅、以及一層鎳。其他材料和層的配置亦可被利用來形成接合墊128,例如鉻/鉻-銅合金/銅/金的配置、鈦/鎢化鈦/銅的配置、或銅/鎳/金的配置。可使用於接合墊128的任何適合的材料和材料層完全包含於本發明實施例的範圍中。As mentioned above, an integrated circuit chip (for example, the integrated circuit chip 50 described above with reference to FIG. 1) can be attached to the bonding pad 128. In some embodiments, the bonding pad 128 is an under bump metallization structure (UBMs), for example, it may include three layers of conductive materials, such as a layer of titanium, a layer of copper, and a layer of nickel. Other material and layer configurations can also be used to form the bonding pad 128, such as a chromium/chromium-copper alloy/copper/gold configuration, a titanium/titanium tungsten/copper configuration, or a copper/nickel/gold configuration. Any suitable material and material layer that can be used for the bonding pad 128 are fully included in the scope of the embodiments of the present invention.

在第2G圖中,一或多個半導體裝置(例如第一積體電路晶片50)將貼附至接合墊128,以建立與第一側重佈線結構106的電性連接。舉例而言,第一積體電路晶片50可藉由在晶片連接器66(無論是導電柱或是凸塊下金屬化結構)上形成焊點130、將晶片連接器66壓至接合墊128、以及回焊焊點130以將第一積體電路晶片50貼合至第一側重佈線結構106來貼合。在一些實施例中,第一積體電路晶片50可利用直接金屬-金屬鍵合(direct metal-to-metal bonding)或混合鍵合(hybrid bonding)來貼附。第2G圖描繪了積體電路晶片50為具有比貫通孔126更高的高度。然而,應注意的是,貫通孔126可具有與積體電路晶片50大約相等的高度或比積體電路晶片50更高的高度。舉例而言,貫通孔126可具有約10微米至約200微米的高度HTV ,且積體電路晶片50可具有約30微米至約250微米的高度HIC1 。高度HTV 和高度HIC1 的比值可為約0.04至約8。In FIG. 2G, one or more semiconductor devices (such as the first integrated circuit chip 50) will be attached to the bonding pad 128 to establish an electrical connection with the first focused wiring structure 106. For example, the first integrated circuit chip 50 can be formed by forming solder joints 130 on the chip connector 66 (whether it is a conductive pillar or an under-bump metallization structure), pressing the chip connector 66 to the bonding pad 128, And the reflow solder joint 130 is used to bond the first integrated circuit chip 50 to the first focused wiring structure 106 for bonding. In some embodiments, the first integrated circuit die 50 may be attached by direct metal-to-metal bonding or hybrid bonding. FIG. 2G depicts that the integrated circuit chip 50 has a higher height than the through hole 126. However, it should be noted that the through hole 126 may have a height approximately equal to or higher than that of the integrated circuit chip 50. For example, the through hole 126 may have a height H TV of about 10 micrometers to about 200 micrometers, and the integrated circuit chip 50 may have a height H IC1 of about 30 micrometers to about 250 micrometers. The ratio of the height H TV to the height H IC1 may be about 0.04 to about 8.

應注意的是,對於積體電路晶片50而言,第一側重佈線結構106可為一扇出型重佈線結構。因此,金屬化圖案(例如金屬化圖案112、116、120)在橫向方向上可比積體電路晶片50更為延伸。扇出型設計允許了更薄的重佈線結構,且亦可容置更多的外部連接器,所述外部連接器可因而在橫向方向上比積體電路晶片50更為延伸。第一側重佈線結構106形成為具有厚度T1 ,此厚度T1 可為約20微米至100微米。It should be noted that, for the integrated circuit chip 50, the first focused wiring structure 106 may be a fan-out type rewiring structure. Therefore, the metallization patterns (for example, the metallization patterns 112, 116, 120) may extend more than the integrated circuit chip 50 in the lateral direction. The fan-out design allows a thinner rewiring structure and can also accommodate more external connectors, which can therefore extend more laterally than the integrated circuit chip 50. The first side rewiring structure 106 is formed to have a thickness T 1 , and the thickness T 1 may be about 20 μm to 100 μm.

一底部填充材料(underfill material)132可分配在第一積體電路晶片50和第一側重佈線裝置106之間。底部填充材料132圍繞焊點130和接合墊128。底部填充材料132可為任何可接受的材料,例如聚合物、環氧樹脂、模製底膠(molding underfill)、或類似物。底部填充材料132可利用針頭或噴射分配器分配、利用毛細管流製程分配、或利用其他適合的製程分配。在一些實施例中,一固化製程可被執行,以固化底部填充材料132。雖然未明確地顯示於第2G圖中,底部填充材料132可沿著第一積體電路晶片50的側壁延伸。An underfill material 132 may be distributed between the first integrated circuit chip 50 and the first focused wiring device 106. The underfill material 132 surrounds the solder joint 130 and the bonding pad 128. The underfill material 132 can be any acceptable material, such as polymer, epoxy, molding underfill, or the like. The underfill material 132 may be dispensed by a needle or jet dispenser, dispensed by a capillary flow process, or dispensed by other suitable processes. In some embodiments, a curing process may be performed to cure the underfill material 132. Although not explicitly shown in FIG. 2G, the underfill material 132 may extend along the sidewall of the first integrated circuit chip 50.

為了說明的目的,第2G圖係表示貼附至接合墊128的單一積體電路晶片50。在一些實施例中,兩個或多個積體電路晶片50(每個積體電路晶片50具有相同或不同的功能)可貼附至接合墊128。For illustrative purposes, FIG. 2G shows a single integrated circuit die 50 attached to the bonding pad 128. In some embodiments, two or more integrated circuit chips 50 (each integrated circuit chip 50 has the same or different functions) may be attached to the bonding pad 128.

第3A圖至第3H圖係表示根據一些實施例,形成一第二元件200的製程期間的中間步驟的剖視圖。如前所述,第二元件200可接著貼附至關於第2A-2G圖所述的第一元件100上。第二元件200可形成為個別的封裝體或可由晶圓級(wafer-level)製程形成。只有一個個別的封裝元件200被表示,但應注意的是第二元件200可為晶圓的一部分。在形成後,個別的第二元件200將單體化。最終的第二元件200亦可被稱作一積體封裝體(integrated package)。3A to 3H are cross-sectional views showing intermediate steps during the process of forming a second element 200 according to some embodiments. As mentioned above, the second element 200 can then be attached to the first element 100 described in relation to FIGS. 2A-2G. The second device 200 can be formed as a separate package or can be formed by a wafer-level process. Only one individual packaged component 200 is shown, but it should be noted that the second component 200 can be part of the wafer. After formation, the individual second element 200 will be singulated. The final second device 200 can also be referred to as an integrated package.

在第3A圖中,一第二承載基板202被提供,且一第二側重佈線結構可形成在第二承載基板202上。第二承載基板202可為玻璃承載基板、陶瓷承載基板、或類似物。第二承載基板202可為晶圓,從而多個封裝體可同時形成在第二承載基板202上。一第一金屬膜204形成在第二承載基板202上。第一金屬膜204可包括銅,像是一銅箔(copper foil)。第二承載基板202可具有約10微米至約400微米的厚度、或約200微米的厚度。第一金屬膜204可具有約1微米至約20微米的厚度、或約3微米的厚度。第一金屬膜204可包括銅或其他導電材料。In FIG. 3A, a second carrier substrate 202 is provided, and a second focused wiring structure can be formed on the second carrier substrate 202. The second carrier substrate 202 may be a glass carrier substrate, a ceramic carrier substrate, or the like. The second carrier substrate 202 can be a wafer, so that multiple packages can be formed on the second carrier substrate 202 at the same time. A first metal film 204 is formed on the second carrier substrate 202. The first metal film 204 may include copper, such as a copper foil. The second carrier substrate 202 may have a thickness of about 10 micrometers to about 400 micrometers, or a thickness of about 200 micrometers. The first metal film 204 may have a thickness of about 1 micrometer to about 20 micrometers, or a thickness of about 3 micrometers. The first metal film 204 may include copper or other conductive materials.

在第3B圖中,一光阻208接著在第一金屬膜204上形成和圖案化。光阻208可藉由旋轉塗布或類似方式形成,且可暴露至光線以圖案化。圖案化將形成穿過光阻208的開口,以暴露第一金屬膜204。In FIG. 3B, a photoresist 208 is then formed and patterned on the first metal film 204. The photoresist 208 can be formed by spin coating or the like, and can be exposed to light for patterning. The patterning will form an opening through the photoresist 208 to expose the first metal film 204.

在第3C圖中,一第二側重佈線結構206形成在第一金屬膜204之上。首先,一第一金屬走線210形成在第一金屬膜204之上,且光阻208被移除。第一金屬走線210可藉由有電電鍍形成且可包括一或多層導電材料。舉例而言,一層金(Au)可首先沉積,一層鎳(Ni)其次,且一層銅(Cu)在最後。金可沉積為厚度大於或大約0.1微米,例如約0.01微米至約3微米。鎳可沉積為厚度大於或大約3微米,例如約0.1微米至約10微米。銅可沉積為厚度大於或大約7微米,例如約1微米至約25微米。因此,第一金屬走線210可具有厚度大於或大約1微米至35微米,例如大於或大約10微米。像是這樣的厚度有益於將第一金屬走線210黏貼至第一金屬膜204、保持內部凝聚力(internal cohesiveness)、及/或提供充足的導電性能。少於此的厚度可能會造成較差的黏著性、凝聚力、及/或導電性。光阻208可藉由任何適合的剝除方法移除。In FIG. 3C, a second focused wiring structure 206 is formed on the first metal film 204. First, a first metal trace 210 is formed on the first metal film 204, and the photoresist 208 is removed. The first metal trace 210 may be formed by electroplating and may include one or more layers of conductive materials. For example, a layer of gold (Au) can be deposited first, a layer of nickel (Ni) second, and a layer of copper (Cu) last. Gold can be deposited to a thickness greater than or about 0.1 microns, for example, from about 0.01 microns to about 3 microns. Nickel can be deposited to a thickness greater than or about 3 microns, for example from about 0.1 microns to about 10 microns. Copper can be deposited to a thickness greater than or about 7 microns, for example, about 1 to about 25 microns. Therefore, the first metal trace 210 may have a thickness greater than or about 1 micrometer to 35 micrometers, for example, greater than or about 10 micrometers. Such a thickness is beneficial for adhering the first metal trace 210 to the first metal film 204, maintaining internal cohesiveness, and/or providing sufficient electrical conductivity. A thickness less than this may cause poor adhesion, cohesion, and/or conductivity. The photoresist 208 can be removed by any suitable stripping method.

在第3D圖中,一介電層212形成在第一金屬走線210之上。介電層212可藉由一熱層壓製程(thermal lamination process)形成。介電層212可包括預浸料(prepreg)或ABF膜(Ajinomoto Build-up Film)。在一些實施例中,介電層212可為具有約10微米至約100微米的厚度的預浸料,例如約30微米,或可為具有約10微米至約100微米的厚度的ABF膜,例如約20微米。使用預浸料或ABF膜材料作為介電層212的好處為第二側重佈線結構206將具有高等級的強度和可靠度。當之後與第一側重佈線結構106耦合時,整個半導體封裝體將不易翹曲。In FIG. 3D, a dielectric layer 212 is formed on the first metal trace 210. The dielectric layer 212 may be formed by a thermal lamination process. The dielectric layer 212 may include prepreg or ABF film (Ajinomoto Build-up Film). In some embodiments, the dielectric layer 212 may be a prepreg having a thickness of about 10 microns to about 100 microns, such as about 30 microns, or may be an ABF film having a thickness of about 10 microns to about 100 microns, such as About 20 microns. The advantage of using prepreg or ABF film material as the dielectric layer 212 is that the second-focused wiring structure 206 will have a high level of strength and reliability. When coupled with the first focused wiring structure 106 later, the entire semiconductor package will not be easily warped.

在第3E圖中,介電層212被圖案化以形成暴露第一金屬走線210之部分的開口。開口包括通孔開口(via openings)214,延伸穿過介電層212以暴露第一金屬走線210的部分。開口更包括線路開口(line openings)216,連接通孔開口214且提供佈線可能性(routing capabilities)。介電層212可利用單一鑲嵌(damascene)或雙鑲嵌製程圖案化。圖案化可藉由任何適合的方法執行,例如形成一光阻並濕式蝕刻或乾式蝕刻介電層212及/或使用一雷射剝蝕(laser ablation)(或雷射鑽孔(laser drilling))技術。雖然描繪為垂直側壁,應注意的是,雷射鑽孔技術可產生具有非垂直側壁的通孔開口214。通孔開口214可具有約30微米至約150微米的寬度,例如約65微米。In FIG. 3E, the dielectric layer 212 is patterned to form an opening exposing a portion of the first metal trace 210. The opening includes via openings 214 extending through the dielectric layer 212 to expose a portion of the first metal trace 210. The openings further include line openings 216, which are connected to the via openings 214 and provide routing capabilities. The dielectric layer 212 can be patterned by a single damascene or dual damascene process. Patterning can be performed by any suitable method, such as forming a photoresist and wet etching or dry etching the dielectric layer 212 and/or using a laser ablation (or laser drilling) technology. Although depicted as vertical sidewalls, it should be noted that the laser drilling technique can produce via openings 214 with non-vertical sidewalls. The via opening 214 may have a width of about 30 microns to about 150 microns, for example, about 65 microns.

在第3F圖中,在介電層212上方區域的通孔開口214和線路開口216將填充一導電材料,以形成導電通孔218(在通孔開口214中)和第二金屬走線220(在線路開口216中)。導電材料可藉由有電電鍍或無電電鍍、或任何適合的方法沉積。第二金屬走線220可具有約10微米的厚度。或者,導電通孔218可在介電層212被圖案化以形成第二金屬走線220之前在最初形成。In Figure 3F, the via opening 214 and the circuit opening 216 in the area above the dielectric layer 212 will be filled with a conductive material to form the conductive via 218 (in the via opening 214) and the second metal trace 220 ( In the line opening 216). The conductive material can be deposited by electroplating or electroless plating, or any suitable method. The second metal trace 220 may have a thickness of about 10 microns. Alternatively, the conductive via 218 may be initially formed before the dielectric layer 212 is patterned to form the second metal trace 220.

第二側重佈線結構206(包括第一金屬走線210、導電通孔218、以及第二金屬走線220)形成為具有厚度T2 ,此厚度T2 可為約20微米至約150微米。第二側重佈線結構206的厚度可大於或相等於背側重佈線結構106的厚度T1 。厚度T2 和厚度T1 的比值可為約0.3至約3。比值在此範圍內提供了合適的剛性以避免或減少因為不同的熱膨脹係數(coefficient of thermal expansions, CTEs)而產生的翹曲,舉例而言,當第二元件200接著貼附至第一元件100時,第一側重佈線結構106的介電層和金屬化圖案以及包括積體電路晶片50的材料的不同熱膨脹係數。比值小於此數值可能無法提供充足的剛性予第二元件200以抗衡第一元件100的元件膨脹。比值大於此數值可能會增加訊號長度,從而減少了封裝裝置的性能。The second focused wiring structure 206 (including the first metal trace 210, the conductive via 218, and the second metal trace 220) is formed to have a thickness T 2 , and the thickness T 2 may be about 20 micrometers to about 150 micrometers. The thickness of the second focused wiring structure 206 may be greater than or equal to the thickness T 1 of the back focused wiring structure 106. The ratio of the thickness T 2 to the thickness T 1 may be about 0.3 to about 3. The ratio within this range provides suitable rigidity to avoid or reduce the warpage caused by different coefficients of thermal expansions (CTEs). For example, when the second element 200 is then attached to the first element 100 At this time, the first focus is on the different thermal expansion coefficients of the dielectric layer and metallization pattern of the wiring structure 106 and the material including the integrated circuit chip 50. A ratio smaller than this value may not provide sufficient rigidity for the second element 200 to counteract the element expansion of the first element 100. A ratio greater than this value may increase the signal length, thereby reducing the performance of the packaged device.

在第3G圖中,阻焊材料222形成且圖案化以形成暴露導電通孔218及/或第二金屬走線220的開口224。此外,為了保護的目的,導電通孔218和第二金屬走線220的暴露部分可被處理。舉例而言,化鎳鈀金(eletroless nickel electroless palladium immersion glod, ENEPIG)處理或有機保焊劑(organic solderability preservative, OSP)可於導電通孔218和第二金屬走線220的暴露部分實施。阻焊材料可具有約5微米至約40微米的厚度,例如約10微米。阻焊材料222亦可用來保護第二側重佈線結構206的保護區域不受外部損害。In FIG. 3G, the solder resist material 222 is formed and patterned to form an opening 224 exposing the conductive via 218 and/or the second metal trace 220. In addition, for protection purposes, the exposed portions of the conductive via 218 and the second metal trace 220 may be processed. For example, eletroless nickel electroless palladium immersion glod (ENEPIG) treatment or organic solderability preservative (OSP) can be implemented on the exposed portions of the conductive via 218 and the second metal trace 220. The solder resist material may have a thickness of about 5 microns to about 40 microns, for example, about 10 microns. The solder resist material 222 can also be used to protect the protection area of the second focused wiring structure 206 from external damage.

在第3H圖中,連接器226形成在導電通孔218和第二金屬走線220的暴露部分之上。連接器226可為焊球,以類似於第一積體電路晶片50上的焊料區域的方法形成,且可以以類似於第一積體電路晶片50上的焊料區域的材料形成。In FIG. 3H, the connector 226 is formed on the exposed portion of the conductive via 218 and the second metal trace 220. The connector 226 may be a solder ball, formed in a method similar to the solder area on the first integrated circuit die 50, and may be formed in a material similar to the solder area on the first integrated circuit die 50.

就晶圓級製程以形成第二元件200而言,一單體化製程可藉由沿著相鄰第二元件200的劃線區域(切割道)鋸切來執行。如以下所說明的,生成的單體化的第二元件200耦合至第一元件100。在一些實施例中,在第二元件200貼附之前,第一元件100也類似地單體化。在一些實施例中,第一元件100在貼附至第二元件200後單體化。For the wafer-level process to form the second device 200, a singulation process can be performed by sawing along the scribe area (dicing path) of the adjacent second device 200. As explained below, the resulting singularized second element 200 is coupled to the first element 100. In some embodiments, before the second element 200 is attached, the first element 100 is similarly singulated. In some embodiments, the first element 100 is singulated after being attached to the second element 200.

第4A圖至第4H圖係表示根據一些實施例,貼附第二元件200至第一元件100的中間步驟的剖視圖,以及額外製程,以形成一封裝體400。4A to 4H are cross-sectional views of intermediate steps of attaching the second device 200 to the first device 100 and additional manufacturing processes to form a package 400 according to some embodiments.

首先請參閱第4A圖,封裝體400被表示,其中第一元件100為晶圓的一部份。在一些實施例中(但未表示於第4A圖中),第一元件100在劃線區域404已經單體化。First, please refer to FIG. 4A. The package 400 is shown in which the first element 100 is a part of the wafer. In some embodiments (but not shown in FIG. 4A), the first element 100 has been singulated in the scribe area 404.

每個單體化的第二元件200利用連接器226安裝至第一元件100。如前所述,第一元件100包括用來貼附的貫通孔126。因此,連接器226結合至對應的貫通孔126。在一些實施例中,連接器226被回焊以將第二元件200貼附至貫通孔126。連接器226將第二元件200電性耦合至第一封裝元件100的第一側重佈線結構106。連接器226可具有形成於其上的環氧樹脂助焊劑(epoxy flux,未圖示),因為在第二元件200貼附至第一元件100之後,其會與餘留的環氧樹脂助焊劑的環氧樹脂部分的至少一些回焊。此餘留的環氧樹脂部分可充當底部填充體,以減少應力且保護回焊連接器226產生的接點。在第二元件200貼附至第一元件100之後,第一側重佈線結構106和第二側重佈線結構206可彼此分離一厚度T3 。厚度T3 可為約50微米至約500微米。厚度T3 和厚度T1 的比值可為約0.4至約5。厚度T3 和厚度T2 的比值可為約0.3至約4。Each singulated second element 200 is mounted to the first element 100 using a connector 226. As mentioned above, the first element 100 includes a through hole 126 for attachment. Therefore, the connector 226 is coupled to the corresponding through hole 126. In some embodiments, the connector 226 is reflowed to attach the second component 200 to the through hole 126. The connector 226 electrically couples the second component 200 to the first focused wiring structure 106 of the first package component 100. The connector 226 may have epoxy flux (not shown) formed thereon, because after the second component 200 is attached to the first component 100, it will interact with the remaining epoxy flux. At least some of the epoxy part is reflowed. The remaining epoxy resin portion can act as an underfill to reduce stress and protect the contacts created by the reflow connector 226. After the second component 200 is attached to the first component 100, the first focused wiring structure 106 and the second focused wiring structure 206 can be separated from each other by a thickness T 3 . The thickness T 3 may be about 50 microns to about 500 microns. The ratio of the thickness T 3 to the thickness T 1 may be about 0.4 to about 5. The ratio of the thickness T 3 to the thickness T 2 may be about 0.3 to about 4.

在第4B圖中,一封裝膠(encapsulant)310形成在第一元件100之上且包圍第二元件200。封裝膠310更封裝貫通孔126、第一積體電路晶片50、以及貼附至第一元件100及/或第二元件200的任何其他裝置(若有)。封裝膠310更形成在相鄰第二元件200的間隙區域中。封裝膠310可在第二封裝元件200貼附之後藉由一毛細管流製程形成、或在第二封裝元件200貼附之前藉由一適合的沉積方法形成。在一些實施例中,封裝膠310可藉由壓縮成型(compression molding)、轉注成型(transfer molding)、或類似方法施加。封裝膠310可以液體或半液體(semi-liquid)形式被施加,且接著隨後固化。封裝膠310可為成型模料(molding compound)、環氧樹脂、或類似物。In FIG. 4B, an encapsulant 310 is formed on the first element 100 and surrounds the second element 200. The encapsulant 310 further encapsulates the through hole 126, the first integrated circuit chip 50, and any other devices attached to the first device 100 and/or the second device 200 (if any). The encapsulant 310 is further formed in the gap area of the adjacent second element 200. The encapsulant 310 can be formed by a capillary flow process after the second package component 200 is attached, or can be formed by a suitable deposition method before the second package component 200 is attached. In some embodiments, the encapsulant 310 may be applied by compression molding, transfer molding, or similar methods. The encapsulant 310 may be applied in a liquid or semi-liquid form, and then subsequently cured. The encapsulant 310 may be a molding compound, epoxy resin, or the like.

如第4B圖中的插圖401、402所表示,封裝膠310可形成為包圍第二元件200的第二側重佈線結構206的側邊邊緣。封裝膠310可部分地或完全地覆蓋第二元件200的側邊邊緣。舉例而言,如插圖401所描繪,封裝膠310可具有凹陷的上表面,其最高點位於接近的二元件200的側邊邊緣。封裝膠310可部分地或完全地覆蓋的二側重佈線結構206的側邊邊緣。在一些實施例中,封裝膠310更可覆蓋第二承載基板202的側邊邊緣的部分。此外,上表面的最低點可低於第二側重佈線結構206最接近第二承載基板202的部分。如插圖402所描繪,封裝膠310可形成來覆蓋的二側重佈線結構206的所有側邊邊緣,以及第二承載基板202的所有或部分側邊邊緣。在一些實施例中,封裝膠310可覆蓋第二承載基板202的全部的側邊邊緣,甚至是第二承載基板202的上表面的部分(未特別繪出)。As indicated by the illustrations 401 and 402 in FIG. 4B, the encapsulant 310 may be formed to surround the side edges of the second focused wiring structure 206 of the second component 200. The encapsulant 310 may partially or completely cover the side edges of the second element 200. For example, as depicted in the illustration 401, the encapsulant 310 may have a concave upper surface, the highest point of which is located at the side edge of the adjacent two devices 200. The encapsulant 310 may partially or completely cover the side edges of the two-sided wiring structure 206. In some embodiments, the encapsulant 310 can further cover the side edges of the second carrier substrate 202. In addition, the lowest point of the upper surface may be lower than the portion of the second focused wiring structure 206 that is closest to the second carrier substrate 202. As depicted in the illustration 402, the encapsulant 310 can be formed to cover all the side edges of the two-sided wiring structure 206 and all or part of the side edges of the second carrier substrate 202. In some embodiments, the encapsulant 310 may cover all the side edges of the second carrier substrate 202, and even a part of the upper surface of the second carrier substrate 202 (not specifically shown).

封裝膠310提供了第二側重佈線結構206額外的支持,這使得整體封裝體400更強固、更可靠、且更不易翹曲。如前所述,增加的強度和堅固性是由封裝膠310的上部分黏貼至第二元件200的側邊邊緣而來。封裝膠310可朝遠離第二元件200之側邊邊緣的方向向下傾斜,如第4B圖的插圖401所描繪。傾斜可與水平線成一角度θ。所述角度θ可為約0度至約45度、或約45度至約60度。The encapsulant 310 provides additional support for the second-focused wiring structure 206, which makes the overall package 400 stronger, more reliable, and less likely to warp. As mentioned above, the increased strength and sturdiness comes from the adhesion of the upper part of the encapsulant 310 to the side edges of the second element 200. The encapsulant 310 may be inclined downward in a direction away from the side edge of the second element 200, as depicted in the inset 401 of FIG. 4B. The inclination can be at an angle θ to the horizontal. The angle θ may be about 0 degrees to about 45 degrees, or about 45 degrees to about 60 degrees.

在第4C圖中,根據一些實施例,第二承載基板202從封裝體400移除,暴露第二側重佈線結構206。第二承載基板202可利用例如一熱處理來改變設置在第二承載基板202上的釋放層的黏著性,以從第二側重佈線結構206拆卸(demounted)、脫膠(debonded)、或機械地剝離(peeled off)。在一些實施例中,一能量源被利用來照射及加熱釋放層直到釋放層失去至少一些自身的黏著性,所述能量源例如為一紫外線(ultraviolet, UV)雷射、一二氧化碳(carbon dioxide, CO2 )雷射、或一紅外線(infrared, IR)雷射。一旦執行後,第二承載基板202和金屬膜204可物理地分離且從第二側重佈線結構206移除。在一些實施例中,一平坦化製程或一機械剝離製程可被執行,以移除第二承載基板202來暴露第二側重佈線結構206。平坦化結構亦可移除一些可能形成在第二側重佈線結構206的上層之上的封裝膠310。舉例而言,平坦化結構可為化學機械拋光(chemical-mechanical polish, CMP)、研磨製程、或類似方式。需特別說明的是,即便在本實施例中封裝膠310形成為完全覆蓋第二元件的側邊邊緣(且或許在第二承載基板202的上表面之上(例如大體描繪在第4B圖的插圖402中)),因為第二承載基板202的保護,封裝體400仍不易在第二側重佈線結構206的上表面上成型蔓延(creep)封裝膠310。因此,在移除第二承載基板202後,第二側重佈線結構206的上表面沒有封裝膠310。因此,封裝膠310的最頂部表面可以與第二側重佈線結構206的上表面齊平或自第二側重佈線結構206的上表面凹陷。In FIG. 4C, according to some embodiments, the second carrier substrate 202 is removed from the package 400, exposing the second focused wiring structure 206. The second carrier substrate 202 can use, for example, a heat treatment to change the adhesion of the release layer provided on the second carrier substrate 202, so as to be demounted, debonded, or mechanically peeled off from the second focused wiring structure 206 ( peeled off). In some embodiments, an energy source is used to irradiate and heat the release layer until the release layer loses at least some of its own adhesiveness, such as an ultraviolet (UV) laser, a carbon dioxide (carbon dioxide, CO 2 ) laser, or an infrared (IR) laser. Once executed, the second carrier substrate 202 and the metal film 204 can be physically separated and removed from the second focused wiring structure 206. In some embodiments, a planarization process or a mechanical peeling process may be performed to remove the second carrier substrate 202 to expose the second focused wiring structure 206. The planarization structure can also remove some of the encapsulant 310 that may be formed on the upper layer of the second focused wiring structure 206. For example, the planarization structure can be a chemical-mechanical polish (CMP), a polishing process, or the like. It should be particularly noted that even in the present embodiment, the encapsulant 310 is formed to completely cover the side edges of the second component (and perhaps on the upper surface of the second carrier substrate 202 (for example, the illustration roughly depicted in Figure 4B) 402)), because of the protection of the second carrier substrate 202, the package body 400 is still not easy to mold the encapsulant 310 on the upper surface of the second focused wiring structure 206. Therefore, after the second carrier substrate 202 is removed, there is no encapsulant 310 on the upper surface of the second focused wiring structure 206. Therefore, the topmost surface of the encapsulant 310 may be flush with the upper surface of the second wiring structure 206 or recessed from the upper surface of the second wiring structure 206.

請繼續參閱第4C圖,在一些實施例中,鈍化層320在暴露的第二側重佈線結構206之上形成和圖案化。鈍化層320可為一介電材料,其形成的方法和材料可類似於介電層110、114、118、122中的任一者。或者,鈍化層320可為一阻焊材料,其形成的方法和材料可類似於阻焊材料222。Please continue to refer to FIG. 4C. In some embodiments, the passivation layer 320 is formed and patterned on the exposed second focused wiring structure 206. The passivation layer 320 may be a dielectric material, and its formation method and material may be similar to any of the dielectric layers 110, 114, 118, and 122. Alternatively, the passivation layer 320 may be a solder resist material, and its formation method and material may be similar to the solder resist material 222.

在第4D圖中,封裝體400可翻轉於臨時基板406之上且貼附於臨時基板406,所述臨時基板406例如為膠帶、晶圓、面板、框架、環體、或類似物。第一承載基板102接著被移除。在一些實施例中,承載基板拆除被執行以使第一承載基板102從第一側重佈線結構106分離(或拆卸或脫膠),例如介電層110。根據一些實施例,拆除包括投射光線(例如雷射光或紫外線光)在釋放層104上,從而釋放層104在光線的熱能之下分解,第一承載基板102可被移除。In FIG. 4D, the package 400 can be turned over on the temporary substrate 406 and attached to the temporary substrate 406. The temporary substrate 406 is, for example, tape, wafer, panel, frame, ring, or the like. The first carrier substrate 102 is then removed. In some embodiments, detachment of the carrier substrate is performed to separate (or detach or de-glue) the first carrier substrate 102 from the first focused wiring structure 106, such as the dielectric layer 110. According to some embodiments, the removal includes projecting light (for example, laser light or ultraviolet light) on the release layer 104, so that the release layer 104 is decomposed under the thermal energy of the light, and the first carrier substrate 102 can be removed.

在第4E圖中,導電連接器410形成在第一側重佈線結構106上。導電連接器410可為球柵陣列封裝(ball grid array, BGA)連接器、焊球、金屬柱、C4(controlled collapse chip connection)凸塊、微凸塊、化鎳鈀金技術(ENEPIG)形成的凸塊、或類似物。導電連接器410可包括一導電材料,例如焊料、銅、鋁、金、鎳、銀、鈀、錫、類似物、或其組合。在一些實施例中,導電連接器410藉由最初通過蒸鍍法(evaporation)形成一層焊料、有電電鍍、印製(printing)、焊料轉移(solder transfer)、植球(ball placement)、或類似方式形成。一旦一層焊料形成在結構上,回焊可被執行,以使材料被塑形為所所需的凸塊形狀。在另一實施例中,導電連接器410包括金屬柱(例如銅柱),藉由濺鍍、印製、有電電鍍、無電電鍍、化學氣相沉積、或類似方式形成。金屬柱可不需要焊料且可具有大致垂直的側壁。在一些實施例中,一金屬蓋層形成在金屬柱的頂部。金屬蓋層可包括鎳、錫、錫鉛(tin-lead)、金、銀、鈀、銦、鎳鈀金(nickel-palladium-gold)、鎳金(nickel-gold)、類似物、或其組合,且可藉由電鍍製程形成。In FIG. 4E, the conductive connector 410 is formed on the first focused wiring structure 106. The conductive connector 410 can be formed by ball grid array (BGA) connectors, solder balls, metal pillars, C4 (controlled collapse chip connection) bumps, micro bumps, and nickel-palladium-gold technology (ENEPIG) Bumps, or the like. The conductive connector 410 may include a conductive material, such as solder, copper, aluminum, gold, nickel, silver, palladium, tin, the like, or a combination thereof. In some embodiments, the conductive connector 410 is formed by initially forming a layer of solder by evaporation, electroplating, printing, solder transfer, ball placement, or the like Way to form. Once a layer of solder is formed on the structure, reflow can be performed to shape the material into the desired bump shape. In another embodiment, the conductive connector 410 includes a metal pillar (for example, a copper pillar), which is formed by sputtering, printing, electroplating, electroless plating, chemical vapor deposition, or the like. The metal pillar may not require solder and may have substantially vertical sidewalls. In some embodiments, a metal cap layer is formed on top of the metal pillars. The metal cap layer may include nickel, tin, tin-lead, gold, silver, palladium, indium, nickel-palladium-gold, nickel-gold, the like, or a combination thereof , And can be formed by electroplating process.

根據一些實施例,若尚未單體化,結構可接著沿著劃線區域404(例如參見第4A圖)單體化。或者,結構可在形成導電連接器410之前單體化。在一些實施例中,結構可利用一或多個鋸刃單體化,將封裝體400分開為分離的片塊,形成一或多個單體化封裝體400。然而,任何適合的單體化方法(包括雷射剝蝕(laser ablation)或一或多個濕式蝕刻)也可以被利用。According to some embodiments, if it has not been singulated, the structure can then be singulated along the scribe area 404 (see, for example, Figure 4A). Alternatively, the structure may be singulated before the conductive connector 410 is formed. In some embodiments, the structure can be singulated using one or more saw blades to divide the package 400 into separate pieces to form one or more singulated packages 400. However, any suitable singulation method (including laser ablation or one or more wet etchings) can also be used.

在單體化之後,第一側重佈線結構106具有寬度W1 ,所述寬度W1 可為約3毫米至約150毫米。第二元件200及其第二側重佈線結構206具有寬度W2 ,所述寬度W2 可為約3毫米至約150毫米。寬度W2 可小於或相等於寬度W1 (例如第一元件及其第一重佈線結構106的寬度)。寬度W1 和寬度W2 的比值可為約1至約3、或約1。比值在此範圍中可使整個半導體封裝體在第二側重佈線結構206耦合至第一側重佈線結構106時不易翹曲。換言之,第二側重佈線結構206的強度和寬度W2 將平衡第一側重佈線結構106可能會發生的翹曲。After singulation, the first focused wiring structure 106 has a width W 1 , and the width W 1 may be about 3 mm to about 150 mm. The second element 200 and its second focused wiring structure 206 have a width W 2 , and the width W 2 may be about 3 mm to about 150 mm. The width W 2 may be less than or equal to the width W 1 (for example, the width of the first element and its first rewiring structure 106 ). The ratio of the width W 1 to the width W 2 may be about 1 to about 3, or about 1. The ratio in this range can make the entire semiconductor package less likely to be warped when the second-focused wiring structure 206 is coupled to the first-focused wiring structure 106. In other words, the strength and width W 2 of the second wiring structure 206 will balance the warpage that may occur in the first wiring structure 106.

在第4F圖和第4G圖中,在單體化之後,封裝體400可從臨時基板406移除,並翻轉於另外的基板之上且貼附至此另外的基板,所述另外的基板例如基板503(例如承載基板、封裝基板、印刷電路板(PCB)、或類似物)。如圖所示,封裝體400可以以鈍化層320作為特點(第4F圖)或者鈍化層320可被省略(第4G圖)。在封裝體400中的一些情況中,貫通孔126可對齊導電通孔218,如第4G圖的擴展部分所描繪。取決於形成的方法,導電通孔218可具有向內傾斜的側壁。在一些情況下,向內傾斜的側壁可具有內凹(concave)形狀,使導電通孔218具有沙漏形狀。此外,導電通孔218可具有齒狀側壁。齒狀側壁某些部份是歸因於鑽孔穿過介電層212的雷射剝蝕方式,如關於第3F圖先前所說明的。In Figures 4F and 4G, after singulation, the package 400 can be removed from the temporary substrate 406, turned over and attached to another substrate, such as a substrate 503 (for example, a carrier substrate, a package substrate, a printed circuit board (PCB), or the like). As shown in the figure, the package 400 may feature a passivation layer 320 (FIG. 4F) or the passivation layer 320 may be omitted (FIG. 4G). In some cases in the package 400, the through holes 126 may be aligned with the conductive through holes 218, as depicted in the expanded portion of FIG. 4G. Depending on the method of formation, the conductive via 218 may have inwardly inclined sidewalls. In some cases, the inwardly inclined sidewall may have a concave shape, so that the conductive via 218 has an hourglass shape. In addition, the conductive via 218 may have tooth-shaped sidewalls. Some parts of the dentate sidewalls are due to the laser ablation method of drilling through the dielectric layer 212, as previously explained with respect to FIG. 3F.

在第4H圖中,示出了一個實施例,類似於關於第4F圖先前所說明的,其中額外裝置511貼附至基板503。額外裝置511可包括主動裝置及/或被動裝置,例如積體被動裝置(integrated passive devices)和表面安裝元件(surface mount devices, SMD)(例如電容)。此外,額外裝置511可包括類似於積體電路晶片50的裝置,以及為了預期目的設計的裝置,像是記憶體晶片(例如動態隨機存取記憶體(DRAM)晶片、堆疊式記憶體晶片(stacked memory die)、高頻寬記憶體(HBM)晶片等)、邏輯晶片、中央處理器(CPU)晶片、單晶片系統(SoC)、晶圓上元件(a component on a wafer, CoW)、積體扇出型結構(integrated fan-out structure, InFO)、封裝體、類似物、或其組合。In Figure 4H, an embodiment is shown, similar to that previously described with respect to Figure 4F, in which an additional device 511 is attached to the substrate 503. The additional devices 511 may include active devices and/or passive devices, such as integrated passive devices and surface mount devices (SMD) (such as capacitors). In addition, the additional device 511 may include devices similar to the integrated circuit chip 50, and devices designed for the intended purpose, such as memory chips (such as dynamic random access memory (DRAM) chips, stacked memory chips). memory die), high bandwidth memory (HBM) chip, etc.), logic chip, central processing unit (CPU) chip, single chip system (SoC), a component on a wafer (CoW), integrated fan-out Type structure (integrated fan-out structure, InFO), package body, the like, or a combination thereof.

第5A圖至第5H圖以及第6A圖至第6H圖描述了根據一些實施例,形成第一元件(包括第一積體電路晶片50)、形成第二元件(包括第二積體電路晶片50的貼附)、以及將第二元件貼附至第一元件和形成半導體封裝體的其他製程的各種中間步驟。FIGS. 5A to 5H and FIGS. 6A to 6H describe the formation of a first element (including the first integrated circuit chip 50) and the formation of a second element (including the second integrated circuit chip 50) according to some embodiments. Attachment), and various intermediate steps of attaching the second element to the first element and forming the semiconductor package.

第5A圖至第5H圖係表示根據一些實施例,形成第一元件501、第二元件502、以及封裝體504的中間步驟的剖視圖。具體而言,所述圖式描繪了形成第一元件501、將第二元件502貼附至第一元件501(以及額外步驟)以形成封裝體504的某些中間步驟。5A to 5H are cross-sectional views showing intermediate steps of forming the first element 501, the second element 502, and the package body 504 according to some embodiments. Specifically, the drawings depict some intermediate steps of forming the first element 501 and attaching the second element 502 to the first element 501 (and additional steps) to form the package 504.

在第5A圖中,第一元件501的第一側重佈線結構106被提供,且貫通孔126和接合墊128形成在第一側重佈線結構106之上。類似於先前關於第2A圖至第2F圖所說明的製程和材料可被使用。在第5B圖中,第一積體電路晶片50與一或多個其他的半導體裝置550一起貼附(僅表示了一個,但可有複數個額外的半導體裝置)。類似於先前關於第2G圖所說明的製程和材料可被使用。In FIG. 5A, the first focused wiring structure 106 of the first element 501 is provided, and the through hole 126 and the bonding pad 128 are formed on the first focused wiring structure 106. Processes and materials similar to those previously described with respect to Figures 2A to 2F can be used. In FIG. 5B, the first integrated circuit chip 50 is attached together with one or more other semiconductor devices 550 (only one is shown, but there may be a plurality of additional semiconductor devices). Processes and materials similar to those previously described in Figure 2G can be used.

第一積體電路晶片50和其他裝置550可包括為了預期目的設計的裝置,像是記憶體晶片(例如動態隨機存取記憶體(DRAM)晶片、堆疊式記憶體晶片(stacked memory die)、高頻寬記憶體(HBM)晶片等)、邏輯晶片、中央處理器(CPU)晶片、單晶片系統(SoC)、晶圓上元件(CoW)、積體扇出型結構(InFO)、封裝體、類似物、或其組合。第一積體電路晶片50和其他裝置550可在同一技術節點(technology node)的製程中形成,或是可在相異技術節點的製程中形成。舉例而言,第一積體電路晶片50可為比其他裝置550更進步的技術節點。第一積體電路晶片50和其他裝置550可具有相異尺寸(例如相異高度及/或表面面積),或可具有相同尺寸(例如相同高度及/或表面面積)。第一側重佈線結構106的優勢在於在積體電路晶片50、其他裝置550、隨後貼附的第二元件502、以及隨後貼附至第一側重佈線結構106的另一側的元件之間提供電性連接。The first integrated circuit chip 50 and other devices 550 may include devices designed for the intended purpose, such as memory chips (such as dynamic random access memory (DRAM) chips, stacked memory chips (stacked memory die), high bandwidth) Memory (HBM) chip, etc.), logic chip, central processing unit (CPU) chip, single chip system (SoC), on-wafer component (CoW), integrated fan-out structure (InFO), package, and the like , Or a combination thereof. The first integrated circuit chip 50 and the other devices 550 may be formed in the same technology node (technology node) process, or may be formed in the process of a different technology node. For example, the first integrated circuit chip 50 may be a more advanced technology node than other devices 550. The first integrated circuit chip 50 and the other devices 550 may have different sizes (for example, different heights and/or surface areas), or may have the same size (for example, the same heights and/or surface areas). The advantage of the first side rewiring structure 106 is to provide electrical power between the integrated circuit chip 50, other devices 550, the second component 502 that is subsequently attached, and the components that are subsequently attached to the other side of the first rewiring structure 106. Sexual connection.

在一些實施例中,第一積體電路晶片50和其他裝置包括電晶體、電容、電感、電阻、金屬化層、外部連接器、以及類似物在其中,為了特定功能設計。在一些實施例中,第一積體電路晶片50和其他裝置可包括多於一個相同類型的裝置,或可包括不同的裝置。第5B圖顯示了單一積體電路晶片50,但在一些實施例中,一個、兩個、或更多的積體電路晶片50或其他裝置可貼附至第一側重佈線結構106。第5B圖描繪了積體電路晶片50為具有比貫通孔126較低的高度。這是為了容置第二元件502,第二元件502將包括另一積體電路晶片(如之後的圖式中所示)。舉例而言,貫通孔126可具有約10微米至約200微米的高度HTV ,且積體電路晶片50可具有約30微米至約250微米的高度HIC1 。高度HTV 和高度HIC1 的比值可為約0.04至約8。In some embodiments, the first integrated circuit chip 50 and other devices include transistors, capacitors, inductors, resistors, metallization layers, external connectors, and the like therein, designed for specific functions. In some embodiments, the first integrated circuit die 50 and other devices may include more than one device of the same type, or may include different devices. FIG. 5B shows a single integrated circuit chip 50, but in some embodiments, one, two, or more integrated circuit chips 50 or other devices may be attached to the first focused wiring structure 106. FIG. 5B depicts the integrated circuit chip 50 having a lower height than the through hole 126. This is to accommodate the second component 502, which will include another integrated circuit chip (as shown in the following figures). For example, the through hole 126 may have a height H TV of about 10 micrometers to about 200 micrometers, and the integrated circuit chip 50 may have a height H IC1 of about 30 micrometers to about 250 micrometers. The ratio of the height H TV to the height H IC1 may be about 0.04 to about 8.

在第5C圖中,提供了第二元件502的第二側重佈線結構206,且阻焊材料222可形成和圖案化,以形成除了開口224以外的開口228。類似於先前關於第3A圖至第3H圖所說明的製程和材料可被使用。一些或所有的開口228可暴露導電通孔218和第二金屬走線220的部分。開口228與開口224可使用相同或不同的圖案化方法同時形成或在不同時間點形成。In FIG. 5C, the second focused wiring structure 206 of the second element 502 is provided, and the solder resist material 222 can be formed and patterned to form an opening 228 in addition to the opening 224. Processes and materials similar to those previously described with respect to Figures 3A to 3H can be used. Some or all of the openings 228 may expose portions of the conductive via 218 and the second metal trace 220. The opening 228 and the opening 224 may be formed at the same time or at different time points using the same or different patterning methods.

在第5D圖中,一第二積體電路晶片50可於開口228處貼附至第二側重佈線結構206,且電性耦合至導電通孔218和第二金屬走線220。類似於先前關於第2G圖至第5B圖所說明的製程和材料可被使用,包括接合墊528、焊料接點530、以及底部填充材料532的形成。此外,連接器226可在開口224中形成。In FIG. 5D, a second integrated circuit chip 50 can be attached to the second focused wiring structure 206 at the opening 228, and is electrically coupled to the conductive via 218 and the second metal trace 220. Processes and materials similar to those previously described with respect to FIGS. 2G to 5B can be used, including the formation of bonding pads 528, solder joints 530, and underfill material 532. In addition, the connector 226 may be formed in the opening 224.

在第5E圖中,第二元件502(包括第二側重佈線結構206和第二積體電路晶片50)貼附至第一元件501,且第二承載基板202利用類似於先前關於第4A圖至第4C圖所說明的製程和材料移除。如先前關於封裝體400所說明的,封裝體504具有的第一側重佈線結構106的寬度W1 大於第二側重佈線結構206的寬度W2 ,且可形成封裝膠310包圍第二側重佈線結構206的側邊邊緣,類似於第4B圖至第4H圖所示。如所示,第二元件502被貼附,從而第一積體電路晶片50和第二積體電路晶片50的背側相互面向對方。第一和第二積體電路晶片50的任一者或兩者可具有沿著背側的介電層510,其可接著直接插入於第一和第二積體電路晶片50之間。In Figure 5E, the second component 502 (including the second focused wiring structure 206 and the second integrated circuit chip 50) is attached to the first component 501, and the second carrier substrate 202 is similar to the previous figure 4A to The process and material removal illustrated in Figure 4C. As previously described with respect to the package 400, the package 504 has a width W 1 of the first wiring structure 106 that is greater than the width W 2 of the second wiring structure 206, and an encapsulant 310 can be formed to surround the second wiring structure 206 The side edges are similar to those shown in Figures 4B to 4H. As shown, the second component 502 is attached so that the back sides of the first integrated circuit chip 50 and the second integrated circuit chip 50 face each other. Either or both of the first and second integrated circuit chips 50 can have a dielectric layer 510 along the backside, which can then be directly inserted between the first and second integrated circuit chips 50.

請繼續參閱第5E圖,介電層510可類似於黏貼層70,且可以以類似方式應用。第一和第二積體電路晶片50可垂直地排列,因此第二積體電路晶片50的至少一部份直接在第一積體電路晶片的至少一部份之上。第一和第二積體電路晶片50可位於彼此中央,或者是非對稱地設置。Please continue to refer to FIG. 5E, the dielectric layer 510 can be similar to the adhesive layer 70 and can be applied in a similar manner. The first and second integrated circuit chips 50 can be arranged vertically, so that at least a part of the second integrated circuit chip 50 is directly above at least a part of the first integrated circuit chip. The first and second integrated circuit chips 50 may be located at the center of each other, or may be arranged asymmetrically.

封裝體504可接著被完成,如第5F圖至第5H圖所示,且可以以如前所述的類似方式,例如關於第4D圖至第4H圖。如第5G圖所示,第三積體電路晶片50可藉由類似於先前關於第2G、5B、5D圖所說明的製程和材料貼附至第一側重佈線結構106。如第5H圖所示,第四積體電路晶片50和額外裝置550可利用類似於先前關於第2G、4H、5B、5D圖所說明的製程和材料貼附至第二側重佈線結構206。前述佈置的優勢包括在水平方向給予更狹小的封裝體504及/或沿著第一側重佈線結構106提供更多空間以貼附額外裝置。The package 504 can then be completed, as shown in Figures 5F to 5H, and can be in a similar manner as described above, for example with respect to Figures 4D to 4H. As shown in FIG. 5G, the third integrated circuit chip 50 can be attached to the first focused wiring structure 106 by a process and materials similar to those previously described with respect to FIGS. 2G, 5B, and 5D. As shown in FIG. 5H, the fourth integrated circuit chip 50 and the additional device 550 can be attached to the second focused wiring structure 206 using processes and materials similar to those previously described in FIGS. 2G, 4H, 5B, and 5D. The advantages of the foregoing arrangement include providing a smaller package 504 in the horizontal direction and/or providing more space along the first focused wiring structure 106 for attaching additional devices.

如前所述,第一側重佈線結構106和第二側重佈線結構206分離一厚度T3 。在本實施例中,厚度T3 可為約60微米至約500微米。厚度T3 和厚度T1 的比值可為約0.5至約25。厚度T3 和厚度T2 的比值可為約0.4至約25。此外,連接器226可具有約10微米至約300微米的高度HC 、或約150微米。因此,封裝體504中的貫通孔126和連接器226的總高度可為約50微米至約500微米、或約250微米(應注意的是總高度可小於高度HC 和高度HTV 的總合,因為回焊了連接器226),所述總高度可大致相等於第一側重佈線結構106和第二側重佈線結構206之間的區域的厚度T3 。再如第5H圖所示,第一積體電路晶片50和第二積體電路晶片的總高度(分別為高度HIC1 和高度HIC2 ,加上介電層510的厚度)可大致相等於厚度T3As mentioned above, the first wiring structure 106 and the second wiring structure 206 are separated by a thickness T 3 . In this embodiment, the thickness T 3 may be about 60 micrometers to about 500 micrometers. The ratio of the thickness T 3 to the thickness T 1 may be about 0.5 to about 25. The ratio of the thickness T 3 to the thickness T 2 may be about 0.4 to about 25. In addition, the connector 226 may have a height H C of about 10 micrometers to about 300 micrometers, or about 150 micrometers. Therefore, the total height of the through hole 126 and the connector 226 in the package 504 can be about 50 microns to about 500 microns, or about 250 microns (it should be noted that the total height can be less than the sum of the height H C and the height H TV Because the connector 226 is reflowed, the total height can be approximately equal to the thickness T 3 of the region between the first focused wiring structure 106 and the second focused wiring structure 206. As shown in FIG. 5H, the total height of the first integrated circuit chip 50 and the second integrated circuit chip (height H IC1 and height H IC2 respectively , plus the thickness of the dielectric layer 510) may be approximately equal to the thickness T 3 .

第6A圖至第6H圖係表示根據一些實施例,形成封裝體604的中間步驟的剖視圖。具體而言,所述圖式描繪了形成第一元件601、將第二元件602貼附至第一元件601(以及額外步驟)以形成封裝體604的某些中間步驟。FIGS. 6A to 6H are cross-sectional views showing intermediate steps of forming the package body 604 according to some embodiments. Specifically, the drawings depict some intermediate steps of forming the first element 601 and attaching the second element 602 to the first element 601 (and additional steps) to form the package 604.

在第6A圖中,第一元件601的第一側重佈線結構106被提供,且貫通孔126和接合墊128形成在第一側重佈線結構106之上。類似於先前關於第2A圖至第2F圖和第5A圖所說明的製程和材料可被使用。在第6B圖中,第一積體電路晶片50與一或多個其他的半導體裝置650一起貼附。類似於先前關於第2G圖和第5B圖所說明的製程和材料可被使用。第6B圖描繪了積體電路晶片50為具有比貫通孔126較低的高度。這是為了容置第二元件602,第二元件602將包括另一積體電路晶片50。舉例而言,貫通孔126可具有約10微米至約300微米的高度HTV ,且積體電路晶片50可具有約30微米至約300微米的高度HIC1 。高度HTV 和高度HIC1 的比值可為約0.03至約10。In FIG. 6A, the first focused wiring structure 106 of the first element 601 is provided, and the through hole 126 and the bonding pad 128 are formed on the first focused wiring structure 106. Processes and materials similar to those previously described with respect to Figures 2A to 2F and Figure 5A can be used. In FIG. 6B, the first integrated circuit chip 50 is attached together with one or more other semiconductor devices 650. Processes and materials similar to those previously described with respect to Figures 2G and 5B can be used. FIG. 6B depicts the integrated circuit chip 50 having a lower height than the through hole 126. This is to accommodate the second component 602, which will include another integrated circuit chip 50. For example, the through hole 126 may have a height H TV of about 10 μm to about 300 μm, and the integrated circuit chip 50 may have a height H IC1 of about 30 μm to about 300 μm. The ratio of the height H TV to the height H IC1 may be about 0.03 to about 10.

在第6C圖中,提供了第二元件602的第二側重佈線結構206,且阻焊材料222可形成和圖案化,以形成除了開口224以外的開口228。類似於先前關於第3A圖至第3H圖和第5C圖所說明的製程和材料可被使用。一些或所有的開口228可暴露導電通孔218和第二金屬走線220的部分。開口228與開口224可使用相同或不同的圖案化方法同時形成或在不同時間點形成。In FIG. 6C, the second focused wiring structure 206 of the second element 602 is provided, and the solder resist material 222 can be formed and patterned to form an opening 228 in addition to the opening 224. Processes and materials similar to those previously described with respect to FIGS. 3A to 3H and 5C can be used. Some or all of the openings 228 may expose portions of the conductive via 218 and the second metal trace 220. The opening 228 and the opening 224 may be formed at the same time or at different time points using the same or different patterning methods.

在第6D圖中,一第二積體電路晶片50可於開口228處貼附至第二側重佈線結構206,且電性耦合至導電通孔218和第二金屬走線220。類似於先前關於第2G、5B、5D、6B圖所說明的製程和材料可被使用,包括接合墊628、焊料接點630、以及底部填充材料632的形成。In FIG. 6D, a second integrated circuit chip 50 can be attached to the second focused wiring structure 206 at the opening 228, and is electrically coupled to the conductive via 218 and the second metal trace 220. Processes and materials similar to those previously described in FIGS. 2G, 5B, 5D, and 6B can be used, including the formation of bonding pads 628, solder joints 630, and underfill material 632.

在第6E圖中,第二元件602(包括第二側重佈線結構206和第二積體電路晶片50)貼附至第一元件601,且第二承載基板202利用類似於先前關於第4A圖至第4C圖和第5E圖所說明的製程和材料移除。如先前關於封裝體400、504所說明的,封裝體604具有的第一側重佈線結構106的寬度W1 大於第二側重佈線結構206的寬度W2 ,且可形成封裝膠310包圍第二側重佈線結構206的側邊邊緣,類似於第4B圖至第4H圖所示。如所示,第二元件602被貼附,從而第二積體電路晶片50從第一積體電路晶片50橫向地位移。此橫向位移允許第二積體電路晶片50的背側表面低於第一積體電路晶片50的背側表面,雖然所述背側表面可位於同一水平、或第二積體電路晶片50的背側表面可高於第一積體電路晶片50的背側表面。In Figure 6E, the second component 602 (including the second focused wiring structure 206 and the second integrated circuit chip 50) is attached to the first component 601, and the second carrier substrate 202 is similar to the previous figures 4A to Figure 4C and Figure 5E illustrate the process and material removal. As previously described with respect to the packages 400 and 504, the package 604 has a width W 1 of the first wiring structure 106 that is greater than the width W 2 of the second wiring structure 206, and an encapsulant 310 can be formed to surround the second wiring structure. The side edges of the structure 206 are similar to those shown in FIGS. 4B to 4H. As shown, the second component 602 is attached so that the second integrated circuit die 50 is laterally displaced from the first integrated circuit die 50. This lateral displacement allows the backside surface of the second integrated circuit chip 50 to be lower than the backside surface of the first integrated circuit chip 50, although the backside surface may be at the same level or on the backside of the second integrated circuit chip 50 The side surface may be higher than the backside surface of the first integrated circuit chip 50.

封裝體604可接著被完成,如第6F圖至第6H圖所示,且可以以如前所述的類似方式,例如關於第4D圖至第4H圖以及第5F圖至第5H圖。如第6G圖所示,第三積體電路晶片50可藉由類似於先前關於第2G、5B、5D、6B、6D圖所說明的製程和材料貼附至第一側重佈線結構106。此外,外部連接器610可形成,以提供隨後貼附其他積體電路裝置或封裝體的元件。如第6H圖所示,第四積體電路晶片50和額外裝置650可利用類似於先前關於第2G、4H、5B、5D、5G、5H、6B、6D圖所說明的製程和材料貼附至第二側重佈線結構206。前述佈置的優勢包括提供更薄的封裝體604。The package 604 can then be completed, as shown in FIGS. 6F to 6H, and in a similar manner as described above, for example with respect to FIGS. 4D to 4H and FIGS. 5F to 5H. As shown in FIG. 6G, the third integrated circuit chip 50 can be attached to the first focused wiring structure 106 by a process and materials similar to those previously described in FIGS. 2G, 5B, 5D, 6B, and 6D. In addition, the external connector 610 may be formed to provide components for subsequent attachment of other integrated circuit devices or packages. As shown in Fig. 6H, the fourth integrated circuit chip 50 and the additional device 650 can be attached to them using processes and materials similar to those previously described with respect to Figs. 2G, 4H, 5B, 5D, 5G, 5H, 6B, and 6D. The second emphasis is on the wiring structure 206. The advantages of the foregoing arrangement include providing a thinner package 604.

如前所述,第一側重佈線結構106和第二側重佈線結構206分離一厚度T3 。在本實施例中,厚度T3 可為約50微米至約500微米。厚度T3 和厚度T1 的比值可為約0.4至約25。厚度T3 和厚度T2 的比值可為約0.0.至約10。此外,連接器226可具有約10微米至約300微米的高度HC 、或約150微米。因此,封裝體604中的貫通孔126和連接器226的總高度可為約100微米至約600微米、或約300微米(應注意的是總高度可小於高度HC 和高度HTV 的總合,因為回焊了連接器226),所述總高度可大致相等於第一側重佈線結構106和第二側重佈線結構206之間的區域的厚度T3 。再如第6H圖所示,厚度T3 小於第一積體電路晶片50和第二積體電路晶片(分別為高度HIC1 和高度HIC2 )堆疊的總高度。換言之,第一和第二積體電路晶片50相對於彼此的橫向位移允許了更低的厚度T3 。在一些實施例中,第一側重佈線結構106和第二積體電路晶片50的背側表面之間的封裝膠310的厚度可為約30微米至約300微米,例如約150微米。此外,第二側重佈線結構206和第一積體電路晶片50之間的封裝膠310的厚度可為約30微米至約300微米,例如150微米。As mentioned above, the first wiring structure 106 and the second wiring structure 206 are separated by a thickness T 3 . In this embodiment, the thickness T 3 may be about 50 micrometers to about 500 micrometers. The ratio of the thickness T 3 to the thickness T 1 may be about 0.4 to about 25. The ratio of the thickness T 3 to the thickness T 2 may be about 0.0. to about 10. In addition, the connector 226 may have a height H C of about 10 micrometers to about 300 micrometers, or about 150 micrometers. Therefore, the total height of the through hole 126 and the connector 226 in the package body 604 can be about 100 microns to about 600 microns, or about 300 microns (it should be noted that the total height can be less than the sum of the height H C and the height H TV Because the connector 226 is reflowed, the total height can be approximately equal to the thickness T 3 of the region between the first focused wiring structure 106 and the second focused wiring structure 206. As shown in FIG. 6H again, the thickness T 3 is smaller than the total stack height of the first integrated circuit chip 50 and the second integrated circuit chip (height H IC1 and height H IC2, respectively). In other words, the lateral displacement of the first and second integrated circuit wafers 50 relative to each other allows a lower thickness T 3 . In some embodiments, the thickness of the encapsulant 310 between the first focused wiring structure 106 and the backside surface of the second integrated circuit chip 50 may be about 30 μm to about 300 μm, for example, about 150 μm. In addition, the thickness of the encapsulant 310 between the second focused wiring structure 206 and the first integrated circuit chip 50 may be about 30 micrometers to about 300 micrometers, for example, 150 micrometers.

實施例對用於積體電路的系統級封裝(SiP)結構可達成許多優點。舉例而言,雙邊佈線(例如第二側和第一側重佈線結構)允許佈線的各側更薄,且允許整體半導體封裝體更薄同時減少整體封裝體翹曲。此外,用在佈線結構之一的載體型基板提供較佳的結構支撐,其同樣減少整體封裝體翹曲。再者,描述的設計方法提供嵌埋的積體電路晶片和其他裝置的佈線的多樣性。當然,垂直堆疊的積體電路晶片可提供足夠的空間予額外裝置來貼附至第一側重佈線結構,反之橫向位移的積體電路晶片可允許整體更薄的封裝體結構。應注意的是,第一側重佈線結構可比第二側重佈線結構更寬,這允許了形成封裝膠包圍第二側重佈線結構,以加強封裝體且更減少整體封裝體翹曲。當然,描述的設計方法提供封裝膠以沒有沿著第二側重佈線結構的外表面成型蔓延的風險的方式應用。這可確保額外裝置可貼附至第二側重佈線結構的外表面,而不會受到微量(trace amounts)封裝膠的干擾。The embodiments can achieve many advantages for a system-in-package (SiP) structure used for integrated circuits. For example, the double-sided wiring (such as the second side and the first focused wiring structure) allows each side of the wiring to be thinner, and allows the overall semiconductor package to be thinner while reducing the overall package warpage. In addition, the carrier type substrate used in one of the wiring structures provides better structural support, which also reduces the overall package warpage. Furthermore, the design method described provides a variety of wiring for embedded integrated circuit chips and other devices. Of course, the vertically stacked integrated circuit chips can provide enough space for additional devices to attach to the first-focused wiring structure, while the laterally displaced integrated circuit chips can allow an overall thinner package structure. It should be noted that the first wiring-focused structure may be wider than the wiring-focused second structure, which allows the formation of an encapsulant to surround the second-focused wiring structure to strengthen the package and reduce the overall package warpage. Of course, the described design method provides that the encapsulant is applied in a manner that does not risk spreading along the outer surface of the second-focused wiring structure. This can ensure that additional devices can be attached to the outer surface of the second-focused wiring structure without being disturbed by trace amounts of packaging glue.

在一實施例中,一半導體封裝體藉由將一第一元件貼附至一第二元件製造。第一元件藉由在一基板之上形成一第一重佈線結構裝配。一貫通孔接著形成在第一重佈線結構之上,且一晶片貼附至第一重佈線結構,主動側朝下。第二元件包括一第二重佈線結構,其接著貼附至貫通孔。一成型模料沉積在第一重佈線結構和第二重佈線結構之間,且更包圍第二元件的側邊。In one embodiment, a semiconductor package is manufactured by attaching a first device to a second device. The first component is assembled by forming a first rewiring structure on a substrate. A through hole is then formed on the first redistribution structure, and a chip is attached to the first redistribution structure with the active side facing down. The second component includes a second rewiring structure, which is then attached to the through hole. A molding material is deposited between the first redistribution structure and the second redistribution structure, and further surrounds the side of the second element.

在另一實施例中,一半導體封裝體藉由形成一第一元件、形成一第二封裝元件、以及貼附第二元件至第一元件製造。第一元件藉由在一基板之上形成一重佈線結構、在重佈線結構之上形成一貫通孔、以及將一晶片貼附至重佈線結構形成。第二元件藉由在另一基板之上形成另一重佈線結構、在此重佈線結構之上形成一連接器、以及將另一晶片貼附至此重佈線結構形成。第二元件藉由將其在貫通孔上翻轉且利用回焊連接器接合連接器至貫通孔來貼附。在貼附之後,基板從第二元件移除。In another embodiment, a semiconductor package is manufactured by forming a first element, forming a second package element, and attaching the second element to the first element. The first element is formed by forming a rewiring structure on a substrate, forming a through hole on the rewiring structure, and attaching a chip to the rewiring structure. The second element is formed by forming another redistribution structure on another substrate, forming a connector on the redistribution structure, and attaching another chip to the redistribution structure. The second component is attached by turning it over on the through hole and using a reflow connector to join the connector to the through hole. After attaching, the substrate is removed from the second element.

在又一實施例中,一半導體封裝體包括在一基板上的一第一重佈線結構、以及堆疊在第一重佈線結構的頂部的第二重佈線結構。第二重佈線結構包括一導電通孔。第一重佈線結構比第二重佈線結構更寬。一貫通孔將第一重佈線結構電性耦合至第二重佈線結構。一晶片貼附至第一重佈線結構,晶片的主動側面向且電性耦合至第一重佈線結構。另一晶片貼附至第二重佈線結構,此晶片的主動側面向且電性耦合至第二重佈線結構。一封裝膠填充於第一重佈線結構和第二重佈線結構之間的區域中。In another embodiment, a semiconductor package includes a first redistribution structure on a substrate, and a second redistribution structure stacked on top of the first redistribution structure. The second rewiring structure includes a conductive via. The first rewiring structure is wider than the second rewiring structure. A through hole electrically couples the first redistribution structure to the second redistribution structure. A chip is attached to the first redistribution structure, and the active side of the chip is facing and electrically coupled to the first redistribution structure. Another chip is attached to the second redistribution structure, and the active side of the chip is facing and electrically coupled to the second redistribution structure. An encapsulant is filled in the area between the first redistribution structure and the second redistribution structure.

本發明實施例提供一種半導體封裝體的形成方法,包括形成一第一元件,且形成該第一元件包括:在一第一基板之上形成一第一重佈線結構;在第一重佈線結構之上形成一貫通孔;將一第一晶片貼附至第一重佈線結構,第一晶片的主動側面向且電性耦合至第一重佈線結構。半導體封裝體的形成方法更包括將一第二元件貼附至貫通孔,第二元件包括貼附至一第二基板的一第二重佈線結構、以及在貼附第二元件之後,在第一重佈線結構和第二重佈線結構之間沉積一成型模料,成型模料之部分圍繞第二重佈線結構的側邊邊緣。An embodiment of the present invention provides a method for forming a semiconductor package, including forming a first element, and forming the first element includes: forming a first redistribution structure on a first substrate; A through hole is formed thereon; a first chip is attached to the first redistribution structure, and the active side of the first chip is facing and electrically coupled to the first redistribution structure. The method of forming the semiconductor package further includes attaching a second element to the through hole, the second element including a second rewiring structure attached to a second substrate, and after attaching the second element, the first A molding material is deposited between the redistribution structure and the second redistribution structure, and a part of the molding material surrounds the side edge of the second redistribution structure.

在一些實施例中,半導體封裝體的形成方法更包括在第二基板之上形成第二重佈線結構、將一第二晶片貼附至第二重佈線結構,第二晶片的主動側面向且電性耦合至第二重佈線結構、以及在第二重佈線結構之上沉積一焊球。在一些實施例中,將第二元件貼附的步驟包括回焊焊球以將貫通孔電性耦合至第二重佈線結構。在一些實施例中,將第二元件貼附的步驟包括貼附第二元件使得第二晶片直接位在第一晶片之上,第一晶片的背側面向第二晶片的背側。在一些實施例中,將第二元件貼附的步驟包括貼附第二元件使得第二晶片自第一晶片橫向位移,第一晶片的側邊面向第二晶片的側邊。在一些實施例中,形成第二重佈線結構的步驟包括在第一基板之上形成一第一金屬走線、在第一金屬走線之上沉積一ABF膜(Ajinomoto Build-up Film)、在ABF膜中雷射鑽孔一開口、在開口中形成一導電通孔、以及在導電通孔之上形成一第二金屬走線。在一些實施例中,半導體封裝體的形成方法更包括移除第二基板、以及在移除第二基板之後,將複數個被動裝置貼附至第二重佈線結構。In some embodiments, the method for forming the semiconductor package further includes forming a second redistribution structure on the second substrate, attaching a second chip to the second redistribution structure, and the active side of the second chip is facing and electrically connected. It is sexually coupled to the second redistribution structure, and a solder ball is deposited on the second redistribution structure. In some embodiments, the step of attaching the second component includes reflowing solder balls to electrically couple the through hole to the second rewiring structure. In some embodiments, the step of attaching the second component includes attaching the second component such that the second wafer is directly on the first wafer, and the back side of the first wafer faces the back side of the second wafer. In some embodiments, the step of attaching the second component includes attaching the second component such that the second wafer is laterally displaced from the first wafer, and the side of the first wafer faces the side of the second wafer. In some embodiments, the step of forming the second rewiring structure includes forming a first metal trace on the first substrate, depositing an ABF film (Ajinomoto Build-up Film) on the first metal trace, and An opening is drilled in the ABF film by the laser, a conductive via is formed in the opening, and a second metal trace is formed on the conductive via. In some embodiments, the method for forming the semiconductor package further includes removing the second substrate, and after removing the second substrate, attaching a plurality of passive devices to the second rewiring structure.

本發明實施例亦提供一種半導體封裝體,包括一第一元件、一第二元件、以及一封裝膠。第一元件包括一第一重佈線結構、一貫通孔、以及一第一晶片。貫通孔設置在第一重佈線結構之上。第一晶片貼附至第一重佈線結構,且第一晶片的主動側面向第一重佈線結構。第二元件包括一第二重佈線結構、一連接器、以及一第二晶片。連接器將貫通孔耦合至第二重佈線結構。第二晶片貼附至第二重佈線結構的一第一側,第二晶片的主動側面向第二重佈線結構。封裝膠設置在第一重佈線結構和第二重佈線結構之間。The embodiment of the present invention also provides a semiconductor package, which includes a first element, a second element, and an encapsulant. The first component includes a first rewiring structure, a through hole, and a first chip. The through hole is provided on the first rewiring structure. The first chip is attached to the first redistribution structure, and the active side surface of the first chip faces the first redistribution structure. The second component includes a second rewiring structure, a connector, and a second chip. The connector couples the through hole to the second redistribution structure. The second chip is attached to a first side of the second redistribution structure, and the active side surface of the second chip faces the second redistribution structure. The packaging glue is arranged between the first rewiring structure and the second rewiring structure.

在一些實施例中,封裝膠封裝第一晶片和第二晶片的側邊邊緣。在一些實施例中,封裝膠接觸第二重佈線結構的側邊邊緣。在一些實施例中,半導體封裝體更包括一鈍化層和一第三晶片。鈍化層設置在第二重佈線結構的一第二側之上,第二側相反於第一側。第三晶片設置於在第二重佈線結構之第二側上的鈍化層之上。在一些實施例中,從平面圖看,第二晶片的部分與第一晶片的部分重疊。在一些實施例中,第二晶片自第一晶片橫向地位移。在一些實施例中,半導體封裝體更包括一被動裝置,貼附至第二重佈線結構的第二側。In some embodiments, the encapsulant encapsulates the side edges of the first chip and the second chip. In some embodiments, the encapsulant contacts the side edge of the second redistribution structure. In some embodiments, the semiconductor package further includes a passivation layer and a third wafer. The passivation layer is disposed on a second side of the second rewiring structure, and the second side is opposite to the first side. The third wafer is disposed on the passivation layer on the second side of the second rewiring structure. In some embodiments, from a plan view, a portion of the second wafer overlaps a portion of the first wafer. In some embodiments, the second wafer is displaced laterally from the first wafer. In some embodiments, the semiconductor package further includes a passive device attached to the second side of the second rewiring structure.

本發明實施例更提供一種半導體封裝體,包括一第一重佈線結構、一第二重佈線結構、一第一晶片、一第二晶片、一封裝膠、以及一貫通孔。第一重佈線結構具有一第一寬度。第二重佈線結構設置在第一重佈線結構之上,且包括從一第一金屬走線延伸至一第二金屬走線的一導電通孔。第一金屬走線沿著第二重佈線結構的一第一側設置,第二金屬走線沿著第二重佈線結構的一第二側設置。第二重佈線結構具有一第二寬度,且第一寬度大於第二寬度。第一晶片貼附至第一重佈線結構,第一晶片的一第一主動側面向且電性耦合至第一重佈線結構。第二晶片貼附至第二重佈線結構,第二晶片的一第二主動側面向且電性耦合至第二重佈線結構。封裝膠直接插入第一重佈線結構和第二重佈線結構之間。貫通孔延伸穿過封裝膠,貫通孔將第一重佈線結構電性耦合至第二重佈線結構。The embodiment of the present invention further provides a semiconductor package, including a first rewiring structure, a second rewiring structure, a first chip, a second chip, a packaging compound, and a through hole. The first rewiring structure has a first width. The second rewiring structure is disposed on the first rewiring structure and includes a conductive via extending from a first metal trace to a second metal trace. The first metal trace is disposed along a first side of the second rewiring structure, and the second metal trace is disposed along a second side of the second rewiring structure. The second rewiring structure has a second width, and the first width is greater than the second width. The first chip is attached to the first redistribution structure, and a first active side of the first chip is facing and electrically coupled to the first redistribution structure. The second chip is attached to the second redistribution structure, and a second active side of the second chip faces and is electrically coupled to the second redistribution structure. The packaging glue is directly inserted between the first rewiring structure and the second rewiring structure. The through hole extends through the packaging glue, and the through hole electrically couples the first redistribution structure to the second redistribution structure.

在一些實施例中,封裝膠接觸第一晶片的整個側邊邊緣、第二晶片的整個側邊邊緣、以及第二重佈線結構的側邊邊緣的至少一部份。在一些實施例中,第一重佈線結構為一扇出型重佈線結構。在一些實施例中,導電通孔直接設置在貫通孔之上且電性耦合至貫通孔。在一些實施例中,第一晶片包括一第一背側,相反於第一主動側,第二晶片包括一第二背側,相反於第二主動側,且第二背側比第一背側更為接近第一重佈線結構。在一些實施例中,半導體封裝體更包括一被動裝置,貼附且電性耦合至第二重佈線結構相反於第一重佈線結構的一側。In some embodiments, the encapsulant contacts the entire side edge of the first chip, the entire side edge of the second chip, and at least a part of the side edge of the second rewiring structure. In some embodiments, the first rewiring structure is a fan-out rewiring structure. In some embodiments, the conductive via is directly disposed on the through hole and electrically coupled to the through hole. In some embodiments, the first chip includes a first back side opposite to the first active side, and the second chip includes a second back side opposite to the second active side, and the second back side is greater than the first back side. Closer to the first rewiring structure. In some embodiments, the semiconductor package further includes a passive device attached and electrically coupled to the side of the second redistribution structure opposite to the first redistribution structure.

以上概略說明了本揭露數個實施例的特徵,使所屬技術領域中具有通常知識者可更為清楚地理解本揭露的各面向。任何所屬技術領域中具有通常知識者應瞭解到本揭露可作為其它結構或製程的設計或變更基礎,以進行相同於本揭露實施例的目的及/或獲得相同的優點。任何所屬技術領域中具有通常知識者也可理解與上述等同的結構或製程並未脫離本揭露之精神和保護範圍內,且可在不脫離本揭露之精神和範圍內,當可作更動、替代與潤飾。The above briefly describes the features of the several embodiments of the present disclosure, so that those with ordinary knowledge in the relevant technical field can more clearly understand the various aspects of the present disclosure. Anyone with ordinary knowledge in the relevant technical field should understand that the present disclosure can be used as a basis for design or modification of other structures or processes to perform the same purpose and/or obtain the same advantages as the embodiments of the present disclosure. Anyone with ordinary knowledge in the relevant technical field can also understand that the structure or process equivalent to the above-mentioned structure or process does not depart from the spirit and protection scope of this disclosure, and can be changed or substituted without departing from the spirit and scope of this disclosure. And retouch.

50:積體電路晶片/第一積體電路晶片/第二積體電路晶片/第三積體電路晶片/第四積體電路晶片 52:半導體基板 54:裝置 56:層間介電質 58:導電插塞 60:互連結構 62:襯墊 64:鈍化膜 66:晶片連接器 68:介電層 70:黏貼層 100:第一元件/第一封裝元件 102:第一承載基板 104:釋放層 106:第一側重佈線結構/背側重佈線結構 110:介電層 112:金屬化圖案 114:介電層 116:金屬化圖案 118:介電層 120:金屬化圖案 122:介電層 124:開口 126:貫通孔 128:接合墊 130:焊點 132:底部填充材料 200:第二元件/第二封裝元件/封裝元件 202:第二承載基板 204:第一金屬膜/金屬膜 206:第二側重佈線結構 208:光阻 210:第一金屬走線 212:介電層 214:通孔開口 216:線路開口 218:導電通孔 220:第二金屬走線 222:阻焊材料 224:開口 226:連接器 228:開口 310:封裝膠 320:鈍化層 400:封裝體 401:插圖 402:插圖 404:劃線區域 406:臨時基板 410:導電連接器 501:第一元件 502:第二元件 503:基板 504:封裝體 510:介電層 511:額外裝置 528:接合墊 530:焊料接點 532:底部填充材料 550:其他的半導體裝置/其他裝置/額外裝置 601:第一元件 602:第二元件 604:封裝體 610:外部連接器 628:接合墊 630:焊料接點 632:底部填充材料 650:其他的半導體裝置/額外裝置 HC :連接器的高度 HIC1 :積體電路晶片/第一積體電路晶片的高度 HIC2 :第二積體電路晶片的高度 HTV :貫通孔的高度 T1 :第一側重佈線結構的厚度 T2 :第二側重佈線結構的厚度 T3 :第一側重佈線結構和第二側重佈線結構之間的厚度 W1 :第一側重佈線結構的寬度 W2 :第二側重佈線結構的寬度 θ:角度50: Integrated circuit chip/first integrated circuit chip/second integrated circuit chip/third integrated circuit chip/fourth integrated circuit chip 52: semiconductor substrate 54: device 56: interlayer dielectric 58: conductive Plug 60: Interconnect structure 62: Pad 64: Passivation film 66: Chip connector 68: Dielectric layer 70: Adhesive layer 100: First element/first package element 102: First carrier substrate 104: Release layer 106 : First-focused wiring structure/back-focused wiring structure 110: Dielectric layer 112: Metallization pattern 114: Dielectric layer 116: Metallization pattern 118: Dielectric layer 120: Metallization pattern 122: Dielectric layer 124: Opening 126 : Through hole 128: Bonding pad 130: Solder joint 132: Underfill material 200: Second component/Second package component/Packaging component 202: Second carrier substrate 204: First metal film/Metal film 206: Second focus on wiring Structure 208: photoresist 210: first metal trace 212: dielectric layer 214: via opening 216: circuit opening 218: conductive via 220: second metal trace 222: solder mask material 224: opening 226: connector 228: Opening 310: Encapsulation glue 320: Passivation layer 400: Package body 401: Illustration 402: Illustration 404: Scribe area 406: Temporary substrate 410: Conductive connector 501: First element 502: Second element 503: Substrate 504: Package 510: Dielectric layer 511: Additional device 528: Bonding pad 530: Solder joint 532: Underfill material 550: Other semiconductor device/other device/additional device 601: First component 602: Second component 604: Package Body 610: External connector 628: Bonding pad 630: Solder joint 632: Underfill material 650: Other semiconductor devices/extra devices H C : Connector height H IC1 : Integrated circuit chip/first integrated circuit chip the height H IC2: H TV height of the second integrated circuit wafer: a through-hole height T 1: thickness of the first wiring structure of the focus T 2: thickness of the second wiring structure focused T 3: the first focus and the second wiring structure between two focuses wiring structure thickness W 1: width W 2 of the first wiring structure focused: a second focus width θ wiring structure: angle

第1圖係表示依據一些實施例,一積體電路晶片的剖視圖。 第2A圖至第2G圖係表示依據一些實施例,形成封裝體元件之製程期間的中間步驟的剖視圖。 第3A圖至第3H圖係表示依據一些實施例,形成封裝體元件之製程期間的中間步驟的剖視圖。 第4A圖至第4H圖係表示依據一些實施例,形成封裝體元件之製程期間的中間步驟的剖視圖。 第5A圖至第5H圖係表示依據一些實施例,形成封裝體元件之製程期間的中間步驟的剖視圖。 第6A圖至第6H圖係表示依據一些實施例,形成封裝體元件之製程期間的中間步驟的剖視圖。Figure 1 shows a cross-sectional view of an integrated circuit chip according to some embodiments. 2A to 2G are cross-sectional views showing intermediate steps during the process of forming a packaged device according to some embodiments. 3A to 3H are cross-sectional views showing intermediate steps during the process of forming a packaged device according to some embodiments. 4A to 4H are cross-sectional views showing intermediate steps during the process of forming a packaged device according to some embodiments. 5A to 5H are cross-sectional views showing intermediate steps during the process of forming a packaged device according to some embodiments. FIGS. 6A to 6H are cross-sectional views showing intermediate steps during the process of forming a package component according to some embodiments.

50:積體電路晶片/第一積體電路晶片/第二積體電路晶片/第三積體電路晶片/第四 積體電路晶片 50: Integrated circuit chip/first integrated circuit chip/second integrated circuit chip/third integrated circuit chip/fourth Integrated circuit chip

100:第一元件/第一封裝元件 100: The first component / the first package component

106:第一側重佈線結構/背側重佈線結構 106: First focus on wiring structure / back focus on wiring structure

200:第二元件/第二封裝元件/封裝元件 200: second component/second package component/package component

202:第二承載基板 202: second carrier substrate

206:第二側重佈線結構 206: The second focus on wiring structure

310:封裝膠 310: Encapsulation glue

400:封裝體 400: Package body

401:插圖 401: illustration

402:插圖 402: illustration

T1:第一側重佈線結構的厚度 T 1 : The first focus is on the thickness of the wiring structure

T2:第二側重佈線結構的厚度 T 2 : The second focus is on the thickness of the wiring structure

T3:第一側重佈線結構和第二側重佈線結構之間的厚度 T 3 : The thickness between the first-focused wiring structure and the second-focused wiring structure

θ:角度 θ: Angle

Claims (10)

一種半導體封裝體的形成方法,該形成方法包括:形成一第一元件,形成該第一元件包括:在一第一基板之上形成一第一重佈線結構;在該第一重佈線結構之上形成一貫通孔;將一第一晶片貼附至該第一重佈線結構,該第一晶片的主動側面向且電性耦合至該第一重佈線結構;將一第二元件貼附至該貫通孔,該第二元件包括貼附至一第二基板的一第二重佈線結構;以及在貼附該第二元件之後,在該第一重佈線結構和該第二重佈線結構之間沉積一成型模料,該成型模料之部分圍繞該第二重佈線結構的側邊邊緣,其中該第二重佈線結構的側邊邊緣之部分自該成型模料暴露。 A method for forming a semiconductor package, the method comprising: forming a first element, and forming the first element includes: forming a first redistribution structure on a first substrate; on the first redistribution structure Forming a through hole; attaching a first chip to the first redistribution structure, the active side of the first chip is facing and electrically coupled to the first redistribution structure; attaching a second component to the through Hole, the second element includes a second redistribution structure attached to a second substrate; and after attaching the second element, a deposit is deposited between the first redistribution structure and the second redistribution structure A molding material, a part of the molding material surrounds the side edge of the second redistribution structure, wherein a part of the side edge of the second redistribution structure is exposed from the molding material. 如請求項1之形成方法,更包括:在該第二基板之上形成該第二重佈線結構;將一第二晶片貼附至該第二重佈線結構,該第二晶片的主動側面向且電性耦合至該第二重佈線結構;以及在該第二重佈線結構之上沉積一焊球。 Such as the forming method of claim 1, further comprising: forming the second redistribution structure on the second substrate; attaching a second chip to the second redistribution structure, the active side of the second chip facing and Electrically coupled to the second rewiring structure; and depositing a solder ball on the second rewiring structure. 如請求項2之形成方法,其中將該第二元件貼附的步驟包括貼附該第二元件使得該第二晶片直接位在該第一晶片之上,該第一晶片的背側面向該第二晶片的背側。 Such as the forming method of claim 2, wherein the step of attaching the second element includes attaching the second element so that the second chip is directly on the first chip, and the back side of the first chip faces the first chip. The back side of the second chip. 如請求項2之形成方法,其中將該第二元件貼附的步驟包括貼附該第二元件使得該第二晶片自該第一晶片橫向位移,該第一晶片的側邊面向該 第二晶片的側邊。 The forming method of claim 2, wherein the step of attaching the second element includes attaching the second element so that the second chip is laterally displaced from the first chip, and the side of the first chip faces the The side of the second wafer. 一種半導體封裝體,包括:一第一元件,包括:一第一重佈線結構;一貫通孔,設置在該第一重佈線結構之上;以及一第一晶片,貼附至該第一重佈線結構,該第一晶片的主動側面向該第一重佈線結構;一第二元件,包括:一第二重佈線結構;一連接器,該連接器將該貫通孔耦合至該第二重佈線結構;以及一第二晶片,貼附至該第二重佈線結構的一第一側,該第二晶片的主動側面向該第二重佈線結構;以及一封裝膠,設置在該第一重佈線結構和該第二重佈線結構之間,其中該封裝膠之部分圍繞該第二重佈線結構的側邊邊緣,且該第二重佈線結構的側邊邊緣之部分自該封裝膠暴露。 A semiconductor package includes: a first element, including: a first redistribution structure; a through hole arranged on the first redistribution structure; and a first chip attached to the first redistribution Structure, the active side of the first chip faces the first redistribution structure; a second element includes: a second redistribution structure; a connector for coupling the through hole to the second redistribution structure And a second chip attached to a first side of the second redistribution structure, the active side of the second chip facing the second redistribution structure; and a encapsulant disposed on the first redistribution structure And the second redistribution structure, wherein a part of the encapsulation glue surrounds the side edge of the second redistribution structure, and a part of the side edge of the second redistribution structure is exposed from the encapsulation glue. 如請求項5之半導體封裝體,更包括:一鈍化層,設置在該第二重佈線結構的一第二側之上,該第二側相反於該第一側;以及一第三晶片,設置於在該第二重佈線結構之該第二側上的該鈍化層之上。 For example, the semiconductor package of claim 5, further comprising: a passivation layer disposed on a second side of the second rewiring structure, the second side being opposite to the first side; and a third chip disposed On the passivation layer on the second side of the second rewiring structure. 如請求項5之半導體封裝體,更包括一被動裝置,貼附至該第二重佈線結構的一第二側,該第二側相反於該第一側。 For example, the semiconductor package of claim 5 further includes a passive device attached to a second side of the second rewiring structure, the second side being opposite to the first side. 一種半導體封裝體,包括: 一第一重佈線結構,該第一重佈線結構具有一第一寬度;一第二重佈線結構,設置在該第一重佈線結構之上,該第二重佈線結構包括從一第一金屬走線延伸至一第二金屬走線的一導電通孔,該第一金屬走線沿著該第二重佈線結構的一第一側設置,該第二金屬走線沿著該第二重佈線結構的一第二側設置,該第二重佈線結構具有一第二寬度,該第一寬度大於該第二寬度;一第一晶片,貼附至該第一重佈線結構,該第一晶片的一第一主動側面向且電性耦合至該第一重佈線結構;一第二晶片,貼附至該第二重佈線結構,該第二晶片的一第二主動側面向且電性耦合至該第二重佈線結構;一封裝膠,直接插入該第一重佈線結構和該第二重佈線結構之間;以及一貫通孔,延伸穿過該封裝膠,該貫通孔將該第一重佈線結構電性耦合至該第二重佈線結構,其中該封裝膠之部分圍繞該第二重佈線結構的側邊邊緣,且該第二重佈線結構的側邊邊緣之部分自該封裝膠暴露。 A semiconductor package includes: A first rewiring structure, the first rewiring structure has a first width; a second rewiring structure is disposed on the first rewiring structure, the second rewiring structure includes a first metal The wire extends to a conductive via of a second metal trace, the first metal trace is disposed along a first side of the second redistribution structure, and the second metal trace is along the second redistribution structure Is arranged on a second side of the second rewiring structure, the second rewiring structure has a second width, and the first width is greater than the second width; a first chip attached to the first rewiring structure, a portion of the first chip The first active side is oriented and electrically coupled to the first rewiring structure; a second chip is attached to the second rewiring structure, and a second active side of the second chip is oriented and electrically coupled to the first rewiring structure. A double wiring structure; an encapsulation glue directly inserted between the first rewiring structure and the second rewiring structure; and a through hole extending through the encapsulation glue, the through hole electrically connecting the first rewiring structure It is sexually coupled to the second redistribution structure, wherein a part of the encapsulant surrounds the side edge of the second redistribution structure, and a part of the side edge of the second redistribution structure is exposed from the encapsulant. 如請求項8之半導體封裝體,其中該封裝膠接觸該第一晶片的整個側邊邊緣、該第二晶片的整個側邊邊緣、以及該第二重佈線結構的側邊邊緣的至少一部份。 The semiconductor package of claim 8, wherein the encapsulant contacts the entire side edge of the first chip, the entire side edge of the second chip, and at least a part of the side edge of the second rewiring structure . 如請求項8之半導體封裝體,其中該第一晶片包括一第一背側,相反於該第一主動側,其中該第二晶片包括一第二背側,相反於該第二主動側,且其中該第二背側比該第一背側更為接近該第一重佈線結構。 The semiconductor package of claim 8, wherein the first chip includes a first back side opposite to the first active side, wherein the second chip includes a second back side opposite to the second active side, and The second backside is closer to the first redistribution structure than the first backside.
TW109127663A 2019-08-16 2020-08-14 Semiconductor package and method for forming the same TWI731773B (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201962888277P 2019-08-16 2019-08-16
US62/888,277 2019-08-16
US16/811,465 US11322447B2 (en) 2019-08-16 2020-03-06 Dual-sided routing in 3D SiP structure
US16/811,465 2020-03-06

Publications (2)

Publication Number Publication Date
TW202109801A TW202109801A (en) 2021-03-01
TWI731773B true TWI731773B (en) 2021-06-21

Family

ID=74566789

Family Applications (1)

Application Number Title Priority Date Filing Date
TW109127663A TWI731773B (en) 2019-08-16 2020-08-14 Semiconductor package and method for forming the same

Country Status (3)

Country Link
KR (1) KR102424641B1 (en)
CN (1) CN112397396A (en)
TW (1) TWI731773B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI797817B (en) * 2021-11-08 2023-04-01 志陽憶存股份有限公司 Memory device and method of manufacturing the same

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20230282604A1 (en) * 2022-03-03 2023-09-07 Mediatek Inc. Semiconductor package having a thick logic die

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160260684A1 (en) * 2015-03-04 2016-09-08 Apple Inc. System in package fan out stacking architecture and process flow
US20180190581A1 (en) * 2014-10-24 2018-07-05 STATS ChipPAC Pte. Ltd. Semiconductor Device and Method of Fabricating 3D Package with Short Cycle Time and High Yield
US20180269189A1 (en) * 2016-05-31 2018-09-20 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and manufacturing method thereof
US20190013273A1 (en) * 2017-07-06 2019-01-10 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package with dual sides of metal routing

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2015195263A (en) * 2014-03-31 2015-11-05 マイクロン テクノロジー, インク. Semiconductor device and manufacturing method or the same
JP6358431B2 (en) * 2014-08-25 2018-07-18 新光電気工業株式会社 Electronic component device and manufacturing method thereof

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180190581A1 (en) * 2014-10-24 2018-07-05 STATS ChipPAC Pte. Ltd. Semiconductor Device and Method of Fabricating 3D Package with Short Cycle Time and High Yield
US20160260684A1 (en) * 2015-03-04 2016-09-08 Apple Inc. System in package fan out stacking architecture and process flow
US20180269189A1 (en) * 2016-05-31 2018-09-20 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure and manufacturing method thereof
US20190013273A1 (en) * 2017-07-06 2019-01-10 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package with dual sides of metal routing

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI797817B (en) * 2021-11-08 2023-04-01 志陽憶存股份有限公司 Memory device and method of manufacturing the same

Also Published As

Publication number Publication date
CN112397396A (en) 2021-02-23
KR102424641B1 (en) 2022-07-25
TW202109801A (en) 2021-03-01
KR20210021257A (en) 2021-02-25

Similar Documents

Publication Publication Date Title
US11189603B2 (en) Semiconductor packages and methods of forming same
TWI683378B (en) Semicondcutor package and manufacturing method thereof
US11018088B2 (en) Dummy features in redistribution layers (RDLS) and methods of forming same
US10950575B2 (en) Package structure and method of forming the same
TWI652786B (en) Semiconductor package and method of forming same
US11177201B2 (en) Semiconductor packages including routing dies and methods of forming same
US11728249B2 (en) Semiconductor package and method
CN108987380B (en) Conductive vias in semiconductor packages and methods of forming the same
KR20190064521A (en) Package structure and method
KR20190055703A (en) Semiconductor package and method
TW201824486A (en) Package structure
TWI790503B (en) Integrated circuit package and method of forming same
TW202129849A (en) Integrated circuit package and method
US20230387028A1 (en) Dual-sided routing in 3d sip structure
TW202038343A (en) Semiconductor device and method of forming the same
TWI731773B (en) Semiconductor package and method for forming the same
US20220359465A1 (en) Package structures and method for forming the same
TWI719670B (en) Integrated circuit package and method of manufacturing the same
US20230335471A1 (en) Semiconductor packages
TWI824395B (en) Package structures and method for forming the same
TW202329377A (en) Semiconductor package and method of fabricating the same
TW202410216A (en) Semiconductor package methods of forming the same