TWI650965B - Channel estimating apparatus and channel estimating method - Google Patents

Channel estimating apparatus and channel estimating method Download PDF

Info

Publication number
TWI650965B
TWI650965B TW107100394A TW107100394A TWI650965B TW I650965 B TWI650965 B TW I650965B TW 107100394 A TW107100394 A TW 107100394A TW 107100394 A TW107100394 A TW 107100394A TW I650965 B TWI650965 B TW I650965B
Authority
TW
Taiwan
Prior art keywords
circuit
weights
delay amount
generate
candidate
Prior art date
Application number
TW107100394A
Other languages
Chinese (zh)
Other versions
TW201931797A (en
Inventor
周禹伸
Original Assignee
晨星半導體股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 晨星半導體股份有限公司 filed Critical 晨星半導體股份有限公司
Priority to TW107100394A priority Critical patent/TWI650965B/en
Application granted granted Critical
Publication of TWI650965B publication Critical patent/TWI650965B/en
Publication of TW201931797A publication Critical patent/TW201931797A/en

Links

Abstract

在本發明提供之通道估計裝置中,一候選延遲量產生電路根據接收信號之通道脈衝響應找出多個候選延遲量,並每次選出一個選定候選延遲量。一無限脈衝響應濾波器提供鄰近於該選定候選延遲量的M種延遲量,並根據該M種延遲量與M個權重對接收信號施以濾波程序,以產生一過濾後信號及相對應的M個延遲後信號。針對每一個候選延遲量,一權重產生電路根據該過濾後信號與該M個延遲後信號,迭代產生新的M個權重。一評價產生電路於一迭代終止條件成立時,根據最新的M個權重為選定候選延遲量計算一評價。一回波信號資訊根據該等評價被產生。 In the channel estimating apparatus provided by the present invention, a candidate delay amount generating circuit finds a plurality of candidate delay amounts based on the channel impulse response of the received signal, and selects a selected candidate delay amount each time. An infinite impulse response filter provides M kinds of delay amounts adjacent to the selected candidate delay amount, and applies a filtering procedure to the received signals according to the M kinds of delay amounts and M weights to generate a filtered signal and a corresponding M Delayed signal. For each candidate delay amount, a weight generating circuit iteratively generates new M weights according to the filtered signal and the M delayed signals. An evaluation generating circuit calculates an evaluation for the selected candidate delay amount based on the latest M weights when an iteration termination condition is established. An echo signal information is generated based on the evaluations.

Description

通道估計裝置及通道估計方法 Channel estimation device and channel estimation method

本發明與通訊系統相關,並且尤其與通訊系統之接收端的通道估計技術相關。 The invention relates to communication systems and, in particular, to channel estimation techniques at the receiving end of a communication system.

無線信號在傳遞過程中難免會受到傳輸環境的影響及干擾。接收端必須評估出通道效應,例如因多重傳播路徑(multipath)產生之回波信號(echo signal)相對於主要信號的抵達時間,始能透過等化程序消除回波信號,進而正確解讀接收到的資料。 Wireless signals are inevitably affected and interfered with by the transmission environment during transmission. The receiving end must evaluate the channel effect. For example, due to the arrival time of the echo signal generated by the multipath relative to the main signal, the echo signal can be eliminated through the equalization procedure, and the received signal can be correctly interpreted. data.

正交分頻多工(orthogonal frequency-division multiplexing,OFDM)技術因具有頻譜利用率高、硬體架構單純等優點,近年來被廣泛應用在無線通訊系統中。圖一呈現一OFDM接收端的局部電路。類比-數位轉換器110負責將前端電路收到的類比信號轉換為數位信號。降取樣電路120接著將該數位信號降取樣為符合傳送端所採用的符號率(symbol rate)。以下稱降取樣電路120的輸出信號為一接收信號。快速傅立葉轉換電路130負責產生該接收信號的頻譜。如本發明技術領域中具有通常知識者所知,OFDM信號中的前導符號(pilot)會以特定頻率間隔被安插在部分副載波上,而接收端須將這些帶有已知資料的前導符號擷取出來,做為評估通道效應的依據。為此,頻譜擷取電路140會自接收信號之頻譜中,擷取出載有前導符號的副載波之能量,並將其他頻率的能量設定為零。隨後,快速傅立葉逆轉換電路150負責對這個僅保留部分能量資訊的頻譜施以快速傅立葉逆轉換,以產生一通道脈衝響應。通道估計電路160負責根據此通 道脈衝響應產生回波信號資訊,提供給等化器170參考。接著,經等化器170消除通道效應的等化後信號會被送往解映射電路180與解碼電路190。 Orthogonal frequency-division multiplexing (OFDM) technology has been widely used in wireless communication systems in recent years due to its high spectrum utilization and simple hardware architecture. Figure 1 shows a partial circuit of an OFDM receiving end. The analog-to-digital converter 110 is responsible for converting the analog signal received by the front end circuit into a digital signal. The downsampling circuit 120 then downsamples the digital signal to match the symbol rate employed by the transmitting end. Hereinafter, the output signal of the downsampling circuit 120 is a received signal. The fast Fourier transform circuit 130 is responsible for generating the frequency spectrum of the received signal. As is known to those of ordinary skill in the art, the pilot symbols in the OFDM signal are placed on a portion of the subcarriers at specific frequency intervals, and the receiving end must have these leading symbols with known data. Take it out as a basis for evaluating the channel effect. To this end, the spectrum acquisition circuit 140 extracts the energy of the subcarrier carrying the preamble symbol from the spectrum of the received signal and sets the energy of the other frequencies to zero. Subsequently, the fast Fourier inverse conversion circuit 150 is responsible for applying a fast Fourier inverse transform to the spectrum that retains only part of the energy information to produce a channel impulse response. Channel estimation circuit 160 is responsible for The channel impulse response produces echo signal information that is provided to the equalizer 170 for reference. Then, the equalized signal that cancels the channel effect by the equalizer 170 is sent to the demapping circuit 180 and the decoding circuit 190.

由於頻譜擷取電路140將未載有前導符號的副載波之能量設定為零,快速傅立葉逆轉換電路150產生的通道脈衝響應中會出現鏡像信號,且鏡像信號的數量與前導符號出現的頻率間隔相關。若每三個副載波中有一個副載波載有前導符號,除了一組真實信號,通道脈衝響應中還會出現兩組鏡像信號。假設實際的通道脈衝響應如圖二(A)所示,包含三個在不同時間抵達接收端的真實信號,則快速傅立葉逆轉換電路150輸出的通道脈衝響應會如圖二(B)所示,總共出現九個信號。圖中的符號N代表快速傅立葉逆轉換電路150採用的信號之時間長度。在與真實信號S1前後各自相距N/3的地方會分別出現一個鏡像信號(S1’、S1”)。相似地,真實信號S2、S3的前後兩側也會各自有一個鏡像信號(S2’、S2”、S3’、S3”)。也就是說,圖二(B)中共有三個真實信號、六個鏡像信號。另一方面,在三個真實信號中,有一個是透過主要路徑傳遞來的主要信號,有兩個是透過次要路徑傳遞來的回波信號。主要信號與回波信號通常是用能量高低來區別。以圖二(B)呈現的頻譜來說,可定義信號S1為主要信號,而信號S2、S3為回波信號。 Since the spectrum acquisition circuit 140 sets the energy of the subcarrier not carrying the preamble symbol to zero, the image signal appears in the channel impulse response generated by the fast Fourier inverse conversion circuit 150, and the number of the image signal and the frequency interval at which the preamble symbol appears Related. If one of the three subcarriers carries a preamble, in addition to a set of real signals, two sets of image signals will appear in the channel impulse response. Assuming that the actual channel impulse response is as shown in Figure 2(A), including three real signals arriving at the receiving end at different times, the channel impulse response output by the fast Fourier transform circuit 150 will be as shown in Figure 2(B). Nine signals appear. The symbol N in the figure represents the length of time of the signal employed by the fast Fourier inverse conversion circuit 150. An image signal (S1', S1") appears respectively at a distance of N/3 from the real signal S1. Similarly, the front and rear sides of the real signals S2 and S3 also have an image signal (S2', S2", S3', S3"). That is to say, there are three real signals and six image signals in Figure 2(B). On the other hand, one of the three real signals is transmitted through the main path. The main signal, two are the echo signals transmitted through the secondary path. The main signal and the echo signal are usually distinguished by the energy level. In the spectrum presented in Figure 2(B), the signal S1 can be defined as the main signal. Signal, and signals S2, S3 are echo signals.

實際上,在接收到如圖二(B)所示之通道脈衝響應時,通道估計電路160沒辦法直接判斷其中哪些是真實信號、哪些是鏡像信號。因此,為便於說明,圖二(B)被重繪為圖三(A)並重新標示信號名稱。因前導符號出現的頻率間隔為已知數,真實信號與其鏡像信號的間距是可預先得知的。假設已知該間距為N/3,通道估計電路160可初步判斷,能量大小相似且間距為N/3的信號S1a、S1b、S1c中有一個是真實信號、另外兩個是鏡像信號。相似地,信號S2a、S2b、S2c中有一個真實信號,且信號S3a、S3b、S3c中有一個真實信號。 In fact, when receiving the channel impulse response as shown in FIG. 2(B), the channel estimation circuit 160 cannot directly determine which of them are real signals and which are image signals. Therefore, for convenience of explanation, Figure 2 (B) is redrawn as Figure 3 (A) and the signal name is re-marked. Since the frequency interval at which the preamble symbol appears is a known number, the distance between the real signal and its image signal is known in advance. Assuming that the spacing is known to be N/3, the channel estimation circuit 160 can initially determine that one of the signals S1a, S1b, S1c having similar energy levels and spacing N/3 is a real signal and the other two are image signals. Similarly, there is a real signal in signals S2a, S2b, S2c, and there is a real signal in signals S3a, S3b, S3c.

等化器170需要的資訊主要是信號透過主要路徑與次要路徑抵達接收端的相對時間差異,而非絕對時間。因此,通道估計電路160可自三個能量最強的信號S1a、S1b、S1c中任選出一個信號,視為透過主要路徑傳遞來的真實的主要信號,並自信號S2a、S2b、S2c中找出一個透過次要路徑傳遞來的真實的回波信號、自信號S3a、S3b、S3c中找出另一個透過次要路徑傳遞來的真實的回波信號。以通道估計電路160選出信號S1b做為真實的主要信號為例,圖三(B)~圖三(J)呈現出九種可能的回波信號組合;通道估計電路160必須判斷哪一種回波信號組合才是正確的。 The information required by the equalizer 170 is mainly the relative time difference between the signal passing through the primary path and the secondary path to the receiving end, rather than the absolute time. Therefore, the channel estimation circuit 160 can select one of the three most powerful signals S1a, S1b, and S1c as the real main signal transmitted through the main path, and find out from the signals S2a, S2b, and S2c. A real echo signal transmitted through the secondary path, from the signals S3a, S3b, and S3c, find another true echo signal transmitted through the secondary path. Taking the channel estimation circuit 160 as the real main signal as an example, FIG. 3(B) to FIG. 3(J) present nine possible combinations of echo signals; the channel estimation circuit 160 must determine which echo signal The combination is correct.

現行的一種技術方案是令通道估計電路160將九種可能的回波信號組合逐一提供給後續電路,讓等化器170、解映射電路180與解碼電路190針對每一種回波信號組合都產出一套解碼結果,最後再根據這些解碼結果的位元錯誤率(bit error rate,BER)來判斷哪一種回波信號組合最正確。這種做法的缺點在於必須逐一測試每一種回波信號組合,並且必須等到解碼完成後才能判定回波信號組合的正確性,除了相當耗時,亦需投入大量運算資源。 One current technical solution is to have the channel estimation circuit 160 provide nine possible echo signal combinations one by one to subsequent circuits, and the equalizer 170, the demapping circuit 180, and the decoding circuit 190 are combined for each echo signal. A set of decoding results, and finally based on the bit error rate (BER) of these decoding results to determine which echo signal combination is the most correct. The disadvantage of this approach is that each echo signal combination must be tested one by one, and the correctness of the echo signal combination must be determined after the decoding is completed. In addition to being time consuming, a large amount of computing resources are also required.

為解決上述問題,本發明提出一種新的通道估計裝置及通道估計方法。 In order to solve the above problems, the present invention proposes a new channel estimation apparatus and channel estimation method.

根據本發明之一具體實施例為一種通道估計裝置,其中包含一候選延遲量產生電路、一無限脈衝響應濾波器、一權重產生電路、一評價產生電路,以及一選擇電路。該候選延遲量產生電路係用以根據一接收信號之一通道脈衝響應找出對應於多個候選回波信號之多個候選延遲量,並且每次自該多個候選延遲量中選出一選定候選延遲量。該無限脈衝響應濾波器係用以提供鄰近於該選定候選延遲量的M種延遲量,並根據該M種延遲量與M個權重對該接收信號施以一無限脈衝響應濾波程序,以產生 一過濾後信號以及該過濾後信號對應於該M種延遲量的M個延遲後信號,其中M為大於一之正整數。該權重產生電路係用以針對每一個候選延遲量,根據該過濾後信號與該M個延遲後信號,迭代產生新的M個權重,並請求該無限脈衝響應濾波器根據該新的M個權重再次進行該無限脈衝響應濾波程序。該評價產生電路係用以針對每一個選定候選延遲量,於一迭代終止條件成立時,根據最新的M個權重計算一評價。該選擇電路係用以根據該等評價,自該多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 According to an embodiment of the present invention, a channel estimating apparatus includes a candidate delay amount generating circuit, an infinite impulse response filter, a weight generating circuit, an evaluation generating circuit, and a selecting circuit. The candidate delay amount generating circuit is configured to find a plurality of candidate delay amounts corresponding to the plurality of candidate echo signals according to one channel impulse response of a received signal, and select a selected candidate from the plurality of candidate delay amounts each time The amount of delay. The infinite impulse response filter is configured to provide M kinds of delay amounts adjacent to the selected candidate delay amount, and apply an infinite impulse response filtering procedure to the received signals according to the M kinds of delay amounts and M weights to generate A filtered signal and the filtered signal correspond to the M delayed signals of the M kinds of delay amounts, wherein M is a positive integer greater than one. The weight generating circuit is configured to iteratively generate a new M weights according to the filtered signal and the M delayed signals for each candidate delay amount, and request the infinite impulse response filter according to the new M weights The infinite impulse response filtering process is performed again. The evaluation generating circuit is configured to calculate an evaluation based on the latest M weights when an iteration termination condition is established for each selected candidate delay amount. The selection circuit is configured to select one or more real echo signals from the plurality of candidate echo signals according to the evaluation, and generate an echo signal information accordingly.

根據本發明之另一具體實施例為一種通道估計裝置,其中包含一候選延遲量產生電路、一延遲電路、一權重產生電路、一評價產生電路,以及一選擇電路。該候選延遲量產生電路係用以根據一接收信號之一通道脈衝響應找出對應於多個候選回波信號之多個候選延遲量,並且每次自該多個候選延遲量中選出一選定候選延遲量。該延遲電路係用以提供鄰近於該選定候選延遲量的M種延遲量,為該接收信號產生相對應的M個延遲後信號,其中M為大於一之正整數。該權重產生電路係用以針對每一個選定候選延遲量,根據該接收信號與該M個延遲後信號,迭代產生新的M個權重。該評價產生電路係用以針對每一個選定候選延遲量,於一迭代終止條件成立時,根據該權重產生電路產生之最新的M個權重計算一評價。該選擇電路係用以根據該等評價,自該多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 Another embodiment of the present invention is a channel estimating apparatus including a candidate delay amount generating circuit, a delay circuit, a weight generating circuit, an evaluation generating circuit, and a selecting circuit. The candidate delay amount generating circuit is configured to find a plurality of candidate delay amounts corresponding to the plurality of candidate echo signals according to one channel impulse response of a received signal, and select a selected candidate from the plurality of candidate delay amounts each time The amount of delay. The delay circuit is configured to provide M delay amounts adjacent to the selected candidate delay amount, and generate corresponding M delayed signals for the received signal, where M is a positive integer greater than one. The weight generating circuit is configured to iteratively generate a new M weights according to the received signal and the M delayed signals for each selected candidate delay amount. The evaluation generating circuit is configured to calculate an evaluation based on the latest M weights generated by the weight generating circuit when an iterative termination condition is established for each selected candidate delay amount. The selection circuit is configured to select one or more real echo signals from the plurality of candidate echo signals according to the evaluation, and generate an echo signal information accordingly.

根據本發明之另一具體實施例為一種通道估計方法。首先,根據一接收信號之一通道脈衝響應,對應於多個候選回波信號之多個候選延遲量被找出。每次該多個候選延遲量中之一候選延遲量被選出,做為一選定候選延遲量,並且進行下列步驟:(1)提供鄰近於該選定候選延遲量的M種延遲量(M為大於一之正整數);(2)根據該M種延遲量與M個權重對該接收信號施以一無限脈衝響應濾波程序,以產生一過濾後信號以及該 過濾後信號對應於該M種延遲量的M個延遲後信號;(3)根據該過濾後信號與該M個延遲後信號,迭代產生新的M個權重,並令步驟(2)與步驟(3)根據該新的M個權重被重新執行;以及(4)於一迭代終止條件成立時,根據最新的M個權重計算一評價。隨後,根據該等評價,一個或多個真實回波信號自該多個候選回波信號中被選出,且一回波信號資訊據此被產生。 Another embodiment of the present invention is a channel estimation method. First, a plurality of candidate delay amounts corresponding to a plurality of candidate echo signals are found based on a channel impulse response of a received signal. One candidate delay amount of each of the plurality of candidate delay amounts is selected as a selected candidate delay amount, and the following steps are performed: (1) providing M kinds of delay amounts adjacent to the selected candidate delay amount (M is greater than a positive integer); (2) applying an infinite impulse response filtering process to the received signal according to the M kinds of delay amounts and M weights to generate a filtered signal and the The filtered signal corresponds to the M delayed signals of the M kinds of delay amounts; (3) iteratively generates new M weights according to the filtered signals and the M delayed signals, and causes steps (2) and steps ( 3) being re-executed according to the new M weights; and (4) calculating an evaluation based on the latest M weights when an iteration termination condition is established. Then, based on the evaluations, one or more true echo signals are selected from the plurality of candidate echo signals, and an echo signal information is generated accordingly.

根據本發明之另一具體實施例為一種通道估計方法。首先,根據一接收信號之一通道脈衝響應,對應於多個候選回波信號之多個候選延遲量被找出。每次該多個候選延遲量中之一候選延遲量被選出,做為一選定候選延遲量,並且進行下列步驟:(1)提供鄰近於該選定候選延遲量的M種延遲量,並為該接收信號產生相對應的M個延遲後信號(M為大於一之正整數);(2)根據該接收信號與該M個延遲後信號,迭代產生新的M個權重;以及(3)於一迭代終止條件成立時,根據最新的M個權重為該選定候選延遲量計算一評價。隨後,根據該等評價,一個或多個真實回波信號自該多個候選回波信號中被選出,且一回波信號資訊據此被產生。 Another embodiment of the present invention is a channel estimation method. First, a plurality of candidate delay amounts corresponding to a plurality of candidate echo signals are found based on a channel impulse response of a received signal. One of the plurality of candidate delay amounts is selected each time as a selected candidate delay amount, and the following steps are performed: (1) providing M kinds of delay amounts adjacent to the selected candidate delay amount, and Receiving a signal to generate corresponding M delayed signals (M is a positive integer greater than one); (2) iterating to generate new M weights according to the received signal and the M delayed signals; and (3) When the iterative termination condition is established, an evaluation is calculated for the selected candidate delay amount based on the latest M weights. Then, based on the evaluations, one or more true echo signals are selected from the plurality of candidate echo signals, and an echo signal information is generated accordingly.

關於本發明的優點與精神可以藉由以下發明詳述及所附圖式得到進一步的瞭解。 The advantages and spirit of the present invention will be further understood from the following detailed description of the invention.

110‧‧‧類比-數位轉換器 110‧‧‧ Analog-Digital Converter

120‧‧‧降取樣電路 120‧‧‧ down sampling circuit

130‧‧‧快速傅立葉轉換電路 130‧‧‧fast Fourier transform circuit

140‧‧‧頻譜擷取電路 140‧‧‧ spectrum acquisition circuit

150‧‧‧快速傅立葉逆轉換電路 150‧‧‧fast Fourier transform conversion circuit

160‧‧‧通道估計電路 160‧‧‧channel estimation circuit

170‧‧‧等化器 170‧‧‧ Equalizer

180‧‧‧解映射電路 180‧‧ § demapping circuit

190‧‧‧解碼電路 190‧‧‧Decoding circuit

S1、S2、S3‧‧‧真實信號 S1, S2, S3‧‧‧ true signal

S1’、S2’、S3’、S1”、S2”、S3”‧‧‧鏡像信號 S1', S2', S3', S1", S2", S3" ‧ ‧ Mirror signal

S1a、S1b、S1c、S2a、S2b、S2c、S3a、S3b、S3c‧‧‧信號 S1a, S1b, S1c, S2a, S2b, S2c, S3a, S3b, S3c‧‧‧ signals

400‧‧‧無限脈衝響應濾波器 400‧‧‧Infinite impulse response filter

410‧‧‧加法電路 410‧‧‧Addition circuit

420‧‧‧延遲電路 420‧‧‧Delay circuit

430‧‧‧加權電路 430‧‧‧weighting circuit

440‧‧‧加總產生電路 440‧‧‧Additional generation circuit

L1、L2、…、LM‧‧‧延遲元件 L 1 , L 2 , ..., L M ‧‧‧ delay elements

500‧‧‧通道估計裝置 500‧‧‧channel estimation device

510‧‧‧候選延遲量產生電路 510‧‧‧Candidate delay generation circuit

520‧‧‧權重產生電路 520‧‧‧weight generating circuit

530‧‧‧評價產生電路 530‧‧‧Evaluation generating circuit

540‧‧‧選擇電路 540‧‧‧Selection circuit

521‧‧‧相關性計算電路 521‧‧‧Relevance calculation circuit

522‧‧‧乘法電路 522‧‧‧Multiplication circuit

523‧‧‧加法電路 523‧‧‧Addition circuit

531‧‧‧計數電路 531‧‧‧Counting circuit

532‧‧‧平方和計算電路 532‧‧‧ square sum calculation circuit

524‧‧‧第一運算電路 524‧‧‧First operational circuit

525‧‧‧第二運算電路 525‧‧‧second arithmetic circuit

526‧‧‧轉置電路 526‧‧‧ Transposed circuit

527‧‧‧向量乘法電路 527‧‧‧ vector multiplication circuit

528‧‧‧乘法電路 528‧‧‧Multiplication circuit

529‧‧‧加法電路 529‧‧‧Addition circuit

550‧‧‧切換電路 550‧‧‧Switching circuit

1000‧‧‧通道估計裝置 1000‧‧‧channel estimation device

1010‧‧‧候選延遲量產生電路 1010‧‧‧Candidate delay generation circuit

1020‧‧‧權重產生電路 1020‧‧‧weight generating circuit

1030‧‧‧評價產生電路 1030‧‧‧Evaluation generating circuit

1040‧‧‧選擇電路 1040‧‧‧Selection circuit

S1101~S1111‧‧‧流程步驟 S1101~S1111‧‧‧ Process steps

S1201~S1210‧‧‧流程步驟 S1201~S1210‧‧‧ Process steps

圖一呈現一正交分頻多工接收端的局部電路。 Figure 1 shows a partial circuit of an orthogonal frequency division multiplexing receiver.

圖二(A)呈現一種僅顯示真實信號的通道脈衝響應範例;圖二(B)呈現包含真實信號與鏡像信號的通道脈衝響應範例。 Figure 2 (A) presents an example of a channel impulse response that only shows the real signal; Figure 2 (B) presents an example of a channel impulse response that includes the real signal and the image signal.

圖三(A)為一通道脈衝響應之示意圖;圖三(B)~圖三(J)呈現對應於同一個通道脈衝響應的多種信號組合。 Figure 3 (A) is a schematic diagram of one channel impulse response; Figure 3 (B) ~ Figure 3 (J) presents a variety of signal combinations corresponding to the same channel impulse response.

圖四呈現能應用於根據本發明之實施例中的無限脈衝響應濾波 器之功能方塊圖。 Figure 4 presents an infinite impulse response filter that can be applied in an embodiment in accordance with the invention. Functional block diagram of the device.

圖五為根據本發明之一實施例中的通道估計裝置之功能方塊圖。 Figure 5 is a functional block diagram of a channel estimation apparatus in accordance with an embodiment of the present invention.

圖六為根據本發明之一實施例中的權重產生電路之範例。 Figure 6 is an illustration of a weight generating circuit in accordance with an embodiment of the present invention.

圖七為根據本發明之一實施例中的評價產生電路之範例。 Figure 7 is an illustration of an evaluation generation circuit in accordance with an embodiment of the present invention.

圖八為根據本發明之另一實施例中的權重產生電路之範例。 Figure 8 is an illustration of a weight generating circuit in accordance with another embodiment of the present invention.

圖九為根據本發明之通道估計裝置進一步包含一切換電路的示意圖。 Figure 9 is a schematic diagram of a channel estimation apparatus according to the present invention further including a switching circuit.

圖十為根據本發明之另一實施例中的通道估計裝置之功能方塊圖。 Figure 10 is a functional block diagram of a channel estimation apparatus in accordance with another embodiment of the present invention.

圖十一為根據本發明之一實施例中的通道估計方法之流程圖。 11 is a flow chart of a channel estimation method in accordance with an embodiment of the present invention.

圖十二為根據本發明之另一實施例中的通道估計方法之流程圖。 Figure 12 is a flow chart of a channel estimation method in accordance with another embodiment of the present invention.

須說明的是,本發明的圖式包含呈現多種彼此關聯之功能性模組的功能方塊圖。該等圖式並非細部電路圖,且其中的連接線僅用以表示信號流。功能性元件及/或程序間的多種互動關係不一定要透過直接的電性連結始能達成。此外,個別元件的功能不一定要如圖式中繪示的方式分配,且分散式的區塊不一定要以分散式的電子元件實現。 It should be noted that the drawings of the present invention include functional block diagrams that present a plurality of functional modules associated with each other. These figures are not detailed circuit diagrams, and the connecting lines therein are only used to represent the signal flow. Multiple interactions between functional components and/or procedures do not have to be achieved through direct electrical connections. In addition, the functions of the individual components are not necessarily allotted in the manner illustrated in the drawings, and the decentralized blocks are not necessarily implemented in the form of decentralized electronic components.

根據本發明之一實施例為一種包含一無限脈衝響應(infinite impulse response,IIR)濾波器的通道估計裝置,並且係根據該無限脈衝響應濾波器所採用的權重係數來判斷回波信號的真偽。以下首先介紹該實施例中的無限脈衝響應濾波器如何運作。 According to an embodiment of the invention, a channel estimation apparatus including an infinite impulse response (IIR) filter is used, and the authenticity of the echo signal is determined according to a weight coefficient used by the infinite impulse response filter. . The following describes how the infinite impulse response filter in this embodiment operates.

請參閱圖四。無限脈衝響應濾波器400包含一加法電路410、一延遲電路420、一加權電路430,以及一加總電路440。以符號k代表一取樣指標,無限脈衝響應濾波器400的輸入信號與輸出信號分別是接收信號y[k]與加法電路410產生的過濾後信號z[k]。 Please refer to Figure 4. The infinite impulse response filter 400 includes an adder circuit 410, a delay circuit 420, a weighting circuit 430, and a summing circuit 440. The symbol k represents a sampling index, and the input signal and the output signal of the infinite impulse response filter 400 are the received signal y [ k ] and the filtered signal z [ k ] generated by the adding circuit 410, respectively.

延遲電路420包含M個延遲元件L1、L2、…、LM(M為大於一的整數)。根據延遲電路420接收到的概略延遲量D,延遲元件L1、L2、…、LM於各自之輸出端提供的延遲量分別是(D+d 1)、(D+d 2)、…、(D+d M ),其中的符號d 1d 2、…d M 代表M個接近或等於零的不同數值。因此,延遲元件L1、L2、…、LM會為過濾後信號z[k]產生M個延遲量相近但各不相同的延遲後信號:z[k-(D+d 1)]、z[k-(D+d 2)]、…、z[k-(D+d M )]。為便於說明,圖四與後續實施例主要以M為等於八的情況為例,且假設數值d 1d 2、…d 8為由小到大的連續八個整數:-3、-2、…、4。該等延遲後信號被統一表示為z[k-(D+m)],其中的符號m代表數值d 1d 2、…、d M 中之一數值,在這個範例中也就是一個範圍在-3到4之間的整數指標。本發明所屬技術領域中具有通常知識者可理解,本發明的範疇不以此假設為限。 The delay circuit 420 includes M delay elements L 1 , L 2 , ..., L M (M is an integer greater than one). The schematic delay amount D of the delay circuit 420 receives the delay element L 1, L 2, ..., L M in the delay amount of each of the output terminals provided respectively (D + d 1), ( D + d 2), ... ( D + d M ), where the symbols d 1 , d 2 , ... d M represent different values of M close to or equal to zero. Therefore, the delay elements L 1 , L 2 , . . . , L M generate M delayed signals that are similar in delay but different from each other for the filtered signal z [ k ]: z [ k -( D + d 1 )], z [ k -( D + d 2 )], ..., z [ k -( D + d M )]. For convenience of explanation, FIG. 4 and subsequent embodiments mainly take the case where M is equal to eight, and assume that the values d 1 , d 2 , . . . , d 8 are consecutive eight integers from small to large: -3, -2, ..., 4. The delayed signals are collectively represented as z [ k -( D + m )], where the symbol m represents one of the values d 1 , d 2 , ..., d M , which in this example is a range An integer indicator between -3 and 4. It will be understood by those of ordinary skill in the art that the scope of the invention is not limited thereto.

加權電路430對延遲後信號z[k-(D+m)]施以權重w m ,並總共產生八個加權後信號。隨後,該等加權後信號被提供至加總電路440加總,再傳遞給加法電路410做為其輸入信號之一。加法電路410自接收信號y[k]減去該加總結果,以產生過濾後信號z[k]。綜上所述,接收信號y[k]與過濾後信號z[k]的關係可被歸納為: The weighting circuit 430 applies a weight w m to the delayed signal z [ k -( D + m )] and produces a total of eight weighted signals. The weighted signals are then supplied to the summing circuit 440 for summing and then passed to the summing circuit 410 as one of its input signals. The summing circuit 410 subtracts the summed result from the received signal y [ k ] to produce a filtered signal z [ k ]. In summary, the relationship between the received signal y [ k ] and the filtered signal z [ k ] can be summarized as:

由式一可看出,無限脈衝響應濾波器400的作用為自接收信號y[k]中濾除該八個加權後信號的總和。此外,藉由選定適當的概略延遲量D與權重w m ,便能控制要濾除何種信號。由於延遲元件L1~L8所提供的延 遲量都接近或等於概略延遲量D,將該八個加權後信號相加可以被視為內插產生一個相對於過濾後信號z[k]大致具有概略延遲量D的待濾除信號。 As can be seen from Equation 1, the infinite impulse response filter 400 functions to filter out the sum of the eight weighted signals from the received signal y [ k ]. Furthermore, by selecting an appropriate rough delay amount D and weight w m , it is possible to control which signal is to be filtered out. Since the delay amounts provided by the delay elements L 1 -L 8 are both close to or equal to the approximate delay amount D , the addition of the eight weighted signals can be considered as interpolation to produce a substantially relative to the filtered signal z [ k ] The signal of the delay amount D to be filtered out.

以下說明如何將無限脈衝響應濾波器400應用在本發明的通道估計裝置中。 The following describes how the infinite impulse response filter 400 is applied in the channel estimation apparatus of the present invention.

圖五為根據本發明之一實施例中的通道估計裝置之功能方塊圖。通道估計裝置500係用以根據一接收信號及其通道脈衝響應來產生回波信號資訊,供頻域等化器或時域等化器使用。實務上,通道估計裝置500可配合各種需要偵測回波信號真偽的系統,例如但不限於因對接收信號之頻譜進行補零而產生鏡像信號的OFDM接收端。如圖五所示,除了無限脈衝響應濾波器400,通道估計裝置500還包含一候選延遲量產生電路510、一權重產生電路520、一評價產生電路530,以及一選擇電路540。 Figure 5 is a functional block diagram of a channel estimation apparatus in accordance with an embodiment of the present invention. The channel estimation device 500 is configured to generate echo signal information based on a received signal and its channel impulse response for use by a frequency domain equalizer or a time domain equalizer. In practice, the channel estimation device 500 can cooperate with various systems that need to detect the authenticity of the echo signal, such as, but not limited to, an OFDM receiver that generates an image signal by zero-padding the spectrum of the received signal. As shown in FIG. 5, in addition to the infinite impulse response filter 400, the channel estimation apparatus 500 further includes a candidate delay amount generation circuit 510, a weight generation circuit 520, an evaluation generation circuit 530, and a selection circuit 540.

首先,候選延遲量產生電路510會根據接收信號y[k]的通道脈衝響應(例如由圖一中的快速傅立葉逆轉換電路150所產生者)找出對應於多個候選回波信號的多個候選延遲量。以圖三(A)所示之通道脈衝響應為例,候選延遲量產生電路510可選擇信號S1b做為主要信號,並選擇信號S2a、S2b、S2c、S3a、S3b、S3c做為候選回波信號。這六個候選回波信號各自在時間軸上與信號S1b的距離(亦即與主要信號S1b抵達接收端的相對時間差異)便是六個候選延遲量D2a、D2b、D2c、D3a、D3b、D3c。候選延遲量產生電路510會將這六個候選延遲量轉換為以取樣指標k為單位,每次提供一個候選延遲量給無限脈衝響應濾波器400,做為其概略延遲量DFirst, the candidate delay amount generation circuit 510 finds a plurality of channel echo responses corresponding to the received signal y [ k ] (for example, generated by the fast Fourier inverse conversion circuit 150 in FIG. 1 ) corresponding to the plurality of candidate echo signals. The amount of candidate delay. Taking the channel impulse response shown in FIG. 3(A) as an example, the candidate delay amount generation circuit 510 can select the signal S1b as the main signal and select the signals S2a, S2b, S2c, S3a, S3b, and S3c as candidate echo signals. . The distance between the six candidate echo signals on the time axis and the signal S1b (ie, the relative time difference from the main signal S1b to the receiving end) is six candidate delay amounts D 2a , D 2b , D 2c , D 3a , D 3b , D 3c . The candidate delay amount generation circuit 510 converts the six candidate delay amounts into units of the sampling index k , each time providing a candidate delay amount to the infinite impulse response filter 400 as its approximate delay amount D.

如圖五所示,無限脈衝響應濾波器400所採用的權重 w m 是由權重產生電路520提供。針對每一個候選延遲量,評價產生電路530會根據權重產生電路520提供給無限脈衝響應濾波器400的權重 w m 產生一個評價E。更具體地說,在無限脈衝響應濾波器400採用候選延遲量D2a做為 其概略延遲量D的情況下,權重產生電路520會迭代產生一組相對應的權重 w m ,而評價產生電路530會根據該組權重 w m 產生一個評價E2a。依此類推,候選延遲量D2a、D2b、D2c、D3a、D3b、D3c會各自有一個評價E2a、E2b、E2c、E3a、E3b、E3c(以下通稱為評價E)。隨後,選擇電路540會根據評價E2a、E2b、E2c、E3a、E3b、E3c來判斷這六個候選回波信號中哪兩個是真實信號、哪四個是鏡像信號,以下分述各電路的詳細運作方式。 Figure 5, an infinite impulse response filter 400 used in the right weight w m is a weight provided by the weight generating circuit 520. For each candidate delay amount, the evaluation generating circuit 530 generates an evaluation E based on the weight w m supplied from the weight generating circuit 520 to the infinite impulse response filter 400. More specifically, in the case where the infinite impulse response filter 400 adopts the candidate delay amount D 2a as its approximate delay amount D , the weight generation circuit 520 iteratively generates a set of corresponding weights w m , and the evaluation generating circuit 530 An evaluation E 2a is generated based on the set of weights w m . And so on, the candidate delay amounts D 2a , D 2b , D 2c , D 3a , D 3b , D 3c will each have an evaluation E 2a , E 2b , E 2c , E 3a , E 3b , E 3c (hereinafter referred to as Evaluation E). Subsequently, the selection circuit 540 determines which of the six candidate echo signals are true signals and which four are image signals based on the evaluations E 2a , E 2b , E 2c , E 3a , E 3b , E 3c , Describe the detailed operation of each circuit.

根據最小均方(least mean square,LMS)演算法運作的權重產生電路520可預先設定一個目標,並透過迭代程序多次調整權重 w m 來達成該目標。舉例而言,為了分辨哪一個候選回波信號才是真的回波信號,於一實施例中,權重產生電路520將迭代調整權重 w m 的目標設定為「最小化過濾後信號 z [ k ]的能量」(原因容後詳述),並據此定義一成本函數如下: 其中的符號n表示一迭代次數指標,符號 w n,m 代表對應於第n次迭代的權重 w m 。以符號m代表一個範圍在-3到4之間的整數指標來說,權重產生電路520會進行八組迭代程序、產生八個權重。 The weight generation circuit 520 operating according to the least mean square (LMS) algorithm may pre-set a target and adjust the weight w m multiple times through an iterative process to achieve the target. For example, to distinguish which candidate echo signal is a true echo signal, in one embodiment, the weight generation circuit 520 sets the target of the iterative adjustment weight w m to "minimize the filtered signal z [ k ] The energy" (details are detailed later), and a cost function is defined accordingly as follows: The symbol n represents an iteration number indicator, and the symbol w n,m represents the weight w m corresponding to the nth iteration. In the case of the symbol m representing an integer index ranging between -3 and 4, the weight generation circuit 520 performs eight sets of iterative processes, yielding eight weights.

根據最小均方演算法的概念,分別以各個權重 w n,m 做為偏導數對成本函數施以偏微分,可推導出一運算式(式四),用來迭代產生令成本函數最小化的權重 w n,m According to the concept of the least mean square algorithm, each weight w n,m is used as the partial derivative versus cost function By applying a partial differential, an arithmetic expression (formula 4) can be derived, which is used to iteratively generate a cost function. Minimized weight w n,m :

其中符號μ表示最小均方演算法中的一個可調參數,可由電路設計者根據經驗選定。 The symbol μ represents a tunable parameter in the least mean square algorithm that can be selected by the circuit designer based on experience.

圖六呈現一個根據式四實現的權重產生電路520之功能方塊圖, 其中包含一相關性計算電路521、一乘法電路522、一加法電路523,以及一暫存器(未繪示)。在第n次迭代運算中,相關性計算電路521負責分別計算過濾後信號 z [ k ]與各個延遲後信號 z [ k -( D + m )]的相關性,以產生八個相關性計算結果rn,-3、rn,-2、…、rn,4。乘法電路541負責將相關性計算結果rn,m與參數2 μ相乘。接著,加法電路542負責將各個相乘結果與相對應的先前權重 w n,m (被儲存在暫存器中)相加,以產生新的權重 w n +1,m 。新的權重 w n +1, m 也可以被存入上述暫存器,做為下一次迭代運算中的先前權重使用。 6 is a functional block diagram of a weight generation circuit 520 implemented in accordance with Equation 4, including a correlation calculation circuit 521, a multiplication circuit 522, an addition circuit 523, and a register (not shown). In the nth iteration operation, the correlation calculation circuit 521 is responsible for respectively calculating the correlation between the filtered signal z [ k ] and each delayed signal z [ k -( D + m )] to generate eight correlation calculation results. r n, -3 , r n, -2 , ..., r n,4 . The multiplication circuit 541 is responsible for multiplying the correlation calculation result r n,m by the parameter 2 μ. Next, the addition circuit 542 is responsible for adding the respective multiplication results to the corresponding previous weights w n,m (stored in the scratchpad) to generate new weights w n + 1 , m . The new weights w n + 1, m can also be stored in the above registers as the previous weights used in the next iteration.

實務上,因權重產生電路520會迭代式地持續調整權重 w u,m ,權重 w n,m 的初始值(n=0)不需以特定數值為限。此外,新權重 w n +1,m 可被提供至圖五中的無限脈衝響應濾波器400,再次對同一段接收信號 y [ k ]施加濾波程序,以產生新的過濾後信號 z [ k ],做為權重產生電路520下一次計算新權重 w n +2,m 的依據。 In practice, the weight generation circuit 520 will iteratively continuously adjust the weights w u,m , and the initial values of the weights w n,m (n=0) are not limited to a specific value. Furthermore, a new weight w n + 1, m can be supplied to the infinite impulse response filter 400 in FIG. 5, again applying a filtering procedure to the same received signal y [ k ] to generate a new filtered signal z [ k ] As the basis for the weight generation circuit 520 to calculate the new weight w n + 2 , m next time.

圖七呈現評價產生電路530的一個內部功能方塊圖範例,其中包含一計數電路531與一平方和計算電路532。計數電路531負責計算權重產生電路520已進行的迭代次數,並於一迭代終止條件(例如迭代次數指標n達到一預設值N)成立時,請求平方和計算電路532計算最新的八個權重(wN,-3、wN,-2、…、wN,4)之平方和,做為目前這個候選延遲量的評價E。 FIG. 7 presents an example of an internal functional block diagram of the evaluation generation circuit 530 including a counting circuit 531 and a square sum calculation circuit 532. The counting circuit 531 is responsible for calculating the number of iterations that the weight generating circuit 520 has performed, and requests the square sum calculating circuit 532 to calculate the latest eight weights when an iterative termination condition (for example, the iteration number index n reaches a predetermined value N) is established ( The sum of squares of w N, -3 , w N, -2 , ..., w N, 4 ) is taken as the evaluation E of the current candidate delay amount.

如先前所述,權重產生電路520是以「最小化過濾後信號 z [ k ]之能量」為目標來決定迭代產生權重 w n,m 的運算式。如果無限脈衝響應濾波器400目前採用的概略延遲量D是對應於一個真實的回波信號,理論上,權重產生電路520經過一段時間的迭代運算便能找出適當的八個權重 w n,m ,供無限脈衝響應濾波器400將該真實回波信號自接收信號 y [ k ]中濾除。相對地,如果無限脈衝響應濾波器400目前採用的概略延遲量D是對應於一個鏡像回波信號,由於該候選延遲量D指出的時間點實際上並 不存在真實信號,權重產生電路520經過迭代運算找出的權重 w n,m 並不能達到自接收信號 y [ k ]中濾除回波信號的效果。 As described earlier, the weight generation circuit 520 determines an expression for iteratively generating the weights w n,m with the goal of "minimizing the energy of the filtered signal z [ k ]". If the approximate delay amount D currently employed by the infinite impulse response filter 400 corresponds to a true echo signal, in theory, the weight generation circuit 520 can find an appropriate eight weights w n,m after a period of iterative operation . The infinite impulse response filter 400 filters the real echo signal from the received signal y [ k ]. In contrast, if the approximate delay amount D currently employed by the infinite impulse response filter 400 corresponds to a mirror echo signal, since the time point indicated by the candidate delay amount D does not actually exist in the real signal, the weight generation circuit 520 is iterated. The weight w n,m found by the operation does not achieve the effect of filtering out the echo signal from the received signal y [ k ].

相較於利用鏡像信號貢獻之候選延遲量做為概略延遲量D算出的權重 w n,m ,利用真實回波信號貢獻之候選延遲量做為概略延遲量D算出的權重 w n,m 會具有較大的絕對值。因此,評價E愈高的候選回波信號愈可能是真實回波信號,而評價E愈低的候選回波信號愈可能是鏡像信號。 Compared to the image signal by using the amount of candidate delay contribution as the delay amount D is calculated schematic weights w n, m, by using the delay amount candidate of the real echo signal contribution is calculated as the amount of delay D schematic weights w n, m may have Large absolute value. Therefore, the higher the candidate echo signal of E is, the more likely it is to be a true echo signal, and the lower the candidate echo signal of E is, the more likely it is to be an image signal.

於另一實施例中,圖七中的平方和計算電路532可被替換為一絕對值總和計算電路,計算八個權重的絕對值總和做為評價E。 In another embodiment, the sum of squares calculation circuit 532 in FIG. 7 can be replaced with an absolute value sum calculation circuit that calculates the sum of the absolute values of the eight weights as the evaluation E.

選擇電路540中可設置一記憶體(未繪示),暫存各個候選延遲量的評價E。選擇電路540會根據該等評價E自多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。以圖三(A)所示之通道脈衝響應為例,假設已選擇信號S1b做為主要信號,選擇電路540可選出評價E2a、E2b、E2c中最高的一個評價所對應之候選回波信號,視為真實回波信號,並將另外兩個信號視為鏡像信號。相似地,選擇電路540可選出評價E2a、E2b、E2c中最高的一個評價所對應之候選回波信號,視為真實回波信號,並將另外兩個信號視為鏡像信號。 A memory (not shown) may be disposed in the selection circuit 540 to temporarily store the evaluation E of each candidate delay amount. The selection circuit 540 selects one or more real echo signals from the plurality of candidate echo signals according to the evaluation E, and generates an echo signal information accordingly. Taking the channel impulse response shown in FIG. 3(A) as an example, assuming that the selected signal S1b is used as the main signal, the selection circuit 540 can select the candidate echo corresponding to the highest evaluation of E 2a , E 2b , and E 2c . The signal is treated as a true echo signal and the other two signals are considered as image signals. Similarly, the selection circuit 540 may select the candidate echo signals corresponding to the highest one of the evaluations E 2a , E 2b , and E 2c to be regarded as true echo signals, and treat the other two signals as image signals.

實務上,上述權重產生電路520、評價產生電路530與選擇電路540可被實現為固定式及/或可程式化數位邏輯電路,包含可程式化邏輯閘陣列、特定應用積體電路、微控制器、微處理器、數位信號處理器。此外,選擇電路540產生的回波信號資訊可包含但不限於通道長度,以及各個真實回波信號與主要信號的抵達時間差異。 In practice, the weight generation circuit 520, the evaluation generation circuit 530, and the selection circuit 540 can be implemented as fixed and/or programmable digital logic circuits, including a programmable logic gate array, a specific application integrated circuit, and a microcontroller. , microprocessor, digital signal processor. Moreover, the echo signal information generated by the selection circuit 540 can include, but is not limited to, the channel length, and the difference in arrival time of each of the real echo signals and the primary signal.

由以上說明可看出,不同於先前技術,通道估計裝置500不需要動用等化器、解映射電路與解碼電路等後續電路便可判斷出回波信號的真偽。此外,通道估計裝置500須進行的測試數量為可能的回波信號數量, 少於先前技術須進行的測試數量(為可能的信號組合數量)。以圖三(A)所示之通道脈衝響應為例,先前技術須進行的測試數量為九,而通道估計裝置500須進行的測試數量為六。顯然,通道估計裝置500能有效達成節省運算時間與運算資源的效果。 As can be seen from the above description, unlike the prior art, the channel estimation apparatus 500 does not need to use the subsequent circuits such as the equalizer, the demapping circuit, and the decoding circuit to determine the authenticity of the echo signal. In addition, the number of tests to be performed by the channel estimation device 500 is the number of possible echo signals. Less than the number of tests that must be performed by the prior art (the number of possible signal combinations). Taking the channel impulse response shown in FIG. 3(A) as an example, the number of tests to be performed in the prior art is nine, and the number of tests to be performed by the channel estimating device 500 is six. Obviously, the channel estimation apparatus 500 can effectively achieve the effect of saving computation time and computing resources.

須說明的是,權重產生電路520用來迭代產生權重 w n,m 的運算式有其他可能性,不以式四為限。於另一實施例中,權重產生電路520將迭代產生權重 w n,m 的目標設定為「最小化回波信號間之相關性的能量總和」,並據此定義一成本函數如下: 其中的符號j代表一個範圍在-3到4之間的整數指標,而符號 e n,j 的定義為: 其中的符號 x [ k ]代表傳送端發出的原始信號x之第k個取樣,符號 a θ k 分別代表一回波信號相對於原始信號x的振幅放大倍率、相位偏移量和抵達時間偏移量。 It should be noted that the weight generating circuit 520 has an alternative possibility to iteratively generate the weight w n,m , and is not limited to the fourth formula. In another embodiment, the weight generation circuit 520 sets the target of the iterative generating weights w n,m to "minimize the sum of the energy of the correlation between the echo signals", and defines a cost function as follows: The symbol j represents an integer indicator ranging from -3 to 4, and the symbol e n,j is defined as: The symbol x [ k ] represents the kth sample of the original signal x sent by the transmitting end, and the symbols a , θ k and Δ respectively represent the amplitude magnification, phase offset and arrival of an echo signal with respect to the original signal x . Time offset.

相似地,根據最小均方演算法的概念,分別以各個權重 w n,m 做為偏導數對成本函數施以偏微分,可得到: Similarly, according to the concept of the least mean square algorithm, each weight w n,m is used as the partial derivative versus cost function. By applying partial differentiation, you can get:

式七可被簡化表示為: 其中的向量(符號 e n,j 的詳細定義可參照式六),而向量為[Σ k ( z [ k -( D + m )]* z *[ k -( D -3)])…Σ k ( z [ k -( D + m )]* z *[ k -( D +4)])]。 Equation 7 can be simplified as: The vector (The detailed definition of the symbol e n,j can refer to Equation 6), and the vector Is [Σ k ( z [ k -( D + m )]* z * [ k -( D - 3 )])...Σ k ( z [ k -( D + m )]* z * [ k -( D + 4 )])].

根據上述推導結果,利用下列運算式迭代更新權重 w n,m ,便可逐步令式五及式六定義的成本函數被最小化: According to the above derivation results, using the following expressions to iteratively update the weights w n,m , the cost functions defined by Equations 5 and 6 can be gradually implemented. Being minimized:

假設原始信號x中的前後段信號在時間上不具相關性且平均值為零。此外,亦假設雜訊信號的平均值亦為零。經過一段時間的累積之後,向量中的某幾個項次的累加值會趨近於零,向量可被進一步簡化為:[Σ k z [ k ]* z *[ k -( D -3)]…Σ k z [ k ]* z *[ k -( D +4)]]。(式十) It is assumed that the front and back signals in the original signal x are not correlated in time and the average value is zero. In addition, it is also assumed that the average value of the noise signal is also zero. After a period of accumulation, the vector The accumulated value of some items in the process will approach zero, the vector It can be further simplified as: [Σ k z [ k ]* z * [ k -( D - 3 )]...Σ k z [ k ]* z * [ k -( D + 4 )]]. (Formula 10)

圖八呈現一個根據式九與式十實現的權重產生電路520之功能方塊圖,其中包含一第一運算電路524、八個第二運算電路525、一轉置電路526、一向量乘法電路527、一乘法電路528、一加法電路529,以及一暫存器(未繪示)。在第n次迭代運算中,第一運算電路524係用以實現對應於式十的計算程序,亦即產生向量,提供給向量乘法電路527。八個第二運算電路525分別負責產生向量、…、。為避免圖面過於複雜,圖八僅呈現負責產生之第二運算電路525的細部結構。轉置電路526負責將向量、…、分別轉置,以產生八個轉置向量、…、。向量乘法電路527係用以將向量各自與轉置向量、…、相乘。乘法電路528負責將向量乘法電路527的輸出信號各自乘以一特定參數2 μ(符號μ表示最小均方演算法中的一個可調參數,可由電路設計者根據經驗選定)。加法電路529負責將各個相乘結果與相對應的先前權重 w n,m (被儲存在暫存器中) 相加,以產生新的權重 w n +1,m 。如圖五所示,權重產生電路520運算時需要的過濾後信號 z [ k ]與延遲後信號 z [ k -( D + m )]是由無限脈衝響應濾波器400提供。 FIG. 8 is a functional block diagram of a weight generation circuit 520 implemented according to Equations 9 and 10, including a first operation circuit 524, eight second operation circuits 525, a transposition circuit 526, and a vector multiplication circuit 527. A multiplying circuit 528, an adding circuit 529, and a register (not shown). In the nth iterative operation, the first operation circuit 524 is configured to implement a calculation program corresponding to Equation 10, that is, generate a vector. Provided to the vector multiplication circuit 527. Eight second arithmetic circuits 525 are responsible for generating vectors, respectively , ,..., . In order to avoid the picture being too complicated, Figure 8 is only responsible for generating The detailed structure of the second arithmetic circuit 525. Transpose circuit 526 is responsible for the vector , ,..., Transpose separately to produce eight transpose vectors , ,..., . Vector multiplication circuit 527 is used to vector Transpose vector , ,..., Multiply. The multiplication circuit 528 is responsible for multiplying the output signals of the vector multiplication circuit 527 by a particular parameter of 2 μ (the symbol μ represents one of the tunable parameters in the least mean square algorithm, which can be selected empirically by the circuit designer). The summing circuit 529 is responsible for adding the respective multiplication results to the corresponding previous weights w n,m (stored in the register) to generate new weights w n + 1 , m . As shown in FIG. 5, the filtered signal z [ k ] and the delayed signal z [ k- ( D + m )] required for the operation of the weight generating circuit 520 are provided by the infinite impulse response filter 400.

相較於圖六呈現的權重產生電路520,圖八呈現的權重產生電路520係採用較複雜的計算程序。相同的是,兩種權重產生電路520產生的權重皆可做為評價產生電路530為各候選延遲量產生評價E的依據。 Compared to the weight generation circuit 520 presented in FIG. 6, the weight generation circuit 520 presented in FIG. 8 employs a more complicated calculation program. Similarly, the weights generated by the two weight generating circuits 520 can be used as the basis for the evaluation generating circuit 530 to generate an evaluation E for each candidate delay amount.

於一實施例中,通道估計裝置500如圖九所示,進一步包含一切換電路550,用以在不同模式間切換無限脈衝響應濾波器400的功能。在需要進行通道估計時,切換電路550會將候選延遲量產生電路510提供給無限脈衝響應濾波器400,做為其概略延遲量D。如同先前所介紹的,無限脈衝響應濾波器400可被用以協助產生回波信號資訊。在通道估計裝置500已完成通道估計後,若需要對接收信號施以時域等化程序,切換電路550便可改將選擇電路540已確認為正確的回波信號延遲量提供給無限脈衝響應濾波器400,做為其概略延遲量D。在這個情況下,無限脈衝響應濾波器可做為一時域等化器,對接收信號 y [ k ]施以時域等化程序,過濾後信號 z [ k ]即為可供後續電路使用的等化後信號。易言之,無限脈衝響應濾波器400可與時域等化器共用電路,藉此降低硬體成本。 In one embodiment, the channel estimation device 500 further includes a switching circuit 550 for switching the function of the infinite impulse response filter 400 between different modes, as shown in FIG. When channel estimation is required, the switching circuit 550 provides the candidate delay amount generating circuit 510 to the infinite impulse response filter 400 as its approximate delay amount D. As previously introduced, the infinite impulse response filter 400 can be used to assist in generating echo signal information. After the channel estimation apparatus 500 has completed the channel estimation, if it is necessary to apply the time domain equalization procedure to the received signal, the switching circuit 550 can provide the echo signal delay that the selection circuit 540 has confirmed to be correct to the infinite impulse response filtering. The device 400 is used as its rough delay amount D. In this case, the infinite impulse response filter can be used as a time domain equalizer, and the time domain equalization procedure is applied to the received signal y [ k ], and the filtered signal z [ k ] is used for subsequent circuits. After the signal. In other words, the infinite impulse response filter 400 can share the circuit with the time domain equalizer, thereby reducing hardware costs.

須說明的是,利用無限脈衝響應濾波器進行時域等化程序的技術細節為本發明所屬技術領域中具有通常知識者所知,於此不贅述。此外,除了無限脈衝響應濾波器400,該時域等化器可被設計為進一步包含其他電路,例如但不限於一有限脈衝響應(finite impulse response,FIR)濾波器。 It should be noted that the technical details of the time domain equalization procedure using the infinite impulse response filter are known to those of ordinary skill in the art to which the present invention pertains, and will not be described herein. Moreover, in addition to the infinite impulse response filter 400, the time domain equalizer can be designed to further include other circuits such as, but not limited to, a finite impulse response (FIR) filter.

根據本發明之另一具體實施例為一種通道估計裝置,其功能方塊圖如圖十所示,其中包含一候選延遲量產生電路1010、一權重產生電路1020、一評價產生電路1030、一選擇電路1040,以及一延遲電路1050。候選延遲量產生電路1010的功能與圖五中的候選延遲量產生電路510相 同,亦即負責根據通道脈衝響應找出對應於多個候選回波信號的多個候選延遲量(例如選擇信號S1b做為主要信號,找出六個候選延遲量D2a、D2b、D2c、D3a、D3b、D3c)。以下分述其他電路的運作方式。 Another embodiment of the present invention is a channel estimation apparatus, and its functional block diagram is shown in FIG. 10, which includes a candidate delay amount generation circuit 1010, a weight generation circuit 1020, an evaluation generation circuit 1030, and a selection circuit. 1040, and a delay circuit 1050. The function of the candidate delay amount generating circuit 1010 is the same as that of the candidate delay amount generating circuit 510 in FIG. 5, that is, it is responsible for finding a plurality of candidate delay amounts corresponding to the plurality of candidate echo signals according to the channel impulse response (for example, the selection signal S1b is made). For the primary signal, six candidate delay quantities D 2a , D 2b , D 2c , D 3a , D 3b , D 3c ) are found. The following describes how other circuits operate.

延遲電路1050與圖五中的延遲電路420大致相同,主要差異在於送入延遲電路1050的信號為接收信號 y [ k ]。根據接收到的概略延遲量D,延遲電路1050會為接收信號 y [ k ]產生八個延遲量相近但各不相同的延遲後信號: y [ k -( D -3)]、 y [ k -( D -2)]、…、 y [ k -( D +4)]。 The delay circuit 1050 is substantially the same as the delay circuit 420 of FIG. 5, with the main difference being that the signal fed to the delay circuit 1050 is the received signal y [ k ]. Based on the received approximate delay amount D , the delay circuit 1050 generates eight delayed but different delayed signals for the received signal y [ k ]: y [ k -( D - 3 )], y [ k - ( D - 2 )],..., y [ k -( D + 4 )].

權重產生電路1020與圖五中的權重產生電路520大致相同,主要差異在於送入權重產生電路1020的信號為接收信號 y [ k ]與其延遲後信號: y [ k -( D -3)]、 y [ k -( D -2)]、…、 y [ k -( D +4)]。更具體地說,只要將圖六或圖八中的過濾後信號 z [ k ]替換為接收信號 y [ k ],並將各延遲後信號 z [ k -( D + m )]替換為延遲後信號 y [ k -( D + m )],即可實現權重產生電路1020。針對每一個候選延遲量,權重產生電路1020會迭代計算出一組權重 w n,m ,其計算方式可被歸納為一個類似式四的運算式: The weight generating circuit 1020 is substantially the same as the weight generating circuit 520 in FIG. 5, and the main difference is that the signal sent to the weight generating circuit 1020 is the received signal y [ k ] and its delayed signal: y [ k -( D - 3 )], y [ k -( D - 2 )],..., y [ k -( D + 4 )]. More specifically, instead of replacing the filtered signal z [ k ] in FIG. 6 or FIG. 8 with the received signal y [ k ], and replacing each delayed signal z [ k -( D + m )] with a delay The weight generation circuit 1020 can be realized by the signal y [ k -( D + m )]. For each candidate delay amount, the weight generation circuit 1020 iteratively calculates a set of weights w n,m , which can be summarized into a similar expression of four:

實務上,為令比較基礎一致,各個候選延遲量的權重 w u,m 之初始值(n=0)可被設定為相同,但不需以特定數值為限。須說明的是,不同於圖五中會將新權重 w n +1,m 反饋至無限脈衝響應濾波器400的權重產生電路520,權重產生電路1020產生的新權重 w n +1,m 並不會被反饋給其他電路使用。每一次進行新的迭代計算時,權重產生電路1020可以取用對應於不同取樣指標k的接收信號 y [ k ]及其延遲後信號 y [ k -( D + m )]來產生新的權重 w n +1,m In practice, in order to make the comparison basis consistent, the initial values (n=0) of the weights of each candidate delay amount w u,m can be set to be the same, but need not be limited to a specific value. It should be noted that, unlike the weight generation circuit 520 which returns the new weight w n + 1 , m to the infinite impulse response filter 400 in FIG. 5 , the new weight w n + 1 , m generated by the weight generation circuit 1020 is not Will be fed back to other circuits. Each time a new iterative calculation is performed, the weight generation circuit 1020 can take the received signal y [ k ] corresponding to the different sampling index k and its delayed signal y [ k -( D + m )] to generate a new weight w n + 1 , m .

於一迭代終止條件(例如迭代次數指標n達到一預設值N)成立時,評價產生電路1030便會根據最新的權重 w n,m 為延遲電路1050目前 採用的候選延遲量計算出一個評價E。相似地,評價產生電路1030的內部電路可與圖七呈現的評價產生電路530相同,亦即計算該組權重 w n,m 的平方和或絕對值總和。 When an iterative termination condition (eg, the number of iterations n reaches a predetermined value N) is established, the evaluation generation circuit 1030 calculates an evaluation E based on the latest weight w n,m for the candidate delay amount currently used by the delay circuit 1050. . Similarly, the internal circuitry of the evaluation generation circuit 1030 can be the same as the evaluation generation circuit 530 presented in FIG. 7, that is , the sum of squares or absolute values of the set of weights w n,m is calculated.

相似地,評價產生電路1030計算出的評價E愈高,代表一個候選回波信號愈可能是真實的回波信號。選擇電路1040中可設置一記憶體(未繪示),暫存各個候選延遲量的評價,並根據該等評價,自多個候選回波信號中選出一個或多個真實回波信號,據此產生一回波信號資訊。 Similarly, the higher the evaluation E calculated by the evaluation generating circuit 1030, the more likely the representative echo signal is to be a true echo signal. A memory (not shown) may be disposed in the selection circuit 1040 to temporarily store the evaluation of each candidate delay amount, and according to the evaluation, one or more real echo signals are selected from the plurality of candidate echo signals, according to which Generate an echo signal information.

如同通道估計裝置400,通道估計裝置1000亦不需要動用等化器、解映射電路與解碼電路等後續電路便可判斷出回波信號的真偽,能有效達成節省運算時間與運算資源的效果。 Like the channel estimation device 400, the channel estimation device 1000 does not need to use subsequent circuits such as an equalizer, a demapping circuit, and a decoding circuit to determine the authenticity of the echo signal, and can effectively achieve the effect of saving computation time and computing resources.

相似地,如有需要,通道估計裝置1000中的延遲電路1050也可以被時域等化器共用,以達成節省硬體成本的好處。 Similarly, the delay circuit 1050 in the channel estimation device 1000 can also be shared by the time domain equalizer if desired to achieve the benefit of saving hardware costs.

根據本發明之另一具體實施例為一種通道估計方法,其流程圖係繪示於圖十一。首先,步驟S1101為根據一接收信號之一通道脈衝響應找出對應於P個候選回波信號之P個候選延遲量(P為大於一之整數)。步驟S1102為將一整數指標i設定為等於1。步驟S1103為將第i候選延遲量設定一概略延遲量。其次,步驟S1104為提供鄰近於該概略延遲量的M種延遲量(M為大於一之正整數)。步驟S1105為根據該M種延遲量與M個權重對該接收信號施以一無限脈衝響應濾波程序,以產生一過濾後信號以及該過濾後信號對應於該M種延遲量的M個延遲後信號。步驟S1106則是根據該過濾後信號與該M個延遲後信號,產生新的M個權重。步驟S1107為判斷更新該M個權重的迭代次數是否已達到一預設值。若步驟S1107之判斷結果為否,則步驟S1105~S1107被再次執行。若步驟S1107之判斷結果為是,則步驟S1108被執行,亦即根據目前最新的M個權重計算一第i評價。接著,步驟S1109為判斷整數指標i是否已增加至 等於數值P。若步驟S1109之判斷結果為否,則步驟S1110被執行,亦即將整數指標i提高,並令步驟S1103~S1109被再次執行。若步驟S1109之判斷結果為是,則步驟S1111被執行,亦即根據先前產生的P個評價,自該P個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 Another embodiment of the present invention is a channel estimation method, and a flow chart thereof is shown in FIG. First, step S1101 finds P candidate delay amounts corresponding to P candidate echo signals (P is an integer greater than one) according to one channel impulse response of a received signal. Step S1102 is to set an integer index i equal to 1. In step S1103, the i-th candidate delay amount is set to a rough delay amount. Next, step S1104 is to provide M kinds of delay amounts (M is a positive integer greater than one) adjacent to the approximate delay amount. Step S1105: applying an infinite impulse response filtering process to the received signal according to the M kinds of delay amounts and M weights to generate a filtered signal and the M delayed signals corresponding to the M kinds of delay amounts of the filtered signal. . Step S1106 is to generate a new M weights according to the filtered signal and the M delayed signals. Step S1107 is to determine whether the number of iterations of updating the M weights has reached a preset value. If the result of the determination in step S1107 is NO, steps S1105 to S1107 are executed again. If the result of the determination in step S1107 is YES, then step S1108 is executed, that is, an ith evaluation is calculated based on the current latest M weights. Next, step S1109 is to determine whether the integer index i has been increased to be equal to the value P. If the result of the determination in the step S1109 is NO, the step S1110 is executed, that is, the integer index i is increased, and the steps S1103 to S1109 are executed again. If the result of the determination in step S1109 is YES, then step S1111 is performed, that is, one or more real echo signals are selected from the P candidate echo signals according to the previously generated P evaluations, and a generation is generated accordingly. Wave signal information.

本發明所屬技術領域中具有通常知識者可理解,先前在介紹通道估計裝置500時描述的各種操作變化亦可應用至圖十一中的通道估計方法,其細節不再贅述。 It will be understood by those of ordinary skill in the art that the various operational changes previously described in the introduction of the channel estimation apparatus 500 can also be applied to the channel estimation method of FIG. 11 without further details.

根據本發明之另一具體實施例為一種通道估計方法,其流程圖係繪示於圖十二。首先,步驟S1201為根據一接收信號之一通道脈衝響應找出對應於P個候選回波信號之P個候選延遲量(P為大於一之整數)。步驟S1202為將整數指標i設定為等於1。步驟S1203為將第i候選延遲量設定一概略延遲量。其次,步驟S1204為提供鄰近於概略延遲量的M種延遲量,為接收信號產生相對應的M個延遲後信號(M為大於一之正整數)。隨後,步驟S1205為根據該接收信號與該M個延遲後信號,產生新的M個權重。步驟S1206為判斷更新該M個權重的迭代次數是否已達到一預設值。若步驟S1206之判斷結果為否,則步驟S1205~S1206被再次執行。若步驟S1206之判斷結果為是,則步驟S1207被執行,亦即根據目前最新的M個權重計算一第i評價。步驟S1208為判斷整數指標i是否已增加至等於數值P。若步驟S1208之判斷結果為否,則步驟S1209被執行,亦即將整數指標i提高,並令步驟S1203~S1208被再次執行。若步驟S1208之判斷結果為是,則步驟S1210被執行,亦即根據先前產生的P個評價,自該P個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 Another embodiment of the present invention is a channel estimation method, and a flow chart thereof is shown in FIG. First, step S1201 finds P candidate delay amounts (P is an integer greater than one) corresponding to P candidate echo signals according to a channel impulse response of a received signal. Step S1202 is to set the integer index i to be equal to 1. In step S1203, the i-th candidate delay amount is set to a rough delay amount. Next, in step S1204, in order to provide M kinds of delay amounts adjacent to the approximate delay amount, corresponding M delayed signals (M is a positive integer greater than one) are generated for the received signals. Subsequently, step S1205 generates new M weights according to the received signal and the M delayed signals. Step S1206 is to determine whether the number of iterations of updating the M weights has reached a preset value. If the result of the determination in step S1206 is NO, steps S1205 to S1206 are executed again. If the result of the determination in step S1206 is YES, then step S1207 is executed, that is, an ith evaluation is calculated based on the current latest M weights. Step S1208 is to determine whether the integer index i has been increased to be equal to the value P. If the result of the determination in the step S1208 is NO, the step S1209 is executed, that is, the integer index i is increased, and the steps S1203 to S1208 are executed again. If the result of the determination in step S1208 is YES, then step S1210 is performed, that is, one or more real echo signals are selected from the P candidate echo signals according to the previously generated P evaluations, and a generation is generated accordingly. Wave signal information.

本發明所屬技術領域中具有通常知識者可理解,先前在介紹通道估計裝置1000時描述的各種操作變化亦可應用至圖十二中的通道估計 方法,其細節不再贅述。 It will be understood by those of ordinary skill in the art to which the various operational changes previously described in the introduction of the channel estimation apparatus 1000 can also be applied to the channel estimation in FIG. The method, the details of which are not described again.

藉由以上較佳具體實施例之詳述,係希望能更加清楚描述本發明之特徵與精神,而並非以上述所揭露的較佳具體實施例來對本發明之範疇加以限制。相反地,其目的是希望能涵蓋各種改變及具相等性的安排於本發明所欲申請之專利範圍的範疇內。此外,本揭露書中的數學表示式係用以說明與本發明之實施例相關的原理和邏輯,除非有特別指明的情況,否則不對本發明之範疇構成限制。本發明所屬技術領域中具有通常知識者可理解,有多種技術、多種電路組態和元件可實現該等數學式所對應的物理表現形式。 The features and spirit of the present invention will be more apparent from the detailed description of the preferred embodiments. On the contrary, the intention is to cover various modifications and equivalents within the scope of the invention as claimed. In addition, the mathematical expressions in the present disclosure are intended to illustrate the principles and logic associated with the embodiments of the present invention, and the scope of the present invention is not limited unless otherwise specified. It will be understood by those of ordinary skill in the art that there are a variety of techniques, various circuit configurations and components that can achieve the physical representations of such mathematical expressions.

Claims (13)

一種通道估計裝置,包含:一候選延遲量產生電路,用以根據一接收信號之一通道脈衝響應找出對應於多個候選回波信號之多個候選延遲量,並且每次自該多個候選延遲量中選出一選定候選延遲量;一無限脈衝響應濾波器,接收該選定候選延遲量與M個權重,針對該選定候選延遲量產生M種延遲量,並根據該M種延遲量與該M個權重對該接收信號施以一無限脈衝響應濾波程序,以產生一過濾後信號以及該過濾後信號對應於該M種延遲量的M個延遲後信號,其中M為大於一之正整數;一權重產生電路,用以針對每一個選定候選延遲量,根據該過濾後信號與該M個延遲後信號,迭代產生新的M個權重,並請求該無限脈衝響應濾波器根據該新的M個權重再次進行該無限脈衝響應濾波程序;一評價產生電路,用以針對每一個選定候選延遲量,於一終止條件成立時,根據最新的M個權重計算一評價;以及一選擇電路,用以根據該等評價,自該多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 A channel estimation apparatus includes: a candidate delay amount generation circuit for finding a plurality of candidate delay amounts corresponding to a plurality of candidate echo signals according to a channel impulse response of a received signal, and each time from the plurality of candidates Selecting a selected candidate delay amount from the delay amount; receiving an infinite impulse response filter, receiving the selected candidate delay amount and M weights, generating M kinds of delay amounts for the selected candidate delay amount, and according to the M kinds of delay amounts and the M The weights are subjected to an infinite impulse response filtering process to generate a filtered signal and the filtered signals correspond to the M delayed signals of the M kinds of delay amounts, wherein M is a positive integer greater than one; a weight generating circuit for iteratively generating a new M weights according to the filtered signal and the M delayed signals for each selected candidate delay amount, and requesting the infinite impulse response filter according to the new M weights Performing the infinite impulse response filtering process again; an evaluation generating circuit for selecting a candidate delay amount for each one, when a termination condition is established, according to the most The new M weights are calculated as an evaluation; and a selection circuit is configured to select one or more real echo signals from the plurality of candidate echo signals based on the evaluations, and generate an echo signal information accordingly. 如申請專利範圍第1項所述之通道估計裝置,其中該權重產生電路包含:一相關性計算電路,用以分別計算該過濾後信號與該M個延遲後信號之相關性,以產生M個相關性計算結果;一乘法電路,用以將該M個相關性計算結果各自與一特定參數相乘,以產生M個相乘結果;一暫存器,用以儲存M個先前權重;以及一加法電路,用以將該M個相乘結果各自與一相對應的先前權重相加, 以產生M個新權重。 The channel estimation device of claim 1, wherein the weight generation circuit comprises: a correlation calculation circuit for respectively calculating a correlation between the filtered signal and the M delayed signals to generate M Correlation calculation result; a multiplication circuit for multiplying each of the M correlation calculation results by a specific parameter to generate M multiplication results; a temporary register for storing M previous weights; and a An adding circuit for adding each of the M multiplication results to a corresponding previous weight, To generate M new weights. 如申請專利範圍第1項所述之通道估計裝置,其中符號n表示一迭代次數指標,k代表一取樣指標,z[k]表示該過濾後信號之第k取樣,符號 D 表示該無限脈衝響應濾波器目前採用之該選定候選延遲量,該M個延遲後信號為 z [ k -( D +d 1 )]、 z [ k -( D + d 2 )]、…、 z [ k -( D + d M )],符號 d 1 d 2 、…、 d M 代表M個接近或等於零的不同數值,符號m代表數值 d 1 d 2 、…、 d M 中之一數值,符號μ代表最小均方演算法中之一可調參數,該權重產生電路包含:一第一運算電路,用以根據該過濾後信號與該M個延遲後信號,產生向量 d M )]];M個第二運算電路,用以根據該M個延遲後信號產生M個向量:[Σ k (z[k-(D+m)]* z *[k-(D+d 1)])…Σ k (z[k-(D+m)]* z *[k-(D+d M )])];一轉置電路,用以將該M個向量分別轉置,以產生M個轉置向量;一向量乘法電路,用以將向量與該M個轉置向量各自相乘,以產生M個向量相乘結果;一乘法電路,用以將該M個向量相乘結果各自與一特定參數相乘,以產生M個相乘結果;一暫存器,用以儲存M個先前權重;以及一加法電路,用以將該M個相乘結果各自與一相對應的先前權重相加,以產生M個新權重。 The channel estimating apparatus according to claim 1, wherein a symbol n represents an iteration number index, k represents a sampling index, z [ k ] represents a kth sample of the filtered signal, and a symbol D represents the infinite impulse response. The selected candidate delay amount is currently used by the filter, and the M delayed signals are z [ k -( D + d 1 )], z [ k -( D + d 2 )], ..., z [ k -( D + d M )], the symbols d 1 , d 2 , ..., d M represent M different values close to or equal to zero, the symbol m represents one of the values d 1 , d 2 , ..., d M , and the symbol μ represents the minimum One of the tunable parameters in the mean square algorithm, the weight generating circuit includes: a first operating circuit for generating a vector according to the filtered signal and the M delayed signals d M )]]; M second operation circuits for generating M vectors according to the M delayed signals :[Σ k ( z [ k -( D + m )]* z * [ k -( D + d 1 )])...Σ k ( z [ k -( D + m )]* z * [ k -( D + d M )])]; a transposed circuit for the M vectors Transpose separately to generate M transpose vectors a vector multiplication circuit for vectoring With the M transpose vectors Multiplying each to generate M vector multiplication results; a multiplication circuit for multiplying the M vector multiplication results by a specific parameter to generate M multiplication results; a temporary register for Storing M previous weights; and an adding circuit for adding the M multiplication results to a corresponding previous weight to generate M new weights. 如申請專利範圍第1項所述之通道估計裝置,其中該評價產生電路包含:一計數電路,用以計算該權重產生電路更新該M個權重之一迭代次數; 以及一平方和計算電路,該計數電路於該迭代次數達到一預設值時,控制該平方和計算電路計算最新的M個權重之平方和,做為該評價。 The channel estimation device of claim 1, wherein the evaluation generation circuit comprises: a counting circuit for calculating a number of iterations of the weight generating circuit to update the M weights; And a square sum calculation circuit that controls the square sum calculation circuit to calculate a sum of squares of the latest M weights as the evaluation when the number of iterations reaches a predetermined value. 如申請專利範圍第1項所述之通道估計裝置,進一步包含:一切換電路,用以於一時域等化模式中,根據該選擇電路產生之該回波信號資訊提供該無限脈衝響應濾波器所採用之該選定候選延遲量。 The channel estimation apparatus according to claim 1, further comprising: a switching circuit, configured to provide the infinite impulse response filter according to the echo signal information generated by the selection circuit in a time domain equalization mode The selected candidate delay amount is employed. 一種通道估計裝置,包含:一候選延遲量產生電路,用以根據一接收信號之一通道脈衝響應找出對應於多個候選回波信號之多個候選延遲量,並且每次自該多個候選延遲量中選出一選定候選延遲量;一延遲電路,用以提供鄰近於該選定候選延遲量的M種延遲量,為該接收信號產生相對應的M個延遲後信號,其中M為大於一之正整數;一權重產生電路,用以針對每一個選定候選延遲量,根據該接收信號與該M個延遲後信號,迭代產生新的M個權重;一評價產生電路,用以針對每一個選定候選延遲量,於一迭代終止條件成立時,根據該權重產生電路產生之最新的M個權重計算一評價;以及一選擇電路,用以根據該等評價,自該多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 A channel estimation apparatus includes: a candidate delay amount generation circuit for finding a plurality of candidate delay amounts corresponding to a plurality of candidate echo signals according to a channel impulse response of a received signal, and each time from the plurality of candidates Selecting a selected candidate delay amount from the delay amount; a delay circuit for providing M kinds of delay amounts adjacent to the selected candidate delay amount, and generating corresponding M delayed signals for the received signal, wherein M is greater than one a positive integer; a weight generating circuit for iteratively generating a new M weights according to the received signal and the M delayed signals for each selected candidate delay amount; an evaluation generating circuit for each selected candidate a delay amount, when an iteration termination condition is established, calculating an evaluation based on the latest M weights generated by the weight generation circuit; and a selection circuit for selecting one of the plurality of candidate echo signals according to the evaluation Or a plurality of true echo signals, and accordingly generate an echo signal information. 如申請專利範圍第6項所述之通道估計裝置,其中該權重產生電路包含:一相關性計算電路,用以分別計算該接收信號與該M個延遲後信號之相關性,以產生M個相關性計算結果;一乘法電路,用以將該M個相關性計算結果各自與一特定參數相乘, 以產生M個相乘結果;一暫存器,用以儲存M個先前權重;以及一加法電路,用以將該M個相乘結果各自與一相對應的先前權重相加,以產生M個新權重。 The channel estimation device of claim 6, wherein the weight generation circuit comprises: a correlation calculation circuit for respectively calculating a correlation between the received signal and the M delayed signals to generate M correlations a result of a calculation; a multiplication circuit for multiplying each of the M correlation calculation results by a specific parameter, To generate M multiplication results; a temporary register for storing M previous weights; and an adding circuit for adding the M multiplication results to a corresponding previous weight to generate M New weight. 一種通道估計方法,包含:(a)根據一接收信號之一通道脈衝響應找出對應於多個候選回波信號之多個候選延遲量;(b)每次自該多個候選延遲量中選出一選定候選延遲量,並進行:(b1)提供鄰近於該選定候選延遲量的M種延遲量,其中M為大於一之正整數;(b2)接收M個權重,根據該M種延遲量與該M個權重對該接收信號施以一無限脈衝響應濾波程序,以產生一過濾後信號以及該過濾後信號對應於該M種延遲量的M個延遲後信號;(b3)根據該過濾後信號與該M個延遲後信號,迭代產生新的M個權重,並重新執行步驟(b2)與步驟(b3);以及(b4)於一迭代終止條件成立時,根據最新的M個權重為該選定候選延遲量計算一評價;以及(c)根據該等評價,自該多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 A channel estimation method includes: (a) finding a plurality of candidate delay amounts corresponding to a plurality of candidate echo signals according to a channel impulse response of a received signal; (b) selecting each of the plurality of candidate delay amounts each time Selecting a candidate delay amount, and performing: (b1) providing M kinds of delay amounts adjacent to the selected candidate delay amount, wherein M is a positive integer greater than one; (b2) receiving M weights, according to the M kinds of delay amounts The M weights apply an infinite impulse response filtering process to the received signal to generate a filtered signal and the filtered signals correspond to the M delayed signals of the M delay amounts; (b3) according to the filtered signal And the M delayed signals, iteratively generates new M weights, and re-executes steps (b2) and (b3); and (b4) when an iteration termination condition is established, the selection is based on the latest M weights. The candidate delay amount calculates an evaluation; and (c) selects one or more real echo signals from the plurality of candidate echo signals based on the evaluations, and generates an echo signal information accordingly. 如申請專利範圍第8項所述之通道估計方法,其中步驟(b3)包含:分別計算該過濾後信號與該M個延遲後信號之相關性,以產生M個相關性計算結果;將該M個相關性計算結果各自與一特定參數相乘,以產生M個相乘結果;以及將該M個相乘結果各自與一相對應的先前權重相加,以產生M個新權 重。 The channel estimation method according to claim 8, wherein the step (b3) comprises: respectively calculating a correlation between the filtered signal and the M delayed signals to generate M correlation calculation results; Each of the correlation calculation results are respectively multiplied by a specific parameter to generate M multiplication results; and the M multiplication results are each added to a corresponding previous weight to generate M new weights weight. 如申請專利範圍第8項所述之通道估計方法,其中符號n表示一迭代次數指標,k代表一取樣指標,z[k]表示該過濾後信號之第k取樣,符號 D 表示該無限脈衝響應濾波器目前採用之該選定候選延遲量,該M個延遲後信號為 z [ k -( D + d 1 )]、 z [ k -( D + d 2 )]、…、 z [ k -( D + d M )],符號 d 1 d 2 、… d M 代表M個接近或等於零的不同數值,符號m代表數值 d 1 d 2 、…、d M 中之一數值,符號μ代表最小均方演算法中之一可調參數;步驟(b3)包含:根據該過濾後信號與該M個延遲後信號,產生向量 z *[k-(D+d 1)]…Σ k z[k]* z *[k-(D+d M )]];根據該M個延遲後信號產生M個向量:[Σ k (z[k-(D+m)]* z *[k-(D+d 1)])…Σ k (z[k-(D+m)]* z *[k-(D+d M )])];將該M個向量分別轉置,以產生M個轉置向量;將向量與該M個轉置向量各自相乘,以產生M個向量相乘結果;將該M個向量相乘結果各自與一特定參數相乘,以產生M個相乘結果;以及將該M個相乘結果各自與一相對應的先前權重相加,以產生M個新權重。 The channel estimation method according to claim 8, wherein the symbol n represents an iteration number index, k represents a sampling index, z [ k ] represents a kth sample of the filtered signal, and symbol D represents the infinite impulse response. The selected candidate delay amount is currently used by the filter, and the M delayed signals are z [ k -( D + d 1 )], z [ k -( D + d 2 )], ..., z [ k -( D + d M )], the symbols d 1 , d 2 , ... d M represent M different values close to or equal to zero, the symbol m represents one of the values d 1 , d 2 , ..., d M , and the symbol μ represents the minimum mean One of the arbitrarily adjustable parameters; the step (b3) includes: generating a vector according to the filtered signal and the M delayed signals z * [ k -( D + d 1 )]...Σ k z [ k ]* z * [ k -( D + d M )]]; generating M vectors from the M delayed signals :[Σ k ( z [ k -( D + m )]* z * [ k -( D + d 1 )])...Σ k ( z [ k -( D + m )]* z * [ k -( D + d M )])]; the M vectors Transpose separately to generate M transpose vectors ; vector With the M transpose vectors Multiplying each to generate M vector multiplication results; multiplying the M vector multiplication results by a specific parameter to generate M multiplication results; and correspondingly multiplying the M multiplication results by one The previous weights are added to produce M new weights. 如申請專利範圍第8項所述之通道估計方法,其中步驟(b4)包含:計算更新該M個權重之一迭代次數;以及於該迭代次數達到一預設值時,計算最新的M個權重之平方和,做為該評價。 The channel estimation method according to claim 8, wherein the step (b4) comprises: calculating an iteration number of updating the M weights; and calculating the latest M weights when the number of iterations reaches a preset value The sum of the squares is used as the evaluation. 一種通道估計方法,包含: (a)根據一接收信號之一通道脈衝響應找出對應於多個候選回波信號之多個候選延遲量;(b)每次自該多個候選延遲量中選出一選定候選延遲量,並進行:(b1)提供鄰近於該選定候選延遲量的M種延遲量,並為該接收信號產生相對應的M個延遲後信號,其中M為大於一之正整數;(b2)根據該接收信號與該M個延遲後信號,迭代產生新的M個權重;以及(b3)於一迭代終止條件成立時,根據最新的M個權重為該選定候選延遲量計算一評價;以及(c)根據該等評價,自該多個候選回波信號中選出一個或多個真實回波信號,並據此產生一回波信號資訊。 A channel estimation method, comprising: (a) finding a plurality of candidate delay amounts corresponding to the plurality of candidate echo signals based on a channel impulse response of a received signal; (b) selecting a selected candidate delay amount from the plurality of candidate delay amounts each time, and Performing: (b1) providing M kinds of delay amounts adjacent to the selected candidate delay amount, and generating corresponding M delayed signals for the received signal, where M is a positive integer greater than one; (b2) according to the received signal And the M delayed signals, iteratively generating new M weights; and (b3) calculating an evaluation for the selected candidate delay amount according to the latest M weights when an iteration termination condition is established; and (c) And evaluating, one or more real echo signals are selected from the plurality of candidate echo signals, and an echo signal information is generated accordingly. 如申請專利範圍第12項所述之通道估計方法,其中步驟(b2)包含:分別計算該接收信號與該M個延遲後信號之相關性,以產生M個相關性計算結果;將該M個相關性計算結果各自與一特定參數相乘,以產生M個相乘結果;以及將該M個相乘結果各自與一相對應的先前權重相加,以產生M個新權重。 The channel estimation method according to claim 12, wherein the step (b2) comprises: respectively calculating a correlation between the received signal and the M delayed signals to generate M correlation calculation results; The correlation calculation results are each multiplied by a specific parameter to generate M multiplication results; and the M multiplication results are each added to a corresponding previous weight to generate M new weights.
TW107100394A 2018-01-04 2018-01-04 Channel estimating apparatus and channel estimating method TWI650965B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW107100394A TWI650965B (en) 2018-01-04 2018-01-04 Channel estimating apparatus and channel estimating method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW107100394A TWI650965B (en) 2018-01-04 2018-01-04 Channel estimating apparatus and channel estimating method

Publications (2)

Publication Number Publication Date
TWI650965B true TWI650965B (en) 2019-02-11
TW201931797A TW201931797A (en) 2019-08-01

Family

ID=66213996

Family Applications (1)

Application Number Title Priority Date Filing Date
TW107100394A TWI650965B (en) 2018-01-04 2018-01-04 Channel estimating apparatus and channel estimating method

Country Status (1)

Country Link
TW (1) TWI650965B (en)

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060222099A1 (en) * 2005-03-31 2006-10-05 Varadarajan Badri N Channel length estimation and accurate FFT window placement for high-mobility OFDM receivers in single frequency networks
US20070076804A1 (en) * 2005-09-30 2007-04-05 Texas Instruments Inc. Image-rejecting channel estimator, method of image-rejection channel estimating and an OFDM receiver employing the same
US20090097539A1 (en) * 2007-10-12 2009-04-16 Harris Corporation Communications system using adaptive filter and variable delay before adaptive filter taps
US20110200089A1 (en) * 2010-02-18 2011-08-18 Fujitsu Limited Receiver
US8064507B1 (en) * 2008-11-24 2011-11-22 Qualcomm Atheros, Inc. System and method for channel estimation

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060222099A1 (en) * 2005-03-31 2006-10-05 Varadarajan Badri N Channel length estimation and accurate FFT window placement for high-mobility OFDM receivers in single frequency networks
US20070076804A1 (en) * 2005-09-30 2007-04-05 Texas Instruments Inc. Image-rejecting channel estimator, method of image-rejection channel estimating and an OFDM receiver employing the same
US20090097539A1 (en) * 2007-10-12 2009-04-16 Harris Corporation Communications system using adaptive filter and variable delay before adaptive filter taps
US8064507B1 (en) * 2008-11-24 2011-11-22 Qualcomm Atheros, Inc. System and method for channel estimation
US20110200089A1 (en) * 2010-02-18 2011-08-18 Fujitsu Limited Receiver

Also Published As

Publication number Publication date
TW201931797A (en) 2019-08-01

Similar Documents

Publication Publication Date Title
Barhumi et al. Time-varying FIR equalization for doubly selective channels
Yerramalli et al. Partial FFT demodulation: A detection method for highly Doppler distorted OFDM systems
KR100967058B1 (en) Method for Estimate Channel in Radio Communication and device thereof
Jeong et al. Mean-square deviation analysis of multiband-structured subband adaptive filter algorithm
CN107395536B (en) Method for estimating underwater sound channel impulse response function in multi-path environment
Moghaddam et al. A new time-delay estimation in multipath
CN113242191B (en) Improved time sequence multiple sparse Bayesian learning underwater acoustic channel estimation method
Nitsch A frequency-selective stepfactor control for an adaptive filter algorithm working in the frequency domain
WO2007149630A2 (en) An efficient doppler compensation method and receiver for orthogonal-frequency-division-multiplexing (ofdm) systems
TWI650965B (en) Channel estimating apparatus and channel estimating method
WO2002017488A1 (en) Partitioned block frequency domain adaptive filter
CN113055318B (en) Channel estimation method
JP4213747B2 (en) Sliding window-based equalizer with reduced complexity
CN111726308B (en) Orthogonal matching pursuit channel estimation method based on frequency response pre-interpolation
TWI597949B (en) Time domain equalizer and control method thereof
Shen et al. Adaptive filtering based on Legendre polynomials
CN110120924A (en) Channel estimating apparatus and channel estimation methods
Aysal et al. Hybrid polynomial filters for Gaussian and non-Gaussian noise environments
Merched Fast algorithms in slow and high Doppler mobile environments
JP3180240B2 (en) Adaptive equalizer
JP4510795B2 (en) Transmission system estimation apparatus, method, program, and recording medium
CN108322410B (en) Time domain equalizer and signal processing method thereof
CN108259399B (en) Time domain equalizer and control method thereof
US10044529B2 (en) Time-domain equalizer and signal processing method thereof
KR100978672B1 (en) Apparatus and method for generating a channel matrix for ofdm

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees