NO881209L - DIGITAL LOCKED DATA ENTRY CIRCUIT. - Google Patents

DIGITAL LOCKED DATA ENTRY CIRCUIT.

Info

Publication number
NO881209L
NO881209L NO88881209A NO881209A NO881209L NO 881209 L NO881209 L NO 881209L NO 88881209 A NO88881209 A NO 88881209A NO 881209 A NO881209 A NO 881209A NO 881209 L NO881209 L NO 881209L
Authority
NO
Norway
Prior art keywords
data entry
entry circuit
locked data
digital locked
digital
Prior art date
Application number
NO88881209A
Other languages
Norwegian (no)
Other versions
NO881209D0 (en
NO180698C (en
NO180698B (en
Inventor
Glenn Keller
Original Assignee
Commodore Amiga Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Commodore Amiga Inc filed Critical Commodore Amiga Inc
Publication of NO881209D0 publication Critical patent/NO881209D0/en
Publication of NO881209L publication Critical patent/NO881209L/en
Publication of NO180698B publication Critical patent/NO180698B/en
Publication of NO180698C publication Critical patent/NO180698C/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11BINFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
    • G11B20/00Signal processing not specific to the method of recording or reproducing; Circuits therefor
    • G11B20/10Digital recording or reproducing
    • G11B20/14Digital recording or reproducing using self-clocking codes
    • G11B20/1403Digital recording or reproducing using self-clocking codes characterised by the use of two levels
    • G11B20/1407Digital recording or reproducing using self-clocking codes characterised by the use of two levels code representation depending on a single bit, i.e. where a one is always represented by a first code symbol while a zero is always represented by a second code symbol
    • G11B20/1419Digital recording or reproducing using self-clocking codes characterised by the use of two levels code representation depending on a single bit, i.e. where a one is always represented by a first code symbol while a zero is always represented by a second code symbol to or from biphase level coding, i.e. to or from codes where a one is coded as a transition from a high to a low level during the middle of a bit cell and a zero is encoded as a transition from a low to a high level during the middle of a bit cell or vice versa, e.g. split phase code, Manchester code conversion to or from biphase space or mark coding, i.e. to or from codes where there is a transition at the beginning of every bit cell and a one has no second transition and a zero has a second transition one half of a bit period later or vice versa, e.g. double frequency code, FM code
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/32Handling requests for interconnection or transfer for access to input/output bus using combination of interrupt and burst mode transfer
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/16Sound input; Sound output
    • G06F3/162Interface to dedicated audio devices, e.g. audio drivers, interface to CODECs
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0668Interfaces specially adapted for storage systems adopting a particular infrastructure
    • G06F3/0671In-line storage system
    • G06F3/0673Single storage device

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Human Computer Interaction (AREA)
  • Signal Processing (AREA)
  • Multimedia (AREA)
  • Health & Medical Sciences (AREA)
  • Audiology, Speech & Language Pathology (AREA)
  • General Health & Medical Sciences (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Error Detection And Correction (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Signal Processing For Digital Recording And Reproducing (AREA)
NO881209A 1986-07-18 1988-03-18 Data input circuit with digital phase-locked loop NO180698C (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/886,615 US4780844A (en) 1986-07-18 1986-07-18 Data input circuit with digital phase locked loop
PCT/US1987/001624 WO1988000733A1 (en) 1986-07-18 1987-07-14 Data input circuit with digital phase locked loop

Publications (4)

Publication Number Publication Date
NO881209D0 NO881209D0 (en) 1988-03-18
NO881209L true NO881209L (en) 1988-03-18
NO180698B NO180698B (en) 1997-02-17
NO180698C NO180698C (en) 1997-05-28

Family

ID=25389384

Family Applications (1)

Application Number Title Priority Date Filing Date
NO881209A NO180698C (en) 1986-07-18 1988-03-18 Data input circuit with digital phase-locked loop

Country Status (12)

Country Link
US (1) US4780844A (en)
EP (1) EP0316340B1 (en)
JP (1) JP2679791B2 (en)
KR (1) KR950012077B1 (en)
AU (1) AU593678B2 (en)
CA (1) CA1283479C (en)
DE (1) DE3788804T2 (en)
IL (1) IL83202A (en)
IN (2) IN167723B (en)
NO (1) NO180698C (en)
WO (1) WO1988000733A1 (en)
ZA (1) ZA875209B (en)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4930142A (en) * 1988-12-06 1990-05-29 Stac, Inc. Digital phase lock loop
US5475656A (en) * 1989-09-27 1995-12-12 Hitachi, Ltd. Optical disk memory and information processing apparatus
US5109394A (en) * 1990-12-24 1992-04-28 Ncr Corporation All digital phase locked loop
WO1993023937A1 (en) * 1992-05-14 1993-11-25 Vlsi Technology, Inc. Data transmission delaying circuit using time-multiplexed latch enable signals
US5436937A (en) * 1993-02-01 1995-07-25 Motorola, Inc. Multi-mode digital phase lock loop
US5406061A (en) * 1993-06-19 1995-04-11 Opticon Inc. Bar code scanner operable at different frequencies
JPH0784667A (en) * 1993-09-14 1995-03-31 Fujitsu Ltd Method and device for monitoring abnormality of clock driver
DE69535087T2 (en) * 1994-03-11 2006-12-21 Fujitsu Ltd., Kawasaki Circuit arrangement for clock recovery
US5553100A (en) * 1994-04-01 1996-09-03 National Semiconductor Corporation Fully digital data separator and frequency multiplier
US5463351A (en) * 1994-09-29 1995-10-31 Motorola, Inc. Nested digital phase lock loop
JP2877198B2 (en) * 1996-05-02 1999-03-31 日本電気株式会社 Digital PLL circuit and start-up method thereof
US5859881A (en) * 1996-06-07 1999-01-12 International Business Machines Corporation Adaptive filtering method and apparatus to compensate for a frequency difference between two clock sources
US5983371A (en) * 1997-07-11 1999-11-09 Marathon Technologies Corporation Active failure detection
JP3715498B2 (en) * 2000-02-28 2005-11-09 富士通株式会社 Signal control apparatus, transmission system, and signal transfer control method
US20080046684A1 (en) * 2006-08-17 2008-02-21 International Business Machines Corporation Multithreaded multicore uniprocessor and a heterogeneous multiprocessor incorporating the same
US8402303B2 (en) * 2011-04-29 2013-03-19 Seagate Technology Llc Method for encoder frequency shift compensation

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4357707A (en) * 1979-04-11 1982-11-02 Pertec Computer Corporation Digital phase lock loop for flexible disk data recovery system
JPS5720052A (en) * 1980-07-11 1982-02-02 Toshiba Corp Input data synchronizing circuit
US4470082A (en) * 1982-07-06 1984-09-04 Storage Technology Corporation Digital clocking and detection system for a digital storage system
JPS5977633A (en) * 1982-10-26 1984-05-04 Nippon Gakki Seizo Kk Reproducing circuit of clock in disk reproducing device
US4550391A (en) * 1983-02-22 1985-10-29 Western Digital Corporation Data capture window extension circuit
IT1206332B (en) * 1983-10-25 1989-04-14 Honeywell Inf Systems DIGITAL APPARATUS FOR RECOVERY SYSTEM OF BINARY INFORMATION RECORDED ON MAGNETIC MEDIA.
DE3483265D1 (en) * 1984-06-25 1990-10-25 Ibm MTL STORAGE CELL WITH INHERENT MULTIPLE CAPABILITY.
US4633488A (en) * 1984-11-13 1986-12-30 Digital Equipment Corporation Phase-locked loop for MFM data recording
US4618898A (en) * 1984-12-20 1986-10-21 Advanced Micro Devices, Inc. Method and apparatus for reading a disk
US4639680A (en) * 1985-04-12 1987-01-27 Sperry Corporation Digital phase and frequency detector

Also Published As

Publication number Publication date
NO881209D0 (en) 1988-03-18
AU593678B2 (en) 1990-02-15
KR880701910A (en) 1988-11-07
NO180698C (en) 1997-05-28
IN168920B (en) 1991-07-13
ZA875209B (en) 1988-08-31
AU7759787A (en) 1988-02-10
JP2679791B2 (en) 1997-11-19
EP0316340A4 (en) 1991-07-17
KR950012077B1 (en) 1995-10-13
CA1283479C (en) 1991-04-23
IL83202A (en) 1991-11-21
DE3788804T2 (en) 1994-04-28
IN167723B (en) 1990-12-15
NO180698B (en) 1997-02-17
WO1988000733A1 (en) 1988-01-28
JPH01503342A (en) 1989-11-09
DE3788804D1 (en) 1994-02-24
EP0316340A1 (en) 1989-05-24
EP0316340B1 (en) 1994-01-12
US4780844A (en) 1988-10-25
IL83202A0 (en) 1987-12-31

Similar Documents

Publication Publication Date Title
DE3770461D1 (en) ELECTRONIC INCLINATOR.
FI883234A0 (en) Digital controlled phase-locked circuit system
DE3766375D1 (en) ELECTRONIC BUTTON SYSTEM.
DE3751376T2 (en) Circuit element.
DE3682305D1 (en) INTEGRATED DIGITAL CIRCUITS.
DE3775625D1 (en) PRINTED CIRCUIT.
DE3668653D1 (en) ELECTRONIC LOCKING SYSTEM.
DE3769564D1 (en) LOGICAL CIRCUIT.
DE3750329D1 (en) Signal reading circuit.
DE3784407D1 (en) FLIPFLOP CIRCUIT.
DE3779784D1 (en) LOGICAL CIRCUIT.
DE3584397D1 (en) LOCKING CIRCUIT.
NO881209D0 (en) DIGITAL LOCKED DATA ENTRY CIRCUIT.
DE3782565T2 (en) ELECTRONIC KEY.
IT8420241A0 (en) ELECTRONIC LOCK SYSTEM.
FI872537A (en) KRETSKOPPLING FOER ATT SKYDDA ABONNENTANSLUTNINGSENHETERS ELECTRONIC GRAENSSNITT.
DE3784769T2 (en) VIDEO SIGNAL PROCESSING CIRCUITS.
DE3774407D1 (en) SYNCHRONIZATION CIRCUIT.
DE3762178D1 (en) ELECTRONIC COPIER.
DE3684525D1 (en) DIGITAL INTEGRATED CIRCUITS.
DE3784192T2 (en) CIRCUIT SUBSTRATE.
DE3787576T2 (en) Digital peak hold circuit.
DE3751085T2 (en) Full adder circuit.
DE3882176D1 (en) DIGITAL DATA DETECTOR.
DE3750096D1 (en) Bit synchronization circuit.