JPH0697973A - Radio receiver - Google Patents

Radio receiver

Info

Publication number
JPH0697973A
JPH0697973A JP24518692A JP24518692A JPH0697973A JP H0697973 A JPH0697973 A JP H0697973A JP 24518692 A JP24518692 A JP 24518692A JP 24518692 A JP24518692 A JP 24518692A JP H0697973 A JPH0697973 A JP H0697973A
Authority
JP
Japan
Prior art keywords
signal
equalizer
detection circuit
circuit
delay
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP24518692A
Other languages
Japanese (ja)
Inventor
Kazuhiko Fukawa
和彦 府川
Hiroshi Suzuki
博 鈴木
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph and Telephone Corp
Priority to JP24518692A priority Critical patent/JPH0697973A/en
Publication of JPH0697973A publication Critical patent/JPH0697973A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE:To provide excellent transmission characteristics and to reduce power consumption even when the delay distribution of a propagation path is small and fluctuation is large by selectively using an equalizer for signal discrimination and a delay detection circuit corresponding to propagation conditions when propagation environment fluctuates. CONSTITUTION:The reception signals of an intermediate frequency band from an input terminal 1 are amplified by an AGC amplifier 2 and quasi-synchronous detected by a quasi-synchronous detection circuit 3 and common-mode components and orthogonal components are outputted. A/D converters 4 and 5 sample the output signals and convert them into digital signals and sample values are inputted to the equalizer 6, the delay detection circuit 7 and a control circuit 8. The signal discrimination is respectively performed at the equalizer 6 by equalization and at the circuit 7 by delay detection and the circuit 8 selects the circuit for which the sum of squares of a signal discrimination error in a training section is small to be operated. Thus, even when the delay distribution of the propagation path is small and the fluctuation is large, the excellent transmission characteristics can be obtained and the power consumption is reduced by the operation stoppage of the equalizer 6.

Description

【発明の詳細な説明】Detailed Description of the Invention

【0001】[0001]

【産業上の利用分野】本発明はディジタル変調された無
線通信に利用する。特に、符号間干渉による伝送特性劣
化を抑える技術に関する。本発明は移動無線通信の受信
機として利用するに適する。
FIELD OF THE INVENTION The present invention is used in digitally modulated wireless communications. In particular, it relates to a technique for suppressing deterioration of transmission characteristics due to intersymbol interference. The present invention is suitable for use as a receiver for mobile radio communication.

【0002】[0002]

【従来の技術】ディジタル通信において、符号間干渉に
よる伝送特性劣化を抑える技術として等化器を用いるこ
とが知られており、効果的な等化器のひとつとして、最
尤系列推定(Maximum Likelihood Sequence Estimatio
n: MLSE)が知られている。この最尤系列推定で
は、可能性のある信号系列に対応した尤度を算出し、信
号判定ではその値が最も大きい信号系列を選択する。そ
こで、系列数を減らして演算量を抑えるために、状態推
定をビタビアルゴリズムで行うビタビ形等化器が知られ
ている。
2. Description of the Related Art In digital communication, it is known to use an equalizer as a technique for suppressing deterioration of transmission characteristics due to intersymbol interference, and one of effective equalizers is maximum likelihood sequence estimation (Maximum Likelihood Sequence). Estimatio
n: MLSE) is known. In this maximum likelihood sequence estimation, the likelihood corresponding to a possible signal sequence is calculated, and in the signal determination, the signal sequence having the largest value is selected. Therefore, in order to reduce the number of sequences and suppress the amount of calculation, a Viterbi equalizer that performs state estimation using a Viterbi algorithm is known.

【0003】等化器を用いた従来の受信機の構成例を図
3に示し、受信する信号の形式を図4に示す。
An example of the configuration of a conventional receiver using an equalizer is shown in FIG. 3, and the format of the received signal is shown in FIG.

【0004】入力端子1には、中間周波数帯の受信信号
が入力される。この受信信号は、自動利得制御アンプ2
により検波に適したレベルに増幅され、準同期検波回路
3に入力される。準同期検波回路3は、入力信号のキャ
リア周波数に一致した局部発振周波数により直交同期検
波を行い、ベースバンド信号の同相成分と直交成分とを
出力する。この同相成分と直交成分とはそれぞれA/D
変換器4、5によりサンプリングされ、ディジタル信号
に変換される。このディジタル信号、すなわち準同期検
波信号サンプル値は、シンボル周期Tの変調波を含んで
おり、サンプリング周期はTである。等化器6は、この
準同期検波信号サンプル値を入力とし、等化による信号
判定を行って判定信号を出力端子10、11に出力す
る。
A received signal in the intermediate frequency band is input to the input terminal 1. This received signal is the automatic gain control amplifier 2
Is amplified to a level suitable for detection and input to the quasi-synchronous detection circuit 3. The quasi-synchronous detection circuit 3 performs quadrature synchronous detection with a local oscillation frequency that matches the carrier frequency of the input signal, and outputs the in-phase component and the quadrature component of the baseband signal. The in-phase component and the quadrature component are A / D
It is sampled by the converters 4 and 5 and converted into a digital signal. This digital signal, that is, the quasi-synchronized detection signal sample value includes a modulation wave having a symbol period T, and the sampling period is T. The equalizer 6 receives this quasi-synchronized detection signal sample value as an input, performs signal determination by equalization, and outputs a determination signal to the output terminals 10 and 11.

【0005】この受信機は、バースト構成の信号を受信
する。個々のバーストにはトレーニング信号と呼ばれる
既知信号が設けられ、その後にデータ信号が続く。等化
器6は、このトレーニング信号を用いて初期化を行い、
データ信号区間において準同期検波信号サンプル値を等
化して信号判定を行う。
This receiver receives a signal having a burst structure. Each burst is provided with a known signal called the training signal, followed by the data signal. The equalizer 6 performs initialization using this training signal,
The signal determination is performed by equalizing the quasi-synchronized detection signal sample value in the data signal section.

【0006】[0006]

【発明が解決しようとする課題】しかし、伝搬路の遅延
分散が変調波のシンボル周期Tに比べて小さく、伝搬路
変動が激しいときには、等化器による等化特性は大きく
劣化してしまう。
However, when the delay dispersion of the propagation path is smaller than the symbol period T of the modulated wave and the fluctuation of the propagation path is severe, the equalization characteristic of the equalizer is greatly deteriorated.

【0007】本発明は、このような課題を解決し、伝搬
路の遅延分散が小さく変動が激しいときでも優れた受信
特性が得られる無線受信機を提供することを目的とす
る。
An object of the present invention is to solve the above problems and to provide a radio receiver capable of obtaining excellent reception characteristics even when the delay dispersion of the propagation path is small and the fluctuation is large.

【0008】[0008]

【課題を解決するための手段】本発明の無線受信機は、
ディジタル信号により変調された信号を検波してそのサ
ンプル値を出力する検波手段と、この検波手段の出力に
含まれる波形歪を等化して信号判定を行う等化器とを備
えた無線受信機において、検波手段の出力について遅延
検波により信号判定を行う遅延検波回路と、あらかじめ
定められた信号区間に対する等化器の信号判定誤差と遅
延検波回路の信号判定誤差とを比較してその一方の出力
を選択する選択手段とを備えたことを特徴とする。
The radio receiver of the present invention comprises:
In a radio receiver provided with a detection means for detecting a signal modulated by a digital signal and outputting a sample value thereof, and an equalizer for equalizing the waveform distortion included in the output of the detection means to make a signal determination. , A differential detection circuit that performs signal determination on the output of the detection means by differential detection, and a signal determination error of the equalizer and the signal determination error of the differential detection circuit for a predetermined signal section are compared and one of the outputs is output. And a selecting unit for selecting.

【0009】あらかじめ定められた信号区間が経過した
後には等化器と遅延検波回路との選択されなかった方の
動作を停止させる手段を含むことが望ましい。
It is desirable to include means for stopping the operation of the unselected one of the equalizer and the differential detection circuit after the lapse of a predetermined signal section.

【0010】受信信号がバースト信号の場合には、その
トレーニング信号を上記あらかじめ定められた信号区間
として利用する。
When the received signal is a burst signal, the training signal is used as the predetermined signal section.

【0011】送信側が搬送波周波数差を保ちながら同一
の情報で変調された複数の電波を送信する準同期送信を
行っている場合には、検波手段に、ディジタル信号によ
り変調された受信信号をその信号のキャリア周波数に一
致させた周波数により同期検波する準同期検波回路を含
むことがよい。
When the transmitting side is performing quasi-synchronous transmission in which a plurality of radio waves modulated with the same information are transmitted while maintaining the carrier frequency difference, the receiving means modulated by the digital signal is sent to the detecting means. It is preferable to include a quasi-coherent detection circuit that performs coherent detection at a frequency matched with the carrier frequency of.

【0012】選択手段は、信号判定誤差の二乗和を比較
して等化器と遅延検波回路とのいずれかを選択する構成
であることがよい。
The selecting means may be configured to compare the sum of squares of signal determination errors and select either the equalizer or the differential detection circuit.

【0013】[0013]

【作用】上述したように、等化器は、伝搬路の遅延分散
が変調波のシンボル周期Tに比べて小さく伝搬路変動が
激しいときには、遅延検波回路よりも伝送特性が劣化す
る。加えて、遅延検波回路よりも回路規模が大きくな
り、消費電力が大きくなる。一方、遅延検波回路は、遅
延分散が大きくなると、大幅に伝送特性が劣化する。そ
こで、等化器と遅延検波回路との双方を設け、その信号
判定誤差が小さい回路を選択して動作するように制御す
る。
As described above, when the delay dispersion of the propagation path is smaller than the symbol period T of the modulated wave and the fluctuation of the propagation path is large, the equalizer deteriorates the transmission characteristics as compared with the differential detection circuit. In addition, the circuit scale becomes larger than that of the differential detection circuit, and power consumption increases. On the other hand, in the delay detection circuit, the transmission characteristics deteriorate significantly when the delay dispersion increases. Therefore, both an equalizer and a differential detection circuit are provided, and a circuit with a small signal judgment error is selected and controlled to operate.

【0014】[0014]

【実施例】図1は本発明実施例の無線受信機を示すブロ
ック構成図である。
1 is a block diagram showing a radio receiver according to an embodiment of the present invention.

【0015】この実施例は、入力端子1および自動利得
制御アンプ2を経由して入力されたディジタル信号によ
り変調された信号を検波してそのサンプル値を出力する
検波手段として準同期検波回路3およびA/D変換器
4、5を備え、このA/D変換器4、5の出力に含まれ
る波形歪を等化して信号判定を行う等化器6を備える。
In this embodiment, a quasi-synchronous detection circuit 3 is used as detection means for detecting a signal modulated by a digital signal input via an input terminal 1 and an automatic gain control amplifier 2 and outputting a sample value thereof. The A / D converters 4 and 5 are provided, and the equalizer 6 that equalizes the waveform distortion included in the outputs of the A / D converters 4 and 5 and makes a signal determination is provided.

【0016】ここで本実施例の特徴とするところは、A
/D変換器4、5の出力について遅延検波により信号判
定を行う遅延検波回路7と、あらかじめ定められた信号
区間に対する等化器6の信号判定誤差と遅延検波回路7
の信号判定誤差とを比較してその一方の出力を選択する
選択手段として制御回路8および選択回路9とを備えた
ことにある。
The characteristic feature of this embodiment is that A
A delay detection circuit 7 which performs signal detection on the outputs of the D / D converters 4 and 5 by delay detection, a signal determination error of the equalizer 6 with respect to a predetermined signal section, and the delay detection circuit 7.
This is because the control circuit 8 and the selection circuit 9 are provided as selection means for comparing the signal determination error of No. 1 and the output of one of the two.

【0017】入力端子1には、中間周波数帯の受信信号
が入力される。自動利得制御アンプ2はその受信信号を
検波に適したレベルに増幅する。準同期検波回路3は自
動利得制御アンプ2を通過した受信信号を準同期検波し
て、その同相成分および直交成分を出力する。A/D変
換器4および5は、準同期検波信号をサンプリングし、
ディジタル信号に変換する。この準同期検波信号サンプ
ル値は、等化器6、遅延検波回路7および制御回路8に
入力される。等化器6は、等化による信号判定を行い、
第一の判定信号を出力する。また、遅延検波回路7は、
遅延検波による信号判定を行い、第二の判定信号を出力
する。制御回路8は、等化器6および遅延検波回路7の
うち伝送特性の良い方を選択して動作させる。選択回路
9は、第一または第二の判定信号を選択し、出力端子1
0、11から出力する。
A received signal in the intermediate frequency band is input to the input terminal 1. The automatic gain control amplifier 2 amplifies the received signal to a level suitable for detection. The quasi-coherent detection circuit 3 quasi-coherently detects the received signal that has passed through the automatic gain control amplifier 2 and outputs its in-phase component and quadrature component. The A / D converters 4 and 5 sample the quasi-coherent detection signal,
Convert to digital signal. The quasi-synchronous detection signal sample value is input to the equalizer 6, the differential detection circuit 7 and the control circuit 8. The equalizer 6 performs signal determination by equalization,
The first determination signal is output. In addition, the differential detection circuit 7
The signal determination is performed by the differential detection, and the second determination signal is output. The control circuit 8 selects and operates one of the equalizer 6 and the delay detection circuit 7, whichever has better transmission characteristics. The selection circuit 9 selects the first or second determination signal, and outputs it to the output terminal 1
Output from 0 and 11.

【0018】この無線受信機は、従来例と同様にバース
ト構成の信号を受信する。このバースト信号のトレーニ
ング信号により等化器6を初期化するとともに、等化器
6と遅延検波回路7の一方を選択する。トレーニング信
号に続くデータ信号区間では、等化器6と遅延検波回路
7の一方のみを動作させる。
This radio receiver receives a burst-structured signal as in the conventional example. The training signal of the burst signal initializes the equalizer 6 and selects one of the equalizer 6 and the differential detection circuit 7. In the data signal section following the training signal, only one of the equalizer 6 and the differential detection circuit 7 is operated.

【0019】ここで、等化器6としてビタビ等化器を使
用する場合を例に、制御回路8の動作を説明する。
Here, the operation of the control circuit 8 will be described by taking as an example the case where a Viterbi equalizer is used as the equalizer 6.

【0020】制御回路8は、BER(bit error ratio)
の理論式から求められる判定式に基づき、等化器6と遅
延検波回路7のうちBER特性が良い方を選択する。こ
の判定式は、差動符号化QPSK変調の場合にはD=γ
E −2.0 γD となり、Dが負のときには遅延検波回路7
を選択し、非負のときには等化器6を選択する。ここ
で、γE 、γD は、それぞれ等化器6と遅延検波回路7
のEb /N0 、すなわち〔1ビット当たりの信号のエネ
ルギ〕/〔1Hz当たりの雑音電力〕であり、除去でき
ない符号間干渉および伝搬路変動に対する追従誤差を雑
音成分として考慮することにより求める。
The control circuit 8 has a BER (bit error ratio)
Based on the determination formula obtained from the theoretical formula of, the one having the better BER characteristic is selected from the equalizer 6 and the differential detection circuit 7. This determination formula is D = γ in the case of differential encoding QPSK modulation.
E −2.0 γ D , and when D is negative, differential detection circuit 7
Is selected, and the equalizer 6 is selected when the value is non-negative. Here, γ E and γ D are equalizer 6 and differential detection circuit 7, respectively.
Eb / N 0 of [1], that is, [signal energy per bit] / [noise power per 1 Hz], and is obtained by considering a tracking error for inter-symbol interference and channel fluctuation that cannot be eliminated as a noise component.

【0021】ここで、γE 、γD を信号長NT シンボル
のトレーニング信号区間で近似的に求める方法について
説明する。雑音成分の電力が微量であると仮定すると、
判定式Dは、次の判定式D′に置き換えることができ
る。
Here, a method of approximating γ E and γ D in the training signal section of the signal length N T symbols will be described. Assuming that the power of the noise component is very small,
The judgment formula D can be replaced with the following judgment formula D ′.

【0022】[0022]

【数1】 ここで、サンプリング周期は変調波のシンボル周期Tで
ある。eE (k) は等化器6の信号判定誤差で、準同期検
波信号サンプル値とその推定値との差分である。e
D (k) は遅延検波回路7の信号判定誤差であり、1T過
去の準同期検波信号サンプル値のキャリア移相を基準に
して信号判定するときの誤差信号である。これは符号間
干渉、伝搬路変動に対する追従誤差および雑音が二重に
見積もられており、その電力は求めるべき値の二倍とな
っている。
[Equation 1] Here, the sampling period is the symbol period T of the modulated wave. e E (k) is a signal determination error of the equalizer 6 and is a difference between the quasi-synchronized detection signal sample value and its estimated value. e
D (k) is a signal determination error of the differential detection circuit 7, which is an error signal when the signal determination is performed with reference to the carrier phase shift of the 1T past quasi-synchronous detection signal sample value. In this case, the intersymbol interference, the tracking error with respect to the channel fluctuation, and the noise are doubly estimated, and the power is twice the value to be obtained.

【0023】以上をまとめると、制御回路8は、判定式
D′に基づいた選択を行う。すなわち、制御回路8は、
トレーニング信号区間における信号判定誤差の二乗和を
等化器6と遅延検波回路7との双方について求め、信号
判定誤差の二乗和が小さい回路を選択して動作させる。
なお、ここではトレーニング信号区間における信号判定
誤差の二乗和を求めたが、データ信号区間でも同様のこ
とを行うことができる。
In summary, the control circuit 8 makes a selection based on the judgment formula D '. That is, the control circuit 8
The sum of squares of the signal judgment error in the training signal section is obtained for both the equalizer 6 and the delay detection circuit 7, and the circuit having the smaller sum of the squares of the signal judgment errors is selected and operated.
Although the sum of squares of the signal determination error in the training signal section is obtained here, the same can be done in the data signal section.

【0024】図2は遅延時間に対する平均誤り率の計算
機シミュレーション結果を示す。
FIG. 2 shows the result of computer simulation of the average error rate with respect to the delay time.

【0025】このシミュレーションでは、伝送速度を4
0kb/s、変調方式はロールオフ0.5の差動符号化
QPSKとした。伝送路は遅延時間τの二波レイリーモ
デルとし、Eb /N0 =30dB、最大ドップラ周波数
D を80Hzとした。バースト信号の構成は、10シ
ンボルのトレーニング信号に64シンボルのデータ信号
が続くものとした。等化器はビタビ形等化器であり、伝
送路推定にRLSアルゴリズムを用いる。なお、RLS
アルゴリズムの忘却係数は0.8、ビタビアルゴリズム
の状態数は4とした。
In this simulation, the transmission rate was set to 4
0 kb / s, and the modulation method was differentially encoded QPSK with roll-off of 0.5. The transmission line was a two-wave Rayleigh model with a delay time τ, E b / N 0 = 30 dB, and the maximum Doppler frequency f D was 80 Hz. The structure of the burst signal was such that a training signal of 10 symbols was followed by a data signal of 64 symbols. The equalizer is a Viterbi equalizer and uses the RLS algorithm for channel estimation. In addition, RLS
The forgetting factor of the algorithm was 0.8, and the number of states of the Viterbi algorithm was 4.

【0026】図2に示したように、遅延時間が0.2T
以下では遅延検波の方が等化器よりも誤り率特性が優れ
ており、遅延検波回路と等化器とを選択して使用するこ
とにより誤り率特性が改善される。また、遅延検波回路
を適宜選択して等化器の動作を止めることにより、消費
電力を減らすことができる。
As shown in FIG. 2, the delay time is 0.2T.
In the following, the differential detection has a better error rate characteristic than the equalizer, and the error rate characteristic is improved by selecting and using the differential detection circuit and the equalizer. Moreover, power consumption can be reduced by appropriately selecting the delay detection circuit and stopping the operation of the equalizer.

【0027】[0027]

【発明の効果】以上説明したように、本発明の無線受信
機は、伝搬環境に変動がある場合に、信号判定のための
等化器と遅延検波回路とをその伝搬状況により選択して
使用する。これにより、伝搬路の遅延分散が小さく変動
が激しいときでも、優れた伝送特性が得られる。さら
に、その場合には等化器の動作を停止することにより、
消費電力を減らすことができる。
As described above, the radio receiver of the present invention selects and uses the equalizer for signal judgment and the differential detection circuit depending on the propagation condition when the propagation environment changes. To do. As a result, excellent transmission characteristics can be obtained even when the delay dispersion of the propagation path is small and the fluctuation is severe. Furthermore, in that case, by stopping the operation of the equalizer,
Power consumption can be reduced.

【図面の簡単な説明】[Brief description of drawings]

【図1】本発明実施例の無線受信装置を示すブロック構
成図。
FIG. 1 is a block configuration diagram showing a wireless reception device according to an embodiment of the present invention.

【図2】遅延時間に対する平均誤り率の計算機シミュレ
ーション結果を示す図。
FIG. 2 is a diagram showing a computer simulation result of an average error rate with respect to a delay time.

【図3】従来例の無線受信装置を示すブロック構成図。FIG. 3 is a block configuration diagram showing a conventional wireless receiving device.

【図4】受信信号の形式を示す図。FIG. 4 is a diagram showing a format of a received signal.

【符号の説明】[Explanation of symbols]

1 入力端子 2 自動利得制御アンプ 3 準同期検波回路 4、5 A/D変換器 6 等化器 7 遅延検波回路 8 制御回路 9 選択回路 10、11 出力端子 1 Input Terminal 2 Automatic Gain Control Amplifier 3 Quasi-Synchronous Detection Circuit 4, 5 A / D Converter 6 Equalizer 7 Delay Detection Circuit 8 Control Circuit 9 Selection Circuit 10, 11 Output Terminal

Claims (3)

【特許請求の範囲】[Claims] 【請求項1】 ディジタル信号により変調された信号を
検波してそのサンプル値を出力する検波手段と、 この検波手段の出力に含まれる波形歪を等化して信号判
定を行う等化器とを備えた無線受信機において、 上記検波手段の出力について遅延検波により信号判定を
行う遅延検波回路と、 あらかじめ定められた信号区間に対する上記等化器の信
号判定誤差と上記遅延検波回路の信号判定誤差とを比較
してその一方の出力を選択する選択手段とを備えたこと
を特徴とする無線受信機。
1. A detection means for detecting a signal modulated by a digital signal and outputting a sample value thereof, and an equalizer for equalizing the waveform distortion included in the output of the detection means to make a signal determination. In the radio receiver, a delay detection circuit for performing signal detection by delay detection on the output of the detection means, a signal determination error of the equalizer and a signal determination error of the delay detection circuit for a predetermined signal section are provided. A radio receiver, comprising: a selection means for comparing and selecting one of the outputs.
【請求項2】 上記選択手段は、上記あらかじめ定めら
れた信号区間が経過した後に上記等化器と上記遅延検波
回路との選択されなかった方の動作を停止させる手段を
含む請求項1記載の無線受信機。
2. The selecting means includes means for stopping the operation of the non-selected one of the equalizer and the differential detection circuit after the lapse of the predetermined signal section. Wireless receiver.
【請求項3】 上記あらかじめ定められた信号区間は送
信側から送信されるトレーニング信号の区間である請求
項1または2記載の無線受信機。
3. The radio receiver according to claim 1, wherein the predetermined signal section is a section of a training signal transmitted from the transmission side.
JP24518692A 1992-09-14 1992-09-14 Radio receiver Pending JPH0697973A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP24518692A JPH0697973A (en) 1992-09-14 1992-09-14 Radio receiver

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP24518692A JPH0697973A (en) 1992-09-14 1992-09-14 Radio receiver

Publications (1)

Publication Number Publication Date
JPH0697973A true JPH0697973A (en) 1994-04-08

Family

ID=17129897

Family Applications (1)

Application Number Title Priority Date Filing Date
JP24518692A Pending JPH0697973A (en) 1992-09-14 1992-09-14 Radio receiver

Country Status (1)

Country Link
JP (1) JPH0697973A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5740204A (en) * 1995-08-31 1998-04-14 Mitsubishi Denki Kabushiki Kaisha Digital radiocommuncation receiver
JP2009044571A (en) * 2007-08-10 2009-02-26 Japan Radio Co Ltd Wireless receiver
JP2009296072A (en) * 2008-06-02 2009-12-17 Japan Radio Co Ltd Wireless receiver

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5740204A (en) * 1995-08-31 1998-04-14 Mitsubishi Denki Kabushiki Kaisha Digital radiocommuncation receiver
JP2009044571A (en) * 2007-08-10 2009-02-26 Japan Radio Co Ltd Wireless receiver
JP2009296072A (en) * 2008-06-02 2009-12-17 Japan Radio Co Ltd Wireless receiver

Similar Documents

Publication Publication Date Title
JP2715662B2 (en) Method and apparatus for diversity reception of time division signals
JP3392877B2 (en) Method and system for determining signal-to-noise and interference power ratio (SINR) in a communication system
JP3172198B2 (en) Equalization method
US5809086A (en) Intelligent timing recovery for a broadband adaptive equalizer
JPH04281614A (en) Equalizer for linear modulation signal
JPH1198066A (en) Demodulator and demodulating method
US7664195B2 (en) Method to increase the bit rate in a communication system
KR100647963B1 (en) Robust low complexity multi-antenna adaptive minimum mean square error equalizer
EP1080566B1 (en) Apparatus and method for variable delay channel tracking
Astucia et al. On the use of multiple grossly nonlinear amplifiers for highly efficient linear amplification of multilevel constellations
US7349493B2 (en) Demodulation with separate branches for phase and amplitude
JPH0697973A (en) Radio receiver
JP3424723B2 (en) Adaptive equalizer
EP1259040A2 (en) Equalisation for QAM signals
JP2977396B2 (en) Wireless receiver
JP4488868B2 (en) Waveform equalization method, waveform equalizer, radio apparatus and radio communication system
Malkamaki Binary and multilevel offset QAM, spectrum efficient modulation schemes for personal communications
US7760797B2 (en) Method of reducing a number of computations in an equalization process and apparatus for performing the same
US20040196896A1 (en) Adaptive equalizer
JP2003046436A (en) Transmission power control system, and its transmission power control method
JP2002198869A (en) Method for estimating impulse response in information transmission channel
JP2846215B2 (en) Digital communication receiver
JP2600970B2 (en) Diversity receiver
Althaus et al. Channel estimation with hard limiter receiver as key technology for low cost wireless systems
Rice et al. Data-aided signal level and SNR estimators GMSK using linear receivers