JPH04196813A - Delay circuit - Google Patents

Delay circuit

Info

Publication number
JPH04196813A
JPH04196813A JP2326534A JP32653490A JPH04196813A JP H04196813 A JPH04196813 A JP H04196813A JP 2326534 A JP2326534 A JP 2326534A JP 32653490 A JP32653490 A JP 32653490A JP H04196813 A JPH04196813 A JP H04196813A
Authority
JP
Japan
Prior art keywords
delay
amount
output
coarse
fine
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2326534A
Other languages
Japanese (ja)
Inventor
Fusao Yamaguchi
山口 房夫
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Asia Electronics Co
Original Assignee
Asia Electronics Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Asia Electronics Co filed Critical Asia Electronics Co
Priority to JP2326534A priority Critical patent/JPH04196813A/en
Publication of JPH04196813A publication Critical patent/JPH04196813A/en
Pending legal-status Critical Current

Links

Landscapes

  • Pulse Circuits (AREA)

Abstract

PURPOSE:To obtain a large delay amount with a high resolution by preparing a coarse delay amount which decides the main frame of the desired delay amount based on an input signal, and preparing residual fine delay amounts by a conventional delay equipment. CONSTITUTION:When the input signal is inputted to a coarse delay part 10, an arbitrary oscillator 2 starts the oscillation by a prescribed frequency, and the oscillate output is inputted to a 1/n frequency divider 3, and divided into a prescribed value. The divided signal is compared with a set value by a comparator 4, and when the divided signal is equal to the set value, a coarse delay output is outputted from the comparator 4. The timing in which this coarse delay output is outputted is turned into the delay amount D of the main frame of the desired delay amount. The coarse delay output is inputted to a fine delay part 20, a fine delay (d) set in the fine delay part 20 is added to the coarse delay output, and a signal having a final delay amount T is outputted from this fine delay part 20. Thus, the large delay amount of the delay signal having the high resolution can be obtained.

Description

【発明の詳細な説明】 [産業上の利用分野コ 本発明はパルス信号を任意に遅延する遅延回路に係り、
特に大きな遅延量を高い分解能を保持しながら簡易に実
現することが可能な遅延回路に関する。
[Detailed Description of the Invention] [Industrial Application Field] The present invention relates to a delay circuit that arbitrarily delays a pulse signal.
In particular, the present invention relates to a delay circuit that can easily realize a large amount of delay while maintaining high resolution.

[従来の技術] 桟々な分野で入力信号を遅延させる遅延回路が使われて
いる。特に、パルス信号を任意に遅延させるパルス遅延
回路にはプログラマブルデイレイと呼はれる遅延器か使
われている。これは分解能となる非常に短い遅延時間を
単位とし、この単位を刻みとして単位遅延時間からその
数十倍のぐらいの遅延時間が任意かつ高い分解能で得ら
れるようにしたものである。この種の遅延器は、通常コ
イルを主要素にしているため、IC等の電子部品に比し
て大型であり、回路基板に実装する場合比較的スペース
をとり、しかも高価である。
[Prior Art] Delay circuits that delay input signals are used in a variety of fields. In particular, a delay device called a programmable delay is used in a pulse delay circuit that arbitrarily delays a pulse signal. This uses a very short delay time as a unit of resolution, and uses this unit as a step so that a delay time several tens of times larger than the unit delay time can be obtained arbitrarily and with high resolution. Since this type of delay device usually has a coil as its main element, it is larger than electronic components such as ICs, takes up a relatively large space when mounted on a circuit board, and is expensive.

例えは、現在では最大遅延量32nsを0.5ns刻み
て64通り(6ビツト構成)にプログラムできるものが
あるが、1個で数100nsという大きな遅延を実現で
きるものはない。
For example, there is currently a device that can program a maximum delay amount of 32 ns in 64 ways (6-bit configuration) in 0.5 ns increments, but there is no device that can realize a delay as large as several 100 ns with a single device.

このため、従来、例えば周期が500pS程度で数+r
l Sのパルス幅をもつ入力信号を500pSの分解能
で400pS程度遅延させたい場合には、上記し・た最
大遅延32nsのプロクラマブルディレイを13個直列
接続して、その内の12個を最大遅延量で使用し、残り
1個を微調用として使うというような方法がとられてい
た。
For this reason, conventionally, for example, when the period is about 500 pS,
If you want to delay an input signal with a pulse width of lS by about 400 pS with a resolution of 500 pS, connect 13 programmable delays in series with a maximum delay of 32 ns as described above, and set 12 of them to the maximum delay time of 32 ns. The method used was to use one for the delay amount and use the remaining one for fine adjustment.

[発明が解決し・ようとする課題] 上述したように、現在のところ大きな遅延量が得られて
高い分解能が得られる遅延回路は存在しない。このため
プロクラマフルディレイのような遅延器を複数個使った
遅延方式を採用することになるか、二の遅延方式を採用
し・た場合には次のような欠点かあった。
[Problems to be Solved by the Invention] As described above, there is currently no delay circuit that can provide a large amount of delay and high resolution. For this reason, either a delay method using multiple delay devices such as a programmable full delay was adopted, or if the second delay method was adopted, there were the following drawbacks.

(1)大きな遅延量で高い分解能を得ようとする場合、
高分解能を出す遅延器に頼らざるを得ないため、遅延量
の全てを遅延器の直列接続により賄うことになるが、1
個当りの得られる最大遅延量か小さいため多数の遅延器
を必要し・、大きなスペースをとり非常に高価となる。
(1) When trying to obtain high resolution with a large amount of delay,
Since we have no choice but to rely on delay devices that provide high resolution, the entire amount of delay must be covered by the series connection of delay devices.
Since the maximum amount of delay that can be obtained per unit is small, a large number of delay devices are required, which takes up a large amount of space and is very expensive.

(2)遅延量を減少する場合には、プログラムのピット
信号を変更するだけて対処できるが、遅延量を増加する
場合には遅延器の数をさらに増やざなけれはならい。
(2) When reducing the amount of delay, this can be done by simply changing the pit signal of the program, but when increasing the amount of delay, it is necessary to further increase the number of delay devices.

(3)高い分解能をもった任意の大きさの遅延量を容易
に得ることが難しい。
(3) It is difficult to easily obtain an arbitrary amount of delay with high resolution.

本発明の目的は、所望する遅延量のうちの大枠を決める
粗調遅延量を入力信号に基ついて形成し、残りの微調遅
延量を既存の遅延器で形成することによって、上述した
従来技術の欠点を解消し1て、簡単な構造でありながら
、遅延量を任意かつ高分解能で得ることか可能な遅延回
路を提供することにある。
An object of the present invention is to form, based on an input signal, a coarse adjustment delay amount that determines a general outline of a desired delay amount, and to form the remaining fine adjustment delay amount using an existing delay device. It is an object of the present invention to overcome the drawbacks and provide a delay circuit which has a simple structure and can obtain an arbitrary amount of delay with high resolution.

口課題を解決するための手段] 本発明の遅延回路は、所望の遅延量の分解能を決定する
微調遅延量を受けもち、遅延量は小さいが分解能の高い
微調遅延部と、所望の遅延量のうち大枠の遅延量となる
粗調遅延量を受けもち、遅延量は微調遅延部か出せる遅
延量よりも大きな遅延量を設定することが可能で、分解
能がそれほど高くない粗調遅延部とを備える。微調遅延
部は遅延量が可変のものか好ましいが、固定であっても
よい。
[Means for Solving the Problems] The delay circuit of the present invention has a fine delay amount that determines the resolution of the desired delay amount, and has a fine delay section that has a small delay amount but high resolution, and a fine adjustment delay section that determines the resolution of the desired delay amount. Of these, it receives the coarse adjustment delay amount which is the large amount of delay, and the delay amount can be set to be larger than the delay amount that can be produced by the fine adjustment delay section, and it is equipped with a coarse adjustment delay section whose resolution is not so high. . It is preferable that the fine adjustment delay section has a variable delay amount, but it may have a fixed delay amount.

この粗調遅延部は入力信号かトリ力となり、これが入る
と発振して微調遅延部の遅延量に応した周期の出力を出
す発振器と、この発振器の出力を所望の遅延量に応した
粗調遅延量か得られるように分周して分周出力を出す分
周器と、この分周器の分周出力を粗調遅延量に対応した
設定値と比較して粗調遅延出力を出す比較器とから構成
する。
This coarse adjustment delay section receives an input signal or tri-power, and when this input signal is input, it oscillates and outputs an output with a period corresponding to the delay amount of the fine adjustment delay section. Comparison of a frequency divider that divides the frequency to obtain a delay amount and outputs a divided output, and a frequency divider that compares the divided output of this frequency divider with a setting value corresponding to the coarse delay amount and outputs a coarse delay output. It consists of a container.

分周器の分周値および比較器の設定値を変えることによ
り任意の遅延量が得られることになる。
Any amount of delay can be obtained by changing the frequency division value of the frequency divider and the set value of the comparator.

そして、粗調遅延部の粗調遅延出力に微調遅延部の微調
遅延量を加えるようにして大きな遅延量を高分解能で得
るようにしている。
Then, by adding the fine delay amount of the fine delay section to the coarse delay output of the coarse delay section, a large delay amount can be obtained with high resolution.

ここで、発振器から出力される微調遅延部の遅延量に応
した出力の周期は、微調遅延部か出すことができる最大
遅延量に近い直をもつことが望ましい。最大遅延量より
も大きいと、所望の遅延量をカバーできなくなるおそれ
かあり、最大遅延量よりも小さいとより無用に高い分周
を必要とすることになるからである。
Here, it is desirable that the period of the output from the oscillator corresponding to the delay amount of the fine delay section has a frequency close to the maximum delay amount that the fine delay section can output. This is because if the delay amount is larger than the maximum delay amount, there is a possibility that the desired delay amount cannot be covered, and if it is smaller than the maximum delay amount, an even higher frequency division will be required.

また、発振器の出力を所望の遅延量に応じた粗調遅延量
が得られるように分周するには、発振出力をカウントす
ればよい。
Further, in order to frequency divide the output of the oscillator so as to obtain a rough adjustment delay amount corresponding to a desired delay amount, the oscillation output may be counted.

[作用] 入力信号か粗調遅延部に入ると、発振器が所定の周波数
で発振を開始し、その発振出力は分周器に入って所定の
値に分周されろ。分周信号は比較器により設定値と比較
され、設定値と等しくなったとき比較器から粗調遅延出
力が出される。この粗調遅延出力が出るタイミンクが所
望する遅延量の大枠の遅延量となる。粗調遅延出力は微
調遅延部に入り、ここで設定された微調遅延を加えられ
これより最終的な遅延量をもった信号が出力される。最
終的に加えられる微調遅延は高分解能をもっているので
、遅延信号は大きな遅延量で高い分解能をもつことにな
る。
[Operation] When an input signal enters the coarse adjustment delay section, the oscillator starts oscillating at a predetermined frequency, and the oscillation output enters the frequency divider and is divided into a predetermined value. The frequency-divided signal is compared with a set value by a comparator, and when it becomes equal to the set value, a rough adjustment delay output is output from the comparator. The timing at which this rough adjustment delay output is output becomes the approximate delay amount of the desired delay amount. The coarse adjustment delay output enters a fine adjustment delay section, where a set fine adjustment delay is added, and a signal with the final amount of delay is output. Since the fine delay finally added has high resolution, the delayed signal has a large delay amount and high resolution.

口実施例コ 以下、本発明の実施例を図面を用いて説明する。oral example Embodiments of the present invention will be described below with reference to the drawings.

第1図は本発明の遅延回路の実施例を示し、遅延回路は
所望する遅延量の大まかな遅延量を得る粗調遅延部10
と、所望する遅延量を正確に調整する微調遅延部20と
からなる。
FIG. 1 shows an embodiment of the delay circuit of the present invention, and the delay circuit includes a coarse adjustment delay unit 10 that obtains a rough delay amount of a desired delay amount.
and a fine adjustment delay section 20 that accurately adjusts the desired amount of delay.

粗調遅延部10は波形変換器1、任意発振器2、分周器
3、比較器4から構成される。
The coarse adjustment delay section 10 is composed of a waveform converter 1, an arbitrary oscillator 2, a frequency divider 3, and a comparator 4.

波形変換器1は入力パルス信号を微分することにより入
力信号のパルス幅を狭めて次段の任意発振器2を確実に
トリガ可能にするトリ力出力を出す。直接トリガ可能で
あれば波形変換器1は省略してもよい。入力パルス信号
は繰返し波形でも単発波形でもよい。
The waveform converter 1 narrows the pulse width of the input signal by differentiating the input pulse signal, and outputs a trigger force that can reliably trigger the arbitrary oscillator 2 at the next stage. The waveform converter 1 may be omitted if direct triggering is possible. The input pulse signal may have a repetitive waveform or a single waveform.

任意発振器2は波形変換器1からのトリガ出力により発
振する。発振周波数は任意に設定可能で、ここでは後述
する遅延器5の最大遅延量に等しい周期に設定される。
The arbitrary oscillator 2 oscillates in response to the trigger output from the waveform converter 1. The oscillation frequency can be set arbitrarily, and here it is set to a cycle equal to the maximum delay amount of delay device 5, which will be described later.

任意発振器2は具体的にはデイレイラインを用いた発振
器またはモノステーブルマルチバイブレータで構成する
ことかできるか、比較的高い遅延精度が要求されろ場合
には、より高精度で安定なデイレイラインを用いた発振
器の方が好ましい。
Specifically, the arbitrary oscillator 2 can be configured with an oscillator using a delay line or a monostable multivibrator, or if relatively high delay accuracy is required, a more accurate and stable delay line can be used. An oscillator with a

分周器3は任意発振器20発振出力を1/nに分周して
mヒツトの分周出力を呂す。カウンタて構成することが
でき、例えば4ビツト構成とすれば最大1/16に分周
てきる。ビット構成や分周値を変更することにより遅延
量の調整ができる。
The frequency divider 3 divides the frequency of the oscillation output of the arbitrary oscillator 20 to 1/n to provide m frequency-divided outputs. It can be configured as a counter; for example, if it is configured as 4 bits, the frequency can be divided by a maximum of 1/16. The amount of delay can be adjusted by changing the bit configuration and frequency division value.

比較器4:よ分周器3のmヒツト分周出力とmビット設
定値とを比較して一致したとき比較出力を出す。設定値
はmヒツトの範囲で所望する遅延量ここ近い粗調遅延量
に設定される。この値を変えることにより、分周される
範囲内で任意に遅延量を変更できる。粗調遅延量とは遅
延器5の最大遅延量の整数倍て、所望する遅延量を越え
ない最大の値である。所望する遅延量の大枠を示してい
るのて粗調の名を付けである。
Comparator 4: Compares the m-hit frequency division output of the frequency divider 3 and the m-bit setting value, and outputs a comparison output when they match. The set value is set to a rough adjustment delay amount close to the desired delay amount within the range of m hits. By changing this value, the amount of delay can be changed arbitrarily within the range of frequency division. The coarse adjustment delay amount is the maximum value that is an integral multiple of the maximum delay amount of the delay device 5 and does not exceed the desired delay amount. It is called "coarse adjustment" because it indicates the general range of the desired amount of delay.

才た、微調遅延部20は遅延器5、波形修復器6から構
成される。
The fine adjustment delay unit 20 is composed of a delay unit 5 and a waveform repair unit 6.

遅延器5は微調遅延量を加えて比較器4からの粗調遅延
出力をさらζこ遅延させる。微調遅延量とは遅延器5が
出すことができる遅延範囲内の遅延量であって、所望す
る遅延fiを得るために粗調遅延量に付加する遅延量の
ことである。遅延器5は既述したように、単位遅延時間
からその数十倍の遅延時間を任意に出力することかでき
、高い分解能か得られるプロクラマブルデイレイが使わ
れる。
The delay device 5 adds a fine delay amount to delay the coarse delay output from the comparator 4 by an additional ζ. The fine adjustment delay amount is the delay amount within the delay range that can be output by the delay device 5, and is the delay amount added to the coarse adjustment delay amount in order to obtain the desired delay fi. As described above, the delay unit 5 is a programmable delay that can arbitrarily output a delay time several tens of times larger than a unit delay time and can provide high resolution.

utlちpヒツトの信号の組合せて任意に遅延量を設定
できる。ここでは、所望する遅延量から粗調遅延量を引
いた残りの遅延量となるようにブロクラムされる。
The amount of delay can be set arbitrarily by combining the utl and p hit signals. Here, block programming is performed to obtain the remaining delay amount obtained by subtracting the rough adjustment delay amount from the desired delay amount.

波形修復器6は遅延器δから出力される遅延出力を元の
入力パルス信号と同じパルス幅に戻・して最終遅延出力
を出す。なお、この波形修復器6は必要に応じて設ける
The waveform restorer 6 returns the delayed output output from the delay device δ to the same pulse width as the original input pulse signal, and outputs a final delayed output. Note that this waveform repair device 6 is provided as necessary.

さて、上記のような構成における回路の動作を第2図を
用いて説明する。
Now, the operation of the circuit with the above configuration will be explained using FIG. 2.

入力パルス信号(第2図(a))か粗調遅延部10に入
ると、波形変換器1て微分されトリガ出力に変換される
(第2図(b))。トリガ出力により予め設定し7た所
定の周期で任意発振器2が発振を開始しく第2図くC)
)、その発振出力は分周器3に人つて所定の値に分周さ
れる(第2図(d乃。分周信号は比較器4て設定値と比
較され、設定値と等しくなったとき比較器4から粗調遅
延出力が出されろ(第2図(e))。この粗調遅延出力
が出るタイミンクが所望する遅延量の大枠の遅延量りと
なる。粗調遅延出力は微調遅延部20に入り、ここで設
定された微調遅延dを加えられ(第2図(f))、波形
修復器6て修復されて最終的な遅延量Tをもった信号が
出力される(第2図(d))。最終的に加えられる微調
遅延は高分解能をもっているので、遅延信号は大きな遅
延量で高い分解能をもつことここなる。
When the input pulse signal (FIG. 2(a)) enters the coarse adjustment delay unit 10, it is differentiated by the waveform converter 1 and converted into a trigger output (FIG. 2(b)). The arbitrary oscillator 2 starts oscillating at a predetermined period set in advance by the trigger output.
), the oscillation output is divided into a predetermined value by the frequency divider 3 (Fig. 2 (d). The divided signal is compared with the set value by the comparator 4, and when it becomes equal to the set value A coarse adjustment delay output is output from the comparator 4 (Fig. 2 (e)).The timing at which this coarse adjustment delay output is output determines the approximate delay amount of the desired delay amount.The coarse adjustment delay output is output from the fine adjustment delay section. 20, the fine adjustment delay d set here is added (FIG. 2(f)), the signal is repaired by the waveform repairer 6, and a signal with the final delay amount T is output (FIG. 2(f)). (d)) Since the fine adjustment delay finally added has high resolution, the delayed signal has a large delay amount and high resolution.

なお、比較器4の粗調遅延出力が出ると、これを停止信
号として任意発振器2および分周器3に加えて発振およ
び分周を停止する。回路をリセットして誤動作を防止す
るためである。
Note that when the coarse adjustment delay output of the comparator 4 is output, this signal is applied to the arbitrary oscillator 2 and the frequency divider 3 as a stop signal to stop oscillation and frequency division. This is to reset the circuit and prevent malfunction.

このようにして、入力信号を比較器のビット数分だけ最
大遅延させることができる。また、分周器の分周値およ
び比較器の設定値を調整するたけて任意の遅延量が得ら
れるため設計変更が容易てある。なお、回路固有の遅延
量は予め分かるので、それを考慮した遅延設計をするこ
とにより回路遅延の影響をなくすことができる。
In this way, the input signal can be delayed by the maximum number of bits of the comparator. In addition, design changes are easy because any delay amount can be obtained by adjusting the frequency division value of the frequency divider and the set value of the comparator. Note that since the circuit-specific delay amount is known in advance, the influence of the circuit delay can be eliminated by designing a delay that takes this into account.

次:こ、パルス幅50n sの入力信号を400nS遅
延させる場合の具体例を述へる。遅延器5として既述の
分解能0.5nsで最大遅延量32nSのプログラマブ
ルデイレイを用いる。任意発振器2の発振周間は遅延器
5の最大遅延量と同し32nsに設定し、分周器3の分
周値は4ビツト構成の1/16に、比較器4は4ビツト
構成でその゛設定値は12とする。また、プログラマブ
ルデイレイの遅延値を16ns(C)、5nsX32)
に設定する。これにより、 所属遅延量=粗調遅延量384ns +微調遅延量16n 5=400n sが得られる。即
ち500p s分解能で400nSという大きな遅延を
得ることができる。
Next: A specific example will be described in which an input signal with a pulse width of 50 ns is delayed by 400 ns. As the delay device 5, the previously described programmable delay with a resolution of 0.5 ns and a maximum delay amount of 32 nS is used. The oscillation frequency of the arbitrary oscillator 2 is set to 32 ns, which is the same as the maximum delay amount of the delay device 5, the frequency division value of the frequency divider 3 is set to 1/16 of the 4-bit configuration, and the comparator 4 is 4-bit configured.゛The setting value is 12. Also, the delay value of the programmable delay is 16ns (C), 5ns x 32)
Set to . As a result, the following relationship is obtained: associated delay amount = coarse adjustment delay amount 384 ns + fine adjustment delay amount 16n 5 = 400 ns. That is, a large delay of 400 nS can be obtained with 500 ps resolution.

以上のように本発明による遅延回路を用いれば、大きな
遅延量を高分解能で実現する場合、直列接続した遅延器
を多数必要とする従来のものと異なり、スペースをとる
遅延器は僅か1個で済むため構造の簡素化を格段に高め
ることが可能となる。
As described above, when using the delay circuit according to the present invention, when realizing a large amount of delay with high resolution, only one delay device takes up space, unlike conventional devices that require many delay devices connected in series. This makes it possible to greatly simplify the structure.

また、遅延量を任意に調整できることから汎用性を持た
せることも可能で、その場合、粗調遅延部と微調遅延部
とをハイブリッド化し1個の遅延回路として提供するこ
とができる。特に任意発振器をモノステーブルマルチバ
イブレータで構成するときは粗調遅延部をIC化できる
ので、小型化、低価格化に極めて有効である。また、1
00μs、1000μsという大きな値で遅らしても常
に0゜5nsという高い分解能が得られる。分周器およ
び比較器のビット数ないし設定値を変えることて、理論
的には無限の遅延が可能である。
Further, since the amount of delay can be adjusted arbitrarily, it is possible to provide versatility, and in that case, the coarse adjustment delay section and the fine adjustment delay section can be hybridized and provided as one delay circuit. In particular, when the arbitrary oscillator is configured with a monostable multivibrator, the rough adjustment delay section can be integrated into an IC, which is extremely effective in reducing size and cost. Also, 1
Even if the delay is set to a large value of 00 μs or 1000 μs, a high resolution of 0°5 ns can always be obtained. In theory, infinite delays are possible by changing the number of bits or settings of the frequency divider and comparator.

なお、本発明は繰返し波形のみならず、単発波形も任意
にかつ大幅に遅延させることができる。
Note that the present invention can arbitrarily and significantly delay not only repetitive waveforms but also single waveforms.

また、実施例では遅延器を後段にもってきているが、遅
延器は前段にもってきてもよい。特にカラーテレビ用L
SI等を測定するりニアテスタにあっては、タイミング
パルスを作るために大きな遅延を要求するので、その測
定回路に本発明を適用すれはメリット大である。
Further, in the embodiment, the delay device is placed at the later stage, but the delay device may be placed at the earlier stage. Especially L for color TV.
Near testers that measure SI and the like require a large delay in order to generate timing pulses, so applying the present invention to such measurement circuits has great merits.

[発明の効果コ 本発明によれは、所望する遅延量のうちの大枠を決める
粗調遅延部を入力信号に基ついて形成し、残りの微調遅
延部を既存の遅延器で形成するようにしたので、簡単な
構造でありながら、大きな遅延量を任意かつ高分解能で
得ることができる。
[Effects of the Invention] According to the present invention, a coarse adjustment delay section that determines a general range of the desired delay amount is formed based on the input signal, and the remaining fine adjustment delay sections are formed using existing delay devices. Therefore, although the structure is simple, a large amount of delay can be obtained arbitrarily and with high resolution.

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本発明の遅延回路の実施例を示すブロック図、
第2図は第1図に示すブロック図のタイミンク波形図で
ある。 2・・・任意発振器、3・・・分周器、4・・・比較器
、5・・・遅延器、10・・・粗調遅延部、20・・・
微調遅延部。
FIG. 1 is a block diagram showing an embodiment of the delay circuit of the present invention,
FIG. 2 is a timing waveform diagram of the block diagram shown in FIG. 1. 2... Arbitrary oscillator, 3... Frequency divider, 4... Comparator, 5... Delay unit, 10... Coarse adjustment delay unit, 20...
Fine delay section.

Claims (1)

【特許請求の範囲】 所望の遅延量に対する微調整が可能で高い分解能をもつ
微調遅延部と、 所望の遅延量に対する粗調整が可能で低い分解能をもつ
粗調遅延部とを備え、 この粗調遅延部を、入力信号により発振して上記微調遅
延部の遅延量に応じた周期の出力を出す発振器と、この
発振器の出力を所望の遅延量に応じた粗調遅延量が得ら
れるように分周して分周出力を出す分周器と、この分周
器の分周出力を粗調遅延量に対応させた設定値と比較し
て粗調遅延出力を出す比較器とから構成し、 上記粗調遅延部の粗調遅延出力に上記微調遅延部の微調
遅延量を加えるようにしたことを特徴とする遅延回路。
[Scope of Claims] A fine adjustment delay section capable of fine adjustment to a desired amount of delay and having high resolution, and a coarse adjustment delay section capable of coarse adjustment to a desired amount of delay and having low resolution; The delay section includes an oscillator that oscillates in response to an input signal and outputs an output with a period corresponding to the delay amount of the fine adjustment delay section, and an oscillator that divides the output of this oscillator so as to obtain a coarse adjustment delay amount that corresponds to the desired delay amount. It consists of a frequency divider that outputs a frequency divided output, and a comparator that compares the divided output of this frequency divider with a set value corresponding to the coarse adjustment delay amount and outputs a coarse adjustment delay output. A delay circuit characterized in that the fine delay amount of the fine delay section is added to the coarse delay output of the coarse delay section.
JP2326534A 1990-11-28 1990-11-28 Delay circuit Pending JPH04196813A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2326534A JPH04196813A (en) 1990-11-28 1990-11-28 Delay circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2326534A JPH04196813A (en) 1990-11-28 1990-11-28 Delay circuit

Publications (1)

Publication Number Publication Date
JPH04196813A true JPH04196813A (en) 1992-07-16

Family

ID=18188907

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2326534A Pending JPH04196813A (en) 1990-11-28 1990-11-28 Delay circuit

Country Status (1)

Country Link
JP (1) JPH04196813A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2001015367A1 (en) * 1999-08-24 2001-03-01 Nec Corporation Transmission circuit
US6891416B2 (en) 1999-03-01 2005-05-10 Sharp Kabushiki Kaisha Timing generation circuit and method for timing generation
US7068087B2 (en) 2004-02-24 2006-06-27 Tektronix, Inc. Method and apparatus for an improved timer circuit and pulse width detection
JP2009064526A (en) * 2007-09-07 2009-03-26 Elpida Memory Inc Timing control circuit and semiconductor storage device
JP2009152658A (en) * 2007-12-18 2009-07-09 Elpida Memory Inc Semiconductor device

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6891416B2 (en) 1999-03-01 2005-05-10 Sharp Kabushiki Kaisha Timing generation circuit and method for timing generation
WO2001015367A1 (en) * 1999-08-24 2001-03-01 Nec Corporation Transmission circuit
US7072379B1 (en) 1999-08-24 2006-07-04 Nec Corporation Transmission circuit
US7068087B2 (en) 2004-02-24 2006-06-27 Tektronix, Inc. Method and apparatus for an improved timer circuit and pulse width detection
JP2009064526A (en) * 2007-09-07 2009-03-26 Elpida Memory Inc Timing control circuit and semiconductor storage device
JP2009152658A (en) * 2007-12-18 2009-07-09 Elpida Memory Inc Semiconductor device

Similar Documents

Publication Publication Date Title
JP3499051B2 (en) Timing signal generation circuit
US5959479A (en) Sampling timebase system
US7791330B2 (en) On-chip jitter measurement circuit
US4870665A (en) Digital pulse generator having a programmable pulse width and a pulse repetition interval
US5491673A (en) Timing signal generation circuit
US5942902A (en) Method of measuring delay time and random pulse train generating circuit used in such method
US5566188A (en) Low cost timing generator for automatic test equipment operating at high data rates
KR20070003866A (en) Pulse width adjusting circuit, pulse width adjusting method, and semiconductor testing apparatus
US4881040A (en) Signal generator for producing accurately timed pulse groupings
JP2907033B2 (en) Timing signal generator
US20050225330A1 (en) High frequency delay circuit and test apparatus
KR101991052B1 (en) Realtime High Speed and High Precision Timing Generator Using FPGA SerDes Logic
JPH04268811A (en) Timing generator
US5768570A (en) Delay time stabilization circuit
JPH04196813A (en) Delay circuit
US6304119B1 (en) Timing generating apparatus with self-calibrating capability
JP2574194B2 (en) Digital pulse generator
CN112558519A (en) Digital signal delay method based on FPGA and high-precision delay chip
JP3431053B2 (en) Timing generator
US5086280A (en) Continuously variable pulsewidth waveform formation device employing two memories
US7595677B2 (en) Arbitrary clock circuit and applications thereof
US4623845A (en) Multi-clock generator
US5014228A (en) Method and apparatus for calibrating linear delay lines
JPH1114714A (en) Semiconductor testing device
JPH0747750Y2 (en) Electron beam test system