JPH0156580B2 - - Google Patents

Info

Publication number
JPH0156580B2
JPH0156580B2 JP54045582A JP4558279A JPH0156580B2 JP H0156580 B2 JPH0156580 B2 JP H0156580B2 JP 54045582 A JP54045582 A JP 54045582A JP 4558279 A JP4558279 A JP 4558279A JP H0156580 B2 JPH0156580 B2 JP H0156580B2
Authority
JP
Japan
Prior art keywords
frequency
output
controlled oscillator
oscillation
voltage controlled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP54045582A
Other languages
Japanese (ja)
Other versions
JPS55136732A (en
Inventor
Tooru Akyama
Tsutomu Oogishi
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sanyo Electric Co Ltd
Original Assignee
Sanyo Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sanyo Electric Co Ltd filed Critical Sanyo Electric Co Ltd
Priority to JP4558279A priority Critical patent/JPS55136732A/en
Publication of JPS55136732A publication Critical patent/JPS55136732A/en
Publication of JPH0156580B2 publication Critical patent/JPH0156580B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/183Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between fixed numbers or the frequency divider dividing by a fixed number

Landscapes

  • Channel Selection Circuits, Automatic Tuning Circuits (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Superheterodyne Receivers (AREA)

Description

【発明の詳細な説明】 本発明は位相同期ループ(以下、P.L.Lと称
す)を利用した周波数シンセサイザー方式の受信
機に関するものであり、特に局部発振周波数の微
調が出来るように構成したものである。
DETAILED DESCRIPTION OF THE INVENTION The present invention relates to a frequency synthesizer receiver using a phase-locked loop (hereinafter referred to as PLL), and in particular is configured to allow fine tuning of the local oscillation frequency.

第1図は従来周知のP.L.Lを利用した周波数シ
ンセサイザー方式のラジオ受信機のブロツクダイ
ヤグラムを示すものである。1は高周波増幅回
路、2は混合回路、3は中間周波増幅回路、4は
検波回路、5は低周波増幅回路、6はスピーカで
ある。さて、混合回路2に入力される局部発振信
号はP.L.Lより得ている。即ち、安定な基準発振
回路10の発振出力は一定の分周比を有する分周
回路11にて分周され、基準周波数信号(その周
波数をfrとする)として位相比較回路12の一方
の入力となる。一方、電圧制御発振器13の発振
出力(その周波数をfvとする)はその分周比Nが
所望の局部発振周波数に応答して可変されるプロ
グラマブル分周回路14にて分周され、位相比較
回路12の他方の入力となる。位相比較回路12
に入力される両信号の位相差に基づく出力は低域
通過フイルタ15を介して電圧制御発振器13に
帰還される。斯かるP.L.Lは周知の如く、fv=
N・fr(Nは整数)にてロツク状態となる。そし
てプログラマブル分周回路14の分周比Nを可変
することにより基準周波数frの整数倍の局部発振
周波数fvを得ることが出来る。従つて、一般に基
準周波数frは最小の放送周波数間隔と一致するよ
うに設定される。ところで、AM放送中波帯域に
於いては、局間周波数は殆んど〜KHzであるが、
ヨーロツパ地域の一部に於いては8KHz、1KHzの
場合もある為、基準周波数frは1KHzに設定せざ
るを得なかつた。
FIG. 1 shows a block diagram of a frequency synthesizer type radio receiver using a conventionally known PLL. 1 is a high frequency amplifier circuit, 2 is a mixing circuit, 3 is an intermediate frequency amplifier circuit, 4 is a detection circuit, 5 is a low frequency amplifier circuit, and 6 is a speaker. Now, the local oscillation signal input to the mixing circuit 2 is obtained from the PLL. That is, the oscillation output of the stable reference oscillation circuit 10 is frequency-divided by the frequency divider circuit 11 having a constant frequency division ratio, and is input to one input of the phase comparator circuit 12 as a reference frequency signal (the frequency is designated as fr). Become. On the other hand, the oscillation output (its frequency is fv) of the voltage controlled oscillator 13 is divided by a programmable frequency divider circuit 14 whose frequency division ratio N is varied in response to a desired local oscillation frequency, and the phase comparator circuit This is the other input of 12. Phase comparison circuit 12
An output based on the phase difference between the two input signals is fed back to the voltage controlled oscillator 13 via the low-pass filter 15. As is well known, such a PLL has fv=
It becomes locked at N·fr (N is an integer). By varying the frequency division ratio N of the programmable frequency divider circuit 14, a local oscillation frequency fv that is an integral multiple of the reference frequency fr can be obtained. Therefore, the reference frequency fr is generally set to match the minimum broadcast frequency interval. By the way, in the AM broadcast medium wave band, the inter-station frequency is mostly ~KHz,
In some parts of Europe, the frequency is 8KHz or 1KHz, so the reference frequency fr had to be set to 1KHz.

ところが、基準周波数frを1KHzとするとP.L.L
のロツクアツプタイムが長くなり、特にオートサ
ーチ方式のラジオ受信機に於いて問題となる。ま
た、中間周波フイルタの特性のバラツキをデジタ
ル的に補正出来るように基準周波数frを小さくす
る場合にも問題となる。
However, if the reference frequency fr is 1KHz, the PLL
The lockup time becomes long, which is a problem especially in automatic search type radio receivers. This also poses a problem when the reference frequency fr is made small so that variations in the characteristics of the intermediate frequency filter can be digitally corrected.

ここで、基準周波数frを小さくすると、何故P.
L.Lのロツクアツプタイムが長くなるかを簡単に
説明する。今、電圧制御発振器13、位相比較回
路12、低域通過フイルタ15の各利得定数を
夫々、Kv、Kp、KLとすると、P.L.Lの自然角周
波数は、ωn=√・・となることが
知られている。ところでN=fv/frであるから、
基準周波数frを小さくするとNが大きくなつて自
然角周波数ωnは小さくなり、ロツクアツプタイ
ムが長くなる訳である。
Here, if the reference frequency fr is made smaller, why P.
Let me briefly explain why the lockup time of LL becomes longer. Now, if the gain constants of the voltage-controlled oscillator 13, phase comparison circuit 12, and low-pass filter 15 are Kv, Kp, and KL, respectively, it is known that the natural angular frequency of the PLL is ωn = √... ing. By the way, since N=fv/fr,
When the reference frequency fr is decreased, N increases, the natural angular frequency ωn decreases, and the lockup time becomes longer.

さて、第1図に示す従来の周波数シンセサイザ
ー方式の受信機に於いては上述した問題(即ち、
ロツクアツプタイムを変更することなく、変化周
波数を小さくすること)を解決することが出来な
かつた。本発明はこの問題を解決したものであ
り、そのブロツクダイヤグラムは第2図に示す通
りである。第2図に於いて、第1図と同一機能回
路には同一番を付してある。第2図に示す実施例
に於いては、基準周波数をfr′、プログラマブル
分周路14′の分周比をN′、電圧制御発振器1
3′の発振周波数をfv′としており、fv′=N′・
fr′となつている。本発明の特徴は、電圧制御発
振器13′の発振出力を直接局部発振信号として
利用するのではなく、分周比Mを有する分周回路
16にて分周した周波数fl(fl=fv′/M)の信号
を局部発振信号として利用するものでありこの信
号を低域通過フイルタ17を介して混合回路2に
印加するものである。低域通過フイルタ17は高
調波ノイズを除く為のものであり、周波数Flの帯
域通過フイルタ等でも良い。
Now, the conventional frequency synthesizer type receiver shown in Fig. 1 has the above-mentioned problems (i.e.,
It was not possible to solve the problem (reducing the change frequency without changing the lockup time). The present invention solves this problem, and its block diagram is shown in FIG. In FIG. 2, circuits with the same functions as those in FIG. 1 are labeled with the same numbers. In the embodiment shown in FIG.
The oscillation frequency of 3′ is fv′, and fv′=N′・
It becomes fr′. The feature of the present invention is that the oscillation output of the voltage controlled oscillator 13' is not directly used as a local oscillation signal, but the frequency fl (fl=fv'/M ) is used as a local oscillation signal, and this signal is applied to the mixing circuit 2 via a low-pass filter 17. The low-pass filter 17 is for removing harmonic noise, and may be a band-pass filter of frequency Fl or the like.

今、本発明に於ける分周比N′、電圧制御発振
器B′の発振周波数fv′を第1図に示す従来例のM
倍にしたとする。すると、基準周波数fr′はfr′=
fv′/N′=M・fv/M・N=frとなり、従来例と
同一で良い。局部発振周波数の最小変化周波数は
△fl=△fv′/M=fr′/M=fr/Mとなり、従来例
の1/M倍となる。また自然角周波数はωn′=√
Kv′・Kp・KL/N′=√・・・・
N=ωnとなり、ロツクアツプタイムは従来例と
同一となる。即ち、この場合には、基準周波数、
ロツクアツプタイムは従来例と同一のままで、局
部発振周波数の微調が従来例に比較して1/Mま
で可能となる訳である。
Now, the frequency division ratio N' in the present invention and the oscillation frequency fv' of the voltage controlled oscillator B' are compared to the conventional example M shown in FIG.
Suppose you double it. Then, the reference frequency fr′ is fr′=
fv'/N'=M.fv/M.N=fr, which may be the same as the conventional example. The minimum change frequency of the local oscillation frequency is △fl=△fv'/M=fr'/M=fr/M, which is 1/M times that of the conventional example. Also, the natural angular frequency is ωn′=√
Kv′・Kp・KL/N′=√・・・・
N=ωn, and the lockup time is the same as in the conventional example. That is, in this case, the reference frequency,
The lockup time remains the same as in the conventional example, and the local oscillation frequency can be finely adjusted up to 1/M compared to the conventional example.

以上に述べた本発明に依れば、他の特性は従来
例と同一のままで、局部発振周波数の微調をする
ことが出来るものである。
According to the present invention described above, the local oscillation frequency can be finely adjusted while other characteristics remain the same as in the conventional example.

【図面の簡単な説明】[Brief explanation of drawings]

図面は何れも周波数シンセサイザー方式のラジ
オ受信機のブロツクダイヤグラムを示すものであ
り、第1図は従来例、第2図は本発明の実施例で
ある。 10′……基準発振回路、12′……位相比較回
路、13′……電圧制御発振器、14′……プログ
ラマブル分周回路、15′,17……低域通過フ
イルタ、16……分周回路。
Each of the drawings shows a block diagram of a frequency synthesizer type radio receiver; FIG. 1 shows a conventional example, and FIG. 2 shows an embodiment of the present invention. 10'... Reference oscillation circuit, 12'... Phase comparator circuit, 13'... Voltage controlled oscillator, 14'... Programmable frequency divider circuit, 15', 17... Low pass filter, 16... Frequency divider circuit .

Claims (1)

【特許請求の範囲】[Claims] 1 電圧制御発振器と、この電圧制御発振器の発
振出力を分周する分周比Nのプログラマブル分周
器と、このプログラマブル分周器の分周出力と基
準発振回路からの発振出力とを比較し、両出力間
の差に応じた出力を導出する位相比較回路とを有
し、この比較回路からの出力に基づき前記電圧制
御発振器の発振出力を制御すると共に分周比Nを
可変することに応答して電圧制御発振器の発振出
力を可変する位相同期ループから局部発振信号を
得る周波数シンセサイザー方式受信機において、
前記電圧制御発振器の出力端に分周比Mの分周器
を配設し、この分周器の分周出力を局部発振信号
としたことを特徴とする周波数シンセサイザー方
式受信機。
1 Compare a voltage controlled oscillator, a programmable frequency divider with a division ratio N that divides the oscillation output of this voltage controlled oscillator, and the divided output of this programmable frequency divider and the oscillation output from a reference oscillation circuit, and a phase comparison circuit that derives an output according to the difference between both outputs, and responds to controlling the oscillation output of the voltage controlled oscillator and varying the frequency division ratio N based on the output from the comparison circuit. In a frequency synthesizer type receiver that obtains a local oscillation signal from a phase-locked loop that varies the oscillation output of a voltage-controlled oscillator,
A frequency synthesizer type receiver, characterized in that a frequency divider with a frequency division ratio M is disposed at the output end of the voltage controlled oscillator, and a frequency divided output of the frequency divider is used as a local oscillation signal.
JP4558279A 1979-04-13 1979-04-13 Receiver of frequency synthesizer system Granted JPS55136732A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP4558279A JPS55136732A (en) 1979-04-13 1979-04-13 Receiver of frequency synthesizer system

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP4558279A JPS55136732A (en) 1979-04-13 1979-04-13 Receiver of frequency synthesizer system

Related Child Applications (1)

Application Number Title Priority Date Filing Date
JP7574189A Division JPH01280930A (en) 1989-03-27 1989-03-27 Frequency synthesizer system receiver

Publications (2)

Publication Number Publication Date
JPS55136732A JPS55136732A (en) 1980-10-24
JPH0156580B2 true JPH0156580B2 (en) 1989-11-30

Family

ID=12723333

Family Applications (1)

Application Number Title Priority Date Filing Date
JP4558279A Granted JPS55136732A (en) 1979-04-13 1979-04-13 Receiver of frequency synthesizer system

Country Status (1)

Country Link
JP (1) JPS55136732A (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5996945U (en) * 1982-12-21 1984-06-30 アンリツ株式会社 High C/N high frequency signal generator
JPH0681509B2 (en) * 1983-09-28 1994-10-12 三菱電機株式会社 Reference signal creation circuit for synchronous PWM inverter
JPH0681510B2 (en) * 1983-09-28 1994-10-12 三菱電機株式会社 Reference signal creation circuit for synchronous PWM inverter
JPS63179627A (en) * 1987-01-21 1988-07-23 Yaesu Musen Co Ltd Radio communication equipment

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5358A (en) * 1976-06-24 1978-01-05 Yaesu Musen Kk Fast responding pll oscillating circuit

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5358A (en) * 1976-06-24 1978-01-05 Yaesu Musen Kk Fast responding pll oscillating circuit

Also Published As

Publication number Publication date
JPS55136732A (en) 1980-10-24

Similar Documents

Publication Publication Date Title
JP2729028B2 (en) Method and circuit for demodulating FM carrier
US4355413A (en) Phase locked loop circuit
EP0557867A2 (en) Double phase locked loop circuit
JPH0156580B2 (en)
JPS588617B2 (en) Jiyushinki
JPS6221418B2 (en)
JPS6119184B2 (en)
JPS5925410B2 (en) Receiving machine
JPS6157740B2 (en)
JP2810580B2 (en) PLL detection circuit
JPS6131647B2 (en)
JP2944019B2 (en) AFT circuit and electronic tuning tuner using the same
JPS59191921A (en) Oscillation frequency control circuit in tuner
JPH0459808B2 (en)
JPS5846586Y2 (en) Circuit with phase locked loop
US5459431A (en) Frequency/phase analog detector and its use in a phase-locked loop
JPH01280930A (en) Frequency synthesizer system receiver
JPS5818345Y2 (en) Receiving machine
JPS6253081B2 (en)
JPS60245319A (en) Fm receiving device of synthesizer system
JPH1013228A (en) Phase-locked loop oscillation circuit
JPH055207B2 (en)
JPS6339129B2 (en)
JPS5825730A (en) Constitution for superheterodyne
JPS61111016A (en) Pll frequency synthesizer type tv receiver