GB2223369A - Analogue-to-digital converters - Google Patents

Analogue-to-digital converters Download PDF

Info

Publication number
GB2223369A
GB2223369A GB8819638A GB8819638A GB2223369A GB 2223369 A GB2223369 A GB 2223369A GB 8819638 A GB8819638 A GB 8819638A GB 8819638 A GB8819638 A GB 8819638A GB 2223369 A GB2223369 A GB 2223369A
Authority
GB
United Kingdom
Prior art keywords
decoder
analogue
outputs
stage
digital converter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
GB8819638A
Other versions
GB8819638D0 (en
GB2223369B (en
Inventor
Andrew Keith Joy
Thomas Coutts Leslie
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Plessey Co Ltd
Original Assignee
Plessey Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Plessey Co Ltd filed Critical Plessey Co Ltd
Priority to GB8819638A priority Critical patent/GB2223369B/en
Publication of GB8819638D0 publication Critical patent/GB8819638D0/en
Publication of GB2223369A publication Critical patent/GB2223369A/en
Application granted granted Critical
Publication of GB2223369B publication Critical patent/GB2223369B/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/14Conversion to or from non-weighted codes
    • H03M7/16Conversion to or from unit-distance codes, e.g. Gray code, reflected binary code
    • H03M7/165Conversion to or from thermometric code
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/36Analogue value compared with reference values simultaneously only, i.e. parallel type

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)

Abstract

An analogue-to-digital converter comprises a plurality of comparators (not shown) coupled to a decoder, Fig 2A (Fig 2B). The decoder has a plurality of decoding stages connected together such that in operation each decoding stage transmits a Gray code output. The Gray code output is achieved by coupling the outputs of each decoding stage to a subsequent decoding stage in a symmetrically folded pattern governed by predefined algorithms. One bit of an output natural binary word is derived from each decoding stage. <IMAGE>

Description

ANALOGUE-TO-DIGITAL CONVERTERS.
The present invention relates to analogue-to-digital converters.
Figure 1 illustrates a block diagram of a conventional n-bit allparallel (or "flash") converter. The operation of the device may be described as follows. The 2n-1 comparators simultaneously and continuously compare the analogue input with 2n- 1 reference values.
On receipt of the convert command, the comparators latch the results of these comparisons. All comparators whose reference inputs are less than the value of the analogue input produce an output "high" state. All comparators whose reference inputs are greater than the analogue input will produce an output "low". This is known as a thermometer code. The decoder stage then compresses this 2n-bit thermometer code into an n-bit code (usually natural binary), which forms the output of the device.
Because each comparator has at its input the difference between a fixed reference value and a continuous analogue signal, there is a finite probability that, on receipt of the convert command, this input will be very close to zero. Under this condition the comparator will be unable to produce an unambiguous output state in the allowed time. This uncertain state can propagate through the decoder and produce gross errors (known as "sparkle" codes) at the output of the converter. There are two methods of reducing the impact of "sparkle" codes on the output signal-to-noise ratio of the ADC The first approach is to minimise the probability that a comparator can generate a metastable state. Essentially this requires that both the gain and bandwidth of the individual comparators be increased as much as possible.Such a technique eventually is very costly in terms of the device power consumption, may be limited by the available manufacturing technology, and in any case, can never reduce the metastable state probability to zero.
The second technique is to develop a decoder structure which is tolerant to the existence of metastable states at its input. This tolerance can be expressed in the following way: a conventional decoder may produce any of the possible 2n output codes when a metastable state occurs at its input; a more sophisticated decoder under the same conditions will generate either the desired code, or one of the two immediately adjacent to it. An objective of the present invention is to provide an efficient decoder of the later type.
According to the present invention there is provided an analogue-to-digital converter comprising a plurality of comparators coupled to a decoder having a plurality of decoding stages connected together and adapted such that in operation each decoding stage transmits a Gray code output.
A Gray code is one in which successive words differ only by a single digit.
In one embodiment the analogue-to-digital converter has 2(n) comparators the outputs q(i) from which feed 2(n-1) logic functions associated with a first decoder stage of the decoder, the outputs q(i) of the logic functions of the first decoder stage being governed by the algorithm: b(i) = q(i) q(i + 2(n-1) ) + q(i + 2(n-1) ) . q(i) Where i = 1, 2 ------------, , 2(n-1).
The outputs b(i) of the logic functions of the first decoder stage are connected in a symmetrically folded pattern to the inputs of 2(n - 2) logic functions of a second decoder stage, the outputs c(i) of the logic functions of the second decoder stage being governed by the algorithm: - c(i) = b(i). b(i + 2(n-2) ) + b(i + 2(n-2) ) . b(i) Where i = 1, 2 ------------, 2(n-2).
In one embodiment the logic functions of each decoder stage are Exclusive-OR functions. In another preferred embodiment the logic functions of the first decoder stage are two-input AND gates having a NOT function on one of the inputs, the logic functions of the second and subsequent decoder stages being Exclusive-OR gates.
In another embodiment of the present invention the decoder is preceded by 2n-1 two-input AND gates, the arrangement being such that their outputs will generate in operation either a true thermometer code or one in which only one undecided bit may occur.
The present invention will be described further, by way of example, with reference to the accompanying drawings in which: Figure 1 is a block diagram of a conventional all-parallel analogue to digital converter; Figure 2 is a decoder arrangement according to a first embodiment of the invention; Figure 3 is a truth table of the Gray code output from the first decoder stage of the decoder of Figure 2; Figure 4 is a truth table of the Gray code output from the second decoder stage of the decoder of Figure 2; and, Figure 5 is a series of truth tables of the Gray code output from the third, fourth and fifth decoder stages of Figure 2; Figure 6 is a block diagram of a 6-bit analogue to digital converter according to an embodiment of the invention; Figure 7 is a block diagram of one of the four 4-bit decoders employed in the 6-bit analogue to digital converter of Figure 6; Figure 8 is a decoding arrangement illustrating the manner in which outputs of subsidiary decoders are combined to generate the two most significant bits of a 6-bit output code; and, Figure 9 is an alternative decoding arrangement to that illustrated in Figure 8.
Referring to Figure 2 there is illustrated a decoder 2 having five decoder stages for a 5-bit analogue-to-digital converter. The analogue-to-digital converter has 2n comparators (not shown) the outputs of which are labeled in Figure 2 as q(i) - q(2n). The analogue-to-digital converter is 5 bit so there are thirty two outputs from the comparators feeding sixteen Exclusive-OR gates 4.
The outputs from the sixteen Exclusive-OR gates 4 are designated b(l) to b(16) and are governed by a first stage decoder algorithm as follows: b(i) = q(i). q(i + 2(n-1) ) + q(i + 2(n-1) ) .q(i) Where i = 1, 2 --------------, , 2(n-1).
The outputs b(l) to b(16) of the Exclusive-OR gates 4 are fed in a symmetrically folded pattern to the inputs of eight ExclusiveOR gates 6 defining the second decoder stage. The outputs of the Exclusive-OR gates 6 are represented in Figure 2 by c(1) --- c(8) and are governed by a second stage decoder algorithm as follows: c(i) = b(i) . b(i + 2(n-2) ) + b(i + 2(n-2) ). b(i) Where i = 1, 2 ---------------, 2(n-2).
The outputs c(l) to c(8) of the Exclusive-OR gates 6 are fed in a symmetrically folded pattern to the inputs of four Exclusive-OR gates 8 defining a third decoder stage. The outputs of the Exclusive-OR gates 8 are represented in Figure 2 by d(l) ------- d(4) and are governed by a third stage decoder algorithm as follows: d(i) = c(i) c(i + 2(n-3) ) + c(i + 2(n-3) ). c(i) Where i = 1, 2 -------------, 2(n-3).
The four outputs d(l) --- d(4) of the Exclusive-OR gates 8 are fed in a symmetrically folded pattern to the inputs of two Exclusive OR gates 10 defining a fourth decoder stage. The outputs of the Exclusive-OR gates 10 are represented in Figure 2 by e(l) and e(2) and are governed by a fourth stage decoder algorithm as follows: e(i) = d(i). d(i + 2(n-4) ) + d(i + 2(n-4) ). d(i) Where i = 1, 2 , 2(n-4).
The outputs e(l) and e(2) of the Exclusive-OR gates 10 are fed to the two inputs of an Exclusive-OR gate 12 defining a fifth decoder stage. The output of the Exclusive-OR gate 12 is shown as f(l).
It will be seen that the number of bits in the output word decreases by two at each stage, and the process continues until the output word is single-bit.
Each decoding stage produces a Gray code output, which is a folded version of the Gray code output of the previous stage. An important feature of this decode scheme is that the "highest" bit in each stage, that is b(2(n-1) ), c(2(n-2) ), d(2(n-3) ), e(2(n-4) ), and f(2(n-5) ) gives successive bits of the output natural binary word.
The first decode stage gives the MSB, the second stage give the MSB-1 and so on. Thus an n-bit converter would require n decoding stages with one bit of the output natural binary word becoming available after each stage.
Because the decoding scheme is internally Gray-coded, a metastable condition at the input latch will cause an error of at most ilsb at the output of the converter.
The decode scheme proposed caters for the condition that the thermometer code output from the input latches does not have a clear transition point, i.e. 1111100000, but rather is of the form lllllX0000, where X is an undetermined state. A further undesirable state which can occur is when the input thermometer code is 11111101000: this situation is less likely than the simple, single undetermined state case. This can be overcome by preceding the decoder described by 2n-1 two-input AND gates. The output of these will then generate either a true thermometer code or one in which only one undecided bit may occur.
Figures 3, 4 and 5 illustrate the truth tables of the Gray code outputs from the five decoder stages of the decoder of Figure 2. As will be seen from Figures 3, 4 and 5 the truth tables illustrate a symmetry which determines the symmetrically folded patterns selected for the outputs of a decoder stage feeding respective inputs of the next decoder stage.
Although the present invention has been described with respect to a specific embodiment thereof, it is to be understood that modifications and variations can be made within the scope of the invention. For example, the Exclusive-OR gates 4 in the first decoder stage can each be replaced by a respective two-input AND gate having a NOT gate on one of its inputs; the subsequent decoding stages retaining their Exclusive-OR gates 6, 8, 10 and 12.
An alternative embodiment of the basic design, useful for alleviating the wiring problems which occur in the decoders of higher resolution ADCs ( > 6 bits), is to subdivide the comparators in the ADC into a number of separate blocks, decode the individual blocks using the folding Gray decoder already described and then suitably recombine the outputs of these blocks.
This block sub-division can be done in a number of ways: for example an 8-bit ADC could be decoded as two 7-bit devices, four 6bit devices, eight 5-bit devices, and so on. For illustrative purposes, a 6-bit ADC with four 4-bit decoders will be discussed in detail. A block diagram of this structure is shown in Figure 6, with the necessary 4-bit decoders shown in Figure 7. As implemented in Figure 7, any decoder block whose inputs do not include the 1 to 0 transition in the comparator thermometer code will output 0000.
This will result in ambiguities in the 6-bit output, when the desired output code is any of 000000, 010000, 100000, or 110000. This defect may be overcome in a number of different ways, all of which retain the advantage of the original decoding scheme in terms of insensitivity to input metastable states.
One method of dealing with the 'breaks' between decoding blocks of Figure 6 is to introduce subsidiary decoders which 'bridge' the gaps. In the simplest instance, such a decoder would be the folded Gray decoder already described, appropriate for a notional 1 bit ADC (comprising thus a single OR gate) for each of the three gaps between main decoder blocks. The outputs of these three gates may be combined, as shown in Figure 8 to generate block select lines, and thus the two most significant bits of the 6-bit output code. These block select lines can be ANDed with the code produced by the appropriate 4-bit decoder, and the outputs of these four 4-bit sections may be wired-ORed to produce the four least significant bits of the 6-bit code.
In an alternative method, which is more efficient (in terms of gate count) but slightly less obvious in operation, outputs from comparators associated with the top half of each of the main decoding blocks can be used with the two most significant bits of the latter to generate the two most significant bits of the 6 bit output code. The bits of lesser significance are obtained by OR-ing the outputs from the four decoder blocks. A diagram of this decoding scheme is shown as Figure 9.

Claims (8)

CLAIMS:
1. An analogue-to-digital converter comprising a plurality of comparators coupled to a decoder having a plurality of decoding stages connected together and adapted such that in operation each decoding stage transmits a Gray code output.
2. An analogue-to-digital converter as claimed in claim 1 wherein the converter has 2(n) comparators the outputs q(i) from which feed 2(" 1) logic functions associated with a first decoder stage of the decoder, the outputs q(i) of the logic functions of the first decoder stage being governed by the algorithm: b(i) = q(i). q(i + 2(n-1) ) + q(i + 2(n-1) ) q(i) Where i = 1, 2 ---------- , 2(n-1).
3. An analogue-to-digital converter as claimed in claim 2 wherein the outputs b(i) of the logic functions of the first decoder stage are connected in a symmetrically folded pattern to the inputs of 2(n - 2) logic functions of a second decoder stage, the outputs c(i) of the logic functions of the second decoder stage being governed by the algorithm: c(i) = b(i) . b(i + 2(n-2) ) + b(i + 2(n-2) ). b(i) Where i = 1, 2 ---------------, 2(n-2)
4. An analogue-to-digital converter as claimed in claim 3 wherein the logic functions of each decoder stage are Exclusive-OR functions.
5. An analogue-to-digital converter as claimed in claim 3 wherein the logic functions of the first decoder stage are two-input AND gates having a Not function on one of the inputs, the logic functions of the second decoder stage being Exclusive-OR gates.
6. An analogue-to-digital converter as claimed in any one of claims 2 to 5 wherein the decoder is preceded by 2n-1 two-input AND gates, the arrangement being such that their outputs will generate in operation either a true thermometer code or one in which only one undecided bit may occur.
7. An analogue-to-digital converter substantially as hereinbefore described with reference to Figures 2, 3, 4 and 5 of the accompanying drawings.
8. An analogue-to-digital converter substantially as hereinbefore described with reference to Figures 6, 7, and 8 or 9 of the accompanying drawings.
GB8819638A 1988-08-18 1988-08-18 Analogue-to-digital converters Expired - Lifetime GB2223369B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
GB8819638A GB2223369B (en) 1988-08-18 1988-08-18 Analogue-to-digital converters

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
GB8819638A GB2223369B (en) 1988-08-18 1988-08-18 Analogue-to-digital converters

Publications (3)

Publication Number Publication Date
GB8819638D0 GB8819638D0 (en) 1988-09-21
GB2223369A true GB2223369A (en) 1990-04-04
GB2223369B GB2223369B (en) 1992-11-18

Family

ID=10642337

Family Applications (1)

Application Number Title Priority Date Filing Date
GB8819638A Expired - Lifetime GB2223369B (en) 1988-08-18 1988-08-18 Analogue-to-digital converters

Country Status (1)

Country Link
GB (1) GB2223369B (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5369403A (en) * 1992-09-01 1994-11-29 The State Of Oregon Acting By And Through The State Board Of Higher Education On Behalf Of Oregon State University Dual quantization oversampling digital-to-analog converter
WO1997003499A2 (en) * 1995-07-11 1997-01-30 Philips Electronics N.V. Analog-to-digital converter for generating a digital n-bit gray-code
EP0930717A2 (en) * 1998-01-08 1999-07-21 Fujitsu Mikroelektronik GmbH Thermometer coding circuitry
US6262676B1 (en) 1997-12-19 2001-07-17 Bae Systems Plc Binary code converters and comparators
US6272511B1 (en) 1997-12-19 2001-08-07 Bae Systems Plc Weightless binary N-tuple thresholding hierarchies
US6330702B1 (en) 1997-12-19 2001-12-11 Bae Systems Plc Hamming value determination and comparison
US6519577B1 (en) 1997-12-19 2003-02-11 Bae Systems Plc Digital signal filter using weightless neural techniques
WO2003107538A1 (en) * 2002-06-14 2003-12-24 Koninklijke Philips Electronics N.V. Decoding logic for generating a n-bit binary output signal on the basis of an intermediate n-bit gray signal
US6816101B2 (en) * 2002-03-08 2004-11-09 Quelian, Inc. High-speed analog-to-digital converter using a unique gray code
US7725079B2 (en) 2004-12-14 2010-05-25 Quellan, Inc. Method and system for automatic control in an interference cancellation device
US7729431B2 (en) 2003-11-17 2010-06-01 Quellan, Inc. Method and system for antenna interference cancellation
US7804760B2 (en) 2003-08-07 2010-09-28 Quellan, Inc. Method and system for signal emulation
US7934144B2 (en) 2002-11-12 2011-04-26 Quellan, Inc. High-speed analog-to-digital conversion with improved robustness to timing uncertainty
US8005430B2 (en) 2004-12-14 2011-08-23 Quellan Inc. Method and system for reducing signal interference
US8068406B2 (en) 2003-08-07 2011-11-29 Quellan, Inc. Method and system for crosstalk cancellation
US8311168B2 (en) 2002-07-15 2012-11-13 Quellan, Inc. Adaptive noise filtering and equalization for optimal high speed multilevel signal decoding
US8576939B2 (en) 2003-12-22 2013-11-05 Quellan, Inc. Method and system for slicing a communication signal
US9252983B2 (en) 2006-04-26 2016-02-02 Intersil Americas LLC Method and system for reducing radiated emissions from a communications channel
CN113114264A (en) * 2020-01-10 2021-07-13 炬芯科技股份有限公司 Thermometer decoding method and circuit

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0249538A1 (en) * 1986-06-10 1987-12-16 Thomson-Csf Analogous-digital encoder

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0249538A1 (en) * 1986-06-10 1987-12-16 Thomson-Csf Analogous-digital encoder

Cited By (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5369403A (en) * 1992-09-01 1994-11-29 The State Of Oregon Acting By And Through The State Board Of Higher Education On Behalf Of Oregon State University Dual quantization oversampling digital-to-analog converter
WO1997003499A2 (en) * 1995-07-11 1997-01-30 Philips Electronics N.V. Analog-to-digital converter for generating a digital n-bit gray-code
WO1997003499A3 (en) * 1995-07-11 1997-03-13 Philips Electronics Nv Analog-to-digital converter for generating a digital n-bit gray-code
EP0782790B1 (en) * 1995-07-11 2001-11-14 Koninklijke Philips Electronics N.V. Analog-to-digital converter for generating a digital n-bit gray-code
US6519577B1 (en) 1997-12-19 2003-02-11 Bae Systems Plc Digital signal filter using weightless neural techniques
US6262676B1 (en) 1997-12-19 2001-07-17 Bae Systems Plc Binary code converters and comparators
US6272511B1 (en) 1997-12-19 2001-08-07 Bae Systems Plc Weightless binary N-tuple thresholding hierarchies
US6330702B1 (en) 1997-12-19 2001-12-11 Bae Systems Plc Hamming value determination and comparison
EP1684434A1 (en) * 1998-01-08 2006-07-26 Fujitsu Microelectronics Europe GmbH Thermometer coding circuitry
EP0930717A2 (en) * 1998-01-08 1999-07-21 Fujitsu Mikroelektronik GmbH Thermometer coding circuitry
EP0930717A3 (en) * 1998-01-08 2003-01-02 Fujitsu Microelectronics Europe GmbH Thermometer coding circuitry
US6816101B2 (en) * 2002-03-08 2004-11-09 Quelian, Inc. High-speed analog-to-digital converter using a unique gray code
WO2003107538A1 (en) * 2002-06-14 2003-12-24 Koninklijke Philips Electronics N.V. Decoding logic for generating a n-bit binary output signal on the basis of an intermediate n-bit gray signal
US8311168B2 (en) 2002-07-15 2012-11-13 Quellan, Inc. Adaptive noise filtering and equalization for optimal high speed multilevel signal decoding
US7934144B2 (en) 2002-11-12 2011-04-26 Quellan, Inc. High-speed analog-to-digital conversion with improved robustness to timing uncertainty
US8605566B2 (en) 2003-08-07 2013-12-10 Quellan, Inc. Method and system for signal emulation
US7804760B2 (en) 2003-08-07 2010-09-28 Quellan, Inc. Method and system for signal emulation
US8068406B2 (en) 2003-08-07 2011-11-29 Quellan, Inc. Method and system for crosstalk cancellation
US7729431B2 (en) 2003-11-17 2010-06-01 Quellan, Inc. Method and system for antenna interference cancellation
US8576939B2 (en) 2003-12-22 2013-11-05 Quellan, Inc. Method and system for slicing a communication signal
US8005430B2 (en) 2004-12-14 2011-08-23 Quellan Inc. Method and system for reducing signal interference
US8503940B2 (en) 2004-12-14 2013-08-06 Quellan, Inc. Reducing signal interference
US8135350B2 (en) 2004-12-14 2012-03-13 Quellan, Inc. System for reducing signal interference
US7725079B2 (en) 2004-12-14 2010-05-25 Quellan, Inc. Method and system for automatic control in an interference cancellation device
US9252983B2 (en) 2006-04-26 2016-02-02 Intersil Americas LLC Method and system for reducing radiated emissions from a communications channel
CN113114264A (en) * 2020-01-10 2021-07-13 炬芯科技股份有限公司 Thermometer decoding method and circuit
CN113114264B (en) * 2020-01-10 2023-08-08 炬芯科技股份有限公司 Thermometer decoding method and circuit

Also Published As

Publication number Publication date
GB8819638D0 (en) 1988-09-21
GB2223369B (en) 1992-11-18

Similar Documents

Publication Publication Date Title
GB2223369A (en) Analogue-to-digital converters
US5382955A (en) Error tolerant thermometer-to-binary encoder
US4586025A (en) Error tolerant thermometer-to-binary encoder
US6373423B1 (en) Flash analog-to-digital conversion system and method with reduced comparators
US4733220A (en) Thermometer-to-adjacent bindary encoder
US5243348A (en) Partitioned digital encoder and method for encoding bit groups in parallel
US5463395A (en) Semi-flash type A/D converter employing a correction encoder for eliminating errors in the output signals due to noise, and a corresponding method therefor
US6433725B1 (en) High speed analog-to-digital converter
US4975698A (en) Modified quasi-gray digital encoding technique
US6188347B1 (en) Analog-to-digital conversion system and method with reduced sparkle codes
US6239734B1 (en) Apparatus and a method for analog to digital conversion using plural reference signals and comparators
US7250896B1 (en) Method for pipelining analog-to-digital conversion and a pipelining analog-to-digital converter with successive approximation
US6388602B1 (en) Bubble and meta-stability error immune gray-code encoder for high-speed A/D converters
CN110034761B (en) Coding circuit for converting digital output of voltage-controlled oscillator type analog-to-digital converter into binary code
JPH01188029A (en) Encoder for analog-digital converter
KR100677079B1 (en) Conditional select encoder and method thereof
EP0217009A2 (en) Thermometer-to-adjacent binary encoder
US5726653A (en) Tri-step analog-to-digital converter
US6288663B1 (en) Pipelined analog-to-digital converter with relaxed inter-stage amplifier requirements
US20010026234A1 (en) Digital-to analog-converting method and digital-to analog converter employing common weight generating elements
CN117240294A (en) Calibration method and circuit applied to segmented DAC current source
US5084701A (en) Digital-to-analog converter using cyclical current source switching
US5455583A (en) Combined conventional/neural network analog to digital converter
GB1597468A (en) Conversion between linear pcm representation and compressed pcm
US6816098B2 (en) High-speed oversampling modulator device

Legal Events

Date Code Title Description
732 Registration of transactions, instruments or events in the register (sect. 32/1977)
732E Amendments to the register in respect of changes of name or changes affecting rights (sect. 32/1977)
PE20 Patent expired after termination of 20 years

Expiry date: 20080817