EP2011122A2 - High-performance flash memory data transfer - Google Patents

High-performance flash memory data transfer

Info

Publication number
EP2011122A2
EP2011122A2 EP07761017A EP07761017A EP2011122A2 EP 2011122 A2 EP2011122 A2 EP 2011122A2 EP 07761017 A EP07761017 A EP 07761017A EP 07761017 A EP07761017 A EP 07761017A EP 2011122 A2 EP2011122 A2 EP 2011122A2
Authority
EP
European Patent Office
Prior art keywords
controller
strobe signal
data
flash memory
data strobe
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
EP07761017A
Other languages
German (de)
French (fr)
Inventor
Yishai Kagan
Rizwan Ahmed
Farookh Moogat
Jason Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SanDisk Technologies LLC
Original Assignee
SanDisk Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/379,910 external-priority patent/US7345926B2/en
Priority claimed from US11/379,895 external-priority patent/US7366028B2/en
Priority claimed from US11/424,573 external-priority patent/US7525855B2/en
Priority claimed from US11/424,581 external-priority patent/US7366029B2/en
Priority claimed from US11/458,431 external-priority patent/US7499339B2/en
Priority claimed from US11/458,422 external-priority patent/US7499369B2/en
Application filed by SanDisk Corp filed Critical SanDisk Corp
Publication of EP2011122A2 publication Critical patent/EP2011122A2/en
Ceased legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1015Read-write modes for single port memories, i.e. having either a random port or a serial port
    • G11C7/1045Read-write mode select circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1066Output synchronization
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1093Input synchronization
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/20Memory cell initialisation circuits, e.g. when powering up or down, memory clear, latent image memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/26Sensing or reading circuits; Data output circuits

Definitions

  • This invention is in the field of flash memory devices, and is more specifically directed to data communications between flash memory devices and memory controllers in electronic systems.
  • flash memories are electrically-erasable semiconductor memory devices that can be erased and rewritten in relatively small blocks, rather than on a chip-wide or large-block basis as in previous electrically-erasable programmable read-only memory (EEPROM) devices.
  • EEPROM electrically-erasable programmable read-only memory
  • flash memory has become especially popular for applications in which non-volatility (i.e., data retention after removal of power) of the stored data is essential, but in which the frequency of rewriting is relatively low.
  • Examples of popular applications of flash memory include portable audio players, "SIM" card storage of telephone numbers and phone activity in cellular telephone handsets, "thumbkey” removable storage devices for computers and workstations, storage devices for digital cameras, and the like.
  • NAND non-volatile memory
  • NOR flash memory refers to the conventional arrangement of a column of memory cells in parallel between a bit line and a source line. Access of a specific cell in a NOR column is made by driving its word line (control gate) active while holding the other cells in the column off, so that the current between the bit line and source line is determined by the state of the accessed cell.
  • Memory cells in a column of NAND memory are connected in series between the bit line and the source line.
  • Accessing of a specific cell in a NAND column thus requires turning on all of the cells in the column with active word line levels, and applying an intermediate word line level to the cell to be accessed, such that the current between the bit line and source line is, again, determined by the state of the accessed cell.
  • the chip area required per bit of NAND flash memory is much reduced from the area per bit of NOR flash memory, primarily because fewer conductors (and therefore contacts) are required for a column of NAND memory relative to NOR memory; in addition, access transistors can be shared among a large number of cells in the NAND arrangement.
  • conventional NAND flash memory is conveniently accessed serially, for example by sequentially accessing cells along the columns, rather than as a random access memory as in the case of NOR memory. NAND memory is thus especially well-suited for music and video storage applications
  • MLC multilevel program cell
  • MLC flash memory with up to eight possible states, or three binary bits, per cell are known.
  • the ability to store two or three bits of data on each memory cell immediately doubles or triples the data capacity of a flash memory chip. Examples of MLC flash memory cells and memories including such MLC cells are described in U.S. Patent No. 5,172,338, and U.S. Patent No. 6,747,892 B2, both commonly assigned herewith and incorporated herein by this reference.
  • DDR double data rate
  • DDR data transfer involves the transfer of one or more data bits (depending on the number of bus lines) synchronously with both the rising and falling edges of the corresponding data strobe, or clock.
  • DDR data transfer thus communicates data at twice the data rate of conventional synchronous data transfer, which is synchronous with only one of the clock edges (rising or falling edge).
  • conventional DDR dynamic RAMs utilize source -synchronous data strobes, in which the RAM device itself generates the data strobe for reads from the memory (while the external circuitry generates the data strobe for writes to the memory).
  • source -synchronous data strobes in which the RAM device itself generates the data strobe for reads from the memory (while the external circuitry generates the data strobe for writes to the memory).
  • this doubling of the input/output switching rate increases the power consumption of data transfer, approaching twice that of single-data rate communications.
  • DMA Mode is known in the art, for communications to and from a flash memory card, such as a COMPACT FLASH, or CF+, flash memory card.
  • Figure 1 illustrates such a conventional flash memory card, constructed and operating according to the well-known standard CF+ and CompactFlash Specification Revision 3.0 (CompactFlash Association, 2004).
  • flash memory card 2 which in this example is constructed as a COMPACT FLASH storage card according to this standard, contains one or more flash memory modules 2, and single chip memory controller 4.
  • Flash memory module 4 communicates data to and from memory controller 6 over bus data_I/O, and receives and issues control signals to and from memory controller 6 over control bus Ctrl.
  • the data transfer approach described in the above-referenced Toshiba datasheet corresponds to these communications over the data_I/O and Ctrl buses between flash memory module 4 and memory controller 6.
  • Memory controller 6 communicates with a host device (e.g., digital camera, digital audio player, personal computer, etc.) over host interface HOST IF.
  • host device e.g., digital camera, digital audio player, personal computer, etc.
  • the above-referenced CF+ and CompactFlash Specification describes communications over host interface HOST IF, including according to the Ultra DMA Mode ("UDMA").
  • UDMA communications are carried out in a special operating mode, initiated by the driving of a signal on a control line (UDMARQ) by the agent (host or memory card 2) that desires such communication.
  • UDMARQ Ultra DMA Mode
  • UDMA data transfers are source -synchronous, in that the agent (memory card 2 or host system) that is placing the data onto bus HOST IF is also issuing the data strobe signal.
  • agent memory card 2 or host system
  • data strobe signal both rising and falling edges of the strobe signal are used in the transfer of data under the UDMA mode of operation.
  • legacy data communications can also be carried out, to provide backward-compatibility with conventional data transfer standards.
  • a first aspect of this invention may be implemented into a flash memory device having a multiple -mode data interface.
  • the data interface presents or receives data synchronously with an externally-generated data strobe, with one bit per conductor communicated in each cycle of the strobe.
  • the data interface is source-synchronous, with a data bit or word synchronous with strobe edges of both polarities (rising and falling).
  • a reduced voltage swing is provided for the advanced mode, to reduce power consumption.
  • the legacy operating mode continues to be used for command and control communications; data time-out and other automated control functions are provided for the advanced operating mode.
  • a second aspect of this invention may be implemented into a flash memory device having a multiple -mode data interface.
  • the data interface presents or receives data synchronously with an externally-generated data strobe, with one bit per conductor communicated in each cycle of the strobe.
  • the data interface is source -synchronous, with a data bit or word synchronous with either a rising or falling edge of a strobe signal that is at twice the frequency of the legacy mode strobe.
  • a reduced voltage swing is provided for the advanced mode, to reduce power consumption.
  • a third aspect of this invention may be implemented into a flash memory device having a multiple -mode data interface.
  • the data interface presents or receives data synchronously with an externally-generated data strobe, with one bit per conductor communicated in each cycle of the strobe.
  • a write enable strobe signal issued to the memory by a controller clocks each data word presented by the controller to the flash memory; in a read operation in this legacy mode, a read enable strobe signal issued to the memory by the controller clocks each data word presented by the flash memory to the controller.
  • the data interface is source-synchronous, with a data bit or word synchronous with strobe edges of both of the read and write enable strobes.
  • the flash memory device issues the read and write strobes, at differing phase from one another, to clock alternating output data words.
  • the controller issues the read and write strobes, at differing phase from one another, to clock alternating input data words into the memory.
  • a reduced voltage swing is provided for the advanced mode, to reduce power consumption.
  • Figure 1 is a block electrical diagram of a conventional memory card.
  • Figure 2 is an electrical diagram, in block form, of a memory module constructed according to the preferred embodiment of the invention.
  • Figure 3 is an electrical diagram, in block form, of the memory module of
  • Figure 2 implemented into a system or subsystem in combination with a single-chip memory controller, according to the preferred embodiment of the invention.
  • Figures 4a through 4d are timing diagrams illustrating the operation of the flash memory module of Figures 2 and 3 in a normal operating mode, and in the communication of commands, according to the preferred embodiment of the invention.
  • Figures 5a and 5b are flow diagrams illustrating the operation of advanced mode read data transfers and write data transfers, respectively, according to the preferred embodiments of the invention.
  • Figures 6a through 6e are timing diagrams illustrating signals involved in the operations of Figures 5 a and 5b according to a first preferred embodiment of the invention.
  • Figure 7 is a flow diagram illustrating the operation of advanced mode data transfers according to a second preferred embodiment of the invention.
  • Figures 8a through 8e are timing diagrams illustrating signals involved in the operations of Figures 5 a and 5b according to a second preferred embodiment of the invention.
  • Figures 9a through 9e are timing diagrams illustrating signals involved in the operations of Figures 5 a and 5b according to a third preferred embodiment of the invention. DETAILED DESCRIPTION OF THE INVENTION
  • the present invention will be described in connection with its preferred embodiment, namely as implemented into a flash memory module, and a subsystem including such a flash memory module, and method of operating the same. More specifically, this exemplary flash memory module is described as a multi-level cell (MLC) flash memory of the NAND type, as it is contemplated that this invention will be particularly useful in connection with such flash memories, in order to enable the use of solid-state non-volatile memory for mass data storage in computer systems. However, it is contemplated that this invention will be useful and beneficial in other applications involving non -volatile solid-state memories of various types. Accordingly, it is to be understood that the following description is provided by way of example only, and is not intended to limit the true scope of this invention as claimed.
  • MLC multi-level cell
  • Figure 2 illustrates an exemplary construction of flash memory device (or module) 10 constructed according to a preferred embodiment of the invention. It is contemplated that flash memory device 10 will typically be constructed into a single integrated circuit, and as such may be interfaced with any one of a number of memory controllers or memory controller logic, as will be described in further detail below. It is also contemplated that the architecture of flash memory device 10 illustrated in Figure 2 is merely an example presented for purposes of comprehending this invention, and that those skilled in the art having reference to this specification can readily realize this invention in connection with flash memory devices of architectures varying from that shown in Figure 2.
  • flash memory array 12 includes electrically programmable and erasable memory cells arranged in rows and columns, as known in the art. While a single array 12 is shown in Figure 2, it is of course contemplated that array 12 may be realized as multiple sub-arrays, each having a separate instance of peripheral circuitry, such as part or all of the address, data, or control circuitry described in further detail below relative to the example of Figure 2. It is contemplated that those skilled in the art having reference to this specification will be readily able to realize this invention in connection with such multiple sub-array architectures.
  • the memory cells of array 12 are floating-gate metal -oxide- semiconductor (MOS) transistors, constructed so that each such transistor, corresponding to one memory cell, can be electrically programmed and also electrically erased.
  • the memory cells of array 12 are multi-level cells (MLC), in that they may be programmed to more than two data states (i.e., to any of more than two threshold voltages), so that each such cell stores a multiple-bit digital value.
  • MLC multi-level cells
  • these memory cells are preferably arranged in the well-known NAND fashion, such that the cells are typically not randomly accessed but are rather accessed serially, as useful for mass storage applications.
  • this invention may also be used in connection with binary memory cells (i.e., storing only a single digital bit), and in connection with NOR arrangements of the memory cells.
  • common input/output terminals 1/01 through I/On are provided, and connected to input/output control circuit 20.
  • the operation of flash memory device 10 is controlled in large part by the receipt and execution of commands, communicated as digital words over input/output terminals I/Ol through I/On, and executed by control logic 18.
  • input/output control circuit 20 receives control commands, address values, and input data, and presents status information and output data, via its driver and receiver circuitry that communicate with input/output terminals I/Ol through I/ On.
  • input/output control circuit 20 receives power supply voltage V CC _ R and drives input/output terminals I/Ol through I/On with logic levels based upon that voltage.
  • this power supply voltage V CC -R is at a lower voltage than that used in conventional flash memory devices, so that the power consumption resulting from data transfers at input/output terminals I/Ol through I/On is reduced, even at higher switching rates.
  • Control logic 18 also receives this power supply voltage V CC -R based upon which it will drive output control signals at the lower voltages from read enable terminal RE_, among others.
  • Input/output control circuit 20 forwards command information to command register 24, for decoding and execution by control logic 18, as it controls the operation of flash memory device 10. Status information is stored by control logic 18 in status register 23, in the conventional manner. Address values received at input/output terminals 1/01 through I/On by input/output control circuit 20 are buffered in address register 22; the row portion of such addresses is decoded by row decoder 11 and the column portion is decoded by column decoder 15 (each of which typically includes an address buffer), to effect selection of the desired cell or cells in array 12, in the conventional manner.
  • Input/output control circuit 20 is also in bidirectional communication with data register 14, via bus DATA BUS, to forward data to be written to data register 14, and to receive output data from data register 14, depending upon the direction of the data transfer to be executed.
  • Control logic 18 also receives various direct control signals from external to flash memory device 12, including, for example, lines for the signals of chip enable CE_, command latch enable CLE, address latch enable ALE, write enable WE_, read enable RE_, and write protect line WP_.
  • the command latch enable CLE and address latch enable ALE signals indicate whether a command or address is being presented on input/output terminals I/Ol through I/On, while the write enable WE_ and read enable RE_ signals serve as the data strobes in write and read operations, respectively.
  • the write enable WE_ signal is an input to flash memory device 10. Accordingly, for the transfer of data into flash memory device 10 via input/output terminals I/Ol through I/On, the write data strobe conveyed as the write enable WE_ signal is always sourced by a device external to flash memory device 10, typically by the source of the incoming data itself.
  • the read enable RE_ signal is bidirectional. In a normal operating mode, the external device that is the destination of data being read from flash memory array 12 is the source of the read data strobe, which is then conveyed as an input to flash memory device 10 as the read enable RE_ signal.
  • control logic 18 issues the read data strobe as the read enable RE_ signal, synchronous with data read from flash memory array 12 and communicated via data register 14, I/O control circuit 20 and input/output terminals I/Ol through I/On.
  • Figure 3 illustrates an implementation of flash memory device (or module)
  • flash memory card 25 includes at least flash memory device 10 itself and also controller 30.
  • Controller 30 provides and manages an external interface HOST IF to a host system, such as a high-performance digital camera, a personal computer, or a portable device such as a digital audio player or cellular telephone handset or the like; interface HOST IF may also correspond to a set of external terminals of flash memory card 25 constructed as a general purpose card that may be inserted into any one of a wide range of host systems, as known in the art. It is contemplated that interface HOST IF may operate according to a conventional standard interface as known in the art currently, or as may be developed in connection with future flash memory interface standards or proprietary interface protocols.
  • this invention will be especially beneficial in providing high speed data transfer, such as in the data transfer rate critical application of a high-performance digital still camera. It is further contemplated that the high data transfer rates provided by this invention can also enable the use of flash memory as a solid-state mass storage device in a personal computer, replacing magnetic disk drives. As such, it is contemplated that interface HOST IF will best have high-speed data transfer capability, for example as contemplated by the UDMA standard mentioned above in the Background of the Invention.
  • flash memory device 10 is coupled to controller 30 in a manner consistently with the terminals shown in Figure 2.
  • an input/output bus is formed by signal lines 1/01 through I/On, corresponding to similarly named terminals of flash memory device 10.
  • a control bus CTRL couples controller 30 to flash memory device 10, and includes signal lines connected to the ALE, CLE, WP_, and CE_ terminals shown in Figure 2. It is contemplated that other control lines and terminals may also be provided for communication between flash memory device 10 and controller 30, and as such control bus CTRL is illustrated as a bidirectional bus, even though the ALE, CLE, WP_, and CE_ terminals are shown in Figure 2 as inputs to flash memory device 10.
  • Figure 3 illustrates two control lines, RE_ and WE_, separately from control bus CTRL, for the sake of clarity of this description.
  • line WE_ carries the data strobe in write operations (data written from controller 30 to flash memory device 10), and as such is connected to terminal WE_ of flash memory device ( Figure 2).
  • the data strobe on line WE_ is sourced by controller 30 in each of the operating modes.
  • Line RE_ carries the data strobe for read operations (data read from flash memory 10 and communicated to controller 30), and as such is connected to terminal RE_ of flash memory device 10 ( Figure 2).
  • line RE_ is bidirectional, with the source of the read data strobe depending on the current operating mode of flash memory device 10.
  • controller 30 sources the read data strobe, in response to which flash memory device 10 maintains as valid data it presents on signal lines I/Ol through I/On.
  • flash memory device 10 sources the read data strobe on line RE_ for data transfer from flash memory device 10 to controller 30.
  • commands communicated by controller 30 over signal lines I/Ol through I/On are synchronous with a read data strobe source on signal line RE_, regardless of the operating mode in which flash memory device 10 is transferring data to controller 30.
  • controller 30 will be constructed substantially according to conventional flash memory controller architectures, as known in the art, modified as necessary to effect the operations described in this specification in connection with the initiation, operation, and termination of read operations in the advanced operating mode of flash memory device 10 according to the preferred embodiment of the invention. It is also contemplated that the logic hardware, program instructions, or combination thereof for implementing these advanced operating mode functions within controller 30 will be apparent to those skilled in the art having reference to this specification. As such, it is further contemplated that those skilled readers will be readily able to implement such modifications of controller 30, as best appropriate for a particular realization, without undue experimentation.
  • power supply voltage V CC R is connected to, and biases, each of flash memory device 10 and controller 25.
  • This power supply voltage V CC _ R is at a lower voltage than that used in conventional flash memory devices and controllers, so that the power consumption resulting from data transfers and transitions over input/output lines I/Ol through I/On and the various control lines is reduced, even at higher switching rates as will be described below.
  • this power supply voltage may be at a nominal voltage of about 1.80 volts, within a range from about 1.60 volts to about 2.00 volts, which is substantially lower than the conventional standard nominal power supply voltage of 3.30 volts, within a specification range of between 2.70 volts and 3.60 volts.
  • flash memory device 10 in combination with controller 30 in memory card 25, according to a normal operating mode and also a command communication mode, will now be described. It is contemplated that these operating modes will substantially correspond to conventional flash memory interface protocols for modern flash memory devices, and as such these operating modes will serve as a "legacy" input/output protocol for flash memory device 10 according to the preferred embodiment of the invention.
  • Figure 4a illustrates the communication of a command from controller 30 to flash memory device 10.
  • controller 30 driving command latch enable signal CLE to a high active state, and address latch enable signal ALE to a low inactive state, signifying that a command, rather than an address, will be communicated on input/output lines 1/01 through I/On.
  • Chip enable signal CE_ is taken active low, enabling flash memory device 10 in the conventional manner; as known in the art, if multiple flash memory devices 10 are provided within card 25, individual chip enable signals CE_ can be used by controller 30 as it selects the desired one of the flash memory devices 10 for communication.
  • the digital word presented by controller 30 on input/output lines 1/01 through I/On, corresponding to command CMD as shown in Figure 4a, is strobed by controller 30 issuing an active low pulse on write enable line WE_; the rising edge of the pulse on line WE_ causes I/O control circuit 20 to receive and latch in the command CMD, eventually reaching command register 24 ( Figure 2). Controller 30 can then return the command latch enable signal CLE to an inactive low state, terminating the command operation.
  • multiple word commands, or multiple single -word commands can be communicated sequentially in this manner, with command latch enable line CLE held high for the duration of such communications.
  • One command that is communicated in the manner illustrated in Figure 4a is a command (e.g., command 0OH for a read operation; command 1OH for a serial data input program, or write, operation) indicating that a memory address will be communicated by controller 30 to flash memory device 10.
  • Figure 4b illustrates the timing of the communication of such an address by controller 30 to flash memory device, in a normal and command operating mode according to the preferred embodiment of the invention. As such, the operation illustrated in Figure 4b follows the communication of a command 0OH, according to the sequence of Figure 4a, indicating the imminent transmission of a memory address in the next signal sequence.
  • controller 30 drives command latch enable signal CLE inactive low, and drives address latch enable signal ALE high, indicating to flash memory device 10 that an address value will be communicated (rather than a command value) on input/output lines I/Ol through I/On.
  • the chip enable signal CE_ is also driven active low, indicating that controller 30 is selecting flash memory device 10 as the recipient of this address information.
  • controller 30 issues active low pulses of the write enable signal WE_, each pulse indicating a portion of the address value then presented by controller 30 on input/output lines I/Ol through I/On.
  • this address information is synchronous with the rising edge (i.e., end of the active low pulse) of write enable signal WE_, such that flash memory 10 can use this edge to latch the then-current state of input/output lines I/Ol through I/On into address register 22 ( Figure 2) as a portion of the desired memory address.
  • the memory address extends over multiple words (the width of which is defined by the number n of input/output lines I/Ol through I/On).
  • the memory address includes four address words ADDO through ADD3 that are presented synchronously with successive active low pulses of write enable signal WE_.
  • controller 30 can perform a write of data to flash memory device 10, or a read of data therefrom.
  • Figure 4c illustrates the signals communicated to effect a write operation, according to this preferred embodiment of the invention, and in a normal operating mode (i.e., a "legacy" mode).
  • this data write operation is a write of data to data register 14.
  • a write to data register command e.g., command value 80H
  • controller 30 can perform a write of data to flash memory device 10, or a read of data therefrom.
  • Figure 4c illustrates the signals communicated to effect a write operation, according to this preferred embodiment of the invention, and in a normal operating mode (i.e., a "legacy" mode).
  • this data write operation is a write of data to data register 14.
  • a write to data register command e.g., command value 80H
  • controller 30 drives command latch enable signal CLE and address latch enable signal ALE both inactive low, indicating to flash memory device 10 that input data to be written (i.e., neither a command nor an address value) will be communicated on input/output lines I/Ol through I/On.
  • chip enable signal CE_ is also driven active low for this operation.
  • Controller 30 then issues active low pulses of the write enable signal WE_ along with each byte or word of data presented on input/output lines I/Ol through I/On.
  • the valid input data is presented synchronous with the rising edge of write enable signal WE_ at the end of each pulse.
  • flash memory device 10 latches the then-current state of input/output lines I/Ol through I/On, corresponding to a word or byte of input data, either into data latch within I/O control circuit 20, or directly (or eventually, as the case may be) over bus DATA BUS to data register 14.
  • Figure 4c illustrates the communication of four words D 1n (O) through D in (3) over input/output lines I/Ol through I/On, synchronous with four pulses of write enable signal. WE_.
  • Figure 4d illustrates the operation of controller 30 and flash memory device
  • a data read operation from flash memory device 10 to controller 30 in a normal operating ("legacy") mode according to the preferred embodiment of the invention.
  • a command sequence e.g., as shown in Figure 4a
  • an address sequence e.g., as shown in Figure 4b
  • One or more write operations may also have been previously carried out before this read (i.e., in which case, if the read is to the same address as has just been written, this read would serve as a verify of the previous write), or a write operation (e.g., as shown in Figure 4c) may be performed after this read operation, in the form of a read- modify -write sequence to the same memory address.
  • controller 30 In response to the communication of an address prior to a read, the contents of the memory cells corresponding to that address are sensed, and forwarded to data register 14. As such, the read operation of Figure 4d is a read of the current comments of data register 14. And in order to effect this read operation, controller 30 issues the appropriate command (e.g., command EOh) in a command operation in the manner described above relative to Figure 4a.
  • command EOh e.g., command EOh
  • controller 30 has driven command latch enable signal CLE and address latch enable signal ALE both inactive low, and has driven chip enable signal CE_ active low. Controller 30 indicates a desired read operation by taking write enable signal WE_ inactive high. In this data read operation, flash memory device 10 outputs data words D ou t in response to falling edges of active low pulses of read enable signal RE_, as generated by controller 30.
  • controller 30 is able to synchronize the receipt of data from flash memory device 10 by issuing an active low pulse of read enable signal RE_, and then waiting a specified access time (permitting flash memory device 10 to effect some or all of the operations involved in sensing the states of its memory cells, and in forwarding the sensed states to its data register 14 and out to input/output lines I/Ol through I/On. Controller 30 can then latch into its input buffer the data states of input/output lines I/Ol through I/On to receive the data from flash memory device 10.
  • controller 30 can read the contents of status register 24 in this normal operating mode by issuing a specific status command (e.g., command code 70H) following the timing of Figure 4a, and receiving the contents of status register 24 over input/output lines I/Ol through I/On in response to its issuing of an active low pulse of read enable signal RE_.
  • a specific status command e.g., command code 70H
  • one data word or byte (referred to as "data word” in the following description) is communicated for each cycle of write enable signal WE_ or read enable signal RE_, as the case may be. And as evident from these
  • controller 30 controls and sources both the write enable signal WE_ and the read enable signal RE_ in this normal operating mode.
  • controller 30 has sufficient time, according to conventional flash memory timing requirements and performance, to itself issue its read data strobe (read enable signal WE ) and to receive and latch the read data.
  • this level of performance may not necessarily be sufficient for high-speed use of flash memory device
  • this "legacy" mode of operation may not be able to keep up with the high speed external interface mode from controller 30 to the host system, such as under the UDMA interface protocol mentioned above.
  • flash memory device 10 provides an advanced, higher performance, read and write operating mode
  • controller 30 is constructed to take advantage of that advanced mode.
  • the operation of flash memory device 10 and controller 30 in utilizing this advanced mode will now be described in detail, in connection with the flow diagrams of Figure 5 a and 5b, and the timing diagrams of Figures 6a through 6e.
  • FIGs 5 a and 6a through 6c illustrate the operation of flash memory device 10 in performing a data read operation (i.e., from flash memory device 10 to controller 30, in flash memory card 25).
  • a data read operation i.e., from flash memory device 10 to controller 30, in flash memory card 25.
  • flash memory device 10 and controller 30 are powered-up, which places both of these devices into the normal operating mode (process 42), as described above relative to Figures 4a through 4d.
  • process 44 read and write operations (if any) in this normal mode are carried out in this normal operating ("legacy") mode.
  • Entry into the advanced read operating mode begins with process 46, in which controller 30 issues a memory address value to flash memory device 10 according to the normal operating mode, as described above relative to Figure 4b.
  • the memory address issued by controller 30 in process 46 is the initial memory address from which data will be read in this advanced operating mode, and preferably follows the transmission of the corresponding read address input command as described above.
  • controller 30 issues an "initiate data transfer", or "IDT", command sequence to flash memory device 10.
  • IDT initiate data transfer
  • an "IDT” command is issued by controller 30 to flash memory device to initiate the advanced data transfer mode in process 48.
  • This command is issued in a similar manner as the issuing of commands described above relative to Figure 4a, with controller 30 driving chip enable signal CE_ active low, address latch enable signal ALE inactive low, and command latch enable signal CLE active high.
  • the rising edge of an active low pulse of write enable signal WE_ serves as the data strobe for the IDT command value IDT CMD (which is a binary word having a value different from other assigned command values) driven onto input/output lines I/Ol through I/On by controller 30.
  • controller 30 After a specified time following write enable signal WE_ being taken high, controller 30 places input/output lines I/Ol through I/On into a high -impedance state. And, after another elapsed time t re ⁇ following the rising edge of the write enable signal WE_, when strobing in the IDT command, controller 30 then also releases control of its read enable signal RE_, permitting control logic 18 of flash memory device 10 to drive the state of corresponding line RE_ (without risking data contention with controller 30).
  • flash memory device 10 begins executing high-speed mode read data transfer process 50. As shown in Figure 6a, this read data transfer process begins with flash memory device 10 issuing the first valid output data word D ou t(0), following the elapse of a non-zero access time after the rising edge of write enable signal WE_. Once it presents this first output data word D ou t(0), flash memory device 10 then begins issuing active pulses of read enable signal RE_, synchronous with additional output data words D out (l ) et seq.
  • one data word Dout(£) is issued synchronously with each edge, falling and rising, of the read enable signal RE_ driven by flash memory device 10 itself.
  • each output data word D out (&) follows its strobe edge by a non-zero access time; alternatively, each read enable signal RE_ edge may be issued (or delayed to be issued) to controller 30 within its corresponding valid data word D O ut(&).
  • the rate at which flash memory device 10 presents data to controller 30 via input/ output lines I/Ol through I/On, in this advanced mode is substantially faster than the data rate in the normal operating mode ( Figure 4d), approaching twice the data rate in typical realizations.
  • This higher data rate is in part enabled by permitting flash memory device 10 to issue the read data strobe edges of read enable signal RE_, which eliminates the propagation delay and necessary timing windows that would be involved if controller 30 were issuing these read data strobe edges.
  • the output data rate is 25 MHz (i.e., a data transition every 40 nsec); in the worst case of a given input/output line VOk making a data transition in each cycle, flash memory device 10 would be required to charge the capacitance of input/output line VOk at a frequency of 12.5 MHz. Assuming a typical line capacitance of 65 pF for this input/output line VOk, the current consumption, in milliamperes, for one input/output line VOk can be calculated from:
  • the current consumed in driving read enable signal RE_ will be twice that of current I k , as it must charge its corresponding conductor for every transition.
  • the bus voltage is substantially reduced from this conventional 3.3v bus level, for example to a bus voltage of about 1.8 volts, defining the nominal voltage swing at about 1.80 volts.
  • an example of the minimum high output level voltage V O H-R limit may be about 1.44 volts (80% of the nominal power supply voltage) and an example of the maximum low output level voltage V OL R ma y be about 0.36 volts (20% of the nominal power supply voltage).
  • these voltages are based on a power supply voltage that is nominally at 1.80 volts, and which is permitted to range from about 1.60 volts to about 2.0 volts.
  • This current consumption, per input/output line, is thus not much different for the advanced operating mode, while providing twice the data rate.
  • read enable signal RE_ is operating at the same frequency as in the normal operating mode (but clocking one data word with each edge, rather than only with the rising edge). But its voltage swing is of course also reduced, as it is also operating at the 1.8 volt bus voltage; as such, its current consumed is the same as that for one of the input/output lines.
  • the overall current consumed in the advanced operating mode for this example, again assuming eight input/output lines 1/01 through 1/08, will therefore be:
  • the advanced read data transfer is executed at these lower bus voltages (relative to conventional flash memory devices)
  • the current consumed in the advanced mode is no worse than that consumed by conventional flash memory devices in the normal operating mode.
  • the lower bus voltage is used in both the advanced mode and the normal operating mode, as well as for other operations including the communication of commands and address value.
  • flash memory device 10 consumes less power, in its transfer of data, than conventional flash memory devices.
  • command and address signals are communicated in the normal operating mode.
  • the bus voltage for the communication of these signals is also preferably maintained at the lower bus voltage (e.g., 1.8 volts), providing additional reduction in the power consumption of flash memory card 25.
  • flash memory device 10 is capable of responding to a suspend request from controller 30. It is contemplated, according to this invention, that a suspend of the read data transfer may be deemed necessary by controller 30 for any one of a number of reasons, for example if its internal receive data buffer is full. As such, decision 51 of Figure 5a determines whether such a suspend is required. If not, the high-speed read data transfer continues in process 56, in the manner described above relative to Figure 6a.
  • controller 30 requires a suspend of the read data transfer (decision 51 is
  • FIG. 6b illustrates such a suspend operation, occurring during a read data transfer in the advanced mode (i.e., after the mode has been invoked and the data transfer has begun).
  • controller 30 requests the data transfer suspend by asserting address latch enable signal ALE during the data transfer from flash memory device 10 to controller 30.
  • flash memory device 10 suspends read enable signal RE_ (either when at a low level as shown, or at a high level), and thus delays the issuing of a next data word after read enable signal RE_ is suspended.
  • one or two additional data words, and the corresponding edges of read enable signal RE may be driven by flash memory device 10 after address latch enable signal ALE is driven active high to request the suspend.
  • controller 30 has asserted address latch enable signal ALE during output data word D ou t(4), and flash memory device 10 responds by holding further transitions of read enable signal RE_ and of input/output lines I/Ol through I/On during output data word D out (6).
  • This suspension of further data transfer continues until controller 30 executes process 54 to inactivate address latch enable signal ALE, thus ending the suspend.
  • the suspend state is ended upon controller 30 taking address latch enable signal ALE to an inactive low state.
  • this transition of address latch enable signal ALE serves as the read data strobe for the next output data word from flash memory device 10, namely data word D out (7) in this example.
  • flash memory device 10 again generates the read strobe signal by asserting transitions of read enable signal RE_ as shown.
  • the next transition of read enable signal RE_ in this example, is the strobe for the second output data word D out (8) following the end of the suspend period.
  • the advanced mode read data transfer continues, in process 56, as shown in Figure 6b.
  • the advanced mode read data transfer continues until such time as controller 30 wishes to terminate the transfer, which it indicates to flash memory device 10 in processes 58, 59.
  • this transfer will be terminated upon controller 30 determining that the end of a page within flash memory device 10 is being reached, although the transfer may also be terminated by controller 30 for other reasons (e.g., upon receiving all of the desired data for the operation).
  • controller 30 to terminate this data transfer, controller 30 first issues a suspend in process 58, for example by asserting an active high level of address latch enable signal ALE as described above.
  • Figure 6c illustrates this example of the termination processes 58, 59, within which is shown the transition of address latch enable signal ALE during the advanced read data transfer operation.
  • This suspend operation of process 58 is transformed into termination of the advanced read data transfer by controller 30 performing process 59 during the suspend operation.
  • process 59 may be performed after flash memory device 10 itself determines that its output data has reached the end of a page, in which case flash memory device 10 itself maintains read enable signal RE_ at its last level, and maintains the current (i.e., last) output data word on input/output lines I/Ol through I/On; in this case, address latch enable signal ALE will remain inactive low.
  • this data transfer is terminated by controller 30 asserting an active high level on command latch enable signal CLE while address latch enable signal ALE is active high.
  • flash memory device 10 controls its output drivers to place input/output lines 1/01 through I/On into a high impedance state, and also releases its control of the conductor corresponding to read enable signal RE_, in both cases permitting controller 30 to take control of these lines when appropriate, while avoiding data contention issues.
  • controller 30 will drive an inactive high level on the corresponding line once it takes control of the read enable signal RE_, causing a transition as shown; if the suspend and terminate operations occurred with read enable signal RE_ already at a high level, there would of course be no transition on this line.
  • Flash memory device 10 then returns to the normal operating mode ("legacy" mode), passing control back to process 44 in the flow diagram of Figure 5a.
  • a new advanced mode read data transfer will require another instance of initiate process 48, according to this preferred embodiment of the invention.
  • an advanced, high performance, mode is also provided for the transfer of data from controller 30 to flash memory device 10, in other words for write data transfer operations.
  • flash memory device 10 begins from the normal operating mode, as entered in process 60.
  • normal mode operations if any
  • controller 30 issues an address value to flash memory device 10, in this normal operating mode as described above relative to Figure 4b.
  • controller 66 initiates the advanced data transfer mode in similar fashion as performed for the advanced read data transfer described above relative to Figure 6a.
  • the write data transfer in this advanced mode will be executed, through process 66, substantially identically as was the read data transfer.
  • the command value IDT CMD issued in process 66 is the same for both the read and write data transfer operations.
  • separate command values may be assigned for the two operations, relative to one another.
  • controller 30 and flash memory device 10 carry out the advanced write data transfer.
  • Figure 6d illustrates the timing of signals in an example of this operation, including process 66 in which the combination of command value IDT CMD, an active high level for command latch enable CLE, and an active low pulse for write enable signal WE_ are issued by controller 30 to flash memory device 10, thus initiating the advanced mode data transfer.
  • address latch enable signal ALE is maintained at an inactive low level
  • chip enable signal CE_ is maintained active low.
  • read enable signal RE_ (not shown in Figure 6d) will be held inactive high by controller 30 throughout.
  • write data transfer process 68 remains under the full control of controller 30, in this embodiment of the invention, the latency between the issuing of the command IDT CMD and the beginning of the write data transfer can be much shorter than that prior to the first output data word in the read data transfer ( Figure 6a).
  • a specified time elapses between the rising edge of the pulse of write enable signal WE_ corresponding to the initiation command IDT CMD, and the falling edge of the first pulse of write enable signal WE_ corresponding to the first input data word D m (0) as shown.
  • both the falling and rising edges of write enable signal WE_ serve as write data strobes, asserted by controller 30.
  • this permits controller 30 to issue a new valid write data word D m (k) onto input/output lines I/Ol through I/On synchronously with each edge of write enable signal WE_.
  • the write data transfer rate in this advanced mode can approach twice the data rate of a normal operating mode write operation, for the same write enable signal WE_ frequency.
  • suspend decision 69 is also performed throughout the advanced mode write data transfer. Typically, the need for a write suspend is determined solely by controller 30, it being contemplated that flash memory device 10 can receive input data at this data rate without buffer overflow, etc. If no suspend is necessary (decision 69 is NO), the data transfer continues in process 72. If controller 30 requires it (decision 69 is YES), the suspend of the write data transfer is effected in process 70. In this example, suspend process 70 is effected simply by controller 30 extending the state of write enable signal WE_ as long as necessary.
  • This suspension may be performed in either state (write enable signal WE_ held high or held low);
  • Figure 6d illustrates suspend process 70 during the duration of write data word D m (2), in which write enable signal WE_ is held low.
  • controller 30 does not issue additional write data words D 1n (A:) during suspend process 70.
  • the end of the suspend period is effected merely by controller 30 driving a transition of write enable signal WE_, together with the next valid write data word D m (3) in the example shown in Figure 6d, to continue the write data transfer (process 72).
  • the voltage levels of the data and control signals are preferably at a lower voltage level than the conventional levels, for example with a 1.8 volt "swing" between the high and low logic levels.
  • this lower voltage bus will maintain the power consumed by this advanced write data transfer mode at or below that consumed in conventional flash memory systems operating in the normal operating mode, at half the data rate.
  • controller 30 asserts address latch enable signal ALE to an active high level in process 74 to suspend the transfer, and then asserts command latch enable signal CLE to an active high level (while maintaining address latch enable signal ALE high) in process 76, which then terminates the write data transfer.
  • Figure 6e illustrates the timing of the various signals in terminating a write data transfer.
  • Write enable signal WE_ is either held at a high level as shown in Figure 6e, or taken to a high level from a low level after the last data word D m (5) (in this example) has been latched.
  • the normal operating mode of flash memory device 10 and controller 30 is then again entered.
  • the normal operating mode is effectively a "default" operating mode, considering that the execution of a command is required to invoke the advanced mode, and considering that the operation of flash memory device 10 returns to the normal operating mode at the termination of the data transfer (i.e., without requiring execution of a command).
  • flash memory device 10 may be configured so that execution of a command is required to enter both the advanced data transfer mode and the normal operating mode, such that once flash memory device 10 is in the advanced data transfer mode, it will remain in that mode until a command to return to the normal operating mode is issued by controller 30 and executed by flash memory device 10.
  • execution of a command is required to enter both the advanced data transfer mode and the normal operating mode, such that once flash memory device 10 is in the advanced data transfer mode, it will remain in that mode until a command to return to the normal operating mode is issued by controller 30 and executed by flash memory device 10.
  • the "default" operating mode of flash memory device 10 may be the advanced data transfer mode, such that all data transfers are performed in the advanced mode unless a command is issued by controller 30 to place flash memory device 10 into the normal operating mode. According to this alternative embodiment of the invention, once flash memory device 10 is in the normal operating mode, completion of the data transfer will result in flash memory device 10 returning to the advanced data transfer mode.
  • FIG. 7 illustrates the operation of flash memory device 10 according to this alternative preferred embodiment of the invention, in which the advanced data transfer mode is effectively a "default" mode.
  • process 80 flash memory device 10 and controller 30 are powered-up, or otherwise complete a reset operation, and enter the advanced operating mode in process 82, effectively as a default condition, without requiring issuance or execution of a command.
  • process 84 read and write operations are carried out in the advanced data transfer operating mode, effectively as described above relative to Figures 6b through 6d.
  • suspend operations and the like may be carried out as described above relative to Figure 6c, for example; it is further contemplated that other operations, such as address, command, and status communication operations, may still follow the normal operating mode approach if desired.
  • flash memory card 25 prepares for a normal, or "legacy", data transfer by controller 30 issuing an address value to flash memory device 10, indicating the memory location at which the normal operating mode transfer is to begin.
  • controller 30 issues a command sequence to initiate the normal operating mode; it is contemplated that this command sequence will substantially correspond to that described above relative to Figure 6a, with the command sequence itself preferably operating according to the normal operating mode (contemplated that the command code value is a single byte value).
  • flash memory device 10 performs a normal operating mode read or write data transfer operation, for example as described above relative to Figures 4c and 4d, depending upon the direction of the data transfer.
  • controller 30 preferably issues both the read data strobe and the write data strobe clock signals, as described above.
  • the normal operating mode is exited upon completion of the data transfer.
  • termination of the data transfer by controller 30 issuing a suspend signal (e.g., an active level on the address latch enable signal) in process 92, followed by controller 30 terminating the transfer in process 93 (e.g., by issuing an active level of the command latch enable signal).
  • a suspend signal e.g., an active level on the address latch enable signal
  • controller 30 terminating the transfer in process 93 (e.g., by issuing an active level of the command latch enable signal).
  • control returns to process 84, in which the advanced data transfer mode is again entered, and read and write data transfer operations carried out as desired in process 84.
  • flash memory device 10 and controller 30 are in the normal operating ("legacy") mode following power -up. As such, read and write operations (if any) in this normal mode are carried out as desired by the user. Entry into the advanced operating mode for a read operation is then performed by controller 30 issuing a memory address value, corresponding to the initial memory address from which data will be read in this advanced operating mode, to flash memory device 10 in the normal operating mode. As before, this memory address is placed on input/output lines I/Ol through I/On in combination with an active level on the address latch enable signal. ALE.
  • controller 30 issues an "initiate data transfer", or “IDT”, command sequence to flash memory device 10 as before, by chip enable signal CE_ active low, address latch enable signal ALE inactive low, and command latch enable signal CLE active high.
  • Figure 8a illustrates this operation.
  • the rising edge of an active low pulse of write enable signal WE_ serves as the data strobe for the IDT command value IDT CMD (which is a binary word having a value different from other assigned command values) driven onto input/output lines I/Ol through I/On by controller 30.
  • controller 30 places input/output lines I/Ol through I/On into a high-impedance state.
  • flash memory device 10 will take control of, and drive, the read enable strobe signal RE_. Accordingly, as shown in Figure 8a, upon time t re ⁇ elapsing after the rising edge of the write enable signal WE_ that strobes the IDT command, controller 30 releases control of its read enable signal RE_. Control logic 18 of flash memory device 10 can then drive the state of corresponding line RE_ without contending with controller 30. Flash memory device 10 then begins performing the high-speed, advanced mode, read data transfer.
  • flash memory device 10 presents the data from the addressed memory cells at a higher data rate than in the legacy mode, in combination with a higher frequency read enable signal RE_ than is available in the legacy mode.
  • flash memory device 10 may present the output data at input/output lines I/O in this advanced mode at twice the frequency at which data is presented in the legacy mode, in combination with its driving of the read enable signal RE_ at twice the frequency of that signal in the legacy mode.
  • the advanced mode data rate and the frequency of read enable signal RE_ can be as high as 50 MHz. Because flash memory device 10 is itself sourcing read enable signal RE_ and also the data words, the frequencies with which these signals are produced by flash memory device 10 is not under the direct control of controller 30.
  • FIG. 8a illustrates this advanced mode read operation.
  • the read data transfer process begins with flash memory device 10 issuing the first valid output data word D out(O), following the elapse of a non-zero access time after the rising edge of write enable signal WE_. After the first output data word D out (0), flash memory device 10 then begins issuing active pulses of read enable signal RE_, synchronous with additional output data words D ou t(l) et seq. According to this preferred embodiment of the invention, one data word D out (A:) is issued synchronously with each full cycle of the read enable signal RE_.
  • the falling edge of read enable signal RE_ is the signal edge with which the data words are synchronous; of course, the rising edge of read enable signal RE_ ⁇ i.e., read enable signal "RE”) may instead be the operative edge.
  • each output data word D out (A:) follows its corresponding falling edge of read enable signal RE_ by a non-zero access time.
  • each falling edge of read enable signal RE_ may be issued (or delayed to be issued) to controller 30 within its corresponding valid data word D out (&).
  • the rate at which flash memory device 10 presents data to controller 30 via input/output lines I/Ol through I/On, in this advanced mode is substantially faster than the data rate in the normal operating mode ( Figure 4d), approaching twice the data rate in typical realizations.
  • This higher data rate is in part enabled by permitting flash memory device 10 to issue the read data strobe edges of read enable signal RE_, which eliminates the propagation delay and necessary timing windows that would be involved if controller 30 were issuing these read data strobe edges.
  • this increased data rate at input/output lines 1/01 through I/On is attained without dramatically increasing the power consumption of flash memory device 10 and controller 30, by using a reduced voltage swing of the data signal (and of read enable signal RE_, if desired).
  • the nominal voltage swing of these lines is substantially reduced from this conventional 3.3v bus level, for example to a nominal voltage swing at about 1.80 volts.
  • this second preferred embodiment of the invention involves only slightly more power consumption than that of the first preferred embodiment of the invention.
  • the charging frequency for input/output lines I/Ol through I/On will be 25 MHz according to this preferred embodiment of the invention.
  • the current h consumed for a single input/output line ⁇ J0k can thus be calculated:
  • read enable signal RE_ is operating at twice the frequency as in the normal operating mode and in the first preferred embodiment of the invention, and as such its current consumption will be twice that of a single input/output line VOk:
  • the current consumed for conventional data transfer, for the case of a sixteen -bit I/O bus, would be, following the description above:
  • this current level is attained at a lower voltage swing (1.8 volts versus 3.3 volts) for the input/output signals.
  • the power consumed in this advanced operating mode is substantially lower than that consumed in conventional flash memory cards.
  • the power consumed in a conventional sixteen I/O flash memory in the normal operating mode will be about 160 mW (3.3 volts times 48.62 mA), while the power consumed by the example of the preferred embodiment of the invention described above will be about 95 mW (1.8 volts times 52.65 mA).
  • This substantial reduction in power consumption is attained in combination with a substantial improvement in data transfer rate, approaching doubling of the data rate for large bursts.
  • controller 30 may issue a suspend request to flash memory device 10, for example if its input buffer (from flash memory device 10) fills.
  • a suspend request to flash memory device 10
  • input buffer from flash memory device 10
  • the suspend request is made by controller 30 asserting an active high level on address latch enable signal ALE during a high-speed read transfer.
  • flash memory device 10 suspends read enable signal RE_ (either when at a high level as shown, or at a low level), delaying the next cycle of read enable signal RE_.
  • controller 30 has asserted address latch enable signal ALE during output data word D out (4), and flash memory device 10 responds by holding further cycles of read enable signal RE_ and transitions at input/output lines I/Ol through I/On during output data word D ou t(6).
  • FIG. 8c illustrates the termination of the advanced mode, high-speed read data transfer according to this preferred embodiment of the invention.
  • controller 30 terminates the high-speed data transfer by first issuing a suspend request by asserting an active high level of address latch enable signal ALE.
  • controller 30 terminates the data transfer operation by asserting an active high level on command latch enable signal CLE while address latch enable signal ALE is active high.
  • flash memory device 10 causes its output drivers to place input/output lines I/Ol through I/On into a high impedance state, and also releases its control of the conductor corresponding to read enable signal RE_. Controller 30 may now take control of these lines if appropriate for the next operation.
  • controller 30 maintaining read enable signal RE_ (not shown in Figure 8d) inactive high throughout the write operation.
  • RE_ read enable signal
  • a specified time is then permitted to elapse between the rising edge of the pulse of write enable signal WE_ with the initiation command IDT CMD, and the falling edge of the first pulse of write enable signal WE_ corresponding to the first input data word D 1n (O)-
  • the frequency of cycles of write enable signal WE_ is increased, for example to twice the frequency of that used in writes in the normal mode. Falling edges of write enable signal WE_ serve as write data strobes in this example.
  • write enable signal WE_ is asserted by controller 30, in combination with the data values driven by controller 30 on input/output lines I/Ol through I/On. As shown in Figure 8d, controller 30 issues a new valid write data word D 1n (A:) onto input/output lines I/Ol through I/On synchronously with each falling edge of write enable signal WE_.
  • the write data transfer rate in this advanced mode can approach twice the data rate of a normal operating mode write operation.
  • the maximum write data transfer rate, and write enable signal frequency is 25 MHz in the normal mode
  • the data transfer rate and write enable signal frequency may be increased to as high as 50 MHz in the advanced mode according to this second preferred embodiment of the invention.
  • Flash memory device 10 is constructed, according to this embodiment of the invention, so that it can receive and process data at that higher rate.
  • controller 30 may use an actual write enable signal frequency and data rate at a frequency lower than the maximum (e.g., 50 MHz), depending on the system application and the rate at which controller 30 is itself processing data.
  • a suspend may be inserted into the advanced mode write data transfer.
  • controller
  • the voltage levels of the data and control signals are preferably at a lower voltage level than the conventional levels, for example with a 1.8 volt "swing" between the high and low logic levels.
  • this lower voltage bus will maintain the power consumed by this advanced write data transfer mode at or below that consumed in conventional flash memory systems operating in the normal operating mode, at half the data rate.
  • the advanced mode write data transfer is performed identically as the termination of an advanced read data transfer according to this second preferred embodiment of the invention. Termination of the advanced mode is performed by controller 30 driving address latch enable signal ALE to an active high level to suspend the write transfer, during which time controller 30 asserts command latch enable signal CLE to an active high level (while maintaining address latch enable signal ALE high) to terminate the write data transfer.
  • Write enable signal WE_ is either held at or taken to a high level after the last data word D in (5) (in this example) has been latched.
  • the advanced, or high-speed, data transfer mode of operation is carried out in an alternative manner, by permitting the use of higher frequency strobe signals to increase the data rate. It is contemplated that this operation, according to the second preferred embodiment of the invention, may be more compatible with the desired operation in some flash memory applications.
  • both of the read enable RE_ signal and the write enable WE_ signal are bidirectional.
  • the external device that is the destination of data being read from flash memory array 12 is the source of the read data strobe, which is then conveyed as an input to flash memory device 10 as the read enable RE_ signal.
  • the external device that is providing the input data sources the write data strobe as the write enable WE_ signal, synchronously with the placing of the input data at input terminals I/Ol through I/On.
  • control logic 18 issues two read data strobes, phase-shifted from one another, with one of the read data strobes being the read enable RE_ signal and the other being the write enable WE_ signal.
  • An edge, or transition, of each of these signals will be synchronous with data read from flash memory array 12 and communicated via data register 14, I/O control circuit 20 and input/output terminals I/Ol through I/On.
  • write operations will be carried out in the advanced operating mode by using both the read enable RE_ signal and the write enable WE_ signal as write data strobes, issued by the data source to flash memory device 10.
  • line RE_ carries the data strobe for legacy mode read operations (data read from flash memory 10 and communicated to controller 30), and as such is connected to terminal RE_ of flash memory device 10 ( Figure 2).
  • line RE_ is bidirectional, with the source of the read data strobe depending on the current operating mode of flash memory device 10. In a normal operating mode, controller 30 sources the read data strobe, in response to which flash memory device 10 maintains as valid data it presents on signal lines I/Ol through
  • flash memory device 10 sources the read data strobe on line RE_ for data transfer from flash memory device 10 to controller 30. And as will also be described in detail below, controller 30 will also strobe line RE_ during advanced mode write operations. Therefore, similarly as line WE_, control line RE_ is involved in both read and write operations in the advanced data transfer mode according to the preferred embodiments of this invention, to provide a second phase-shifted strobe signal that is used to strobe alternating data words in both read and write operations.
  • commands communicated by controller 30 over signal lines I/Ol through I/On are synchronous with a read data strobe source on signal line RE_, regardless of the operating mode in which flash memory device 10 is transferring data to controller 30.
  • flash memory device 10 provides an advanced, higher performance, read and write operating mode
  • controller 30 is constructed to take advantage of that advanced mode.
  • the operation of flash memory device 10 and controller 30 in utilizing this advanced mode according to this third preferred embodiment of this invention will now be described in detail, in connection with the flow diagrams of Figure 5a and 5b, and the timing diagrams of Figures 9a through 9e.
  • FIGs 5 a and 9a through 9c illustrate the operation of flash memory device 10 in performing a data read operation (i.e., from flash memory device 10 to controller 30, in flash memory card 25).
  • a data read operation i.e., from flash memory device 10 to controller 30, in flash memory card 25.
  • flash memory device 10 and controller 30 are powered-up, which places both of these devices into the normal operating mode (process 42), as described above relative to Figures 4a through 4d.
  • process 44 read and write operations (if any) in this normal mode are carried out in this normal operating ("legacy") mode.
  • Entry into the advanced read operating mode begins with process 46, in which controller 30 issues a memory address value to flash memory device 10 according to the normal operating mode, as described above relative to Figure 4b.
  • the memory address issued by controller 30 in process 46 is the initial memory address from which data will be read in this advanced operating mode, and preferably follows the transmission of the corresponding read address input command as described above.
  • controller 30 issues an "initiate data transfer", or "IDT", command sequence to flash memory device 10.
  • IDT initiate data transfer
  • an "IDT read” command is issued by controller 30 to flash memory device 10 to initiate the advanced data transfer mode in process 48.
  • This command is issued in a similar manner as the issuing of commands described above relative to Figure 4a, with controller 30 driving chip enable signal CE_ active low, address latch enable signal ALE inactive low, and command latch enable signal CLE active high.
  • the rising edge of an active low pulse of write enable signal WE_ serves as the data strobe for the IDT command value IDT RD CMD (which is a binary word having a value different from other assigned command values) driven onto input/output lines I/Ol through I/On by controller 30.
  • controller 30 After a specified time following write enable signal WE_ being taken high, controller 30 places input/output lines I/Ol through I/On into a high -impedance state. And, after another elapsed time t re ⁇ following the rising edge of the write enable signal WE_, when strobing in the IDT read command, controller 30 then also releases control of its read enable signal RE_, permitting control logic 18 of flash memory device 10 to drive the state of corresponding lines RE_ and WE_ (without risking data contention with controller 30).
  • the direction of the advanced mode data transfer ⁇ i.e., either a write or a read
  • the direction of the advanced mode data transfer is established by the value of the IDT command upon entry into the advanced data transfer mode, which permits both of the read enable RE_ and write enable WE_ signals to be used in the data transfer itself, as will be described below.
  • the entry into the advanced data transfer mode, and the indication of whether a read or write operation in this mode is to be carried out, may be communicated from controller 30 to flash memory device 10 in other ways.
  • a particular sequence of transitions of control signals ⁇ e.g., on one or more of the lines of control bus CTRL including one or more of the signal lines connected to the ALE, CLE, WP_, and CE_ lines, along with the read enable RE_ and write enable WE_ signals).
  • flash memory device 10 begins executing a high-speed mode read data transfer process 50. As shown in Figure 9a, this read data transfer process begins with flash memory device 10 issuing the first valid output data word D out (0), following the elapse of a non-zero access time after the rising edge of write enable signal WE_.
  • flash memory device 10 begins issuing active pulses of both read enable signal RE_ and write enable signal WE_, synchronous with alternating ones of additional output data words D ou t(l) et seq.
  • read enable signal RE_ and write enable signal WE_ are out-of-phase with one another, with the same edge of each ⁇ e.g., falling edge in this example, although of course rising edges may alternatively be used) clocking a corresponding data word.
  • write enable signal WE_ is 180° out of phase with read enable signal RE_ in this advanced mode read operation.
  • each output data word D out (£) follows its corresponding strobe edge by a non-zero access time; alternatively, each read enable signal RE_ and write enable signal WE_ falling edge may be issued (or delayed to be issued) to controller 30 within its corresponding valid data word D out (£).
  • the rate at which flash memory device 10 presents data to controller 30 via input/output lines I/Ol through I/On, in this advanced mode is substantially faster than the data rate in the normal operating mode ( Figure 4d), approaching twice the data rate in typical realizations.
  • This higher data rate is in part enabled by permitting flash memory device 10 to issue the read data strobe edges of read enable signal RE_ and write enable signal WE_, which eliminates the propagation delay and necessary timing windows that would be involved if controller 30 were issuing these read data strobe edges.
  • the frequency of falling strobe edges for these two signals can approach twice that of a single signal.
  • the write enable signal WE_ is available for use in this read operation, because the direction of the data transfer is set by the IDT read command value.
  • this power consumption is greatly reduced by reducing the voltage swing of the output signals on input/output lines I/Ol through I/On as will now be described.
  • the bus voltage is substantially reduced from this conventional 3.3v bus level, for example to a bus voltage of about 1.8 volts, defining the nominal voltage swing at about 1.80 volts.
  • an example of the minimum high output level voltage VOH-R limit may be about 1.44 volts
  • V OL - R ma Y (80% of the nominal power supply voltage) and an example of the maximum low output level voltage V OL - R ma Y be about 0.36 volts (20% of the nominal power supply voltage).
  • these voltages are based on a power supply voltage that is nominally at 1.80 volts, and which is permitted to range from about 1.60 volts to about
  • the current consumed in the advanced mode is no worse than that consumed by conventional flash memory devices in the normal operating mode.
  • the lower bus voltage is used in both the advanced mode and the normal operating mode, as well as for other operations including the communication of commands and address value. As such, flash memory device 10 consumes less power, in its transfer of data, than conventional flash memory devices.
  • command and address signals are communicated in the normal operating mode.
  • the bus voltage for the communication of these signals is also preferably maintained at the lower bus voltage (e.g., 1.8 volts), providing additional reduction in the power consumption of flash memory card 25.
  • flash memory device 10 is capable of responding to a suspend request from controller 30. It is contemplated, according to this invention, that a suspend of the read data transfer may be deemed necessary by controller 30 for any one of a number of reasons, for example if its internal receive data buffer is full. As such, decision 51 of Figure 5a determines whether such a suspend is required. If not, the high-speed read data transfer continues in process 56, in the manner described above relative to Figure 9a.
  • controller 30 requires a suspend of the read data transfer (decision 51 is
  • FIG. 9b illustrates such a suspend operation, occurring during a read data transfer in the advanced mode (i.e., after the mode has been invoked and the data transfer has begun).
  • controller 30 requests the data transfer suspend by asserting address latch enable signal ALE during the data transfer from flash memory device 10 to controller 30.
  • flash memory device 10 suspends read enable signal RE_ and write enable signal WE_ (either when at a low level or a high level, as shown), and thus delays the issuing of a next data word after read enable signal RE_ and write enable signal WE_ are suspended.
  • one or two additional data words, and the corresponding edges of read enable signal RE_ and write enable signal WE_, may be driven by flash memory device 10 after address latch enable signal ALE is driven active high to request the suspend.
  • controller 30 has asserted address latch enable signal ALE during output data word D out (4), and flash memory device 10 responds by holding further transitions of read enable signal RE_, write enable signal WE_, and input/output lines I/Ol through I/On during output data word D ou t(6).
  • the next operative transition of write enable signal WE_ in this example is the strobe for the second output data word D ou t(8) following the end of the suspend period, and the next operate transition of read enable signal RE_ is the strobe for the third output data word D out (9) after the suspend period.
  • the advanced mode read data transfer continues, in process 56, as shown in Figure 9b.
  • the advanced mode read data transfer continues until such time as controller 30 wishes to terminate the transfer, which it indicates to flash memory device 10 in processes 58, 59.
  • this transfer will be terminated upon controller 30 determining that the end of a page within flash memory device 10 is being reached, although the transfer may also be terminated by controller 30 for other reasons (e.g., upon receiving all of the desired data for the operation).
  • controller 30 to terminate this data transfer, controller 30 first issues a suspend in process 58, for example by asserting an active high level of address latch enable signal ALE as described above.
  • Figure 9c illustrates this example of the termination processes 58, 59, within which is shown the transition of address latch enable signal ALE during the advanced read data transfer operation.
  • This suspend operation of process 58 is transformed into termination of the advanced read data transfer by controller 30 performing process 59 during the suspend operation.
  • process 59 may be performed after flash memory device 10 itself determines that its output data has reached the end of a page, in which case flash memory device 10 itself maintains read enable signal RE_ and write enable signal WE_ at their last levels, and maintains the current (i.e., last) output data word on input/output lines I/Ol through I/On; in this case, address latch enable signal ALE will remain inactive low.
  • this data transfer is terminated by controller 30 asserting an active high level on command latch enable signal CLE while address latch enable signal ALE is active high.
  • flash memory device 10 controls its output drivers to place input/output lines I/Ol through I/On into a high impedance state, and also releases its control of the conductor corresponding to read enable signal RE_ and write enable signal WE_, in both cases permitting controller 30 to take control of these lines when appropriate, while avoiding data contention issues.
  • controller 30 will drive an inactive high level on the corresponding line once it takes control of the read enable signal RE_, and write enable signal WE_ causing a transition as shown; if the suspend and terminate operations occurred with either or both of these signals already at a high level, there would of course be no transition on that line.
  • Flash memory device 10 then returns to the normal operating mode
  • an advanced, high performance, mode is also provided for the transfer of data from controller 30 to flash memory device 10, in other words for write data transfer operations.
  • flash memory device 10 begins from the normal operating mode, as entered in process 60.
  • normal mode operations if any may first be carried out, in process 62.
  • controller 30 issues an address value to flash memory device 10, in this normal operating mode as described above relative to Figure 4b.
  • controller 66 initiates the advanced data transfer mode in similar fashion as performed for the advanced read data transfer described above relative to Figure 9a.
  • the write data transfer in this advanced mode will be executed, through process 66, substantially identically as was the read data transfer, except with a different command value IDT WR CMD, to indicate that the advanced mode data transfer is a write operation (controller 30 to flash memory device 10) rather than a read.
  • This different value permits both of the write enable signal WE_ and the read enable signal RE_ to be used within the write transfer itself, as will be described below.
  • controller 30 and flash memory device 10 carry out the advanced write data transfer.
  • Figure 9d illustrates the timing of signals in an example of this operation, including process 66 in which the combination of command value IDT WR CMD, an active high level for command latch enable CLE, and an active low pulse for write enable signal WE_ are issued by controller 30 to flash memory device 10, thus initiating the advanced mode data transfer.
  • address latch enable signal ALE is maintained at an inactive low level
  • chip enable signal CE_ is maintained active low.
  • read enable signal RE_ (not shown in Figure 9d) will be held inactive high by controller 30 throughout.
  • the latency between the issuing of the command IDT WR CMD and the beginning of the write data transfer can be much shorter than that prior to the first output data word in the read data transfer ( Figure 9a).
  • a specified time elapses between the rising edge of the pulse of write enable signal WE_ corresponding to the initiation command IDT WR CMD, and the falling edge of the first pulse of write enable signal WE_ (or read enable signal RE) corresponding to the first input data word D m (0) as shown.
  • write enable signal WE_ and read enable signal RE_ serve as write data strobes, asserted by controller 30.
  • rising edges of these signals may alternatively be used.
  • the data transfer rate in this write operation is increased by write enable signal WE_ and read enable signal
  • RE_ having an out-of-phase relationship with one another, preferably a 180° phase relationship to maximize the data transfer rate.
  • this permits controller 30 to issue a new valid write data word D 1n (A:) onto input/output lines I/Ol through I/On synchronously with each falling edge of both write enable signal WE_ and read enable signal RE_.
  • the write data transfer rate in this advanced mode can approach twice the data rate of a normal operating mode write operation, for the same frequency of write enable signal WE_ and read enable signal RE_ as in the normal, legacy, operating mode.
  • suspend decision 69 may also be performed in the advanced mode write data transfer.
  • the need for a write suspend is determined solely by controller 30, it being contemplated that flash memory device 10 can receive input data at this data rate without buffer overflow, etc. If no suspend is necessary (decision 69 is NO), the data transfer continues in process 72. If controller 30 requires it (decision 69 is YES), the suspend of the write data transfer is effected in process 70. In this example, suspend process 70 is effected simply by controller 30 extending the state of write enable signal WE_ and read enable signal RE_ as long as necessary.
  • This suspension may be performed in either state (write enable signal WE_ and read enable signal RE_ held high or held low);
  • Figure 9d illustrates suspend process 70 during the duration of write data word D in (2), in which write enable signal WE_ is held low and read enable signal RE_ is held high.
  • controller 30 does not issue additional write data words D m (k) during suspend process 70.
  • the end of the suspend period is effected merely by controller 30 driving a falling edge transition of write enable signal WE_ or read enable signal RE_, together with the next valid write data word D m (3) in the example shown in Figure 9d, to continue the write data transfer (process 72).
  • the voltage levels of the data and control signals are preferably at a lower voltage level than the conventional levels, for example with a 1.8 volt "swing" between the high and low logic levels.
  • this lower voltage bus will maintain the power consumed by this advanced write data transfer mode at or below that consumed in conventional flash memory systems operating in the normal operating mode, at half the data rate.
  • controller 30 asserts address latch enable signal ALE to an active high level in process 74 to suspend the transfer, and then asserts command latch enable signal CLE to an active high level (while maintaining address latch enable signal ALE high) in process 76, which then terminates the write data transfer.
  • Figure 9e illustrates the timing of the various signals in terminating a write data transfer.
  • Write enable signal WE_ and read enable signal RE_ are either held at or driven to a high level as shown in Figure 9e, after the last data word D in (5) (in this example) has been latched.
  • the normal operating mode of flash memory device 10 and controller 30 is then again entered.
  • the normal operating mode is effectively a "default" operating mode, considering that the execution of a command is required to invoke the advanced mode, and considering that the operation of flash memory device 10 returns to the normal operating mode at the termination of the data transfer (i.e., without requiring execution of a command).
  • flash memory device 10 may be configured so that execution of a command is required to enter both the advanced data transfer mode and the normal operating mode, such that once flash memory device 10 is in the advanced data transfer mode, it will remain in that mode until a command to return to the normal operating mode is issued by controller 30 and executed by flash memory device 10.
  • execution of a command is required to enter both the advanced data transfer mode and the normal operating mode, such that once flash memory device 10 is in the advanced data transfer mode, it will remain in that mode until a command to return to the normal operating mode is issued by controller 30 and executed by flash memory device 10.
  • the "default" operating mode of flash memory device 10 may be the advanced data transfer mode, such that all data transfers are effected in the advanced mode unless a command is issued by controller 30 to place flash memory device 10 into the normal operating mode. It is contemplated that, in this case, some indication of whether a read or a write advanced mode operation can be made by controller 30, to permit both the read and write enable signals to strobe data as discussed above. According to this alternative embodiment of the invention, once flash memory device 10 is in the normal operating mode, completion of the data transfer will result in flash memory device 10 returning to the advanced data transfer mode.
  • Flash memory device 10, controller 30, and flash memory card 25 thus provide important advantages over conventional devices and systems.
  • This invention enables high data transfer rates, approaching double the data rate of conventional devices and systems, while still providing command and signal compatibility with "legacy" devices that do not have the advanced capability.
  • the lower bus voltage signals involved in the advanced data transfer mode maintain the overall device and system current and power consumption at near, or even below, that of conventional flash memory devices and systems.
  • this invention can especially be beneficial in those digital system applications in which data transfer rates are especially critical.
  • One such application is in high-performance digital still cameras.
  • the image resolution (and thus the data captured per image) now exceeds 10 megapixels, with up to 12.4 megapixel cameras now available on the market.
  • the data transfer rate from the image sensor to flash memory is critical, however, as this data transfer rate is a direct factor in rate at which images can be captured, commonly experienced as "shutter lag" by the camera user.
  • the camera user is concerned primarily with the absolute delay encountered (i.e., independent of the amount of data acquired in each image), as the image resolution increases, this load on the data transfer rate is exacerbated.

Landscapes

  • Read Only Memory (AREA)
  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)

Abstract

A flash memory system including a flash memory device and a controller, operable according to an advanced data transfer mode is disclosed. The flash memory device is operable both in a 'legacy' mode, in which read data is presented by the memory synchronously with each cycle of a read data strobe from the controller, and in which input data is latched by the memory synchronously with each cycle of a write data strobe from the controller. In the advanced mode, which can be initiated by the controller forwarding an initiation command to the memory, data is read at a higher frequency, for example at twice the frequency, of that available in the normal mode. In the advanced mode, the input data is presented by the controller at a higher frequency than is available in the normal mode. The voltage swing of the data and control signals is reduced from conventional standards, to reduce power consumption.

Description

HIGH-PERFORMANCE FLASH MEMORY DATA TRANSFER
* * * * *
BACKGROUND OF THE INVENTION
[0001] This invention is in the field of flash memory devices, and is more specifically directed to data communications between flash memory devices and memory controllers in electronic systems.
[0002] As well known in the art, "flash" memories are electrically-erasable semiconductor memory devices that can be erased and rewritten in relatively small blocks, rather than on a chip-wide or large-block basis as in previous electrically-erasable programmable read-only memory (EEPROM) devices. As such, flash memory has become especially popular for applications in which non-volatility (i.e., data retention after removal of power) of the stored data is essential, but in which the frequency of rewriting is relatively low. Examples of popular applications of flash memory include portable audio players, "SIM" card storage of telephone numbers and phone activity in cellular telephone handsets, "thumbkey" removable storage devices for computers and workstations, storage devices for digital cameras, and the like.
[0003] An important recent advance in semiconductor non -volatile memory technology is the arrangement of the flash memory cells as "NAND" memory rather than as "NOR" memory. As known in the art, NOR flash memory refers to the conventional arrangement of a column of memory cells in parallel between a bit line and a source line. Access of a specific cell in a NOR column is made by driving its word line (control gate) active while holding the other cells in the column off, so that the current between the bit line and source line is determined by the state of the accessed cell. Memory cells in a column of NAND memory, on the other hand, are connected in series between the bit line and the source line. Accessing of a specific cell in a NAND column thus requires turning on all of the cells in the column with active word line levels, and applying an intermediate word line level to the cell to be accessed, such that the current between the bit line and source line is, again, determined by the state of the accessed cell. As well known in the art, the chip area required per bit of NAND flash memory is much reduced from the area per bit of NOR flash memory, primarily because fewer conductors (and therefore contacts) are required for a column of NAND memory relative to NOR memory; in addition, access transistors can be shared among a large number of cells in the NAND arrangement. Additionally, conventional NAND flash memory is conveniently accessed serially, for example by sequentially accessing cells along the columns, rather than as a random access memory as in the case of NOR memory. NAND memory is thus especially well-suited for music and video storage applications
[0004] Another important recent advance in the field of flash memory is referred to in the art as the multilevel program cell (MLC). According to this approach, more than two data states are made possible for each memory cell, simply by more finely controlling the programming of the cell. In conventional binary data storage, each memory cell is programmed into either a "0" or a "1" state. Reading of such binary cells is accomplished by applying a single control voltage to the control gate of the addressed memory cell so that the transistor conducts if programmed to a "1" state, but remains off in the "0" state; sensing of the conduction through the addressed memory cell thus returns the programmed state of the cell. In contrast, according to a typical example of the MLC approach, four possible states are defined for each memory cell, typically corresponding to binary values 00, 01, 10, 11. In effect, the two intermediate states correspond to two levels of partial programming of the cell between the fully erased and fully programmed states. Some implementations of MLC flash memory with up to eight possible states, or three binary bits, per cell are known. The ability to store two or three bits of data on each memory cell immediately doubles or triples the data capacity of a flash memory chip. Examples of MLC flash memory cells and memories including such MLC cells are described in U.S. Patent No. 5,172,338, and U.S. Patent No. 6,747,892 B2, both commonly assigned herewith and incorporated herein by this reference.
[0005] The combination of MLC technology with the efficiencies of NAND flash memory architectures has resulted in significantly reduced cost per bit for semiconductor non-volatile storage, as well as improved system reliability, and a higher data capacity and system functionality for a given form factor. However, despite these important improvements, the data transfer rates to and from conventional flash memory devices have not kept pace. Certain modern applications of flash memory are especially sensitive to data transfer rates, especially as the data capacity increases. For example, the resolution of high-performance, professional level, digital still cameras now can exceed 10 megapixels, for which the advances of MLC NAND flash memory technology are welcome. However, the "shutter lag" between successive image captures depends on the data transfer rate of the image data from the sensor into flash memory. This delay time between images (which, to the camera user, is considered as an independent parameter, not dependent on image resolution) is becoming a critical factor in these cameras. Especially as the image resolution continues to increase, it has been observed that conventional data transfer times are not adequate to achieve the desired delay time between images. Nor are the data transfer times into and out of conventional flash memory competitive with those of modern magnetic disk drives, which is of course another desirable new application for flash memory. Accordingly, in order for flash memory to meet the needs of modern high- performance digital still cameras, or to serve as solid-state mass storage in modern high- performance electronic systems, it will become necessary to achieve much higher data transfer rates to and from flash memory devices.
[0006] An example of a conventional data transfer approach for flash memories is described in the datasheet 2GBIT (256MX 8 BITS) CMOS NAND E2PROM, part number TH58NVG1S3AFT05 (Toshiba, 2003). This conventional approach involves an eight -bit data bus, with one bit presented on each data output per cycle of a read enable clock, synchronous with the falling edge of that read enable clock. Also as described in that datasheet, this conventional approach involves a 3.3 volt logic standard, such that the minimum high logic level output voltage (VQH) is 2.4 volts and the maximum low logic level output voltage (VOL) is 0.4 volts. This device provides a maximum data rate of 20 MHz. It is believed that this data rate is not an adequate data rate for mass storage in personal computer systems, and as such these conventional flash memories would not be suitable for disk drive replacement.
[0007] By way of background, some conventional dynamic random access memories (RAMs) implement so-called "double data rate", or "DDR", data transfer techniques. As known in that art, DDR data transfer involves the transfer of one or more data bits (depending on the number of bus lines) synchronously with both the rising and falling edges of the corresponding data strobe, or clock. DDR data transfer thus communicates data at twice the data rate of conventional synchronous data transfer, which is synchronous with only one of the clock edges (rising or falling edge). In addition, conventional DDR dynamic RAMs utilize source -synchronous data strobes, in which the RAM device itself generates the data strobe for reads from the memory (while the external circuitry generates the data strobe for writes to the memory). However, this doubling of the input/output switching rate increases the power consumption of data transfer, approaching twice that of single-data rate communications.
[0008] Power consumption in modern electronic systems is a substantial concern, however, and the driving of buses and conductors in transferring data among integrated circuit devices in a system is a significant contributor to overall system power consumption. As is fundamental in the art, the power consumption of output driver circuits, for driving external conductors, relates directly to the switching rate of digital signals to be driven. Increasing the data transfer rate to approach those of modern magnetic disk drives, as mentioned above, thus will require a corresponding increase in the power consumed by such data transfer, keeping all other parameters equal. This increased power consumption requires larger driver and receiver devices, improved heat dissipation in system applications, and the like, all of which add cost to the overall system. Even if these changes are made, the increased power consumption from high-speed data transfer is undesirable for portable electronic systems, such as digital cameras, laptop computers and workstations, wireless telephone handsets, personal digital audio players, and similar battery-powered devices.
[0009] By way of further background, a communications protocol known as Ultra
DMA Mode is known in the art, for communications to and from a flash memory card, such as a COMPACT FLASH, or CF+, flash memory card. Figure 1 illustrates such a conventional flash memory card, constructed and operating according to the well-known standard CF+ and CompactFlash Specification Revision 3.0 (CompactFlash Association, 2004). As shown in Figure 1, flash memory card 2, which in this example is constructed as a COMPACT FLASH storage card according to this standard, contains one or more flash memory modules 2, and single chip memory controller 4. Flash memory module 4 communicates data to and from memory controller 6 over bus data_I/O, and receives and issues control signals to and from memory controller 6 over control bus Ctrl. In this example, the data transfer approach described in the above-referenced Toshiba datasheet corresponds to these communications over the data_I/O and Ctrl buses between flash memory module 4 and memory controller 6. Memory controller 6 communicates with a host device (e.g., digital camera, digital audio player, personal computer, etc.) over host interface HOST IF. The above-referenced CF+ and CompactFlash Specification describes communications over host interface HOST IF, including according to the Ultra DMA Mode ("UDMA"). As described in that specification, UDMA communications are carried out in a special operating mode, initiated by the driving of a signal on a control line (UDMARQ) by the agent (host or memory card 2) that desires such communication. Also as described in that specification, UDMA data transfers are source -synchronous, in that the agent (memory card 2 or host system) that is placing the data onto bus HOST IF is also issuing the data strobe signal. In addition, also as described in that specification, both rising and falling edges of the strobe signal are used in the transfer of data under the UDMA mode of operation.
[0010] However, it has been observed, in connection with this invention, that even with the UDMA mode for the host interface in the flash card of Figure 1 , the data transfer rate between the memory module 4 and memory controller 6 will limit the overall performance of memory card 2. However, the speeding up of data transfer at that interface according to conventional techniques will also greatly increase power consumption within memory card 2. In addition, it is known in the art that modification to input/output interfaces of memory integrated circuits will greatly limit the usability of such integrated circuits, adding cost from the standpoint of inventory control and design overhead.
BRIEF SUMMARY OF THE INVENTION
[0011] It is therefore an object of this invention to provide a method of flash memory module having a high-performance data transfer mode, for data transfer to and from a memory controller.
[0012] It is a further object of this invention to provide such a method in which data transfer according to the high-performance mode consumes power at a rate that is not substantially greater than conventional data transfer.
[0013] It is a further object of this invention to provide such a method in which
"legacy" data communications can also be carried out, to provide backward-compatibility with conventional data transfer standards.
[0014] It is a further object of this invention to provide such a method in which data skew in the high-performance data transfer mode is minimized.
[0015] Other objects and advantages of this invention will be apparent to those of ordinary skill in the art having reference to the following specification together with its drawings.
[0016] A first aspect of this invention may be implemented into a flash memory device having a multiple -mode data interface. In a legacy mode, the data interface presents or receives data synchronously with an externally-generated data strobe, with one bit per conductor communicated in each cycle of the strobe. In an advanced mode, the data interface is source-synchronous, with a data bit or word synchronous with strobe edges of both polarities (rising and falling). A reduced voltage swing is provided for the advanced mode, to reduce power consumption. Upon invocation of the advanced mode for data transfers, the legacy operating mode continues to be used for command and control communications; data time-out and other automated control functions are provided for the advanced operating mode.
[0017] A second aspect of this invention may be implemented into a flash memory device having a multiple -mode data interface. In a legacy mode, the data interface presents or receives data synchronously with an externally-generated data strobe, with one bit per conductor communicated in each cycle of the strobe. In an advanced mode, the data interface is source -synchronous, with a data bit or word synchronous with either a rising or falling edge of a strobe signal that is at twice the frequency of the legacy mode strobe. A reduced voltage swing is provided for the advanced mode, to reduce power consumption. Upon invocation of the advanced mode for data transfers, the legacy operating mode continues to be used for command and control communications; data time-out and other automated control functions are provided for the advanced operating mode.
[0018] A third aspect of this invention may be implemented into a flash memory device having a multiple -mode data interface. In a legacy mode, the data interface presents or receives data synchronously with an externally-generated data strobe, with one bit per conductor communicated in each cycle of the strobe. In a write operation in the legacy mode, a write enable strobe signal issued to the memory by a controller clocks each data word presented by the controller to the flash memory; in a read operation in this legacy mode, a read enable strobe signal issued to the memory by the controller clocks each data word presented by the flash memory to the controller. In an advanced mode, the data interface is source-synchronous, with a data bit or word synchronous with strobe edges of both of the read and write enable strobes. In a read operation in the advanced mode, the flash memory device issues the read and write strobes, at differing phase from one another, to clock alternating output data words. In a write operation in this advanced mode, the controller issues the read and write strobes, at differing phase from one another, to clock alternating input data words into the memory. A reduced voltage swing is provided for the advanced mode, to reduce power consumption. Upon invocation of the advanced mode for data transfers, the legacy operating mode continues to be used for command and control communications; data time-out and other automated control functions are provided for the advanced operating mode.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING
[0019] Figure 1 is a block electrical diagram of a conventional memory card.
[0020] Figure 2 is an electrical diagram, in block form, of a memory module constructed according to the preferred embodiment of the invention.
[0021] Figure 3 is an electrical diagram, in block form, of the memory module of
Figure 2 implemented into a system or subsystem in combination with a single-chip memory controller, according to the preferred embodiment of the invention.
[0022] Figures 4a through 4d are timing diagrams illustrating the operation of the flash memory module of Figures 2 and 3 in a normal operating mode, and in the communication of commands, according to the preferred embodiment of the invention.
[0023] Figures 5a and 5b are flow diagrams illustrating the operation of advanced mode read data transfers and write data transfers, respectively, according to the preferred embodiments of the invention.
[0024] Figures 6a through 6e are timing diagrams illustrating signals involved in the operations of Figures 5 a and 5b according to a first preferred embodiment of the invention.
[0025] Figure 7 is a flow diagram illustrating the operation of advanced mode data transfers according to a second preferred embodiment of the invention.
[0026] Figures 8a through 8e are timing diagrams illustrating signals involved in the operations of Figures 5 a and 5b according to a second preferred embodiment of the invention.
[0027] Figures 9a through 9e are timing diagrams illustrating signals involved in the operations of Figures 5 a and 5b according to a third preferred embodiment of the invention. DETAILED DESCRIPTION OF THE INVENTION
[0028] The present invention will be described in connection with its preferred embodiment, namely as implemented into a flash memory module, and a subsystem including such a flash memory module, and method of operating the same. More specifically, this exemplary flash memory module is described as a multi-level cell (MLC) flash memory of the NAND type, as it is contemplated that this invention will be particularly useful in connection with such flash memories, in order to enable the use of solid-state non-volatile memory for mass data storage in computer systems. However, it is contemplated that this invention will be useful and beneficial in other applications involving non -volatile solid-state memories of various types. Accordingly, it is to be understood that the following description is provided by way of example only, and is not intended to limit the true scope of this invention as claimed.
[0029] Figure 2 illustrates an exemplary construction of flash memory device (or module) 10 constructed according to a preferred embodiment of the invention. It is contemplated that flash memory device 10 will typically be constructed into a single integrated circuit, and as such may be interfaced with any one of a number of memory controllers or memory controller logic, as will be described in further detail below. It is also contemplated that the architecture of flash memory device 10 illustrated in Figure 2 is merely an example presented for purposes of comprehending this invention, and that those skilled in the art having reference to this specification can readily realize this invention in connection with flash memory devices of architectures varying from that shown in Figure 2.
[0030] The storage capability of flash memory device 10 resides in flash memory array 12. Array 12 includes electrically programmable and erasable memory cells arranged in rows and columns, as known in the art. While a single array 12 is shown in Figure 2, it is of course contemplated that array 12 may be realized as multiple sub-arrays, each having a separate instance of peripheral circuitry, such as part or all of the address, data, or control circuitry described in further detail below relative to the example of Figure 2. It is contemplated that those skilled in the art having reference to this specification will be readily able to realize this invention in connection with such multiple sub-array architectures. In this example, the memory cells of array 12 are floating-gate metal -oxide- semiconductor (MOS) transistors, constructed so that each such transistor, corresponding to one memory cell, can be electrically programmed and also electrically erased. According to the preferred embodiment of the invention, the memory cells of array 12 are multi-level cells (MLC), in that they may be programmed to more than two data states (i.e., to any of more than two threshold voltages), so that each such cell stores a multiple-bit digital value. Also according to this preferred embodiment of the invention, as will be evident from the following description, these memory cells are preferably arranged in the well-known NAND fashion, such that the cells are typically not randomly accessed but are rather accessed serially, as useful for mass storage applications. Of course, this invention may also be used in connection with binary memory cells (i.e., storing only a single digital bit), and in connection with NOR arrangements of the memory cells.
[0031] According to this preferred embodiment of the invention, common input/output terminals 1/01 through I/On are provided, and connected to input/output control circuit 20. As known in the art for NAND type flash memories, the operation of flash memory device 10 is controlled in large part by the receipt and execution of commands, communicated as digital words over input/output terminals I/Ol through I/On, and executed by control logic 18. As such, input/output control circuit 20 receives control commands, address values, and input data, and presents status information and output data, via its driver and receiver circuitry that communicate with input/output terminals I/Ol through I/ On. It is contemplated that the number n of input/output terminals I/Ol through I/On will generally be eight or sixteen, although, of course, any number of such terminals may be provided. In addition, input/output control circuit 20 receives power supply voltage VCC_R and drives input/output terminals I/Ol through I/On with logic levels based upon that voltage. According to this preferred embodiment of the invention as will be described in detail below, this power supply voltage VCC-R is at a lower voltage than that used in conventional flash memory devices, so that the power consumption resulting from data transfers at input/output terminals I/Ol through I/On is reduced, even at higher switching rates. Control logic 18 also receives this power supply voltage VCC-R based upon which it will drive output control signals at the lower voltages from read enable terminal RE_, among others.
[0032] Input/output control circuit 20 forwards command information to command register 24, for decoding and execution by control logic 18, as it controls the operation of flash memory device 10. Status information is stored by control logic 18 in status register 23, in the conventional manner. Address values received at input/output terminals 1/01 through I/On by input/output control circuit 20 are buffered in address register 22; the row portion of such addresses is decoded by row decoder 11 and the column portion is decoded by column decoder 15 (each of which typically includes an address buffer), to effect selection of the desired cell or cells in array 12, in the conventional manner. Input/output control circuit 20 is also in bidirectional communication with data register 14, via bus DATA BUS, to forward data to be written to data register 14, and to receive output data from data register 14, depending upon the direction of the data transfer to be executed. Control logic 18 also receives various direct control signals from external to flash memory device 12, including, for example, lines for the signals of chip enable CE_, command latch enable CLE, address latch enable ALE, write enable WE_, read enable RE_, and write protect line WP_. As known in the art, the command latch enable CLE and address latch enable ALE signals indicate whether a command or address is being presented on input/output terminals I/Ol through I/On, while the write enable WE_ and read enable RE_ signals serve as the data strobes in write and read operations, respectively.
[0033] According to this embodiment of the invention, the write enable WE_ signal is an input to flash memory device 10. Accordingly, for the transfer of data into flash memory device 10 via input/output terminals I/Ol through I/On, the write data strobe conveyed as the write enable WE_ signal is always sourced by a device external to flash memory device 10, typically by the source of the incoming data itself. However, also according to the preferred embodiment of this invention and as will be described in further detail below, the read enable RE_ signal is bidirectional. In a normal operating mode, the external device that is the destination of data being read from flash memory array 12 is the source of the read data strobe, which is then conveyed as an input to flash memory device 10 as the read enable RE_ signal. In an advanced operating mode according to the preferred embodiment of the invention, as will be described in further detail below, control logic 18 issues the read data strobe as the read enable RE_ signal, synchronous with data read from flash memory array 12 and communicated via data register 14, I/O control circuit 20 and input/output terminals I/Ol through I/On.
[0034] Figure 3 illustrates an implementation of flash memory device (or module)
10 into flash memory card 25, according to a preferred embodiment of the invention. As shown in Figure 3, flash memory card 25 includes at least flash memory device 10 itself and also controller 30. Controller 30 provides and manages an external interface HOST IF to a host system, such as a high-performance digital camera, a personal computer, or a portable device such as a digital audio player or cellular telephone handset or the like; interface HOST IF may also correspond to a set of external terminals of flash memory card 25 constructed as a general purpose card that may be inserted into any one of a wide range of host systems, as known in the art. It is contemplated that interface HOST IF may operate according to a conventional standard interface as known in the art currently, or as may be developed in connection with future flash memory interface standards or proprietary interface protocols. As mentioned above, it is contemplated that this invention will be especially beneficial in providing high speed data transfer, such as in the data transfer rate critical application of a high-performance digital still camera. It is further contemplated that the high data transfer rates provided by this invention can also enable the use of flash memory as a solid-state mass storage device in a personal computer, replacing magnetic disk drives. As such, it is contemplated that interface HOST IF will best have high-speed data transfer capability, for example as contemplated by the UDMA standard mentioned above in the Background of the Invention.
[0035] As shown in Figure 3, flash memory device 10 is coupled to controller 30 in a manner consistently with the terminals shown in Figure 2. In this regard, an input/output bus is formed by signal lines 1/01 through I/On, corresponding to similarly named terminals of flash memory device 10. A control bus CTRL couples controller 30 to flash memory device 10, and includes signal lines connected to the ALE, CLE, WP_, and CE_ terminals shown in Figure 2. It is contemplated that other control lines and terminals may also be provided for communication between flash memory device 10 and controller 30, and as such control bus CTRL is illustrated as a bidirectional bus, even though the ALE, CLE, WP_, and CE_ terminals are shown in Figure 2 as inputs to flash memory device 10.
[0036] Figure 3 illustrates two control lines, RE_ and WE_, separately from control bus CTRL, for the sake of clarity of this description. According to this embodiment of the invention, line WE_ carries the data strobe in write operations (data written from controller 30 to flash memory device 10), and as such is connected to terminal WE_ of flash memory device (Figure 2). According to this preferred embodiment of the invention, the data strobe on line WE_ is sourced by controller 30 in each of the operating modes. Line RE_ carries the data strobe for read operations (data read from flash memory 10 and communicated to controller 30), and as such is connected to terminal RE_ of flash memory device 10 (Figure 2). As mentioned above, according to this preferred embodiment of the invention, line RE_ is bidirectional, with the source of the read data strobe depending on the current operating mode of flash memory device 10. In a normal operating mode, controller 30 sources the read data strobe, in response to which flash memory device 10 maintains as valid data it presents on signal lines I/Ol through I/On. In an advanced operating mode according to the preferred embodiment of the invention, flash memory device 10 sources the read data strobe on line RE_ for data transfer from flash memory device 10 to controller 30. As will be described in further detail below, commands communicated by controller 30 over signal lines I/Ol through I/On are synchronous with a read data strobe source on signal line RE_, regardless of the operating mode in which flash memory device 10 is transferring data to controller 30.
[0037] It is contemplated that controller 30 will be constructed substantially according to conventional flash memory controller architectures, as known in the art, modified as necessary to effect the operations described in this specification in connection with the initiation, operation, and termination of read operations in the advanced operating mode of flash memory device 10 according to the preferred embodiment of the invention. It is also contemplated that the logic hardware, program instructions, or combination thereof for implementing these advanced operating mode functions within controller 30 will be apparent to those skilled in the art having reference to this specification. As such, it is further contemplated that those skilled readers will be readily able to implement such modifications of controller 30, as best appropriate for a particular realization, without undue experimentation.
[0038] And, also as shown in Figure 3, power supply voltage VCC R is connected to, and biases, each of flash memory device 10 and controller 25. This power supply voltage VCC_R is at a lower voltage than that used in conventional flash memory devices and controllers, so that the power consumption resulting from data transfers and transitions over input/output lines I/Ol through I/On and the various control lines is reduced, even at higher switching rates as will be described below. As will be discussed in further detail below in connection with a particular example, this power supply voltage may be at a nominal voltage of about 1.80 volts, within a range from about 1.60 volts to about 2.00 volts, which is substantially lower than the conventional standard nominal power supply voltage of 3.30 volts, within a specification range of between 2.70 volts and 3.60 volts.
[0039] Referring now to Figures 4a through 4e, the operation of flash memory device 10 in combination with controller 30 in memory card 25, according to a normal operating mode and also a command communication mode, will now be described. It is contemplated that these operating modes will substantially correspond to conventional flash memory interface protocols for modern flash memory devices, and as such these operating modes will serve as a "legacy" input/output protocol for flash memory device 10 according to the preferred embodiment of the invention.
[0040] Figure 4a illustrates the communication of a command from controller 30 to flash memory device 10. As known in the art, and as will be described in further detail below, modern flash memory devices operate in response to specific commands that are issued by a controller, and that are communicated over the data input/output lines. As such, in this example, the communication of a command CMD is effected by controller 30 driving command latch enable signal CLE to a high active state, and address latch enable signal ALE to a low inactive state, signifying that a command, rather than an address, will be communicated on input/output lines 1/01 through I/On. Chip enable signal CE_ is taken active low, enabling flash memory device 10 in the conventional manner; as known in the art, if multiple flash memory devices 10 are provided within card 25, individual chip enable signals CE_ can be used by controller 30 as it selects the desired one of the flash memory devices 10 for communication. The digital word presented by controller 30 on input/output lines 1/01 through I/On, corresponding to command CMD as shown in Figure 4a, is strobed by controller 30 issuing an active low pulse on write enable line WE_; the rising edge of the pulse on line WE_ causes I/O control circuit 20 to receive and latch in the command CMD, eventually reaching command register 24 (Figure 2). Controller 30 can then return the command latch enable signal CLE to an inactive low state, terminating the command operation. Of course, as known in the art, multiple word commands, or multiple single -word commands, can be communicated sequentially in this manner, with command latch enable line CLE held high for the duration of such communications.
[0041] One command that is communicated in the manner illustrated in Figure 4a is a command (e.g., command 0OH for a read operation; command 1OH for a serial data input program, or write, operation) indicating that a memory address will be communicated by controller 30 to flash memory device 10. Figure 4b illustrates the timing of the communication of such an address by controller 30 to flash memory device, in a normal and command operating mode according to the preferred embodiment of the invention. As such, the operation illustrated in Figure 4b follows the communication of a command 0OH, according to the sequence of Figure 4a, indicating the imminent transmission of a memory address in the next signal sequence.
[0042] A relatively wide range of commands can be communicated by controller
30 to flash memory device 10 in this normal operating mode. The following table lists an exemplary command set in this preferred embodiment of the invention:
[0043] Referring now to Figure 4b, the transmission of a memory address from controller 30 to flash memory device 10 according to this preferred embodiment of the invention will be described. In this operation, controller 30 drives command latch enable signal CLE inactive low, and drives address latch enable signal ALE high, indicating to flash memory device 10 that an address value will be communicated (rather than a command value) on input/output lines I/Ol through I/On. The chip enable signal CE_ is also driven active low, indicating that controller 30 is selecting flash memory device 10 as the recipient of this address information. In this operation, controller 30 issues active low pulses of the write enable signal WE_, each pulse indicating a portion of the address value then presented by controller 30 on input/output lines I/Ol through I/On. In this embodiment of the invention, this address information is synchronous with the rising edge (i.e., end of the active low pulse) of write enable signal WE_, such that flash memory 10 can use this edge to latch the then-current state of input/output lines I/Ol through I/On into address register 22 (Figure 2) as a portion of the desired memory address. As evident in the example of Figure 4b, the memory address extends over multiple words (the width of which is defined by the number n of input/output lines I/Ol through I/On). In this case, the memory address includes four address words ADDO through ADD3 that are presented synchronously with successive active low pulses of write enable signal WE_.
[0044] Following the communication of an address value as shown in Figure 4b, controller 30 can perform a write of data to flash memory device 10, or a read of data therefrom. Figure 4c illustrates the signals communicated to effect a write operation, according to this preferred embodiment of the invention, and in a normal operating mode (i.e., a "legacy" mode). According to the architecture of Figure 2, this data write operation is a write of data to data register 14. As such, according to the preferred embodiment of the invention, a write to data register command (e.g., command value 80H) is effected, in the manner shown in Figure 4a, following which the destination memory address within flash memory device 10 is communicated by controller 30, both prior to the write operation to now be descried relative to Figure 4c. To effect a data write operation, controller 30 drives command latch enable signal CLE and address latch enable signal ALE both inactive low, indicating to flash memory device 10 that input data to be written (i.e., neither a command nor an address value) will be communicated on input/output lines I/Ol through I/On. Of course, chip enable signal CE_ is also driven active low for this operation. Controller 30 then issues active low pulses of the write enable signal WE_ along with each byte or word of data presented on input/output lines I/Ol through I/On. In this embodiment of the invention, as in the case of command and address transmissions, the valid input data is presented synchronous with the rising edge of write enable signal WE_ at the end of each pulse. In response to this edge, flash memory device 10 latches the then-current state of input/output lines I/Ol through I/On, corresponding to a word or byte of input data, either into data latch within I/O control circuit 20, or directly (or eventually, as the case may be) over bus DATA BUS to data register 14. Figure 4c illustrates the communication of four words D1n(O) through Din(3) over input/output lines I/Ol through I/On, synchronous with four pulses of write enable signal. WE_.
[0045] Figure 4d illustrates the operation of controller 30 and flash memory device
10 in carrying out a data read operation (from flash memory device 10 to controller 30) in a normal operating ("legacy") mode according to the preferred embodiment of the invention. As in the case of a data write operation, a command sequence (e.g., as shown in Figure 4a) and an address sequence (e.g., as shown in Figure 4b) has previously been carried out prior to this read operation. One or more write operations may also have been previously carried out before this read (i.e., in which case, if the read is to the same address as has just been written, this read would serve as a verify of the previous write), or a write operation (e.g., as shown in Figure 4c) may be performed after this read operation, in the form of a read- modify -write sequence to the same memory address. In response to the communication of an address prior to a read, the contents of the memory cells corresponding to that address are sensed, and forwarded to data register 14. As such, the read operation of Figure 4d is a read of the current comments of data register 14. And in order to effect this read operation, controller 30 issues the appropriate command (e.g., command EOh) in a command operation in the manner described above relative to Figure 4a.
[0046] In this operation, as in the data write operation, controller 30 has driven command latch enable signal CLE and address latch enable signal ALE both inactive low, and has driven chip enable signal CE_ active low. Controller 30 indicates a desired read operation by taking write enable signal WE_ inactive high. In this data read operation, flash memory device 10 outputs data words Dout in response to falling edges of active low pulses of read enable signal RE_, as generated by controller 30. In this normal operating mode, therefore, controller 30 is able to synchronize the receipt of data from flash memory device 10 by issuing an active low pulse of read enable signal RE_, and then waiting a specified access time (permitting flash memory device 10 to effect some or all of the operations involved in sensing the states of its memory cells, and in forwarding the sensed states to its data register 14 and out to input/output lines I/Ol through I/On. Controller 30 can then latch into its input buffer the data states of input/output lines I/Ol through I/On to receive the data from flash memory device 10. In the example of Figure 4d, four data words D out(O) through Dout(3) are read in sequence; a rising edge of chip enable signal CE_ ends this read operation, following which flash memory device 10 causes its output drivers in I/O control circuit 20 to place input/output terminals I/Ol through I/On into a high- impedance ("high-Z") state.
[0047] Other operations according to this normal operating ("legacy") mode are also preferably available, such operations as known in the art. For example, controller 30 can read the contents of status register 24 in this normal operating mode by issuing a specific status command (e.g., command code 70H) following the timing of Figure 4a, and receiving the contents of status register 24 over input/output lines I/Ol through I/On in response to its issuing of an active low pulse of read enable signal RE_.
[0048] As evident from Figures 4c and 4d, one data word or byte (referred to as "data word" in the following description) is communicated for each cycle of write enable signal WE_ or read enable signal RE_, as the case may be. And as evident from these
Figures and the foregoing description, controller 30 controls and sources both the write enable signal WE_ and the read enable signal RE_ in this normal operating mode. In the read operation, particularly, because only one data word is read for each complete cycle of read enable signal RE_, controller 30 has sufficient time, according to conventional flash memory timing requirements and performance, to itself issue its read data strobe (read enable signal WE ) and to receive and latch the read data. However, this level of performance may not necessarily be sufficient for high-speed use of flash memory device
10, such as when flash memory card 25 is used as mass data storage in a computer system. In addition, it is contemplated that this "legacy" mode of operation may not be able to keep up with the high speed external interface mode from controller 30 to the host system, such as under the UDMA interface protocol mentioned above.
[0049] According to the preferred embodiment of the invention, therefore, flash memory device 10 provides an advanced, higher performance, read and write operating mode, and controller 30 is constructed to take advantage of that advanced mode. The operation of flash memory device 10 and controller 30 in utilizing this advanced mode will now be described in detail, in connection with the flow diagrams of Figure 5 a and 5b, and the timing diagrams of Figures 6a through 6e.
[0050] Figures 5 a and 6a through 6c illustrate the operation of flash memory device 10 in performing a data read operation (i.e., from flash memory device 10 to controller 30, in flash memory card 25). In process 40 of Figure 5a, flash memory device 10 and controller 30 are powered-up, which places both of these devices into the normal operating mode (process 42), as described above relative to Figures 4a through 4d. In process 44, read and write operations (if any) in this normal mode are carried out in this normal operating ("legacy") mode.
[0051] Entry into the advanced read operating mode begins with process 46, in which controller 30 issues a memory address value to flash memory device 10 according to the normal operating mode, as described above relative to Figure 4b. The memory address issued by controller 30 in process 46 is the initial memory address from which data will be read in this advanced operating mode, and preferably follows the transmission of the corresponding read address input command as described above. In process 48, controller 30 issues an "initiate data transfer", or "IDT", command sequence to flash memory device 10. Figure 6a illustrates this operation in further detail.
[0052] According to the preferred embodiment of the invention, an "IDT" command is issued by controller 30 to flash memory device to initiate the advanced data transfer mode in process 48. This command is issued in a similar manner as the issuing of commands described above relative to Figure 4a, with controller 30 driving chip enable signal CE_ active low, address latch enable signal ALE inactive low, and command latch enable signal CLE active high. The rising edge of an active low pulse of write enable signal WE_ serves as the data strobe for the IDT command value IDT CMD (which is a binary word having a value different from other assigned command values) driven onto input/output lines I/Ol through I/On by controller 30. After a specified time following write enable signal WE_ being taken high, controller 30 places input/output lines I/Ol through I/On into a high -impedance state. And, after another elapsed time treι following the rising edge of the write enable signal WE_, when strobing in the IDT command, controller 30 then also releases control of its read enable signal RE_, permitting control logic 18 of flash memory device 10 to drive the state of corresponding line RE_ (without risking data contention with controller 30).
[0053] Once the IDT command has been latched into and executed by flash memory device 10, flash memory device 10 then begins executing high-speed mode read data transfer process 50. As shown in Figure 6a, this read data transfer process begins with flash memory device 10 issuing the first valid output data word Dout(0), following the elapse of a non-zero access time after the rising edge of write enable signal WE_. Once it presents this first output data word Dout(0), flash memory device 10 then begins issuing active pulses of read enable signal RE_, synchronous with additional output data words Dout(l ) et seq. According to this preferred embodiment of the invention, one data word Dout(£) is issued synchronously with each edge, falling and rising, of the read enable signal RE_ driven by flash memory device 10 itself. In the example of Figure 6a, each output data word Dout(&) follows its strobe edge by a non-zero access time; alternatively, each read enable signal RE_ edge may be issued (or delayed to be issued) to controller 30 within its corresponding valid data word DOut(&).
[0054] According to the preferred embodiment of the invention, therefore, the rate at which flash memory device 10 presents data to controller 30 via input/ output lines I/Ol through I/On, in this advanced mode, is substantially faster than the data rate in the normal operating mode (Figure 4d), approaching twice the data rate in typical realizations. This higher data rate is in part enabled by permitting flash memory device 10 to issue the read data strobe edges of read enable signal RE_, which eliminates the propagation delay and necessary timing windows that would be involved if controller 30 were issuing these read data strobe edges.
[0055] As will be apparent to those skilled in the art, however, the increased rate at which output data is presented on input/output lines I/Ol through I/On, with all other factors equal, substantially increases the power dissipation within flash memory card 25, primarily from the output drive circuit within I/O control circuit 20 of flash memory device 10 in this read operation. This power consumption is exacerbated as the data word width {i.e., the number n of input/output lines I/Ol through I/On) increase, as is the modern trend. According to the preferred embodiment of the invention, this power consumption is greatly reduced by reducing the voltage swing of the output signals on input/output lines I/Ol through I/On as will now be described.
[0056] Conventional flash memory devices utilize the well-known 3.3 volt bus standard, in which the minimum high level output voltage VOH is 2.4 volts and the maximum low level output voltage VOL is 0.4 volts, and for which the nominal voltage swing is about 3.3 volts. According to this standard, as well known in the art, these voltages are based on a power supply voltage that is nominally at 3.30 volts, and which has a specification range of between 2.70 volts and 3.60 volts. According to the conventional normal operating mode for modern flash memory devices, the output data rate is 25 MHz (i.e., a data transition every 40 nsec); in the worst case of a given input/output line VOk making a data transition in each cycle, flash memory device 10 would be required to charge the capacitance of input/output line VOk at a frequency of 12.5 MHz. Assuming a typical line capacitance of 65 pF for this input/output line VOk, the current consumption, in milliamperes, for one input/output line VOk can be calculated from:
h = f * c{vOH -vOL)
which, for this example, results in:
/i = 12.5 * 0.065(3.3)=2.681mA
using the typical 3.3 volt swing between the high and low data levels. The current consumed in driving read enable signal RE_ will be twice that of current Ik, as it must charge its corresponding conductor for every transition. The overall current consumed in the conventional normal operating mode for this example, assuming eight input/output lines I/Ol through I/O8 , will therefore be :
8(2.681) + 2(2.681) = 26.81 mA
[0057] According to the preferred embodiment of the invention, the bus voltage is substantially reduced from this conventional 3.3v bus level, for example to a bus voltage of about 1.8 volts, defining the nominal voltage swing at about 1.80 volts. In this case, an example of the minimum high output level voltage VOH-R limit may be about 1.44 volts (80% of the nominal power supply voltage) and an example of the maximum low output level voltage VOL R may be about 0.36 volts (20% of the nominal power supply voltage). In this reduced voltage operation, these voltages are based on a power supply voltage that is nominally at 1.80 volts, and which is permitted to range from about 1.60 volts to about 2.0 volts. Assuming the best case (for data transfer; worst case for current consumption) data rate of 50 MHz, the charging frequency for input/output lines I/Ol through I/On will be 25 MHz. The current h consumed for a single input/output line VOk can thus be calculated:
Ik = 25 * 0.065(1.8)=2.925mA using the typical 1.8 volt swing between the high and low data levels. This current consumption, per input/output line, is thus not much different for the advanced operating mode, while providing twice the data rate. However, read enable signal RE_ is operating at the same frequency as in the normal operating mode (but clocking one data word with each edge, rather than only with the rising edge). But its voltage swing is of course also reduced, as it is also operating at the 1.8 volt bus voltage; as such, its current consumed is the same as that for one of the input/output lines. The overall current consumed in the advanced operating mode for this example, again assuming eight input/output lines 1/01 through 1/08, will therefore be:
Itotal= 8(2.925) + 1(2.925) = 26.33 niA which is slightly less than that for conventional flash memory cards operating at the 3.3 volt bus voltage. And because this slightly lower current consumption is attained at a lower voltage swing (1.8 volts versus 3.3 volts) for the input/output signals, the power consumed in this advanced operating mode is substantially lower than that consumed in conventional flash memory cards. According to these examples, the power consumed in a conventional eight I/O flash memory in the normal operating mode will be about 88 mW (3.3 volts times 26.81 mA), while the power consumed by the example of the preferred embodiment of the invention described above will be about 47 mW (1.8 volts times 26.33 mA). This substantial reduction in power consumption is attained in combination with a substantial improvement in data transfer rate, approaching doubling of the data rate for large bursts.
[0058] According to the preferred embodiment of the invention, therefore, in which the advanced read data transfer is executed at these lower bus voltages (relative to conventional flash memory devices), the current consumed in the advanced mode is no worse than that consumed by conventional flash memory devices in the normal operating mode. And, according to this preferred embodiment of the invention in which flash memory device 10 has the capability of operating in the normal operating mode as well, the lower bus voltage is used in both the advanced mode and the normal operating mode, as well as for other operations including the communication of commands and address value. As such, flash memory device 10 consumes less power, in its transfer of data, than conventional flash memory devices. [0059] As evident from the foregoing, command and address signals are communicated in the normal operating mode. For ease of implementation, the bus voltage for the communication of these signals is also preferably maintained at the lower bus voltage (e.g., 1.8 volts), providing additional reduction in the power consumption of flash memory card 25.
[0060] Referring back to Figure 5a, flash memory device 10 according to this embodiment of the invention is capable of responding to a suspend request from controller 30. It is contemplated, according to this invention, that a suspend of the read data transfer may be deemed necessary by controller 30 for any one of a number of reasons, for example if its internal receive data buffer is full. As such, decision 51 of Figure 5a determines whether such a suspend is required. If not, the high-speed read data transfer continues in process 56, in the manner described above relative to Figure 6a.
[0061] If controller 30 requires a suspend of the read data transfer (decision 51 is
YES), it issues a suspend request in process 52. In this exemplary implementation, this request is made by controller 30 asserting an active high level on address latch enable signal ALE during the read transfer operation. Figure 6b illustrates such a suspend operation, occurring during a read data transfer in the advanced mode (i.e., after the mode has been invoked and the data transfer has begun). In the example of Figure 6b, controller 30 requests the data transfer suspend by asserting address latch enable signal ALE during the data transfer from flash memory device 10 to controller 30. In response, flash memory device 10 suspends read enable signal RE_ (either when at a low level as shown, or at a high level), and thus delays the issuing of a next data word after read enable signal RE_ is suspended. Given the rapid switching rate of read enable signal RE_ and input/output lines I/Ol through I/On in this advanced mode, it is contemplated that one or two additional data words, and the corresponding edges of read enable signal RE , may be driven by flash memory device 10 after address latch enable signal ALE is driven active high to request the suspend. In this example, controller 30 has asserted address latch enable signal ALE during output data word Dout(4), and flash memory device 10 responds by holding further transitions of read enable signal RE_ and of input/output lines I/Ol through I/On during output data word Dout(6). [0062] This suspension of further data transfer continues until controller 30 executes process 54 to inactivate address latch enable signal ALE, thus ending the suspend. As shown in Figure 6b, the suspend state is ended upon controller 30 taking address latch enable signal ALE to an inactive low state. According to this embodiment of the invention, this transition of address latch enable signal ALE serves as the read data strobe for the next output data word from flash memory device 10, namely data word Dout(7) in this example. After this initial post-suspend data word, flash memory device 10 again generates the read strobe signal by asserting transitions of read enable signal RE_ as shown. The next transition of read enable signal RE_, in this example, is the strobe for the second output data word Dout(8) following the end of the suspend period. The advanced mode read data transfer continues, in process 56, as shown in Figure 6b.
[0063] Referring back to Figure 5a, the advanced mode read data transfer continues until such time as controller 30 wishes to terminate the transfer, which it indicates to flash memory device 10 in processes 58, 59. Typically, this transfer will be terminated upon controller 30 determining that the end of a page within flash memory device 10 is being reached, although the transfer may also be terminated by controller 30 for other reasons (e.g., upon receiving all of the desired data for the operation).
[0064] According to this example, to terminate this data transfer, controller 30 first issues a suspend in process 58, for example by asserting an active high level of address latch enable signal ALE as described above. Figure 6c illustrates this example of the termination processes 58, 59, within which is shown the transition of address latch enable signal ALE during the advanced read data transfer operation. This suspend operation of process 58 is transformed into termination of the advanced read data transfer by controller 30 performing process 59 during the suspend operation. Alternatively, process 59 may be performed after flash memory device 10 itself determines that its output data has reached the end of a page, in which case flash memory device 10 itself maintains read enable signal RE_ at its last level, and maintains the current (i.e., last) output data word on input/output lines I/Ol through I/On; in this case, address latch enable signal ALE will remain inactive low. In the example shown in Figure 6c, this data transfer is terminated by controller 30 asserting an active high level on command latch enable signal CLE while address latch enable signal ALE is active high. In response to this transition of command latch enable signal CLE, flash memory device 10 controls its output drivers to place input/output lines 1/01 through I/On into a high impedance state, and also releases its control of the conductor corresponding to read enable signal RE_, in both cases permitting controller 30 to take control of these lines when appropriate, while avoiding data contention issues. As shown in the example of Figure 6c, because the suspend and terminate operations occurred with read enable signal RE_ at a low level, controller 30 will drive an inactive high level on the corresponding line once it takes control of the read enable signal RE_, causing a transition as shown; if the suspend and terminate operations occurred with read enable signal RE_ already at a high level, there would of course be no transition on this line.
[0065] Flash memory device 10 then returns to the normal operating mode ("legacy" mode), passing control back to process 44 in the flow diagram of Figure 5a. A new advanced mode read data transfer will require another instance of initiate process 48, according to this preferred embodiment of the invention.
[0066] Further in the alternative, an unconditional termination will occur if controller 30 de -asserts chip enable signal CE_. However, it is contemplated that this uncontrolled termination could result in "glitches" and other spurious and unspecified events both internally to and externally from flash memory device 10 and controller 30.
[0067] According to this preferred embodiment of the invention, an advanced, high performance, mode is also provided for the transfer of data from controller 30 to flash memory device 10, in other words for write data transfer operations. The flow diagram of Figure 5b, together with the timing diagrams of Figures 6a and 6d through 6e, illustrate this operation, as will now be described.
[0068] To effect the advanced mode write data transfer, flash memory device 10 begins from the normal operating mode, as entered in process 60. As in the case of the read data transfer, normal mode operations (if any) may first be carried out, in process 62. In process 64, controller 30 issues an address value to flash memory device 10, in this normal operating mode as described above relative to Figure 4b. And in process 66, controller 66 initiates the advanced data transfer mode in similar fashion as performed for the advanced read data transfer described above relative to Figure 6a. It is contemplated that the write data transfer in this advanced mode will be executed, through process 66, substantially identically as was the read data transfer. As such, it is contemplated, for example, that the command value IDT CMD issued in process 66 is the same for both the read and write data transfer operations. Alternatively, separate command values may be assigned for the two operations, relative to one another.
[0069] In process 68, controller 30 and flash memory device 10 carry out the advanced write data transfer. Figure 6d illustrates the timing of signals in an example of this operation, including process 66 in which the combination of command value IDT CMD, an active high level for command latch enable CLE, and an active low pulse for write enable signal WE_ are issued by controller 30 to flash memory device 10, thus initiating the advanced mode data transfer. As in the previous example, address latch enable signal ALE is maintained at an inactive low level, and chip enable signal CE_ is maintained active low. And because this operation will be a data write, read enable signal RE_ (not shown in Figure 6d) will be held inactive high by controller 30 throughout. Because write data transfer process 68 remains under the full control of controller 30, in this embodiment of the invention, the latency between the issuing of the command IDT CMD and the beginning of the write data transfer can be much shorter than that prior to the first output data word in the read data transfer (Figure 6a). Preferably, a specified time elapses between the rising edge of the pulse of write enable signal WE_ corresponding to the initiation command IDT CMD, and the falling edge of the first pulse of write enable signal WE_ corresponding to the first input data word Dm(0) as shown.
[0070] Once the write data transfer begins, in this preferred embodiment of the invention, both the falling and rising edges of write enable signal WE_ serve as write data strobes, asserted by controller 30. As shown in Figure 6d, this permits controller 30 to issue a new valid write data word Dm(k) onto input/output lines I/Ol through I/On synchronously with each edge of write enable signal WE_. As a result, the write data transfer rate in this advanced mode can approach twice the data rate of a normal operating mode write operation, for the same write enable signal WE_ frequency.
[0071] According to this embodiment of the invention, referring back to Figure 5b, suspend decision 69 is also performed throughout the advanced mode write data transfer. Typically, the need for a write suspend is determined solely by controller 30, it being contemplated that flash memory device 10 can receive input data at this data rate without buffer overflow, etc. If no suspend is necessary (decision 69 is NO), the data transfer continues in process 72. If controller 30 requires it (decision 69 is YES), the suspend of the write data transfer is effected in process 70. In this example, suspend process 70 is effected simply by controller 30 extending the state of write enable signal WE_ as long as necessary. This suspension may be performed in either state (write enable signal WE_ held high or held low); Figure 6d illustrates suspend process 70 during the duration of write data word Dm(2), in which write enable signal WE_ is held low. Of course, controller 30 does not issue additional write data words D1n(A:) during suspend process 70. The end of the suspend period is effected merely by controller 30 driving a transition of write enable signal WE_, together with the next valid write data word Dm(3) in the example shown in Figure 6d, to continue the write data transfer (process 72).
[0072] And, as in the read data transfer case, the voltage levels of the data and control signals (input/output lines I/Ol through I/On, and the line for write enable signal WE ) are preferably at a lower voltage level than the conventional levels, for example with a 1.8 volt "swing" between the high and low logic levels. As discussed above in detail, this lower voltage bus will maintain the power consumed by this advanced write data transfer mode at or below that consumed in conventional flash memory systems operating in the normal operating mode, at half the data rate.
[0073] Referring back to Figure 5b in combination with Figure 6e, termination of the write data transfer is effected in the identical manner as the termination of the read data transfer. In process 74, controller 30 asserts address latch enable signal ALE to an active high level in process 74 to suspend the transfer, and then asserts command latch enable signal CLE to an active high level (while maintaining address latch enable signal ALE high) in process 76, which then terminates the write data transfer. Figure 6e illustrates the timing of the various signals in terminating a write data transfer. Write enable signal WE_ is either held at a high level as shown in Figure 6e, or taken to a high level from a low level after the last data word Dm(5) (in this example) has been latched. Following termination of the advanced mode write data transfer, effected by holding the high levels at address and command latch enable signals ALE, CLE, respectively, for a specified pulse width, the normal operating mode of flash memory device 10 and controller 30 is then again entered.
[0074] In this example, the normal operating mode is effectively a "default" operating mode, considering that the execution of a command is required to invoke the advanced mode, and considering that the operation of flash memory device 10 returns to the normal operating mode at the termination of the data transfer (i.e., without requiring execution of a command). Alternatively, flash memory device 10 may be configured so that execution of a command is required to enter both the advanced data transfer mode and the normal operating mode, such that once flash memory device 10 is in the advanced data transfer mode, it will remain in that mode until a command to return to the normal operating mode is issued by controller 30 and executed by flash memory device 10. Of course, such an approach involves additional overhead in the nature of command sequences.
[0075] Further in the alternative, it is contemplated that the "default" operating mode of flash memory device 10 may be the advanced data transfer mode, such that all data transfers are performed in the advanced mode unless a command is issued by controller 30 to place flash memory device 10 into the normal operating mode. According to this alternative embodiment of the invention, once flash memory device 10 is in the normal operating mode, completion of the data transfer will result in flash memory device 10 returning to the advanced data transfer mode.
[0076] Figure 7 illustrates the operation of flash memory device 10 according to this alternative preferred embodiment of the invention, in which the advanced data transfer mode is effectively a "default" mode. In process 80, flash memory device 10 and controller 30 are powered-up, or otherwise complete a reset operation, and enter the advanced operating mode in process 82, effectively as a default condition, without requiring issuance or execution of a command. In process 84, read and write operations are carried out in the advanced data transfer operating mode, effectively as described above relative to Figures 6b through 6d. In this advanced mode, it is contemplated that suspend operations and the like may be carried out as described above relative to Figure 6c, for example; it is further contemplated that other operations, such as address, command, and status communication operations, may still follow the normal operating mode approach if desired.
[0077] In process 86, flash memory card 25 according to this preferred embodiment of the invention prepares for a normal, or "legacy", data transfer by controller 30 issuing an address value to flash memory device 10, indicating the memory location at which the normal operating mode transfer is to begin. In process 88, controller 30 issues a command sequence to initiate the normal operating mode; it is contemplated that this command sequence will substantially correspond to that described above relative to Figure 6a, with the command sequence itself preferably operating according to the normal operating mode (contemplated that the command code value is a single byte value). In response to command 88, flash memory device 10 performs a normal operating mode read or write data transfer operation, for example as described above relative to Figures 4c and 4d, depending upon the direction of the data transfer. In this embodiment of the invention, controller 30 preferably issues both the read data strobe and the write data strobe clock signals, as described above.
[0078] And, according to this alternative preferred embodiment of the invention, the normal operating mode is exited upon completion of the data transfer. In the example of Figure 7, similarly as described above relative to Figures 5a and 5b, termination of the data transfer by controller 30 issuing a suspend signal (e.g., an active level on the address latch enable signal) in process 92, followed by controller 30 terminating the transfer in process 93 (e.g., by issuing an active level of the command latch enable signal). Upon termination of the normal operating mode data transfer according to this preferred embodiment of the invention, control returns to process 84, in which the advanced data transfer mode is again entered, and read and write data transfer operations carried out as desired in process 84.
[0079] It is contemplated that other alternative approaches to entry and exiting the various operating modes of flash memory device 10, beyond this alternative preferred embodiment of the invention, will be apparent to those skilled in the art having reference to this specification, and also that these and such other alternative implementations are within the scope of this invention as claimed.
[0080] Referring now to Figures 8a through 8e, the timing of signals between flash memory device 10 and controller 30 in the context of flash memory card 25, according to a second preferred embodiment of the invention will now be described in detail. The overall processes of entry into, exit from, and operation during the advanced mode according to this second preferred embodiment of the invention preferably follow the processes described above relative to Figure 5 a for a read operation, and to Figure 5b for a write operation. As such, a detailed description of those processes will not be repeated here in connection with Figures 8a through 8e.
[0081] As described above relative to the first preferred embodiment of the invention, flash memory device 10 and controller 30 are in the normal operating ("legacy") mode following power -up. As such, read and write operations (if any) in this normal mode are carried out as desired by the user. Entry into the advanced operating mode for a read operation is then performed by controller 30 issuing a memory address value, corresponding to the initial memory address from which data will be read in this advanced operating mode, to flash memory device 10 in the normal operating mode. As before, this memory address is placed on input/output lines I/Ol through I/On in combination with an active level on the address latch enable signal. ALE.
[0082] After the memory address is communicated, controller 30 issues an "initiate data transfer", or "IDT", command sequence to flash memory device 10 as before, by chip enable signal CE_ active low, address latch enable signal ALE inactive low, and command latch enable signal CLE active high. Figure 8a illustrates this operation. The rising edge of an active low pulse of write enable signal WE_ serves as the data strobe for the IDT command value IDT CMD (which is a binary word having a value different from other assigned command values) driven onto input/output lines I/Ol through I/On by controller 30. After a specified time following write enable signal WE_ being taken high, controller 30 places input/output lines I/Ol through I/On into a high-impedance state.
[0083] According to this second preferred embodiment of the invention, flash memory device 10 will take control of, and drive, the read enable strobe signal RE_. Accordingly, as shown in Figure 8a, upon time treι elapsing after the rising edge of the write enable signal WE_ that strobes the IDT command, controller 30 releases control of its read enable signal RE_. Control logic 18 of flash memory device 10 can then drive the state of corresponding line RE_ without contending with controller 30. Flash memory device 10 then begins performing the high-speed, advanced mode, read data transfer. According to this second preferred embodiment of the invention, as shown in Figure 8a, flash memory device 10 presents the data from the addressed memory cells at a higher data rate than in the legacy mode, in combination with a higher frequency read enable signal RE_ than is available in the legacy mode. [0084] For example, flash memory device 10 may present the output data at input/output lines I/O in this advanced mode at twice the frequency at which data is presented in the legacy mode, in combination with its driving of the read enable signal RE_ at twice the frequency of that signal in the legacy mode. For the example in which the maximum available data rate and read strobe frequency in the legacy mode is 25 MHz, the advanced mode data rate and the frequency of read enable signal RE_ can be as high as 50 MHz. Because flash memory device 10 is itself sourcing read enable signal RE_ and also the data words, the frequencies with which these signals are produced by flash memory device 10 is not under the direct control of controller 30.
[0085] Figure 8a illustrates this advanced mode read operation. The read data transfer process begins with flash memory device 10 issuing the first valid output data word D out(O), following the elapse of a non-zero access time after the rising edge of write enable signal WE_. After the first output data word Dout(0), flash memory device 10 then begins issuing active pulses of read enable signal RE_, synchronous with additional output data words Dout(l) et seq. According to this preferred embodiment of the invention, one data word Dout(A:) is issued synchronously with each full cycle of the read enable signal RE_. In the example of Figure 8a, the falling edge of read enable signal RE_ is the signal edge with which the data words are synchronous; of course, the rising edge of read enable signal RE_ {i.e., read enable signal "RE") may instead be the operative edge. As shown in Figure 8 a, each output data word Dout(A:) follows its corresponding falling edge of read enable signal RE_ by a non-zero access time. Alternatively, each falling edge of read enable signal RE_ may be issued (or delayed to be issued) to controller 30 within its corresponding valid data word Dout(&).
[0086] According to this second preferred embodiment of the invention, therefore, the rate at which flash memory device 10 presents data to controller 30 via input/output lines I/Ol through I/On, in this advanced mode, is substantially faster than the data rate in the normal operating mode (Figure 4d), approaching twice the data rate in typical realizations. This higher data rate is in part enabled by permitting flash memory device 10 to issue the read data strobe edges of read enable signal RE_, which eliminates the propagation delay and necessary timing windows that would be involved if controller 30 were issuing these read data strobe edges. In addition, as described above in connection with the first preferred embodiment of the invention, this increased data rate at input/output lines 1/01 through I/On is attained without dramatically increasing the power consumption of flash memory device 10 and controller 30, by using a reduced voltage swing of the data signal (and of read enable signal RE_, if desired). As described above, the nominal voltage swing of these lines is substantially reduced from this conventional 3.3v bus level, for example to a nominal voltage swing at about 1.80 volts.
[0087] For the example of a sixteen -bit input/output bus interface between flash memory device 10 and controller 30 (i.e., there are sixteen input/output lines I/Ol through I/O16), this second preferred embodiment of the invention involves only slightly more power consumption than that of the first preferred embodiment of the invention. As described above, at data rate of 50 MHz, the charging frequency for input/output lines I/Ol through I/On will be 25 MHz according to this preferred embodiment of the invention. The current h consumed for a single input/output line \J0k can thus be calculated:
Ik = 25 * 0.065(1.8)=2.925 mA
using the typical 1.8 volt swing between the high and low data levels. However, because read enable signal RE_ is operating at twice the frequency as in the normal operating mode and in the first preferred embodiment of the invention, and as such its current consumption will be twice that of a single input/output line VOk:
Im = 50* 0.065(1.8)=2 * 2.925mA =5.85OmA
Accordingly, the overall current consumed in the advanced operating mode for this example, for the case of sixteen input/output lines I/O 1 through I/O 16, will therefore be :
I11M= 16(2.925) + 5.850 = 52.65 mA which is slightly more than what would be consumed according to the first preferred embodiment of the invention (i.e., 49.73 mA). The current consumed for conventional data transfer, for the case of a sixteen -bit I/O bus, would be, following the description above:
Itotal = 16(2.681) + 2(2.681) = 48.62 mA which is slightly lower than the 52.65 mA according to this second preferred embodiment of the invention. However, even though the current consumed according to this embodiment of the invention is slightly higher than the conventional implementation, this current level is attained at a lower voltage swing (1.8 volts versus 3.3 volts) for the input/output signals. As a result, the power consumed in this advanced operating mode is substantially lower than that consumed in conventional flash memory cards. According to these examples, the power consumed in a conventional sixteen I/O flash memory in the normal operating mode will be about 160 mW (3.3 volts times 48.62 mA), while the power consumed by the example of the preferred embodiment of the invention described above will be about 95 mW (1.8 volts times 52.65 mA). This substantial reduction in power consumption is attained in combination with a substantial improvement in data transfer rate, approaching doubling of the data rate for large bursts.
[0088] As before, controller 30 may issue a suspend request to flash memory device 10, for example if its input buffer (from flash memory device 10) fills. The operation of flash memory device 10 in response to such a suspend request is shown in
Figure 8b. The suspend request is made by controller 30 asserting an active high level on address latch enable signal ALE during a high-speed read transfer. In response to this request, flash memory device 10 suspends read enable signal RE_ (either when at a high level as shown, or at a low level), delaying the next cycle of read enable signal RE_.
Because of the high data rate transfer, one or two additional data words, and the corresponding cycles of read enable signal RE_, may already be in the output "pipeline" of flash memory device 10, so that these corresponding data words may be output before flash memory device 10 reacts to the suspend request. In this example, controller 30 has asserted address latch enable signal ALE during output data word Dout(4), and flash memory device 10 responds by holding further cycles of read enable signal RE_ and transitions at input/output lines I/Ol through I/On during output data word Dout(6).
[0089] Figure 8c illustrates the termination of the advanced mode, high-speed read data transfer according to this preferred embodiment of the invention. As before, controller 30 terminates the high-speed data transfer by first issuing a suspend request by asserting an active high level of address latch enable signal ALE. During the suspend request, controller 30 terminates the data transfer operation by asserting an active high level on command latch enable signal CLE while address latch enable signal ALE is active high. In response, flash memory device 10 causes its output drivers to place input/output lines I/Ol through I/On into a high impedance state, and also releases its control of the conductor corresponding to read enable signal RE_. Controller 30 may now take control of these lines if appropriate for the next operation. [0090] Write operations in the advanced mode, according to this second preferred embodiment of the invention, will now be described relative to Figures 8d and 8e. As in the case of the read data transfer, the advanced mode is entered after flash memory device 10 and controller 30 have operated in the normal, or legacy, mode. Entry into the advanced data transfer mode for a write operation is performed similarly as for the advanced read data transfer described above relative to Figure 8a. As shown in Figure 8d, the advanced mode command value IDT CMD is issued by controller 30 in combination with an active high level for command latch enable CLE, and an active low pulse for write enable signal WE_. As before, address latch enable signal ALE is maintained at an inactive low level, and chip enable signal CE_ is maintained active low. The data write operation for this entry into the advanced mode is indicated by controller 30 maintaining read enable signal RE_ (not shown in Figure 8d) inactive high throughout the write operation. A specified time is then permitted to elapse between the rising edge of the pulse of write enable signal WE_ with the initiation command IDT CMD, and the falling edge of the first pulse of write enable signal WE_ corresponding to the first input data word D1n(O)-
[0091] During this advanced mode write data transfer, according to this second preferred embodiment of the invention, the frequency of cycles of write enable signal WE_ is increased, for example to twice the frequency of that used in writes in the normal mode. Falling edges of write enable signal WE_ serve as write data strobes in this example. And also, in this advanced mode as well as in the normal mode, write enable signal WE_ is asserted by controller 30, in combination with the data values driven by controller 30 on input/output lines I/Ol through I/On. As shown in Figure 8d, controller 30 issues a new valid write data word D1n(A:) onto input/output lines I/Ol through I/On synchronously with each falling edge of write enable signal WE_. Because the frequency of write enable signal WE_ is doubled, in this example, the write data transfer rate in this advanced mode can approach twice the data rate of a normal operating mode write operation. For example, if the maximum write data transfer rate, and write enable signal frequency, is 25 MHz in the normal mode, the data transfer rate and write enable signal frequency may be increased to as high as 50 MHz in the advanced mode according to this second preferred embodiment of the invention. Flash memory device 10 is constructed, according to this embodiment of the invention, so that it can receive and process data at that higher rate. Of course, controller 30 may use an actual write enable signal frequency and data rate at a frequency lower than the maximum (e.g., 50 MHz), depending on the system application and the rate at which controller 30 is itself processing data.
[0092] Also according to this embodiment of the invention, a suspend may be inserted into the advanced mode write data transfer. In this example, as before, controller
30 suspends the write data transfer simply by extending the state of write enable signal
WE_ as long as necessary, as shown in Figure 8d. This suspension may be performed in either state (write enable signal WE_ held high or held low). New data words Dm(k) are not issued, of course, during this suspend period. The suspend period is ended by controller 30 driving the next cycle of write enable signal WE_, together with the next valid write data word Din(3) in the example shown in Figure 8d, to continue the write data transfer.
[0093] And, as in the read data transfer case, the voltage levels of the data and control signals (input/output lines I/Ol through I/On, and the line for write enable signal WE ) are preferably at a lower voltage level than the conventional levels, for example with a 1.8 volt "swing" between the high and low logic levels. As discussed above in detail, this lower voltage bus will maintain the power consumed by this advanced write data transfer mode at or below that consumed in conventional flash memory systems operating in the normal operating mode, at half the data rate.
[0094] Referring now to Figure 8e, the advanced mode write data transfer is performed identically as the termination of an advanced read data transfer according to this second preferred embodiment of the invention. Termination of the advanced mode is performed by controller 30 driving address latch enable signal ALE to an active high level to suspend the write transfer, during which time controller 30 asserts command latch enable signal CLE to an active high level (while maintaining address latch enable signal ALE high) to terminate the write data transfer. Write enable signal WE_ is either held at or taken to a high level after the last data word Din(5) (in this example) has been latched. Following termination of the advanced mode write data transfer, effected by holding the high levels at address and command latch enable signals ALE, CLE, respectively, for a specified pulse width, the normal operating mode of flash memory device 10 and controller 30 is then again entered. [0095] According to this second preferred embodiment of the invention, therefore, the advanced, or high-speed, data transfer mode of operation is carried out in an alternative manner, by permitting the use of higher frequency strobe signals to increase the data rate. It is contemplated that this operation, according to the second preferred embodiment of the invention, may be more compatible with the desired operation in some flash memory applications.
[0096] Referring back to Figure 2, and according to a third preferred embodiment of the invention, both of the read enable RE_ signal and the write enable WE_ signal are bidirectional. For read operations in a normal operating mode, the external device that is the destination of data being read from flash memory array 12 is the source of the read data strobe, which is then conveyed as an input to flash memory device 10 as the read enable RE_ signal. Write operations, in this normal operating mode, the external device that is providing the input data sources the write data strobe as the write enable WE_ signal, synchronously with the placing of the input data at input terminals I/Ol through I/On. In read operations in an advanced operating mode according to the preferred embodiment of the invention, as will be described in further detail below, control logic 18 issues two read data strobes, phase-shifted from one another, with one of the read data strobes being the read enable RE_ signal and the other being the write enable WE_ signal. An edge, or transition, of each of these signals will be synchronous with data read from flash memory array 12 and communicated via data register 14, I/O control circuit 20 and input/output terminals I/Ol through I/On. Similarly, write operations will be carried out in the advanced operating mode by using both the read enable RE_ signal and the write enable WE_ signal as write data strobes, issued by the data source to flash memory device 10.
[0097] In this third preferred embodiment of the invention, referring to Figure 3, line RE_ carries the data strobe for legacy mode read operations (data read from flash memory 10 and communicated to controller 30), and as such is connected to terminal RE_ of flash memory device 10 (Figure 2). As mentioned above, according to this third preferred embodiment of the invention, line RE_ is bidirectional, with the source of the read data strobe depending on the current operating mode of flash memory device 10. In a normal operating mode, controller 30 sources the read data strobe, in response to which flash memory device 10 maintains as valid data it presents on signal lines I/Ol through
I/On. In an advanced operating mode according to the preferred embodiment of the invention, flash memory device 10 sources the read data strobe on line RE_ for data transfer from flash memory device 10 to controller 30. And as will also be described in detail below, controller 30 will also strobe line RE_ during advanced mode write operations. Therefore, similarly as line WE_, control line RE_ is involved in both read and write operations in the advanced data transfer mode according to the preferred embodiments of this invention, to provide a second phase-shifted strobe signal that is used to strobe alternating data words in both read and write operations.
[0098] As will be described in further detail below, commands communicated by controller 30 over signal lines I/Ol through I/On are synchronous with a read data strobe source on signal line RE_, regardless of the operating mode in which flash memory device 10 is transferring data to controller 30.
[0099] According to the preferred embodiment of the invention, therefore, flash memory device 10 provides an advanced, higher performance, read and write operating mode, and controller 30 is constructed to take advantage of that advanced mode. The operation of flash memory device 10 and controller 30 in utilizing this advanced mode according to this third preferred embodiment of this invention will now be described in detail, in connection with the flow diagrams of Figure 5a and 5b, and the timing diagrams of Figures 9a through 9e.
[0100] Figures 5 a and 9a through 9c illustrate the operation of flash memory device 10 in performing a data read operation (i.e., from flash memory device 10 to controller 30, in flash memory card 25). In process 40 of Figure 5a, flash memory device 10 and controller 30 are powered-up, which places both of these devices into the normal operating mode (process 42), as described above relative to Figures 4a through 4d. In process 44, read and write operations (if any) in this normal mode are carried out in this normal operating ("legacy") mode.
[0101] Entry into the advanced read operating mode begins with process 46, in which controller 30 issues a memory address value to flash memory device 10 according to the normal operating mode, as described above relative to Figure 4b. The memory address issued by controller 30 in process 46 is the initial memory address from which data will be read in this advanced operating mode, and preferably follows the transmission of the corresponding read address input command as described above. In process 48, controller 30 issues an "initiate data transfer", or "IDT", command sequence to flash memory device 10. Figure 9a illustrates this operation in further detail.
[0102] According to the preferred embodiment of the invention, an "IDT read" command is issued by controller 30 to flash memory device 10 to initiate the advanced data transfer mode in process 48. This command is issued in a similar manner as the issuing of commands described above relative to Figure 4a, with controller 30 driving chip enable signal CE_ active low, address latch enable signal ALE inactive low, and command latch enable signal CLE active high. The rising edge of an active low pulse of write enable signal WE_ serves as the data strobe for the IDT command value IDT RD CMD (which is a binary word having a value different from other assigned command values) driven onto input/output lines I/Ol through I/On by controller 30. After a specified time following write enable signal WE_ being taken high, controller 30 places input/output lines I/Ol through I/On into a high -impedance state. And, after another elapsed time treι following the rising edge of the write enable signal WE_, when strobing in the IDT read command, controller 30 then also releases control of its read enable signal RE_, permitting control logic 18 of flash memory device 10 to drive the state of corresponding lines RE_ and WE_ (without risking data contention with controller 30). According to this preferred embodiment of the invention, the direction of the advanced mode data transfer {i.e., either a write or a read) is established by the value of the IDT command upon entry into the advanced data transfer mode, which permits both of the read enable RE_ and write enable WE_ signals to be used in the data transfer itself, as will be described below.
[0103] Alternatively, the entry into the advanced data transfer mode, and the indication of whether a read or write operation in this mode is to be carried out, may be communicated from controller 30 to flash memory device 10 in other ways. For example, a particular sequence of transitions of control signals {e.g., on one or more of the lines of control bus CTRL including one or more of the signal lines connected to the ALE, CLE, WP_, and CE_ lines, along with the read enable RE_ and write enable WE_ signals). It is contemplated that these and other alternative approaches to entering the advanced data transfer mode, either or both for read and write operations, will be apparent to those skilled in the art having reference to this description [0104] Once the IDT read command has been latched into and executed by flash memory device 10, flash memory device 10 then begins executing a high-speed mode read data transfer process 50. As shown in Figure 9a, this read data transfer process begins with flash memory device 10 issuing the first valid output data word Dout(0), following the elapse of a non-zero access time after the rising edge of write enable signal WE_. Once it presents this first output data word Dout(0), flash memory device 10 then begins issuing active pulses of both read enable signal RE_ and write enable signal WE_, synchronous with alternating ones of additional output data words Dout(l) et seq. According to this preferred embodiment of the invention, read enable signal RE_ and write enable signal WE_ are out-of-phase with one another, with the same edge of each {e.g., falling edge in this example, although of course rising edges may alternatively be used) clocking a corresponding data word. As shown in Figure 9a, write enable signal WE_ is 180° out of phase with read enable signal RE_ in this advanced mode read operation. This complementary phase relationship is not essential for this operation according to this preferred embodiment of the invention, because the strobing of output data words will occur upon the next alternate falling edge, whenever it occurs; however, the complementary phase relationship is desirable to maximize the data transfer rate at the fastest specified level. As shown in Figure 9a, one data word Dout(£) is issued synchronously with each falling edge of the read enable signal RE_ and write enable signal WE_ driven by flash memory device 10 itself. In the example of Figure 9a, each output data word Dout(£) follows its corresponding strobe edge by a non-zero access time; alternatively, each read enable signal RE_ and write enable signal WE_ falling edge may be issued (or delayed to be issued) to controller 30 within its corresponding valid data word Dout(£).
[0105] According to the preferred embodiment of the invention, therefore, the rate at which flash memory device 10 presents data to controller 30 via input/output lines I/Ol through I/On, in this advanced mode, is substantially faster than the data rate in the normal operating mode (Figure 4d), approaching twice the data rate in typical realizations. This higher data rate is in part enabled by permitting flash memory device 10 to issue the read data strobe edges of read enable signal RE_ and write enable signal WE_, which eliminates the propagation delay and necessary timing windows that would be involved if controller 30 were issuing these read data strobe edges. In addition, the frequency of falling strobe edges for these two signals can approach twice that of a single signal. The write enable signal WE_ is available for use in this read operation, because the direction of the data transfer is set by the IDT read command value.
[0106] As will be apparent to those skilled in the art, however, the increased rate at which output data is presented on input/output lines I/Ol through I/On, with all other factors equal, substantially increases the power dissipation within flash memory card 25, primarily from the output drive circuit within I/O control circuit 20 of flash memory device
10 in this read operation. This power consumption is exacerbated as the data word width
(i.e., the number n of input/output lines I/Ol through I/On) increase, as is the modern trend. According to the preferred embodiment of the invention, this power consumption is greatly reduced by reducing the voltage swing of the output signals on input/output lines I/Ol through I/On as will now be described.
[0107] Conventional flash memory devices utilize the well-known 3.3 volt bus standard, in which the minimum high level output voltage V0H is 2.4 volts and the maximum low level output voltage VOL is 0.4 volts, and for which the nominal voltage swing is about 3.3 volts. According to this standard, as well known in the art, these voltages are based on a power supply voltage that is nominally at 3.30 volts, and which has a specification range of between 2.70 volts and 3.60 volts.
[0108] According to the preferred embodiment of the invention, the bus voltage is substantially reduced from this conventional 3.3v bus level, for example to a bus voltage of about 1.8 volts, defining the nominal voltage swing at about 1.80 volts. In this case, an example of the minimum high output level voltage VOH-R limit may be about 1.44 volts
(80% of the nominal power supply voltage) and an example of the maximum low output level voltage VOL-R maY be about 0.36 volts (20% of the nominal power supply voltage). In this reduced voltage operation, these voltages are based on a power supply voltage that is nominally at 1.80 volts, and which is permitted to range from about 1.60 volts to about
2.0 volts. It can be readily calculated that the current consumed in this advanced operating mode operation is not substantially higher, and may be slightly lower, than in the normal operating mode at the higher voltage swing, even though the data rate is higher. This is because the voltages to which the parasitic capacitances must be charged, by data transitions at each output, are lower than in the normal operating mode at the higher voltage swing. However, the lower voltage swing of the input/output signals results in the power consumption in this advanced operating mode to be substantially lower than that consumed in conventional flash memory cards. This substantial reduction in power consumption is attained in combination with a substantial improvement in data transfer rate, approaching doubling of the data rate for large bursts.
[0109] According to the preferred embodiment of the invention, therefore, in which the advanced read data transfer is executed at these lower bus voltages (relative to conventional flash memory devices), the current consumed in the advanced mode is no worse than that consumed by conventional flash memory devices in the normal operating mode. And, according to this preferred embodiment of the invention in which flash memory device 10 has the capability of operating in the normal operating mode as well, the lower bus voltage is used in both the advanced mode and the normal operating mode, as well as for other operations including the communication of commands and address value. As such, flash memory device 10 consumes less power, in its transfer of data, than conventional flash memory devices.
[0110] As evident from the foregoing, command and address signals are communicated in the normal operating mode. For ease of implementation, the bus voltage for the communication of these signals is also preferably maintained at the lower bus voltage (e.g., 1.8 volts), providing additional reduction in the power consumption of flash memory card 25.
[0111] Referring back to Figure 5 a, flash memory device 10 according to this embodiment of the invention is capable of responding to a suspend request from controller 30. It is contemplated, according to this invention, that a suspend of the read data transfer may be deemed necessary by controller 30 for any one of a number of reasons, for example if its internal receive data buffer is full. As such, decision 51 of Figure 5a determines whether such a suspend is required. If not, the high-speed read data transfer continues in process 56, in the manner described above relative to Figure 9a.
[0112] If controller 30 requires a suspend of the read data transfer (decision 51 is
YES), it issues a suspend request in process 52. In this exemplary implementation, this request is made by controller 30 asserting an active high level on address latch enable signal ALE during the read transfer operation. Figure 9b illustrates such a suspend operation, occurring during a read data transfer in the advanced mode (i.e., after the mode has been invoked and the data transfer has begun). In the example of Figure 9b, controller 30 requests the data transfer suspend by asserting address latch enable signal ALE during the data transfer from flash memory device 10 to controller 30. In response, flash memory device 10 suspends read enable signal RE_ and write enable signal WE_ (either when at a low level or a high level, as shown), and thus delays the issuing of a next data word after read enable signal RE_ and write enable signal WE_ are suspended. Given the rapid switching rate of read enable signal RE_, write enable signal WE_, and input/output lines I/Ol through I/On in this advanced mode, it is contemplated that one or two additional data words, and the corresponding edges of read enable signal RE_ and write enable signal WE_, may be driven by flash memory device 10 after address latch enable signal ALE is driven active high to request the suspend. In this example, controller 30 has asserted address latch enable signal ALE during output data word Dout(4), and flash memory device 10 responds by holding further transitions of read enable signal RE_, write enable signal WE_, and input/output lines I/Ol through I/On during output data word Dout(6).
[0113] This suspension of further data transfer continues until controller 30 executes process 54 to inactivate address latch enable signal ALE, thus ending the suspend. As shown in Figure 9b, the suspend state is ended upon controller 30 taking address latch enable signal ALE to an inactive low state. According to this embodiment of the invention, this transition of address latch enable signal ALE serves as the read data strobe for the next output data word from flash memory device 10, namely data word Dout(7) in this example. After this initial post-suspend data word, flash memory device 10 again generates the strobe signals by asserting transitions of read enable signal RE_ and write enable signal WE_ as shown. The next operative transition of write enable signal WE_ in this example, is the strobe for the second output data word Dout(8) following the end of the suspend period, and the next operate transition of read enable signal RE_ is the strobe for the third output data word Dout(9) after the suspend period. The advanced mode read data transfer continues, in process 56, as shown in Figure 9b.
[0114] Referring back to Figure 5a, the advanced mode read data transfer continues until such time as controller 30 wishes to terminate the transfer, which it indicates to flash memory device 10 in processes 58, 59. Typically, this transfer will be terminated upon controller 30 determining that the end of a page within flash memory device 10 is being reached, although the transfer may also be terminated by controller 30 for other reasons (e.g., upon receiving all of the desired data for the operation).
[0115] According to this example, to terminate this data transfer, controller 30 first issues a suspend in process 58, for example by asserting an active high level of address latch enable signal ALE as described above. Figure 9c illustrates this example of the termination processes 58, 59, within which is shown the transition of address latch enable signal ALE during the advanced read data transfer operation. This suspend operation of process 58 is transformed into termination of the advanced read data transfer by controller 30 performing process 59 during the suspend operation. Alternatively, process 59 may be performed after flash memory device 10 itself determines that its output data has reached the end of a page, in which case flash memory device 10 itself maintains read enable signal RE_ and write enable signal WE_ at their last levels, and maintains the current (i.e., last) output data word on input/output lines I/Ol through I/On; in this case, address latch enable signal ALE will remain inactive low. In the example shown in Figure 9c, this data transfer is terminated by controller 30 asserting an active high level on command latch enable signal CLE while address latch enable signal ALE is active high. In response to this transition of command latch enable signal CLE, flash memory device 10 controls its output drivers to place input/output lines I/Ol through I/On into a high impedance state, and also releases its control of the conductor corresponding to read enable signal RE_ and write enable signal WE_, in both cases permitting controller 30 to take control of these lines when appropriate, while avoiding data contention issues. As shown in the example of Figure 9c, because the suspend and terminate operations occurred with read enable signal RE_ and write enable signal WE_ at a low level, controller 30 will drive an inactive high level on the corresponding line once it takes control of the read enable signal RE_, and write enable signal WE_ causing a transition as shown; if the suspend and terminate operations occurred with either or both of these signals already at a high level, there would of course be no transition on that line.
[0116] Flash memory device 10 then returns to the normal operating mode
("legacy" mode), passing control back to process 44 in the flow diagram of Figure 5a. A new advanced mode read data transfer will require another instance of initiate process 48, according to this preferred embodiment of the invention. [0117] Further in the alternative, an unconditional termination will occur if controller 30 de -asserts chip enable signal CE_. However, it is contemplated that this uncontrolled termination could result in "glitches" and other spurious and unspecified events both internally to and externally from flash memory device 10 and controller 30.
[0118] According to this preferred embodiment of the invention, an advanced, high performance, mode is also provided for the transfer of data from controller 30 to flash memory device 10, in other words for write data transfer operations. The flow diagram of Figure 5b, together with the timing diagrams of Figures 9a and 9d through 9e, illustrate this operation, as will now be described.
[0119] To effect the advanced mode write data transfer, flash memory device 10 begins from the normal operating mode, as entered in process 60. As in the case of the read data transfer, normal mode operations (if any) may first be carried out, in process 62. In process 64, controller 30 issues an address value to flash memory device 10, in this normal operating mode as described above relative to Figure 4b. And in process 66, controller 66 initiates the advanced data transfer mode in similar fashion as performed for the advanced read data transfer described above relative to Figure 9a. It is contemplated that the write data transfer in this advanced mode will be executed, through process 66, substantially identically as was the read data transfer, except with a different command value IDT WR CMD, to indicate that the advanced mode data transfer is a write operation (controller 30 to flash memory device 10) rather than a read. This different value permits both of the write enable signal WE_ and the read enable signal RE_ to be used within the write transfer itself, as will be described below.
[0120] In process 68, controller 30 and flash memory device 10 carry out the advanced write data transfer. Figure 9d illustrates the timing of signals in an example of this operation, including process 66 in which the combination of command value IDT WR CMD, an active high level for command latch enable CLE, and an active low pulse for write enable signal WE_ are issued by controller 30 to flash memory device 10, thus initiating the advanced mode data transfer. As in the previous example, address latch enable signal ALE is maintained at an inactive low level, and chip enable signal CE_ is maintained active low. And because this operation will be a data write, read enable signal RE_ (not shown in Figure 9d) will be held inactive high by controller 30 throughout. Because write data transfer process 68 remains under the full control of controller 30, in this embodiment of the invention, the latency between the issuing of the command IDT WR CMD and the beginning of the write data transfer can be much shorter than that prior to the first output data word in the read data transfer (Figure 9a). Preferably, a specified time elapses between the rising edge of the pulse of write enable signal WE_ corresponding to the initiation command IDT WR CMD, and the falling edge of the first pulse of write enable signal WE_ (or read enable signal RE) corresponding to the first input data word Dm(0) as shown.
[0121] Once the write data transfer begins, in this preferred embodiment of the invention, falling edges of write enable signal WE_ and read enable signal RE_ serve as write data strobes, asserted by controller 30. Of course, rising edges of these signals may alternatively be used. In addition, as in the case of the read data transfer, the data transfer rate in this write operation is increased by write enable signal WE_ and read enable signal
RE_ having an out-of-phase relationship with one another, preferably a 180° phase relationship to maximize the data transfer rate. As shown in Figure 9d, this permits controller 30 to issue a new valid write data word D1n(A:) onto input/output lines I/Ol through I/On synchronously with each falling edge of both write enable signal WE_ and read enable signal RE_. As a result, the write data transfer rate in this advanced mode can approach twice the data rate of a normal operating mode write operation, for the same frequency of write enable signal WE_ and read enable signal RE_ as in the normal, legacy, operating mode.
[0122] According to this embodiment of the invention, referring back to Figure 5b, suspend decision 69 may also be performed in the advanced mode write data transfer. Typically, the need for a write suspend is determined solely by controller 30, it being contemplated that flash memory device 10 can receive input data at this data rate without buffer overflow, etc. If no suspend is necessary (decision 69 is NO), the data transfer continues in process 72. If controller 30 requires it (decision 69 is YES), the suspend of the write data transfer is effected in process 70. In this example, suspend process 70 is effected simply by controller 30 extending the state of write enable signal WE_ and read enable signal RE_ as long as necessary. This suspension may be performed in either state (write enable signal WE_ and read enable signal RE_ held high or held low); Figure 9d illustrates suspend process 70 during the duration of write data word Din(2), in which write enable signal WE_ is held low and read enable signal RE_ is held high. Of course, controller 30 does not issue additional write data words Dm(k) during suspend process 70. The end of the suspend period is effected merely by controller 30 driving a falling edge transition of write enable signal WE_ or read enable signal RE_, together with the next valid write data word Dm(3) in the example shown in Figure 9d, to continue the write data transfer (process 72).
[0123] And, as in the read data transfer case, the voltage levels of the data and control signals (input/output lines I/Ol through I/On, and the lines for write enable signal WE_ and read enable signal RE ) are preferably at a lower voltage level than the conventional levels, for example with a 1.8 volt "swing" between the high and low logic levels. As discussed above in detail, this lower voltage bus will maintain the power consumed by this advanced write data transfer mode at or below that consumed in conventional flash memory systems operating in the normal operating mode, at half the data rate.
[0124] Referring back to Figure 5b in combination with Figure 9e, termination of the write data transfer is effected in the identical manner as the termination of the read data transfer. In process 74, controller 30 asserts address latch enable signal ALE to an active high level in process 74 to suspend the transfer, and then asserts command latch enable signal CLE to an active high level (while maintaining address latch enable signal ALE high) in process 76, which then terminates the write data transfer. Figure 9e illustrates the timing of the various signals in terminating a write data transfer. Write enable signal WE_ and read enable signal RE_ are either held at or driven to a high level as shown in Figure 9e, after the last data word Din(5) (in this example) has been latched. Following termination of the advanced mode write data transfer, effected by holding the high levels at address and command latch enable signals ALE, CLE, respectively, for a specified pulse width, the normal operating mode of flash memory device 10 and controller 30 is then again entered.
[0125] In this example, the normal operating mode is effectively a "default" operating mode, considering that the execution of a command is required to invoke the advanced mode, and considering that the operation of flash memory device 10 returns to the normal operating mode at the termination of the data transfer (i.e., without requiring execution of a command). Alternatively, flash memory device 10 may be configured so that execution of a command is required to enter both the advanced data transfer mode and the normal operating mode, such that once flash memory device 10 is in the advanced data transfer mode, it will remain in that mode until a command to return to the normal operating mode is issued by controller 30 and executed by flash memory device 10. Of course, such an approach involves additional overhead in the nature of command sequences.
[0126] Further in the alternative, it is contemplated that the "default" operating mode of flash memory device 10 may be the advanced data transfer mode, such that all data transfers are effected in the advanced mode unless a command is issued by controller 30 to place flash memory device 10 into the normal operating mode. It is contemplated that, in this case, some indication of whether a read or a write advanced mode operation can be made by controller 30, to permit both the read and write enable signals to strobe data as discussed above. According to this alternative embodiment of the invention, once flash memory device 10 is in the normal operating mode, completion of the data transfer will result in flash memory device 10 returning to the advanced data transfer mode.
[0127] It is contemplated that other alternative approaches to entry and exiting the various operating modes of flash memory device 10 will be apparent to those skilled in the art having reference to this specification, and also that these and such other alternative implementations are within the scope of this invention as claimed.
[0128] Flash memory device 10, controller 30, and flash memory card 25 according to the preferred embodiments of the invention thus provide important advantages over conventional devices and systems. This invention enables high data transfer rates, approaching double the data rate of conventional devices and systems, while still providing command and signal compatibility with "legacy" devices that do not have the advanced capability. In addition, the lower bus voltage signals involved in the advanced data transfer mode maintain the overall device and system current and power consumption at near, or even below, that of conventional flash memory devices and systems.
[0129] As a result, it is contemplated that this invention can especially be beneficial in those digital system applications in which data transfer rates are especially critical. One such application, as discussed above, is in high-performance digital still cameras. In such cameras, the image resolution (and thus the data captured per image) now exceeds 10 megapixels, with up to 12.4 megapixel cameras now available on the market. The data transfer rate from the image sensor to flash memory is critical, however, as this data transfer rate is a direct factor in rate at which images can be captured, commonly experienced as "shutter lag" by the camera user. And because the camera user is concerned primarily with the absolute delay encountered (i.e., independent of the amount of data acquired in each image), as the image resolution increases, this load on the data transfer rate is exacerbated. Another potential application for such high data transfer rates is in the use of solid-state flash memory as mass storage media in computer systems, substantially replacing some or all of the magnetic disk drive mass storage conventionally used. The ability to use solid-state memory, rather than disk drives, is contemplated to enable further miniaturization and portability of computer systems, and also to greatly increase the functionality of modern portable and handheld systems.
[0130] While the present invention has been described according to its preferred embodiments, it is of course contemplated that modifications of, and alternatives to, these embodiments, such modifications and alternatives obtaining the advantages and benefits of this invention, will be apparent to thos48e of ordinary skill in the art having reference to this specification and its drawings. It is contemplated that such modifications and alternatives are within the scope of this invention as subsequently claimed herein.

Claims

WHAT IS CLAIMED IS:
1. A method of operating a flash memory device to communicate with a flash memory controller, comprising the steps of: in a normal operating mode, presenting data words to the controller over input/output lines responsive to transitions of a first polarity of a read data strobe signal received from the controller; executing a command received from the controller to initiate an advanced data transfer mode; then driving the read data strobe signal to the controller; and synchronously with transitions of both a first and a second polarity of the read data strobe signal and in the advanced data transfer mode, presenting data words over input/output lines to the controller corresponding to data stored in the flash memory device.
2. The method of claim 1, wherein the normal operating mode corresponds to a standardized specifications for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines; and wherein the presenting, driving, and presenting steps are performed using a second specified voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines, the high and low logic levels in the second specified voltage specification defining a substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
3. The method of claim 2, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
4. The method of claim 1, further comprising: after the executing step, receiving write data strobe signals from the controller; responsive to receiving transitions of both a first and a second polarity of the write data strobe signal, latching in data words on the input/output lines for storing in the flash memory device; and in the normal operating mode, latching in data words on the input/output lines for storing in the flash memory device responsive to transitions of a first polarity of the write data strobe signal received from the controller.
5. The method of claim 1, wherein the executing step is performed responsive to receiving an initiate command value on the input/output lines in combination with a transition of a first polarity of a write data strobe signal from the controller, and in combination with receiving a command latch enable signal from the controller, and further comprising: during the step of presenting data words to the controller in the advanced data transfer mode, and responsive to receiving a suspend request from the controller, holding a value of a data word on the input/output lines and holding a current state of the read enable signal; and responsive to receiving an end of the suspend request from the controller, resuming the step of presenting data words to the controller in the advanced data transfer mode and the step of driving the read data strobe signal.
6. The method of claim 5, wherein the suspend request corresponds to receiving a transition of a control signal from the controller; and further comprising: before the steps of presenting data words to the controller in the advanced data transfer mode and driving the read data strobe signal, receiving a memory address from the controller over the input/output lines in combination with a transition of a first polarity of a write data strobe signal from the controller, and in combination with receiving an address latch enable signal from the controller; wherein the suspend request corresponds to a transition of the address latch enable signal during the step of presenting data words to the controller in the advanced data transfer mode; and wherein the end of the suspend request corresponds to a second transition of the address latch enable signal.
7. A method of operating a flash memory device to communicate with a flash memory controller, comprising the steps of: in an advanced data transfer operating mode: driving the read data strobe signal to the controller and synchronously with transitions of both a first and a second polarity of the read data strobe signal; and presenting data words over input/output lines to the controller corresponding to data stored in the flash memory device; executing a command received from the controller to initiate a normal operating mode; and then presenting data words to the controller over input/output lines responsive to transitions of a first polarity of a read data strobe signal received from the controller.
8. The method of claim 7, wherein the normal operating mode corresponds to a standardized specifications for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines; and wherein the driving, and presenting steps are performed using a second specified voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines, the high and low logic levels in the second specified voltage specification defining a substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
9. The method of claim 8, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
10. The method of claim 7, further comprising: in the advanced data transfer mode, receiving write data strobe signals from the controller; and responsive to receiving transitions of both a first and a second polarity of the write data strobe signal, latching in data words on the input/output lines for storing in the flash memory device; and in the normal operating mode, latching in data words on the input/output lines for storing in the flash memory device responsive to transitions of a first polarity of the write data strobe signal received from the controller.
11. A method of operating a flash memory device to communicate with a flash memory controller, comprising the steps of: in a normal operating mode, presenting data words to the controller over input/output lines responsive to transitions of a selected polarity of a read data strobe signal received from the controller, the read data strobe signal having a maximum available frequency in the normal operating mode; executing a command received from the controller to initiate an advanced data transfer mode; then driving the read data strobe signal to the controller; and synchronously with transitions of a selected polarity of the read data strobe signal and in the advanced data transfer mode, presenting data words over input/output lines to the controller corresponding to data stored in the flash memory device; wherein the read data strobe signal in the advanced data transfer mode has a frequency higher than the maximum available frequency in the normal operating mode.
12. The method of claim 11, wherein the normal operating mode corresponds to standardized specifications for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines; and wherein the presenting, driving, and presenting steps are performed using a second specified voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines, the high and low logic levels in the second specified voltage specification defining a substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
13. The method of claim 12, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
14. The method of claim 11, further comprising: after the executing step, receiving write data strobe signals from the controller; responsive to receiving transitions of a selected polarity of the write data strobe signal, latching in data words on the input/output lines for storing in the flash memory device; and in the normal operating mode, latching in data words on the input/output lines for storing in the flash memory device responsive to transitions of a first polarity of the write data strobe signal received from the controller. wherein the write data strobe signal has a maximum available frequency in the normal operating mode; and wherein the write data strobe signal in the advanced data transfer mode has a frequency higher than the maximum available frequency in the normal operating mode.
15. The method of claim 11, wherein the executing step is performed responsive to receiving an initiate command value on the input/output lines in combination with a transition of a first polarity of a write data strobe signal from the controller, and in combination with receiving a command latch enable signal from the controller. and further comprising: during the step of presenting data words to the controller in the advanced data transfer mode, and responsive to receiving a suspend request from the controller, holding a value of a data word on the input/output lines and holding a current state of the read enable signal; and responsive to receiving an end of the suspend request from the controller, resuming the step of presenting data words to the controller in the advanced data transfer mode and the step of driving the read data strobe signal.
16. The method of claim 15, wherein the suspend request corresponds to receiving a transition of a control signal from the controller. and further comprising: before the steps of presenting data words to the controller in the advanced data transfer mode and driving the read data strobe signal, receiving a memory address from the controller over the input/output lines in combination with a transition of a first polarity of a write data strobe signal from the controller, and in combination with receiving an address latch enable signal from the controller; wherein the suspend request corresponds to a transition of the address latch enable signal during the step of presenting data words to the controller in the advanced data transfer mode; and wherein the end of the suspend request corresponds to a second transition of the address latch enable signal.
17. A method of operating a flash memory device to communicate with a flash memory controller, comprising the steps of: in an advanced data transfer operating mode: driving the read data strobe signal to the controller and synchronously with transitions of a selected polarity of the read data strobe signal; and presenting data words over input/output lines to the controller corresponding to data stored in the flash memory device; executing a command received from the controller to initiate a normal operating mode; and then presenting data words to the controller over input/output lines responsive to transitions of a selected polarity of a read data strobe signal received from the controller; wherein the read data strobe signal has a maximum available frequency in the normal operating mode; and wherein the read data strobe signal in the advanced data transfer mode has a frequency higher than the maximum available frequency in the normal operating mode.
18. The method of claim 17, wherein the normal operating mode corresponds to standardized specifications for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines; and wherein the driving, and presenting steps are performed using a second specified voltage specification defining high and low logic levels for the read data strobe signal and the data words over the input/output lines, the high and low logic levels in the second specified voltage specification defining a substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
19. The method of claim 18, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
20. A method of operating a flash memory device to communicate with a flash memory controller, comprising the steps of: in a normal operating mode, presenting data words to the controller over input/output lines responsive to a read data strobe signal received from the controller; in the normal operating mode, storing data words received from the controller over the input/output lines responsive to a write data strobe signal received from the controller; initiating an advanced read data transfer mode responsive to receiving an advanced mode signal from the controller; then driving the read data strobe signal and the write data strobe signal to the controller, the read and write data strobe signals being out of phase relative to one another; and synchronously with cycles of the read data strobe signal and the write data strobe signal, in the advanced read data transfer mode, presenting data words over input/output lines to the controller corresponding to data stored in the flash memory device.
21. The method of claim 20, wherein the normal operating mode corresponds to a standardized specification for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal, the write data strobe signal, and the data words over the input/output lines; and wherein the presenting, driving, and presenting steps are performed using a second specified voltage specification defining high and low logic levels for the read data strobe signal, the write data strobe signal, and the data words over the input/output lines, the high and low logic levels in the second specified voltage specification defining a substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
22. The method of claim 21, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
23. The method of claim 20, wherein the initiating step comprises: receiving an initiate read command value on the input/output lines in combination with a transition of the write data strobe signal from the controller, and in combination with receiving a command latch enable signal from the controller; and then executing a command to initiate the advanced read data transfer mode..
24. The method of claim 23, further comprising: during the step of presenting data words to the controller in the advanced data transfer mode, and responsive to receiving a suspend request from the controller, holding a value of a data word on the input/output lines, and holding a current state of the read enable signal and the write enable signal; and responsive to receiving an end of the suspend request from the controller, resuming the step of presenting data words to the controller in the advanced data transfer mode and the step of driving the read data strobe signal and the write data strobe signal.
25. The method of claim 23, wherein the suspend request corresponds to receiving a transition of a control signal from the controller; and further comprising: before the steps of presenting data words to the controller in the advanced data transfer mode and driving the read data strobe signal and the write data strobe signal, receiving a memory address from the controller over the input/output lines in combination with a transition of the write data strobe signal from the controller, and in combination with receiving an address latch enable signal from the controller; wherein the suspend request corresponds to a transition of the address latch enable signal during the step of presenting data words to the controller in the advanced data transfer mode; and wherein the end of the suspend request corresponds to a second transition of the address latch enable signal.
26. The method of claim 20, wherein the presenting of data words in the advanced data transfer mode, is synchronous with a first transition of the read data strobe signal and a first transition of the write data strobe signal.
27. The method of claim 20, further comprising: initiating an advanced write data transfer mode responsive to receiving an advanced mode signal from the controller; then receiving the read data strobe signal and the write data strobe signal to the controller, the read and write data strobe signals being out of phase relative to one another; and synchronously with cycles of the read data strobe signal and the write data strobe signal, in the advanced write data transfer mode, storing data words received over input/output lines from the controller in the flash memory device.
28. A method of operating a flash memory device to communicate with a flash memory controller, comprising the steps of: in an advanced read data transfer operating mode: driving a read data strobe signal and a write data strobe signal to the controller, the read data strobe signal being out-of-phase relative to the write data strobe signal; and presenting data words over input/output lines to the controller corresponding to data stored in the flash memory device synchronously with a transition of a selected polarity of each of the read data strobe signal and the write data strobe signal; executing a command received from the controller to initiate a normal operating mode; then presenting data words to the controller over input/output lines responsive to transitions of a selected polarity of the read data strobe signal received from the controller; and after the executing step, storing data words received from the controller over the input/output lines, responsive to transitions of a selected polarity of the write data strobe signal received from the controller.
29. The method of claim 28, wherein the normal operating mode corresponds to a standardized specification for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal, the write data strobe signal, and the data words over the input/output lines; and wherein the driving, and presenting steps are performed using a second specified voltage specification defining high and low logic levels for the read data strobe signal, the write data strobe signal, and the data words over the input/output lines, the high and low logic levels in the second specified voltage specification defining a substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
30. The method of claim 29, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
31. A flash memory device, comprising: at least one memory array comprised of non-volatile memory cells arranged in rows and columns; a data register, for storing data corresponding to stored states of the memory cells in the at least one memory array; and control circuitry, coupled to the data register, coupled to input/output terminals, and coupled to a plurality of control terminals, for receiving data from the input/output terminals and for presenting data to the input/output terminals, and for controlling the operation of the device in a normal operating mode and in an advanced mode, responsive to control signals received at the control terminals; wherein, in the normal operating mode, the control circuitry presents data words at the input/output terminals responsive to transitions of a first polarity of a read data strobe signal received at a first one of the plurality of control terminals; and wherein, in the advanced operating mode, the control circuitry presents read data strobe signals at the one of the plurality of control terminals, and presents data words at the input/output terminals responsive to transitions of both the first polarity and a second polarity of the read data strobe signal.
32. The device of claim 31, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals; and wherein the control circuitry enters the advanced operating mode from the normal operating mode responsive to the command value corresponding to initiation of the advanced mode.
33. The device of claim 31, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals; and wherein the control circuitry enters the normal operating mode from the advanced operating mode responsive to the command value corresponding to initiation of the normal mode.
34. The device of claim 31, wherein the normal operating mode corresponds to a standardized specifications for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal and the data words at the input/output terminals; and wherein the control circuitry presents data words and the read data strobe signal according to a second specified voltage specification defining a substantially lower voltage for substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
35. The device of claim 34, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
36. The device of claim 31, wherein, in the advanced operating mode, the control circuitry latches data words received at the input/output terminals into the data register, responsive to transitions of both a first polarity and a second polarity of a write data strobe signal received at a second one of the plurality of control terminals; and wherein, in the normal operating mode, the control circuitry latches data words received at the input/output terminals into the data register, responsive to transitions of the first polarity of the write data strobe signal received at the second one of the plurality of control terminals.
37. The device of claim 31, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals in combination with a command latch enable signal received at a third one of the plurality of control terminals; wherein the control circuitry enters the advanced operating mode from the normal operating mode responsive to the command value corresponding to initiation of the advanced mode; wherein the control circuitry, in the advanced operating mode, holds a current value of a data word at the input/output terminals and a current state of the read enable signal at the first one of the plurality of control terminals responsive to receiving a suspend request signal at one of the plurality of control terminals; wherein the control circuitry resumes the presenting of data words to the controller in the advanced data transfer mode and the driving of the read data strobe signal responsive to receiving an end of the suspend request from the controller; wherein the control circuitry receives a memory address from the controller over the input/output lines in combination with a transition of a first polarity of a write data strobe signal from the controller, and in combination with receiving an address latch enable signal from the controller; and wherein the suspend request corresponds to a transition of the address latch enable signal during the presenting of data words to the controller in the advanced data transfer mode.
38. The device of claim 31, wherein the flash memory device is implemented in a flash memory subsystem that further comprises: a flash memory controller, having a host interface for interfacing to a host system; a data bus, coupled to the flash memory controller and; and a plurality of control lines, coupled to the flash memory controller; wherein the control circuitry of the flash memory device is coupled to the data bus and the plurality of control lines, and is for receiving data from and presenting data to the data bus, and for controlling the operation of the device in a normal operating mode and in an advanced mode, responsive to control signals received from the control lines.
39. A flash memory device, comprising: at least one memory array comprised of non-volatile memory cells arranged in rows and columns; a data register, for storing data corresponding to stored states of the memory cells in the at least one memory array; and control circuitry, coupled to the data register, coupled to input/output terminals, and coupled to a plurality of control terminals, for receiving data from the input/output terminals and for presenting data to the input/output terminals, and for controlling the operation of the device in a normal operating mode and in an advanced mode, responsive to control signals received at the control terminals; wherein, in the normal operating mode, the control circuitry presents data words at the input/output terminals responsive to transitions of a selected polarity of a read data strobe signal received at a first one of the plurality of control terminals, the read data strobe signal having a maximum available frequency in the normal operating mode; wherein, in the advanced operating mode, the control circuitry presents read data strobe signals at the one of the plurality of control terminals, and presents data words at the input/output terminals responsive to transitions of a selected polarity of the read data strobe signal; and wherein the read data strobe signal in the advanced data transfer mode has a frequency higher than the maximum available frequency in the normal operating mode.
40. The device of claim 39, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals; and wherein the control circuitry enters the advanced operating mode from the normal operating mode responsive to the command value corresponding to initiation of the advanced mode.
41. The device of claim 39, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals; and wherein the control circuitry enters the normal operating mode from the advanced operating mode responsive to the command value corresponding to initiation of the normal mode.
42. The device of claim 39, wherein the normal operating mode corresponds to standardized specifications for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal and the data words at the input/output terminals; and wherein the control circuitry presents data words and the read data strobe signal according to a second specified voltage specification defining a substantially lower voltage for substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
43. The device of claim 42, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
44. The device of claim 39, wherein, in the advanced operating mode, the control circuitry latches data words received at the input/output terminals into the data register, responsive to transitions of a selected polarity of a write data strobe signal received at a second one of the plurality of control terminals; wherein the write data strobe signal has a maximum available frequency in the normal operating mode; wherein the write data strobe signal in the advanced data transfer mode has a frequency higher than the maximum available frequency in the normal operating mode; and wherein, in the normal operating mode, the control circuitry latches data words received at the input/output terminals into the data register, responsive to transitions of a first polarity of the write data strobe signal received at the second one of the plurality of control terminals;
45. The device of claim 39, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals in combination with a command latch enable signal received at a third one of the plurality of control terminals; wherein the control circuitry enters the advanced operating mode from the normal operating mode responsive to the command value corresponding to initiation of the advanced mode; wherein the control circuitry, in the advanced operating mode, holds a current value of a data word at the input/output terminals and a current state of the read enable signal at the first one of the plurality of control terminals responsive to receiving a suspend request signal at one of the plurality of control terminals; wherein the control circuitry resumes the presenting of data words to the controller in the advanced data transfer mode and the driving of the read data strobe signal responsive to receiving an end of the suspend request from the controller; wherein the control circuitry receives a memory address from the controller over the input/output lines in combination with a transition of a first polarity of a write data strobe signal from the controller, and in combination with receiving an address latch enable signal from the controller; and wherein the suspend request corresponds to a transition of the address latch enable signal during the presenting of data words to the controller in the advanced data transfer mode.
46. The device of claim 39, wherein the flash memory device is implemented in a flash memory subsystem that further comprises: a flash memory controller, having a host interface for interfacing to a host system; a data bus, coupled to the flash memory controller and; and a plurality of control lines, coupled to the flash memory controller; wherein the control circuitry of the flash memory device is coupled to the data bus and the plurality of control lines, and is for receiving data from and presenting data to the data bus, and for controlling the operation of the device in a normal operating mode and in an advanced mode, responsive to control signals received from the control lines.
47. A flash memory device, comprising: at least one memory array comprised of non- volatile memory cells arranged in rows and columns; a data register, for storing data corresponding to stored states of the memory cells in the at least one memory array; and control circuitry, coupled to the data register, coupled to input/output terminals, and coupled to a plurality of control terminals, for receiving data from the input/output terminals and for presenting data to the input/output terminals, and for controlling the operation of the device in a normal operating mode and in an advanced mode, responsive to control signals received at the control terminals; wherein, in the normal operating mode, the control circuitry presents data words at the input/output terminals responsive to a read data strobe signal received at a first one of the plurality of control terminals; wherein, in the normal operating mode, the control circuitry latches data words received at the input/output terminals into the data register, responsive to a write data strobe signal received at the second one of the plurality of control terminals wherein, in the advanced operating mode for a read transfer, the control circuitry presents read data strobe signals and write data strobe signals at corresponding ones of the plurality of control terminals, the write data strobe signals out-of-phase relative to the read data strobe signals, and presents data words at the input/output terminals responsive to a selected transition of each of the read data strobe signal and the write data strobe signal.
48. The device of claim 47, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a corresponding one of the plurality of control terminals; and wherein the control circuitry enters the advanced operating mode from the normal operating mode responsive to the command value corresponding to initiation of the advanced mode, the command value also indicating whether an advanced mode read transfer or an advanced mode write transfer is to be performed.
49. The device of claim 47, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a corresponding one of the plurality of control terminals; and wherein the control circuitry enters the normal operating mode from the advanced operating mode responsive to the command value corresponding to initiation of the normal mode.
50. The device of claim 47, wherein the normal operating mode corresponds to a standardized specification for communications between flash memory devices and controllers, the standardized specifications including a first voltage specification defining high and low logic levels for the read data strobe signal, the write data strobe signal, and the data words at the input/output terminals; and wherein the control circuitry presents data words, the read data strobe signal, and the write data strobe signal, according to a second specified voltage specification defining a substantially lower voltage for substantially smaller voltage swing than that defined by the high and low logic levels in the first specified voltage specification.
51. The device of claim 50, wherein the voltage swing defined by the high and low logic levels in the first specified voltage specification is nominally about 3.3 volts; and wherein the voltage swing defined by the high and low logic levels in the secondly specified voltage specification is nominally about 1.8 volts.
52. The device of claim 47, further comprising: a command register, coupled to the control circuitry; wherein the control circuitry stores a command value received at the input/output terminals into the command register responsive to receiving a transition of a write data strobe signal at a second one of the plurality of control terminals in combination with a command latch enable signal received at a third one of the plurality of control terminals; wherein the control circuitry enters the advanced operating mode from the normal operating mode responsive to the command value corresponding to initiation of the advanced mode, the command value also indicating whether an advanced mode read transfer or an advanced mode write transfer is to be performed; wherein the control circuitry, in the advanced operating mode, holds a current value of a data word at the input/output terminals and a current state of the read data strobe signal and the write data strobe signal at the first one of the plurality of control terminals responsive to receiving a suspend request signal at one of the plurality of control terminals; wherein the control circuitry resumes the presenting of data words to the controller in the advanced data transfer mode and the driving of the read data strobe signal and the write data strobe signal responsive to receiving an end of the suspend request from the controller; wherein the control circuitry receives a memory address from the controller over the input/output lines in combination with a transition of a selected polarity of a write data strobe signal from the controller, and in combination with receiving an address latch enable signal from the controller; and wherein the suspend request corresponds to a transition of the address latch enable signal during the presenting of data words to the controller in the advanced data transfer mode.
53. The device of claim 47, wherein the flash memory device is implemented in a flash memory subsystem that further comprises: a flash memory controller, having a host interface for interfacing to a host system; a data bus, coupled to the flash memory controller and; and a plurality of control lines, coupled to the flash memory controller; wherein the control circuitry of the flash memory device is coupled to the data bus and the plurality of control lines, and is for receiving data from and presenting data to the data bus, and for controlling the operation of the device in a normal operating mode and in an advanced mode, responsive to control signals received from the control lines.
EP07761017A 2006-04-24 2007-04-20 High-performance flash memory data transfer Ceased EP2011122A2 (en)

Applications Claiming Priority (7)

Application Number Priority Date Filing Date Title
US11/379,910 US7345926B2 (en) 2006-04-24 2006-04-24 High-performance flash memory data transfer
US11/379,895 US7366028B2 (en) 2006-04-24 2006-04-24 Method of high-performance flash memory data transfer
US11/424,573 US7525855B2 (en) 2006-04-24 2006-06-16 Method of high-performance flash memory data transfer
US11/424,581 US7366029B2 (en) 2006-04-24 2006-06-16 High-performance flash memory data transfer
US11/458,431 US7499339B2 (en) 2006-07-19 2006-07-19 High-performance flash memory data transfer
US11/458,422 US7499369B2 (en) 2006-07-19 2006-07-19 Method of high-performance flash memory data transfer
PCT/US2007/067090 WO2007127678A2 (en) 2006-04-24 2007-04-20 High-performance flash memory data transfer

Publications (1)

Publication Number Publication Date
EP2011122A2 true EP2011122A2 (en) 2009-01-07

Family

ID=38627002

Family Applications (1)

Application Number Title Priority Date Filing Date
EP07761017A Ceased EP2011122A2 (en) 2006-04-24 2007-04-20 High-performance flash memory data transfer

Country Status (6)

Country Link
EP (1) EP2011122A2 (en)
JP (1) JP5226669B2 (en)
KR (1) KR101458381B1 (en)
CN (1) CN101479804B (en)
TW (1) TWI486964B (en)
WO (1) WO2007127678A2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2013148354A3 (en) * 2012-03-30 2013-11-21 Sandisk Technologies Inc. Nand flash memory interface
US9385721B1 (en) 2015-01-14 2016-07-05 Sandisk Technologies Llc Bulk driven low swing driver
US9792994B1 (en) 2016-09-28 2017-10-17 Sandisk Technologies Llc Bulk modulation scheme to reduce I/O pin capacitance

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5106219B2 (en) 2008-03-19 2012-12-26 株式会社東芝 Memory device, host device, memory system, memory device control method, host device control method, and memory system control method
KR101087195B1 (en) * 2008-05-26 2011-11-29 주식회사 하이닉스반도체 Non volatile memory device
JP5562329B2 (en) * 2008-07-01 2014-07-30 エルエスアイ コーポレーション Method and apparatus for interfacing between a flash memory controller and a flash memory array
JP5266589B2 (en) * 2009-05-14 2013-08-21 ルネサスエレクトロニクス株式会社 Nonvolatile semiconductor memory device
US8375238B2 (en) * 2009-05-28 2013-02-12 Panasonic Corporation Memory system
JP2011058847A (en) * 2009-09-07 2011-03-24 Renesas Electronics Corp Semiconductor integrated circuit device
JP2013520759A (en) 2010-02-23 2013-06-06 ラムバス・インコーポレーテッド Method and circuit for dynamically scaling DRAM power and performance
US8422315B2 (en) * 2010-07-06 2013-04-16 Winbond Electronics Corp. Memory chips and memory devices using the same
JP2012198965A (en) * 2011-03-22 2012-10-18 Toshiba Corp Nonvolatile semiconductor storage device
KR102130171B1 (en) * 2014-01-13 2020-07-03 에스케이하이닉스 주식회사 Semiconductor device and semiconductor system
JP6894459B2 (en) * 2019-02-25 2021-06-30 華邦電子股▲ふん▼有限公司Winbond Electronics Corp. Pseudo-static random access memory and how it works

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5696917A (en) * 1994-06-03 1997-12-09 Intel Corporation Method and apparatus for performing burst read operations in an asynchronous nonvolatile memory
KR100252057B1 (en) * 1997-12-30 2000-05-01 윤종용 Semiconductor memory device usable in SDR and DDR
JP2000067577A (en) * 1998-06-10 2000-03-03 Mitsubishi Electric Corp Synchronous semiconductor memory
JP3416083B2 (en) * 1999-08-31 2003-06-16 株式会社日立製作所 Semiconductor device
US6466491B2 (en) * 2000-05-19 2002-10-15 Fujitsu Limited Memory system and memory controller with reliable data latch operation
TWI228259B (en) * 2000-05-22 2005-02-21 Samsung Electronics Co Ltd Method and circuit for inputting and outputting data, and system using semiconductor memory device including the same
JP2002007200A (en) * 2000-06-16 2002-01-11 Nec Corp Memory controller and operation switching method and interface device and semiconductor integrated chip and recording medium
US7370168B2 (en) * 2003-04-25 2008-05-06 Renesas Technology Corp. Memory card conforming to a multiple operation standards
US6961269B2 (en) * 2003-06-24 2005-11-01 Micron Technology, Inc. Memory device having data paths with multiple speeds
KR100521049B1 (en) * 2003-12-30 2005-10-11 주식회사 하이닉스반도체 Write circuit of the Double Data Rate Synchronous DRAM
DE102004026808B4 (en) * 2004-06-02 2007-06-06 Infineon Technologies Ag Backwards compatible memory chip
KR100546418B1 (en) * 2004-07-27 2006-01-26 삼성전자주식회사 Non-volatile memory device performing double data rate operation in reading operation and method thereof

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO2007127678A2 *

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2013148354A3 (en) * 2012-03-30 2013-11-21 Sandisk Technologies Inc. Nand flash memory interface
US9053066B2 (en) 2012-03-30 2015-06-09 Sandisk Technologies Inc. NAND flash memory interface
US9385721B1 (en) 2015-01-14 2016-07-05 Sandisk Technologies Llc Bulk driven low swing driver
US9792994B1 (en) 2016-09-28 2017-10-17 Sandisk Technologies Llc Bulk modulation scheme to reduce I/O pin capacitance

Also Published As

Publication number Publication date
TW200818206A (en) 2008-04-16
JP2009534785A (en) 2009-09-24
WO2007127678A3 (en) 2008-02-07
CN101479804A (en) 2009-07-08
JP5226669B2 (en) 2013-07-03
CN101479804B (en) 2013-05-01
TWI486964B (en) 2015-06-01
KR101458381B1 (en) 2014-11-07
WO2007127678A2 (en) 2007-11-08
KR20090026267A (en) 2009-03-12

Similar Documents

Publication Publication Date Title
US7366029B2 (en) High-performance flash memory data transfer
US7366028B2 (en) Method of high-performance flash memory data transfer
US7499339B2 (en) High-performance flash memory data transfer
US7499369B2 (en) Method of high-performance flash memory data transfer
US7525855B2 (en) Method of high-performance flash memory data transfer
US7345926B2 (en) High-performance flash memory data transfer
KR101458381B1 (en) High-performance flash memory data transfer
US8645656B2 (en) Flash memory controller
JP5193045B2 (en) Memory with output controller
US8953396B2 (en) NAND interface
US9063849B2 (en) Different types of memory integrated in one chip by using a novel protocol
WO2007036047A1 (en) Multiple independent serial link memory
US8825939B2 (en) Semiconductor memory device suitable for interconnection in a ring topology
US10475492B1 (en) Circuit and method for read latency control
EP1248267A2 (en) Semiconductor memory device and information processing system
CN113454720B (en) Memory device and control method thereof
CN115808964A (en) Memory, memory control method and system
US7366012B2 (en) Synchronous memory device with reduced power consumption
CN114253464B (en) Method of controlling read request and memory controller having host device
JP2002312307A (en) Memory access control circuit

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20081020

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LI LT LU LV MC MT NL PL PT RO SE SI SK TR

AX Request for extension of the european patent

Extension state: AL BA HR MK RS

17Q First examination report despatched

Effective date: 20100201

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: SANDISK TECHNOLOGIES INC.

DAX Request for extension of the european patent (deleted)
REG Reference to a national code

Ref country code: DE

Ref legal event code: R003

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION HAS BEEN REFUSED

18R Application refused

Effective date: 20151006