EP0925650A1 - Three state switch detection using current sensing - Google Patents

Three state switch detection using current sensing

Info

Publication number
EP0925650A1
EP0925650A1 EP97940757A EP97940757A EP0925650A1 EP 0925650 A1 EP0925650 A1 EP 0925650A1 EP 97940757 A EP97940757 A EP 97940757A EP 97940757 A EP97940757 A EP 97940757A EP 0925650 A1 EP0925650 A1 EP 0925650A1
Authority
EP
European Patent Office
Prior art keywords
input
circuit
output
switch
reference voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP97940757A
Other languages
German (de)
French (fr)
Other versions
EP0925650B1 (en
Inventor
Mark A. Enderich
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lear Automotive Dearborn Inc
Original Assignee
Lear Automotive Dearborn Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Lear Automotive Dearborn Inc filed Critical Lear Automotive Dearborn Inc
Publication of EP0925650A1 publication Critical patent/EP0925650A1/en
Application granted granted Critical
Publication of EP0925650B1 publication Critical patent/EP0925650B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M5/00Conversion of the form of the representation of individual digits
    • H03M5/02Conversion to or from representation by pulses
    • H03M5/16Conversion to or from representation by pulses the pulses having three levels
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B60VEHICLES IN GENERAL
    • B60RVEHICLES, VEHICLE FITTINGS, OR VEHICLE PARTS, NOT OTHERWISE PROVIDED FOR
    • B60R1/00Optical viewing arrangements; Real-time viewing arrangements for drivers or passengers using optical image capturing systems, e.g. cameras or video systems specially adapted for use in or on vehicles
    • B60R1/02Rear-view mirror arrangements
    • B60R1/06Rear-view mirror arrangements mounted on vehicle exterior
    • B60R1/062Rear-view mirror arrangements mounted on vehicle exterior with remote control for adjusting position
    • B60R1/07Rear-view mirror arrangements mounted on vehicle exterior with remote control for adjusting position by electrically powered actuators
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01HELECTRIC SWITCHES; RELAYS; SELECTORS; EMERGENCY PROTECTIVE DEVICES
    • H01H9/00Details of switching devices, not covered by groups H01H1/00 - H01H7/00
    • H01H9/16Indicators for switching condition, e.g. "on" or "off"
    • H01H9/167Circuits for remote indication

Definitions

  • This invention relates to a circuit for converting a single three state input to a two-bit binary output which is particularly useful for motor driven features having stored memory settings.
  • the micro-controller sets the mirrors to a stored angle previously selected by the driver.
  • the mirrors can also be adjusted manually utilizing a switch, typically a joystick.
  • Each mirror includes a first motor for adjusting the mirror angle up and down and a second motor for adjusting the mirror angle left and right.
  • Each motor has a common input, which is common to all of the motors, and a motor input which can be used to control the individual motor.
  • the common input may be low (tilt right or down), high (tilt left or up) or an open circuit (no motion).
  • the switch is input to the micro-controller or other digital-level logic device. If the switch is high or low, indicating that it is being manually adjusted, the micro-controller will not move the mirror to the memory setting. The micro-controller will only adjust the mirrors to the memory setting when the manual switch is in the open circuit position. Because the micro-controller can only receive binary inputs, an analog to digital converter is typically connected to a voltage divider circuit to convert the three state switch (high, low, open) to a binary output readable by the micro-controller. However, this method requires the addition of an expensive analog to digital converter.
  • the present invention provides an inexpensive circuit for converting a three state input to a two-bit binary output readable by a micro-controller.
  • the circuit preferably utilizes complementary NPN and PNP transistors.
  • the emitters of the transistors are coupled to the input from the three state switch and the bases of the transistors are coupled to a voltage divider which provides a reference voltage of approximately one-half the battery voltage, V BATT .
  • a current sensing resistor connects the bases and emitters of the transistors to convert the switch current into a voltage for use in determining if the current is greater than a threshold.
  • a resistor ties the collector of the PNP transistor to ground while a complementary resistor ties the collector of the NPN transistor to V BATT .
  • a pair of voltage divider circuits convert the voltage output from the collectors to a voltage readable by the micro-controller.
  • NPN transistor to be pulled to V BATT .
  • These voltages are preferably reduced to the proper micro-controller voltage levels and indicate to the microcontroller that the switch is in the V BATT position.
  • Figure 1 is a schematic of a mirror control circuit utilizing the three state switch detection circuit of the present invention
  • Figure 2 is a schematic of the three state switch detection circuit of Figure 1.
  • a mirror control circuit 20 is shown generally in Figure 1 including a switch 22, which is preferably a joystick 22, controlling a first motor 24 which controls the left and right tilt and a second motor 26 which controls the up and down tilt of a mirror.
  • Motor 24 includes a motor input 30 and a common input 32.
  • Motor 26 includes a motor input 36 and the common input 32.
  • the common input 32 is driven low (or ground) while the motor input 30 to the motor 24 is high (V BATT ).
  • V BATT the motor input 30 to the motor 24 is high
  • the motor input 36 to the motor 26 is open.
  • the motor input 36 to the motor 26 is high while the common input 32 is low and the motor input 30 to the motor 24 is open.
  • the motor input 36 to the motor 26 is low while the common input 32 is high and the motor input 30 to the motor 24 is open. While operating the motor 26 to tilt the mirror up or down, the motor input 30 to the motor 24 is open.
  • a micro-controller 40 controls the inputs to the motors 24, 26 in order to activate the memory settings for the mirrors, i.e. a first driver will have a first memory setting for the left and right angle and up and down tilt of the mirror which will be saved by the micro-controller 40.
  • the microcontroller 40 will restore the tilt and angle of the mirror to the previously stored settings by controlling the inputs to motor 24 and motor 26.
  • Other memory settings are stored and selected by other drivers.
  • the output from the joystick 22 is connected to the micro-controller 40.
  • Motor control lines 44 and 45 are connected from the joystick 22 to motor 24 and motor 26.
  • the common line 46 from the joystick 22 is a tri state line which is connected either to V BATT in the up or left position, to ground in the right or down position, or an open circuit in the central position.
  • the micro-controller 40 While the micro-controller 40 is receiving a high or low input on common line 46, the micro-controller 40 will not adjust the motor 24 or the motor 26 to activate the memory settings, but will reflect the state present on common line 46 (high or low) at the output on the common line 32. Microcontroller 40 will only adjust the mirror to the memory setting when the joystick 22 is in the central, open position, i.e. the joystick 22 is not currently being manually adjusted. Further, while adjusting the mirror to the memory setting, the micro-controller 40 will cease adjustment if the joystick 22 is moved from the central open position to permit a manual override. Because the micro-controller 40 can only read binary inputs, the tri state common line 46 is converted to two binary lines 50, 52 by a three state switch detection circuit 60. By way of illustration only, the tri state common line 46 and binary output lines 50 and 52 preferably have the following truth table:
  • the three state switch detection circuit 60 is shown in more detail in Figure 2.
  • the joystick 22, as it relates to the common line 46 has three positions: V BATT (up/left), open (center), ground (down/right). It is preferred that the insulation resistance R ⁇ s of the joystick 22 and common line 46 exceed 10K ohms.
  • a PNP transistor Ql preferably MMBTA56 and an NPN transistor, preferably MMBTA06, have coupled emitters at node 64 and bases at node 68.
  • a voltage divider circuit at node 68 preferably includes a pair of equal resistors Rl and R2, preferably IK ohms, between V BATT and ground.
  • the collector of transistor Ql is connected to ground by a resistor R3, which is complementary to a resistor R4 connecting the collector of transistor Q2 to V BATT .
  • Resistors R3 and R4 are preferably 10K ohms.
  • the voltages at nodes 74 and 76 are preferably reduced utilizing identical voltage divider circuits comprising resistors R6, R7, R8 and R9.
  • R6 and R8 are preferably 100K ohms.
  • R7 and R9 are preferably 150K ohms.
  • the voltage divider circuit reduces the voltage at nodes 74 and 76 to a proper input voltage range to the micro-controller 40 which is preferably a MC68HC05B4CFN. It should be apparent that other microprocessor or digital logic devices could also be utilized.
  • circuit described above represents a circuit which is preferred for the particular application described. It should also be recognized that the circuit of the present invention could be utilized to convert any tri-state input to a two-bit binary output in other applications. Further, those skilled in the art will recognize that switches other than transistors could be utilized and that transistors other than bipolar junction transistors, such as MOSFET or JFET, could be utilized in the present invention. Further, specific resistor values and reference voltages are specified only as the preferred values for the particular application described. One having skill in the art would be able to tailor the circuit described above to operate in the desired application.

Abstract

A three state switch detection circuit (60) converts a three state input (46) to a two-bit binary output (50, 52) readable by a micro-controller (40) or other digital logic. The circuit utilized complementary NPN and PNP transistors (Q2, Q1) having coupled emitters and coupled bases connected by a resistor (R5). The collector of the PNP transistor is connected by a resistor (R3) to ground while a complementary resistor (R4) ties the collector of the NPN transistor to VBATT. Additional circuitry preferably converts the voltage output from the collectors to a suitable voltage level readable by the micro-controller or other digital logic device.

Description

THREE STATE SWITCH DETECTION USING CURRENT SENSING
BACKGROUND OF THE INVENTION
This invention relates to a circuit for converting a single three state input to a two-bit binary output which is particularly useful for motor driven features having stored memory settings.
Many modern vehicles include memory settings for motor driven features, such as the side view mirrors. When the driver selects a memory setting, the micro-controller sets the mirrors to a stored angle previously selected by the driver. The mirrors can also be adjusted manually utilizing a switch, typically a joystick. Each mirror includes a first motor for adjusting the mirror angle up and down and a second motor for adjusting the mirror angle left and right. Each motor has a common input, which is common to all of the motors, and a motor input which can be used to control the individual motor. The common input may be low (tilt right or down), high (tilt left or up) or an open circuit (no motion).
In order to co-exist with the memory function, the switch is input to the micro-controller or other digital-level logic device. If the switch is high or low, indicating that it is being manually adjusted, the micro-controller will not move the mirror to the memory setting. The micro-controller will only adjust the mirrors to the memory setting when the manual switch is in the open circuit position. Because the micro-controller can only receive binary inputs, an analog to digital converter is typically connected to a voltage divider circuit to convert the three state switch (high, low, open) to a binary output readable by the micro-controller. However, this method requires the addition of an expensive analog to digital converter. SUMMARY OF THE INVENTION
The present invention provides an inexpensive circuit for converting a three state input to a two-bit binary output readable by a micro-controller. The circuit preferably utilizes complementary NPN and PNP transistors. The emitters of the transistors are coupled to the input from the three state switch and the bases of the transistors are coupled to a voltage divider which provides a reference voltage of approximately one-half the battery voltage, VBATT. A current sensing resistor connects the bases and emitters of the transistors to convert the switch current into a voltage for use in determining if the current is greater than a threshold.
A resistor ties the collector of the PNP transistor to ground while a complementary resistor ties the collector of the NPN transistor to VBATT. A pair of voltage divider circuits convert the voltage output from the collectors to a voltage readable by the micro-controller.
When the input is connected to VBATT, sufficient positive current through the current sensing resistor generates a sufficient negative base-emitter voltage across the transistors that the PNP transistor turns on and saturates, bringing the collector voltage of the PNP transistor to VBATT. Simultaneously, the NPN transistor switches off, also permitting the collector voltage of the
NPN transistor to be pulled to VBATT. These voltages are preferably reduced to the proper micro-controller voltage levels and indicate to the microcontroller that the switch is in the VBATT position.
When the switch is in the ground position, the converse occurs. The current out of the three state converting circuit generates a sufficient positive base-emitter voltage to turn off the PNP transistor, permitting the collector of the PNP transistor to be pulled to ground. Simultaneously, the NPN transistor turns on, bringing the collector of the NPN transistor to ground. The collector voltages are converted to a micro-controller voltage level and read as a binary input to the micro-controller which indicates that the switch is in the ground position. When the switch is in the open circuit position, both transistors will be switched off. The collector of the PNP transistor will be pulled to ground, while the collector of the NPN transistor will be pulled to VBATT. These collector voltages will be converted to micro-controller voltage levels and read as a binary input to the micro-controller, thereby indicating that the switch is in the open circuit position.
BRIEF DESCRIPTION OF THE DRAWING
The above, as well as other advantages of the present invention, will become readily apparent to those skilled in the art from the following detailed description of a preferred embodiment when considered in the light of the accompanying drawings in which:
Figure 1 is a schematic of a mirror control circuit utilizing the three state switch detection circuit of the present invention;
Figure 2 is a schematic of the three state switch detection circuit of Figure 1.
DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT
A mirror control circuit 20 is shown generally in Figure 1 including a switch 22, which is preferably a joystick 22, controlling a first motor 24 which controls the left and right tilt and a second motor 26 which controls the up and down tilt of a mirror. Motor 24 includes a motor input 30 and a common input 32. Motor 26 includes a motor input 36 and the common input 32.
To tilt the mirror to the right, the common input 32 is driven low (or ground) while the motor input 30 to the motor 24 is high (VBATT). Conversely, to tilt the mirror to the left, the common input 32 is driven high while the motor input 30 to the motor 24 is low. While operating the motor 24 to tilt the mirror to the right or left, the motor input 36 to the motor 26 is open. Similarly, to move the mirror down, the motor input 36 to the motor 26 is high while the common input 32 is low and the motor input 30 to the motor 24 is open. Conversely, to move the mirror up, the motor input 36 to the motor 26 is low while the common input 32 is high and the motor input 30 to the motor 24 is open. While operating the motor 26 to tilt the mirror up or down, the motor input 30 to the motor 24 is open.
A micro-controller 40 controls the inputs to the motors 24, 26 in order to activate the memory settings for the mirrors, i.e. a first driver will have a first memory setting for the left and right angle and up and down tilt of the mirror which will be saved by the micro-controller 40. When the first memory setting is selected by pressing a first memory button, the microcontroller 40 will restore the tilt and angle of the mirror to the previously stored settings by controlling the inputs to motor 24 and motor 26. Other memory settings are stored and selected by other drivers. In order to also provide manual control of the motor 24 and motor 26, the output from the joystick 22 is connected to the micro-controller 40. Motor control lines 44 and 45 are connected from the joystick 22 to motor 24 and motor 26. Connections in the joystick 22 are shown only as they relate to a common line 46. The common line 46 from the joystick 22 is a tri state line which is connected either to VBATT in the up or left position, to ground in the right or down position, or an open circuit in the central position.
While the micro-controller 40 is receiving a high or low input on common line 46, the micro-controller 40 will not adjust the motor 24 or the motor 26 to activate the memory settings, but will reflect the state present on common line 46 (high or low) at the output on the common line 32. Microcontroller 40 will only adjust the mirror to the memory setting when the joystick 22 is in the central, open position, i.e. the joystick 22 is not currently being manually adjusted. Further, while adjusting the mirror to the memory setting, the micro-controller 40 will cease adjustment if the joystick 22 is moved from the central open position to permit a manual override. Because the micro-controller 40 can only read binary inputs, the tri state common line 46 is converted to two binary lines 50, 52 by a three state switch detection circuit 60. By way of illustration only, the tri state common line 46 and binary output lines 50 and 52 preferably have the following truth table:
COMMON LINE 6 OUTPUT 50 OUTPUT 52
HIGH HIGH HIGH
OPEN LOW HIGH
LOW LOW LOW
The three state switch detection circuit 60 is shown in more detail in Figure 2. The joystick 22, as it relates to the common line 46 has three positions: VBATT (up/left), open (center), ground (down/right). It is preferred that the insulation resistance R^s of the joystick 22 and common line 46 exceed 10K ohms.
A PNP transistor Ql , preferably MMBTA56 and an NPN transistor, preferably MMBTA06, have coupled emitters at node 64 and bases at node 68. A resistor R5, preferably 330 ohms, connects the emitters 64 to the bases 68. A voltage divider circuit at node 68 preferably includes a pair of equal resistors Rl and R2, preferably IK ohms, between VBATT and ground.
The collector of transistor Ql is connected to ground by a resistor R3, which is complementary to a resistor R4 connecting the collector of transistor Q2 to VBATT. Resistors R3 and R4 are preferably 10K ohms.
The voltages at nodes 74 and 76 are preferably reduced utilizing identical voltage divider circuits comprising resistors R6, R7, R8 and R9. R6 and R8 are preferably 100K ohms. R7 and R9 are preferably 150K ohms. The voltage divider circuit reduces the voltage at nodes 74 and 76 to a proper input voltage range to the micro-controller 40 which is preferably a MC68HC05B4CFN. It should be apparent that other microprocessor or digital logic devices could also be utilized. In operation, when the joystick 22 connects line 46 to VBATT, sufficient current into the three state switch detection circuit 60 through R5 creates sufficient negative base-emitter voltage to turn the PNP transistor Ql on to saturation, thereby connecting the emitter 64 and collector 74, raising node 74 to VBATT. Simultaneously, NPN transistor Q2 is switched off, thereby permitting node 76 to be raised substantially to VBATT. Therefore, when the joystick 22 is in the VBATT (up/left) position, the micro-controller receives a binary "1 1 " input.
Similarly, when joystick 22 is in the ground (down/right) position, sufficient current out of the three state switch detection circuit 60 through R5 creates sufficient positive base-emitter voltage to turn the NPN transistor Q2 on in saturation, thereby connecting the collector 76 and emitter 64 of transistor Q2 and bringing node 76 substantially to ground. Simultaneously PNP transistor Ql is switched off, thereby permitting node 74 to be pulled substantially to ground through resistor R4. Therefore, the micro-controller receives a binary input of "00" when the joystick 22 is in the ground (down/right) position.
When the joystick 22 is in the open (center) position, there is little or no current through R5 other than some small current through R^. The voltage across R5, the base-emitter voltage, is zero or sufficiently low so that both transistor Ql and transistor Q2 are switched off. Therefore, node 74 is pulled substantially to ground through resistor R3, while node 76 is pulled substantially to through resistor R4. Therefore, the micro-controller 40 will receive a binary "01 " input, indicating that the joystick 22 is in the open (center) position.
It should be recognized that the specific circuit described above represents a circuit which is preferred for the particular application described. It should also be recognized that the circuit of the present invention could be utilized to convert any tri-state input to a two-bit binary output in other applications. Further, those skilled in the art will recognize that switches other than transistors could be utilized and that transistors other than bipolar junction transistors, such as MOSFET or JFET, could be utilized in the present invention. Further, specific resistor values and reference voltages are specified only as the preferred values for the particular application described. One having skill in the art would be able to tailor the circuit described above to operate in the desired application.
In accordance with the provisions of the patent statutes, the present invention has been described in what is considered to represent a preferred embodiment. However, it should be noted that the invention can be practiced otherwise than as specifically illustrated and described without departing from its spirit or scope.

Claims

WHAT IS CLAIMED IS:
1. A circuit for converting a three state input to a two-bit binary output comprising: a first switch connecting a first output to said input when said input is high, said first output connected to a first reference voltage; and a second switch connecting a second output to said input when said input is low, said second output connected to a second reference voltage.
2. The circuit of Claim 1 wherein said first output is substantially equal to said first reference voltage when said input is an open circuit and said second output is substantially equal to said second reference voltage when said input is an open circuit.
3. The circuit of Claim 1 wherein said first output is connected to ground by a resistor.
4. The circuit of Claim 1 wherein said second output is connected to a positive voltage by a resistor.
5. The circuit of Claim 1 wherein said switches are transistors.
6. The circuit of Claim 1 wherein said switches are complementary transistors.
7. The circuit of Claim 1 wherein said first switch is a pnp transistor and said second switch is an npn transistor, said pnp transistor having a first emitter, a first base and a first collector, said first collector and said first base are coupled to a reference voltage; said npn transistor having a second emitter, a second base and a second collector, said second emitter coupled to said first emitter of said pnp transistor, said second base coupled to said reference voltage; and said bases of said transistors being connected to said emitters of said transistors.
8. The circuit of Claim 7 wherein said first base is connected to said second base.
9. A circuit for controlling a motor-driven feature in a vehicle comprising: a first motor for operating a motor-driven feature, said first motor having a first input line and a second input line; a user switch for operating said first motor, said user switch having a low state, a high state and an open state; a tri-state detection circuit receiving a tri-state signal from said user switch and converting said tri-state signal into a two-bit binary signal, said two-bit binary signal comprising a first bit and a second bit indicating the state of said user switch, said tri-state detection circuit including a first switch and a second switch, said first switch connecting said first bit to said user switch when said user switch is in said high state, said second switch connecting said second bit to said user switch when said user switch is in said low state; and a controller receiving said two-bit binary signal from said tri-state detection circuit, said controller operating said first motor to a stored setting for said motor-driven feature only when said two-bit binary signal indicates that said user switch is in said open state.
10. The circuit of Claim 9 wherein said first bit is connected to a first reference voltage and said second bit is connected to a second reference voltage.
11. The circuit of Claim 9 wherein said first switch is a pnp transistor and said second switch is an npn transistor, said pnp transistor having a first emitter, a first base and a first collector, said first collector and said first base are coupled to a reference voltage; said npn transistor having a second emitter, a second base and a second collector, said second emitter coupled to said first emitter of said pnp transistor, said second base coupled to a reference voltage; and said bases of said transistors being connected to said emitters of said transistors by at least one resistor.
12. The circuit of Claim 11 wherein said first collector is connected to ground by a first resistor, said second collector connected to a positive voltage by a second resistor.
13. The circuit of Claim 1 1 wherein said first base is connected to said second base.
14. A method for converting a three state input to a two-bit binary output including the steps of: connecting said input to a first output when said input is high; connecting said input to a second output when said input is low; connecting said first output to a first reference voltage when said input is low; connecting said first output to said first reference voltage when said input is open; connecting said second output to a second reference voltage when said output is high; and connecting said second output to said second reference voltage when said output is open. -i l¬
ls. The method of Claim 14 further including the steps of: connecting an emitter of a pnp transistor to said input, connecting a collector of said pnp transistor to ground by a first resistor; and connecting an emitter of an npn transistor to said input, connecting said emitter of said npn transistor to said emitter of said pnp transistor, connecting a base of said npn transistor to a base of said pnp transistor, connecting said bases of said transistors to said emitters of said transistors by a second resistor, connecting a collector of said npn transistor to a reference voltage by a resistor.
EP97940757A 1996-09-13 1997-09-03 Three-state switch detection using current sensing Expired - Lifetime EP0925650B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US713475 1991-06-11
US08/713,475 US5714852A (en) 1996-09-13 1996-09-13 Three state switch detection using current sensing
PCT/US1997/015437 WO1998011669A1 (en) 1996-09-13 1997-09-03 Three state switch detection using current sensing

Publications (2)

Publication Number Publication Date
EP0925650A1 true EP0925650A1 (en) 1999-06-30
EP0925650B1 EP0925650B1 (en) 2003-01-15

Family

ID=24866292

Family Applications (1)

Application Number Title Priority Date Filing Date
EP97940757A Expired - Lifetime EP0925650B1 (en) 1996-09-13 1997-09-03 Three-state switch detection using current sensing

Country Status (7)

Country Link
US (1) US5714852A (en)
EP (1) EP0925650B1 (en)
JP (1) JP2001500308A (en)
KR (1) KR19990046152A (en)
CA (1) CA2264911A1 (en)
DE (1) DE69718483T2 (en)
WO (1) WO1998011669A1 (en)

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6009355A (en) * 1997-01-28 1999-12-28 American Calcar Inc. Multimedia information and control system for automobiles
IT1311343B1 (en) * 1999-11-12 2002-03-12 Magneti Marelli Spa CIRCUIT FOR DETECTION OF THE STATUS OF ELECTRIC SWITCHES.
US9818136B1 (en) 2003-02-05 2017-11-14 Steven M. Hoffberg System and method for determining contingent relevance
EP1604451A1 (en) * 2003-03-03 2005-12-14 Abb Ab Device and method to monitor an apparatus
US7042363B2 (en) * 2003-04-02 2006-05-09 General Motors Corporation Methods and apparatus for producing a three-state single wire control
JP3815738B2 (en) * 2003-09-08 2006-08-30 本田技研工業株式会社 Power window system
US20060082386A1 (en) * 2004-10-14 2006-04-20 Katrak Kerfegar K Methods and systems for multi-state switching using multiple ternary switching inputs
US20060085143A1 (en) * 2004-10-14 2006-04-20 Katrak Kerfegar K Systems and methods for robust representation of ternary data states
US20060131963A1 (en) * 2004-12-20 2006-06-22 Katrak Kerfegar K Methods and systems for robust switching using multi-state switch contacts
US20060145541A1 (en) * 2005-01-05 2006-07-06 Katrak Kerfegar K Methods and apparatus for generating a multi-position control
US20060167565A1 (en) * 2005-01-26 2006-07-27 Katrak Kerfegar K Systems and methods for robust switching using multi-state switch contacts and a common electrical reference
US20060179962A1 (en) * 2005-02-17 2006-08-17 Katrak Kerfegar K Methods and systems for robust transmission mode selection and control
US8874477B2 (en) 2005-10-04 2014-10-28 Steven Mark Hoffberg Multifactorial optimization system and method
CN100483906C (en) * 2005-12-16 2009-04-29 鸿富锦精密工业(深圳)有限公司 Three-sectional switch circuit and power-supply circuit-thereby
DE102007057199A1 (en) * 2007-11-26 2009-05-28 Lucas Automotive Gmbh Device for electrically actuating a safety-critical system
US8204712B2 (en) * 2008-10-07 2012-06-19 Eaton Corporation Ternary sensor inputs
US8044787B2 (en) * 2008-10-07 2011-10-25 Eaton Corporation Discrete sensor inputs
US10203033B2 (en) * 2009-03-06 2019-02-12 Eaton Cummins Automated Transmission Technologies Llc Transmission control module with multiple sensor inputs
US8510004B2 (en) * 2009-03-06 2013-08-13 Eaton Corporation Transmission control module with valve control
US8521376B2 (en) * 2009-08-04 2013-08-27 Eaton Corporation Shift rail transmission position sensing
JP5557955B2 (en) 2010-06-02 2014-07-23 オーチス エレベータ カンパニー Switch detection system
US8237467B2 (en) 2010-06-25 2012-08-07 National Semiconductor Corporation Resistor-programmable device at low voltage
RU2603691C2 (en) * 2011-08-23 2016-11-27 Элпайн Тек Острэйлиа Пти Лтд Device for positioning of cargo vehicle mirror
US9465075B2 (en) 2014-08-29 2016-10-11 Freescale Semiconductor, Inc. Wetting current diagnostics
US9778668B2 (en) 2014-09-30 2017-10-03 Nxp Usa, Inc. Sensed switch current control
US10101395B2 (en) 2015-02-18 2018-10-16 Nxp Usa, Inc. Wetting current diagnostics

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB999989A (en) * 1962-08-24 1965-07-28 Rotax Ltd Bistable circuits
US3305718A (en) * 1963-09-19 1967-02-21 Bosch Arma Corp Switch control system for permanent magnet motors and the like
DE2130847A1 (en) * 1971-06-22 1972-12-28 Grundig Emv Arrangement to turn the pole
DE2165860A1 (en) * 1971-12-31 1973-07-05 Grundig Emv CIRCUIT ARRANGEMENT FOR THE SHORT RECIRCULATION OF DICTING DEVICES
US4449065A (en) * 1981-10-02 1984-05-15 Fairchild Camera & Instrument Corp. Tri-level input buffer
US4476416A (en) * 1983-05-02 1984-10-09 General Motors Corporation Power window control for motor vehicle window
DE3616818A1 (en) * 1986-05-17 1987-11-19 Philips Patentverwaltung CIRCUIT FOR CONVERTING THREE-STATE SIGNALS TO BINAERE SIGNALS
DE3721267A1 (en) * 1987-06-27 1989-01-05 Daimler Benz Ag CONTROL UNIT FOR HAND CONTROL OF REVERSIBLE ELECTRICAL ADJUSTMENT DEVICES
US4896084A (en) * 1989-05-22 1990-01-23 United Technologies Automotive, Inc. Single input, single supply three-state controller
DE4008641A1 (en) * 1990-03-17 1991-09-19 Daimler Benz Ag CONTROL DEVICE FOR MANUAL ADJUSTMENT OF REVERSIBLE ELECTRICAL ADJUSTMENT DEVICES
US5194789A (en) * 1991-08-02 1993-03-16 United Technologies Automotive, Inc. Automatic mirror repositioning system diagnostics
US5369343A (en) * 1993-02-22 1994-11-29 Ryobi Motor Products System and method for permanent magnet DC motor reversing
US5457411A (en) * 1994-12-02 1995-10-10 Texas Instruments Incorporated Trinary logic input gate

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See references of WO9811669A1 *

Also Published As

Publication number Publication date
CA2264911A1 (en) 1998-03-19
EP0925650B1 (en) 2003-01-15
DE69718483T2 (en) 2003-12-24
DE69718483D1 (en) 2003-02-20
KR19990046152A (en) 1999-06-25
US5714852A (en) 1998-02-03
WO1998011669A1 (en) 1998-03-19
JP2001500308A (en) 2001-01-09

Similar Documents

Publication Publication Date Title
EP0925650B1 (en) Three-state switch detection using current sensing
US4962523A (en) Radio telephone set used as portable set and vehicle-mounted set
JPH07209346A (en) Comparator with hysteresis
CN109149514B (en) Output protection circuit and control method of power supply and building interphone
EP0745495A3 (en) Circuit for driving the motor of a temperature blend door
US4809517A (en) Blower controlling device for automobile air-conditioning system
KR101023027B1 (en) Blower-switch circuit of car air-conditioning system
CN217425955U (en) Vehicle rearview mirror adjusting control circuit and vehicle
CN214337547U (en) Overcurrent protection circuit, high-side switch and vehicle-mounted automobile electronic device
KR100213163B1 (en) Remote controller of car audio
JPS6321195Y2 (en)
JP3064327B2 (en) Motor drive circuit
EP1443625B1 (en) Simple load driving circuit for driving plural loads in a given priority order
JPS5834809Y2 (en) AGC circuit
US4274041A (en) Voltage commanded stepping motor control circuit
JPS6236362Y2 (en)
KR19980046644U (en) Automotive Power Window Controls
JPS5860145A (en) Automatic changeover device for indoor and outdoor air
CN113153792A (en) Temperature control fan and control system
JPS6255323B2 (en)
JPH0756640Y2 (en) Motor controller
JPH05335900A (en) Schmitt circuit
KR890004480Y1 (en) Low voltage security circuit
JPS63141414A (en) Da converter
JPH0122158Y2 (en)

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19990408

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE ES FR GB IT SE

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: LEAR AUTOMOTIVE DEARBORN, INC.

17Q First examination report despatched

Effective date: 20010123

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

RTI1 Title (correction)

Free format text: THREE-STATE SWITCH DETECTION USING CURRENT SENSING

RTI1 Title (correction)

Free format text: THREE-STATE SWITCH DETECTION USING CURRENT SENSING

RTI1 Title (correction)

Free format text: THREE-STATE SWITCH DETECTION USING CURRENT SENSING

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE ES FR GB IT SE

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: IT

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT;WARNING: LAPSES OF ITALIAN PATENTS WITH EFFECTIVE DATE BEFORE 2007 MAY HAVE OCCURRED AT ANY TIME BEFORE 2007. THE CORRECT EFFECTIVE DATE MAY BE DIFFERENT FROM THE ONE RECORDED.

Effective date: 20030115

Ref country code: FR

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20030115

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69718483

Country of ref document: DE

Date of ref document: 20030220

Kind code of ref document: P

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: SE

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20030415

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: ES

Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT

Effective date: 20030730

PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

EN Fr: translation not filed
26N No opposition filed

Effective date: 20031016

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20080929

Year of fee payment: 12

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20081031

Year of fee payment: 12

GBPC Gb: european patent ceased through non-payment of renewal fee

Effective date: 20090903

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: DE

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20100401

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES

Effective date: 20090903