CN108508353B - High-temperature accelerated test aging device for driving circuit board of PCR instrument - Google Patents

High-temperature accelerated test aging device for driving circuit board of PCR instrument Download PDF

Info

Publication number
CN108508353B
CN108508353B CN201810494187.3A CN201810494187A CN108508353B CN 108508353 B CN108508353 B CN 108508353B CN 201810494187 A CN201810494187 A CN 201810494187A CN 108508353 B CN108508353 B CN 108508353B
Authority
CN
China
Prior art keywords
pins
circuit
resistor
wiring terminal
capacitor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201810494187.3A
Other languages
Chinese (zh)
Other versions
CN108508353A (en
Inventor
胡炎昌
伊波
贾伟
童国军
石建军
贺贤汉
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hangzhou Bori Technology Co ltd
Original Assignee
Hangzhou Bori Technology Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hangzhou Bori Technology Co ltd filed Critical Hangzhou Bori Technology Co ltd
Priority to CN201810494187.3A priority Critical patent/CN108508353B/en
Publication of CN108508353A publication Critical patent/CN108508353A/en
Application granted granted Critical
Publication of CN108508353B publication Critical patent/CN108508353B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)

Abstract

The invention discloses a high-temperature accelerated test aging device for a drive circuit board of a PCR instrument. The influence of human factors in the testing process of the driving circuit board testing device of the PCR instrument is great. The invention comprises a host machine and a constant temperature box. The host computer includes drain pan, panel, mainboard power, control mainboard, radiator fan and simulation load group. The constant temperature case comprises an outer shell, a temperature controller and a heating wire. The control main board comprises a power supply conversion circuit, a main control singlechip circuit, a driving signal interface circuit, a current sampling circuit, a main channel output indication circuit, a fan driving circuit, an output interface circuit, an auxiliary channel output signal indication circuit, a storage unit display circuit, a display key interface circuit, a storage unit data processing circuit, a data memory circuit, a feedback signal conversion circuit and a storage unit signal interface circuit. The invention makes the tested PCR drive circuit board complete testing and aging in a strict working environment through powering up, loading and heating.

Description

High-temperature accelerated test aging device for driving circuit board of PCR instrument
Technical Field
The invention belongs to the technical field of test aging of drive boards, and particularly relates to a device for testing aging of a drive circuit board of a PCR instrument.
Background
The aging mode commonly used for the driving circuit board in the PCR field at present is as follows: and after the debugging and testing are finished, performing off-line high-low temperature impact aging on the single board, and then performing test rechecking to select out the unqualified board. The process does not test the components in the board in fatigue period, and can not pick out unstable boards in the operation process, and the operation process is too complicated. The human factor in the debugging and testing process is too large.
Disclosure of Invention
The invention aims to provide a device for testing aging of a drive circuit board of a PCR instrument.
The invention comprises a host machine and a constant temperature box. The host comprises a bottom shell, a panel, a main board power supply, a control main board, a heat radiation fan and a simulation load group. The simulated load group comprises a first simulated load, a second simulated load, a third simulated load, a fourth simulated load, a fifth simulated load, a sixth simulated load, a seventh simulated load and an eighth simulated load. The heat radiation fan, the first simulation load, the second simulation load, the third simulation load, the fourth simulation load, the fifth simulation load, the sixth simulation load, the seventh simulation load, the eighth simulation load, the main board power supply and the control main board are all fixed in the bottom shell. The panel is fixed on the side part of the bottom shell; the constant temperature box comprises an outer shell, a temperature controller and a heating wire; the outer shell is fixed with the inner bottom shell of the main machine; the temperature controller is arranged at the side part of the outer shell; the heating wire is fixed in the inner shell; the heating wire is connected with the temperature controller.
The control main board comprises a power supply conversion circuit, a main control singlechip circuit, a driving signal interface circuit, a current sampling circuit, a main channel output indication circuit, a fan driving circuit, an output interface circuit, an auxiliary channel output signal indication circuit, a storage unit display circuit, a display key interface circuit, a storage unit data processing circuit, a data memory circuit, a feedback signal conversion circuit and a storage unit signal interface circuit. The power supply conversion circuit supplies power to the driving signal interface circuit, the main control singlechip circuit, the current sampling circuit, the fan driving circuit, the storage unit display circuit, the storage unit data processing circuit, the data memory circuit and the feedback signal conversion circuit through the power supply voltage reduction module, the first voltage stabilizing chip and the second voltage stabilizing chip; the master control singlechip circuit sends a driving signal to the driving signal interface circuit through the first singlechip; the current sampling circuit displays voltage values at two ends of a first analog load, a second analog load, a third analog load and a fourth analog load respectively through a first digital voltage gauge outfit, a second digital voltage gauge outfit, a third digital voltage gauge outfit and a fourth digital voltage gauge outfit; the main channel output indication circuit comprises four independent output indication units; the four independent output indication units respectively display the current directions of the first analog load, the second analog load, the third analog load and the fourth analog load through the luminous tubes; the fan driving circuit drives the heat dissipation fan through the switching voltage stabilizing chip; the display key interface circuit transmits the model of the tested board to the storage unit data processing circuit through keys; the voltage values of the first analog load, the second analog load, the third analog load, the fourth analog load, the fifth analog load, the sixth analog load, the seventh analog load and the eighth analog load are transmitted to the feedback signal conversion circuit after passing through the output interface circuit and the storage unit signal interface circuit; the feedback signal conversion circuit converts the received voltage value into switching value through the photoelectric coupler and transmits the switching value to the storage unit data processing circuit; the storage unit data processing circuit judges whether the switching value transmitted by the feedback signal conversion circuit is correct or not through the second singlechip; the storage unit display circuit displays the detection code or error code transmitted by the storage unit data processing circuit through the nixie tube; the memory circuit stores the detection code or the error code through the memory chip.
Further, the host also comprises a tested board power supply and a host turnover board. The power supply of the tested plate is fixed in the bottom shell; one side edge of the host overturning plate is hinged with the top of the bottom shell; the first, second, third, fourth, fifth, sixth, seventh and eighth simulated loads all adopt gold-aluminum shell resistances; four corners of the bottom surface of the bottom shell are respectively fixed with four rubber supporting blocks.
Further, the power supply conversion circuit comprises a first voltage stabilizing chip, a second voltage stabilizing chip and a power supply voltage reducing module. The model of the power supply voltage reducing module is SUCS102412C; the model of the first voltage stabilizing chip is SP1117M3-3.3; the model of the second voltage stabilizing chip is NCP1117DT50G; the pin 1 of the power supply voltage reducing module is connected with the positive electrode of the main board power supply, the negative electrode of the fifth diode D5, the positive electrode of the first capacitor C1 and one end of the second capacitor C2, the pin 2 and the pin 3 are connected with the negative electrode of the main board power supply, the positive electrode of the fifth diode D5, the negative electrode of the first capacitor C1 and the other end of the second capacitor C2, the pin 4 is connected with the positive electrode of the seventh capacitor C7 and one end of the third capacitor C3, the pin 1 of the first voltage stabilizing chip and the pin 1 of the second voltage stabilizing chip, the pin 5 is suspended, and the pin 6 is connected with the negative electrode of the seventh capacitor C7 and the other end of the third capacitor C3 and grounded; the 3 pin of the first voltage stabilizing chip is connected with one end of the fourth capacitor C4 and the anode of the eighth capacitor C8; the 2 pins of the first voltage stabilizing chip, the other end of the fourth capacitor C4 and the negative electrode of the eighth capacitor C8 are all grounded; the 3 pin of the second voltage stabilizing chip is connected with one end of the sixth capacitor C6 and the positive electrode of the ninth capacitor C9; the 2 pin of the second voltage stabilizing chip, the other end of the sixth capacitor C6 and the negative electrode of the ninth capacitor C9 are grounded; the 3 pin of the first voltage stabilizing chip is a 3.3V output end of the power supply conversion circuit; the 3 pin of the second voltage stabilizing chip is the 5V output end of the power supply conversion circuit.
Further, the master control singlechip comprises a first singlechip; the model of the first singlechip is P89V51. The 29 pins of the first singlechip are connected with the 5V output end of the power conversion circuit, the 16 pins are grounded, and the 38 pins are connected with the 5V output end of the power conversion circuit, one end of the fifth capacitor C5 and the common pins of the first resistor bank and the second resistor bank; the other end of the fifth capacitor C5 is grounded; the four common pins of the first resistor bank are respectively connected with pins 34, 35, 36 and 37 of the first singlechip; the four common pins of the second row of resistors are respectively connected with pins 30, 31, 32 and 33 of the first singlechip; pins 32 and 33 of the first singlechip are respectively connected with one end of the sixth key and one end of the seventh key; the other ends of the sixth key and the seventh key are grounded; the 4 pin of the first singlechip is connected with one end of the first resistor R1 and the cathode of the tenth capacitor C10; the other end of the first resistor R1 is grounded; the positive electrode of the tenth capacitor C10 is connected with the 5V output end of the power conversion circuit; the 14 pin of the first singlechip is connected with one end of the first crystal oscillator Z1 and one end of the eleventh capacitor C11, and the 15 pin is connected with the other end of the first crystal oscillator Z1 and one end of the twelfth capacitor C12; the other end of the eleventh capacitor C11 and the other end of the twelfth capacitor C12 are grounded; the 12 pins of the first singlechip are connected with the cathode of the first buzzer; the positive electrode of the first buzzer is connected with the 5V output end of the power supply conversion circuit; the 18 pin of the first singlechip is connected with one end of a seventh resistor R7, the other end of the seventh resistor R7 is connected with the positive electrode of a ninth light emitting tube D9, and the negative electrode of the ninth light emitting tube D9 is grounded; the 19 pin of the first singlechip is connected with one end of an eighth resistor R8, the other end of the eighth resistor R8 is connected with the positive electrode of an eighth luminous tube D8, and the negative electrode of the eighth luminous tube D8 is grounded; the 20 pins of the first singlechip are connected with one end of a ninth resistor R9, the other end of the ninth resistor R9 is connected with the positive electrode of a seventh luminous tube D7, and the negative electrode of the seventh luminous tube D7 is grounded; the pin 21 of the first singlechip is connected with one end of a tenth resistor R10, the other end of the tenth resistor R10 is connected with the positive electrode of a sixth luminous tube D6, and the negative electrode of the sixth luminous tube D6 is grounded; pins 1, 3, 8, 9, 10, 11, 30, 34, 35, 36 and 37 of the first singlechip are respectively a first control output end to an eleventh control output end of the main control singlechip circuit; pins 41, 42, 43 and 44 of the first singlechip are respectively a first data output end to a fourth data output end of the main control singlechip circuit; the 31 pins of the first singlechip are signal interaction ends of the main control singlechip circuit; the other pins of the first singlechip are suspended.
The driving signal interface circuit comprises a first wiring terminal row, a second wiring terminal row and a third wiring terminal row; the first wiring terminal strip, the second wiring terminal strip and the third wiring terminal strip are all 40-bit; the first wiring terminal block, the second wiring terminal block and the third wiring terminal block are respectively connected with the fourth data output end of the main control single-chip microcomputer circuit through 1 pin, the third data output end of the main control single-chip microcomputer circuit through 3 pins, and the first data output end of the main control single-chip microcomputer circuit through 5 pins; the 9 pins are all connected with the second data output end of the master control singlechip circuit, the 13 pins are all connected with the eleventh control output end of the master control singlechip circuit, the 15 pins are all connected with the tenth control output end of the master control singlechip circuit, the 25 pins are all connected with the second control output end of the master control singlechip circuit, the 26 pins are all connected with the first control output end of the master control singlechip circuit, and the 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24 and 29 pins are all connected with the 3.3V output end of the power supply conversion circuit.
The 27 pins of the first wiring terminal block, the 27 pins of the second wiring terminal block and the 17 pins of the third wiring terminal block are connected with the third control output end of the master control singlechip circuit; the first wiring terminal block, the 28 pins of the second wiring terminal block and the 19 th pin of the third wiring terminal block are connected with the fourth control output end of the master control singlechip circuit; the 11 pins of the first wiring terminal block are connected with the third data output end, the 17 pins are connected with the ninth control output end of the master control singlechip circuit, and the 19 pins are connected with the eighth control output end of the master control singlechip circuit; the 7 pins of the third wiring terminal block are connected with the seventh control output end of the main control single-chip microcomputer circuit, the 27 pins are connected with the sixth control output end of the main control single-chip microcomputer circuit, the 28 pins are connected with the fifth control output end of the main control single-chip microcomputer circuit, and the 35 pins are grounded; the other pins of the first wiring terminal strip, the second wiring terminal strip and the third wiring terminal strip are suspended.
Further, the current sampling circuit comprises a first power conversion chip, a second power conversion chip, a third power conversion chip, a fourth power conversion chip, a first digital voltage gauge head, a second digital voltage gauge head, a third digital voltage gauge head and a fourth digital voltage gauge head; the model numbers of the first power conversion chip, the second power conversion chip, the third power conversion chip and the fourth power conversion chip are NMK0505SAC; the first digital voltage meter head, the second digital voltage meter head, the third digital voltage meter head and the fourth digital voltage meter head are all FY5140B; the first power conversion chip, the second power conversion chip, the third power conversion chip and the fourth power conversion chip are all connected with the 5V output end of the power conversion circuit through 1 pin, and the 2 pins are all grounded.
The 3 pin of the first power conversion chip is connected with a first wiring end of a first analog load, a thirty-seventh resistor R37, one end of a twenty-seventh capacitor C20, the 2 pin of the first digital voltage meter head, one end of a resistor in the first potentiometer and a movable contact; the 4 pin of the first power conversion chip is connected with the other end of the thirty-seventh resistor R37 and the 3 pin of the first digital voltage meter; the other end of the resistor body in the first potentiometer is connected with one end of a twenty-ninth resistor R29; the other ends of the twenty-ninth resistor R29 and the twenty-eighth capacitor C20 are connected with one end of the thirty-third resistor R33 and the 1 pin of the first digital voltmeter; the other end of the thirty-third resistor R33 is terminated to a second terminal of the first analog load.
The 3 pin of the second power conversion chip is connected with a first wiring terminal of a second analog load, a thirty-eighth resistor R38, one end of a twenty-first capacitor C21, the 2 pin of a second digital voltmeter head, one end of a resistor in a second potentiometer and a movable contact; the 4 pin of the second power conversion chip is connected with the other end of the thirty-eighth resistor R38 and the 3 pin of the second digital voltage meter; the other end of the inner resistor of the second potentiometer is connected with one end of a thirty-first resistor R30; the other ends of the thirty-fourth resistor R30 and the twenty-first capacitor C21 are connected with one end of the thirty-fourth resistor R34 and the 1 pin of the second digital voltmeter head; the other end of the thirty-fourth resistor R34 is terminated at a second terminal of the second analog load.
The 3 pin of the third power conversion chip is connected with a first wiring terminal of a third analog load, a thirty-ninth resistor R39, one end of a twenty-second capacitor C22, the 2 pin of a third digital voltmeter head, one end of a resistor in a third potentiometer and a movable contact; the 4 pin of the third power conversion chip is connected with the other end of the thirty-ninth resistor R39 and the 3 pin of the third digital voltage meter; the other end of the inner resistor of the third potentiometer is connected with one end of a thirty-first resistor R31; the other ends of the thirty-first resistor R31 and the twenty-second capacitor C22 are connected with one end of the thirty-fifth resistor R35 and the 1 pin of the third digital voltmeter; a second terminal of a third analog load of a thirty-fifth resistor R35.
The 3 pin of the fourth power conversion chip is connected with a first wiring terminal of a fourth analog load, a forty resistor R40, one end of a twenty-third capacitor C23, the 2 pin of a fourth digital voltmeter head, one end of a resistor in a fourth potentiometer and a movable contact; the 4 pin of the fourth power conversion chip is connected with the other end of the forty resistor R40 and the 3 pin of the fourth digital voltage meter; the other end of the inner resistor of the fourth potentiometer is connected with one end of a thirty-second resistor R32; the other ends of the thirty-second resistor R32 and the twenty-third capacitor C23 are connected with one end of the thirty-sixth resistor R36 and the 1 pin of the fourth digital voltmeter; the other end of the thirty-sixth resistor R36 is terminated to a second terminal of the fourth analog load.
The independent output indicating unit comprises a TVS tube D1; one end of the TVS tube D1 is connected with one end of the thirteenth capacitor C13, the negative electrode of the twentieth luminous tube D20 and the positive electrode of the twenty-fourth luminous tube D24; the other end of the TVS tube D1 is connected with one end of a twenty-fourth resistor R24 and one end of a third resistor R3 and the other end of a thirteenth capacitor C13; the other end of the twenty-fourth resistor R24 is connected with the positive electrode of the twenty-fourth luminous tube D20 and the negative electrode of the twenty-fourth luminous tube D24.
The ends of the TVS tubes D1 in the four independent output indication units far away from the third resistor R3 are respectively connected with first terminals of the first analog load, the second analog load, the third analog load and the fourth analog load; the ends of the third resistors R3 in the four independent output indication units far away from the TVS tube D1 are respectively connected with second terminals of the first analog load, the second analog load, the third analog load and the fourth analog load; the ends of the TVS tubes D1 in the four independent output indication units, which are close to the third resistor R3, are respectively a first indication output end, a second indication output end, a third indication output end and a fourth indication output end of the main channel output indication circuit.
Further, the load heat dissipation fan driving circuit comprises a switching voltage stabilizing chip and a sixth wiring terminal block; the sixth wiring terminal row is a two-position wiring terminal row; the type of the switch voltage stabilizing chip is LM2576D2T-ADJR4G; the 1 pin of the switching voltage stabilizing chip is connected with the positive electrode of the main board power supply and the positive electrode of the seventeenth capacitor C17, and the 3 pin and the 5 pin are connected with the negative electrode of the main board power supply, the negative electrode of the seventeenth capacitor C17, the twenty-eighth resistor R28, one end of the nineteenth capacitor C19, the negative electrode of the eighteenth capacitor C18 and the positive electrode of the twenty-eighth diode D28; the 2 pin of the switching voltage stabilizing chip is connected with the negative electrode of the twenty-eighth diode D28 and one end of the inductor; the other end of the inductor is connected with the positive electrode of the eighteenth capacitor C18, the other end of the nineteenth capacitor C19, one end of the second resistor R2 and one wiring terminal of the sixth wiring terminal row; one wiring terminal of the sixth wiring terminal row is connected with the negative electrode of the main board power supply; the sixth wiring terminal block is connected with a power supply interface of the heat dissipation fan; the other end of the second resistor R2 is connected with one end of a resistor body in the fifth potentiometer and a movable contact; the 4 pin of the switch voltage stabilizing chip is connected with the other end of the internal resistor of the fifth potentiometer and the other end of the twenty-eighth resistor R28.
Further, the output interface circuit includes a nineteenth wiring terminal block, a twentieth wiring terminal block, a twenty first wiring terminal block, a twenty second wiring terminal block, and a twenty third wiring terminal block; the 1, 3, 5 and 7 pins of the nineteenth wiring terminal row are respectively connected with the first indication output end, the second indication output end, the third indication output end and the fourth indication output end of the main channel output indication circuit, the 2, 4, 6 and 8 pins are respectively connected with the first terminals of the first analog load, the second analog load and the fourth analog load of the third analog load, the 9 pin is connected with the signal interaction end of the main control singlechip circuit, the 10 pin is connected with the positive electrode of the main board power supply, and the 17, 18, 19 and 20 pins are respectively connected with the first terminal of the fifth analog load, the first terminal of the sixth analog load, the first terminal of the seventh analog load and the first terminal of the eighth analog load; and the second terminals of the fifth analog load, the sixth analog load, the seventh analog load and the eighth analog load are all connected with the positive electrode of the main board power supply.
The pins 1, 2, 3 and 4 of the twentieth wiring terminal row are respectively connected with the second wiring terminal of the first analog load, the first wiring terminal of the first analog load, the second wiring terminal of the second analog load and the first wiring terminal of the second analog load.
Pins 5, 6 and 7 of the twenty-second wiring terminal block are connected with a first wiring terminal of a fifth analog load, pins 10, 11 and 12 are connected with a first wiring terminal of a sixth analog load, pins 18, 19 and 20 are connected with a first wiring terminal of a seventh analog load, pins 26, 27 and 28 are connected with a first wiring terminal of an eighth analog load, and pins 32, 33 and 34 are connected with a negative electrode of a main board power supply; the other pins of the twenty-second wiring terminal row are suspended.
Pins 1, 2, 9 and 10 of the twenty-first wiring terminal row are connected with a second wiring terminal of the first analog load, pins 3, 4, 11 and 12 are connected with a first wiring terminal of the first analog load, pins 5, 6, 13 and 14 are connected with a second wiring terminal of the second analog load, and pins 7, 8, 15 and 16 are connected with a first wiring terminal of the second analog load.
Pins 1, 2, 3, 4, 5, 6, 7 and 8 of the twenty-third wiring terminal block are respectively connected with the second wiring terminal of the first analog load, the first wiring terminal of the first analog load, the second wiring terminal of the second analog load, the first wiring terminal of the second analog load, the second wiring terminal of the third analog load, the first wiring terminal of the third analog load, the second wiring terminal of the fourth analog load and the first wiring terminal of the fourth analog load; pins 10, 12, 14 and 16 of the twenty-third wiring terminal block are connected with the first wiring terminal of the fifth analog load, the first wiring terminal of the sixth analog load, the first wiring terminal of the seventh analog load and the first wiring terminal of the eighth analog load.
The display key interface circuit comprises a fourth wiring terminal row; pins 8, 10, 12, 14 and 16 of the fourth wiring terminal row are respectively connected with one ends of the first key, the second key, the third key, the fourth key and the fifth key; the other ends of the first key, the second key, the third key, the fourth key and the fifth key are all grounded; and pins 11 and 13 of the fourth wiring terminal row are connected with a 5V output end of the power conversion circuit, pins 7 and 9 are grounded, and pins 1, 3 and 5 are respectively connected with a first signal input end, a second signal input end and a third signal input end of the memory cell display circuit.
The memory cell signal interface circuit comprises a fifteenth wiring terminal block and a sixteenth wiring terminal block; the pins 7 and 9 of the fifteenth wiring terminal row are grounded, the pins 11 and 13 are connected with the 5V output end of the power conversion circuit, and the pins 1, 3 and 5 are respectively connected with the third display output end, the second display output end and the first display output end of the memory unit data processing circuit; the pins 2, 4, 6, 8, 10, 12, 14 and 16 of the fifteenth connecting terminal block are respectively connected with thirteenth signal input ends to twentieth signal input ends of the data processing circuit of the memory cell.
The 9 pins of the sixteenth wiring terminal block are connected with the signal interaction end of the data processing circuit of the storage unit; the pins 1, 3, 5 and 7 of the sixteenth wiring terminal block are respectively connected with four third analog input ends of the feedback signal conversion circuit; the pins 2, 4, 6 and 8 of the sixteenth wiring terminal block are respectively connected with four fourth analog input ends of the feedback signal conversion circuit; the 10 pins of the sixteenth wiring terminal block are connected with the first analog input end of the feedback signal conversion circuit; the 17, 18, 19, 20 pins of the sixteenth connecting terminal block are respectively connected with four second analog input ends of the feedback signal conversion circuit.
Twenty pins of the nineteenth wiring terminal block are respectively connected with twenty pins of the sixteenth wiring terminal block by a 20-core wire bundle; twenty pins of the fourth wiring terminal block are respectively connected with twenty pins of the fifteenth wiring terminal block by a 20-core wire bundle.
Further, the auxiliary channel output signal indicating circuit includes a sixteenth light-emitting tube D16, a seventeenth light-emitting tube D17, an eighteenth light-emitting tube D18, and a nineteenth light-emitting tube D19; the anodes of the sixteenth light-emitting tube D16, the seventeenth light-emitting tube D17, the eighteenth light-emitting tube D18 and the nineteenth light-emitting tube D19 are respectively connected with one ends of an eleventh resistor R11, a twelfth resistor R12, a thirteenth resistor R13 and a fourteenth resistor R14; the other ends of the eleventh resistor R11, the twelfth resistor R12, the thirteenth resistor R13 and the fourteenth resistor R14 are all connected with the positive electrode of the main board power supply, and the negative electrodes of the sixteenth light emitting tube D16, the seventeenth light emitting tube D17, the eighteenth light emitting tube D18 and the nineteenth light emitting tube D19 are respectively connected with the first wiring end of the fifth simulation load, the first wiring end of the sixth simulation load, the first wiring end of the seventh simulation load and the first wiring end of the eighth simulation load.
Further, the storage unit data processing circuit comprises a second singlechip; the model of the second singlechip is P89V51; the 29 pins of the second singlechip are connected with the 5V output end of the power conversion circuit, the 16 pins are grounded, and the 38 pins are connected with the 5V output end of the power conversion circuit, one end of a twenty-fifth capacitor C25 and the common pins of the third resistor bank and the fourth resistor bank; the other end of the twenty-fifth capacitor C25 is grounded; the four common pins of the third row of resistors are respectively connected with pins 34, 35, 36 and 37 of the second singlechip; four common pins of the fourth row of resistors are respectively connected with pins 30, 31, 32 and 33 of the second singlechip; the 4 pin of the second singlechip is connected with one end of a fifteenth resistor R15 and the negative electrode of a twenty-sixth capacitor C26; the other end of the fifteenth resistor R15 is grounded; the positive electrode of the twenty-sixth capacitor C26 is connected with the 5V output end of the power conversion circuit; the 14 pin of the second singlechip is connected with one end of the second crystal oscillator and the twenty-seventh capacitor C27, and the 15 pin is connected with the other end of the second crystal oscillator and one end of the twenty-eighth capacitor C28; the other end of the twenty-seventh capacitor C27 and the twenty-eighth capacitor C28 are grounded; the 32 pins of the second singlechip are connected with the cathode of the second buzzer; the anode of the second buzzer is connected with the 5V output end of the power supply conversion circuit; pins 40, 41, 42, 43, 44, 1, 2, 3, 5, 7, 8, 9, 18, 19, 20, 21, 22, 23, 24 and 25 of the second singlechip are respectively a first signal input end to a twentieth signal input end of the data processing circuit of the memory unit; pins 30 and 31 of the second singlechip are respectively an IIC clock end and an IIC bidirectional data end of the data processing circuit of the storage unit; pins 35, 36 and 37 of the second singlechip are respectively a first display output end, a second display output end and a third display output end of the data processing circuit of the storage unit; and a 33 pin of the second singlechip is a signal interaction end of the data processing circuit of the storage unit.
The storage unit display circuit comprises a nixie tube driving chip and a nixie tube; the model of the nixie tube driving chip is TM1623; the model of the nixie tube is S02848A-B; the pins 9 and 25 of the nixie tube driving chip are connected with one end of a twenty-fourth capacitor C24 and the 5V output end of the power supply conversion circuit; the other ends of pins 26, 29 and 32 and a twenty-fourth capacitor C24 of the nixie tube driving chip are grounded; pins 10, 11, 12, 14, 15, 16, 17, 18, 19, 20, 23, 24, 27, 28, 30 and 31 of the nixie tube driving chip are respectively connected with pins 14, 16, 13, 3, 5, 11, 15, 7, 12, 9, 10, 4, 8, 6, 2 and 1 of the nixie tube M1; the 3, 4 and 5 pins of the nixie tube driving chip are respectively a first signal input end, a second signal input end and a third signal input end of the memory cell display circuit.
The data memory circuit comprises a memory chip; the model of the memory chip is 24C01; the pins 1, 2, 3, 4 and 7 of the memory chip are all grounded, and the pin 8 is connected with one end of a twenty-ninth capacitor C29 and the 5V output end of the power supply conversion circuit; the other end of the twenty-ninth capacitor C29 is grounded; and pins 5 and 6 of the memory chip are respectively connected with an IIC bidirectional data end and an IIC clock end of the memory unit data processing circuit.
Further, the feedback signal conversion circuit comprises four first signal feedback units and four second signal feedback units; the first signal feedback unit comprises a first optical coupler; the first input end of the first optocoupler is connected with one end of a forty-fifth resistor R45, the first output end of the first optocoupler is connected with the ground, and the second output end of the first optocoupler is connected with one end of a forty-sixth resistor R46; the other end of the forty-six resistor R46 is connected with the 5V output end of the power conversion circuit.
The second signal feedback unit comprises a second optical coupler and a third optical coupler; the first input end of the second optical coupler and the second input end of the third optical coupler are connected with one end of a sixteenth resistor R16; the second input end of the second optical coupler is connected with the first input end of the third optical coupler; the first output ends of the second optical coupler and the third optical coupler are grounded; the second output end of the second optocoupler is connected with one end of a seventeenth resistor R17; the other end of the seventeenth resistor R17 is connected with the 5V output end of the power conversion circuit; the second output end of the third optocoupler is connected with one end of an eighteenth resistor R18; the other end of the eighteenth resistor R18 is connected with the 5V output end of the power conversion circuit.
The ends, far away from the first optocoupler, of the forty-fifth resistor R45 in the four first signal feedback units are connected together and serve as first analog input ends of the feedback signal conversion circuits; the second input ends of the first optocouplers in the four first signal feedback units are respectively four second analog input ends of the feedback signal conversion circuit; the second output ends of the first optocouplers in the four first signal feedback units are respectively connected with the first signal input end to the fourth signal input end of the data processing circuit of the storage unit.
The ends of the sixteenth resistor R16 in the four second signal feedback units, which are far away from the second optocoupler, are respectively four third analog input ends of the feedback signal conversion circuit; the second input ends of the second optocouplers in the four second signal feedback units are respectively four fourth analog input ends of the feedback signal conversion circuit; the second output end of the second optocoupler and the second output end of the third optocoupler in the four second signal feedback units are respectively connected with the fifth signal input end to the twelfth signal input end of the data processing circuit of the storage unit.
The invention has the beneficial effects that:
the invention completes testing and aging of the tested PCR drive circuit board in a strict working environment by powering up, loading and heating, so that the unqualified board can expose the defects in advance, and the intrinsic components in the board can accelerate to pass the fatigue period. And unqualified products are screened out before engineering installation, so that the stability and the production efficiency of the instrument are improved.
Drawings
FIG. 1 is a schematic diagram of the overall structure of the present invention;
FIG. 2 is an exploded view of a host according to the present invention;
FIG. 3 is an exploded view of the incubator of the present invention;
FIG. 4 is a system block diagram of a control motherboard according to the present invention;
FIG. 5 is a schematic circuit diagram of a power conversion circuit according to the present invention;
FIG. 6 is a schematic circuit diagram of a master control singlechip circuit according to the present invention;
FIG. 7 is a schematic circuit diagram of a driving signal interface circuit according to the present invention;
FIG. 8 is a schematic circuit diagram of a current sampling circuit according to the present invention;
FIG. 9 is a schematic circuit diagram of an independent output indication unit according to the present invention;
FIG. 10 is a schematic circuit diagram of a fan drive circuit according to the present invention;
fig. 11 is a wiring diagram of a nineteenth wiring terminal block in the present invention;
FIG. 12 is a wiring diagram of a twentieth wiring terminal block in the present invention;
FIG. 13 is a wiring diagram of a twenty-first terminal block of the present invention;
fig. 14 is a wiring diagram of a twenty-second wiring terminal block in the present invention;
fig. 15 is a wiring diagram of a twenty-third wiring terminal block in the present invention;
FIG. 16 is a schematic circuit diagram of an auxiliary channel output signal indicating circuit according to the present invention;
FIG. 17 is a schematic circuit diagram of a memory cell display circuit according to the present invention;
FIG. 18 is a schematic circuit diagram showing a key interface circuit according to the present invention;
FIG. 19 is a schematic circuit diagram of a memory cell data processing circuit according to the present invention;
FIG. 20 is a schematic circuit diagram of a data memory circuit according to the present invention;
FIG. 21 is a schematic circuit diagram of a first signal feedback unit according to the present invention;
FIG. 22 is a schematic circuit diagram of a second signal feedback unit according to the present invention;
fig. 23 is a wiring diagram of a fifteenth wiring terminal block in the present invention;
fig. 24 is a wiring diagram of a sixteenth wiring terminal block in the present invention;
fig. 25 is a graph of inductance matching according to the present invention.
Detailed Description
The invention is further described below with reference to the accompanying drawings.
As shown in fig. 1, 2, 3, 4, 5 and 6, the high-temperature accelerated test aging device for the driving circuit board of the PCR instrument comprises a host computer 3 and an incubator 4. The host 3 includes a bottom case 301, a panel 302, a host flip board 303, a main board power supply 304, a board power supply under test 305, a control main board, a current display, a heat dissipation fan 306, a rubber support block 307, and an analog load group 308. The set of simulated loads 308 includes a first simulated load, a second simulated load, a third simulated load, a fourth simulated load, a fifth simulated load, a sixth simulated load, a seventh simulated load, and an eighth simulated load. The first, second, third, fourth, fifth, sixth, seventh and eighth simulated loads all adopt gold-aluminum shell resistances. Four corners of the bottom surface of the bottom case 301 are fixed with four rubber supporting blocks 307, respectively. The panel 302 is fixed to a side portion of the bottom chassis 301. The heat dissipation fan 306, the first analog load, the second analog load, the third analog load, the fourth analog load, the fifth analog load, the sixth analog load, the seventh analog load, the eighth analog load, the main board power supply 304, the board power supply to be tested 305, and the control main board are all fixed in the bottom shell 301. The current display is fixed to the panel 302. One side edge of the main body flip plate 303 is hinged with the top of the bottom case 301.
The incubator 4 comprises an outer housing 401, an inner housing 402, a temperature controller 403, heating wires and an incubator cover 404. The bottom of the outer housing 401 is fixed to the top of the bottom chassis 301 in the host 3. The inner case 402 is fixed inside the outer case 401. A thermostat 403 is mounted at a side of the outer housing 401. The heating wire is fixed inside the inner housing 402. The heating wire is connected with a temperature controller 403. One side edge of the incubator flap 404 is hinged to the top edge of the outer housing 401.
The control main board comprises a power supply conversion circuit 101, a main control singlechip circuit 102, a driving signal interface circuit 103, a current sampling circuit 104, a main channel output indication circuit 105, a fan driving circuit 106, an output interface circuit 107, an auxiliary channel output signal indication circuit 109, a storage unit display circuit 201, a display key interface circuit 202, a storage unit data processing circuit 203, a data memory circuit 204, a feedback signal conversion circuit 205 and a storage unit signal interface circuit 206. The power conversion circuit 101 converts 24V voltage output by the main board power supply 304 into 12V through the power supply voltage-reducing module, converts 12V voltage output by the power supply voltage-reducing module into 3.3V through the first voltage-stabilizing chip to supply power for the driving signal interface circuit 103, and converts 12V voltage output by the power supply module into 5V through the second voltage-stabilizing chip U2 to supply power for the main control singlechip circuit 102, the current sampling circuit 104, the fan driving circuit 106, the storage unit display circuit 201, the storage unit data processing circuit 203, the data memory circuit 204 and the feedback signal conversion circuit 205. The master control single-chip microcomputer circuit 102 sends a driving signal to the driving signal interface circuit 103 through the first single-chip microcomputer. The driving signal interface circuit 103 and the analog load group 308 are connected to the board 5 to be tested. The current sampling circuit 104 displays the voltage values of the two ends of the first analog load, the second analog load, the third analog load and the fourth analog load through the first digital voltage gauge outfit, the second digital voltage gauge outfit, the third digital voltage gauge outfit and the fourth digital voltage gauge outfit respectively. The main channel output indication circuit 105 includes four independent output indication units. The four independent output indicating units respectively display the current directions of the first analog load, the second analog load, the third analog load and the fourth analog load through the luminous tubes. The fan driving circuit 106 drives the heat dissipation fan 306 through the switching regulator chip. The display key interface circuit 202 transmits the model of the board under test to the memory cell data processing circuit 203 by keys. The output interface circuit 107 and the memory cell signal interface circuit 206 transmit the voltage values of the first analog load, the second analog load, the third analog load, the fourth analog load, the fifth analog load, the sixth analog load, the seventh analog load, and the eighth analog load to the feedback signal converting circuit 205. The feedback signal conversion circuit 205 converts the received voltage value into a switching value through a photocoupler and transmits the switching value to the memory cell data processing circuit 203. The storage unit data processing circuit 203 determines whether the switching value transmitted from the feedback signal conversion circuit 205 is correct through the second singlechip, and generates a detection code or an error code. The memory cell display circuit 201 displays the detection code or error code transmitted from the memory cell data processing circuit 203 through a nixie tube. The memory circuit 204 stores the detection code or the error code through the memory chip.
As shown in fig. 5, the power conversion circuit 101 includes a first voltage stabilizing chip U1, a second voltage stabilizing chip U2, and a power supply voltage reducing module. The model of the power supply voltage reducing module is SUCS102412C. The model of the first voltage stabilizing chip U1 is SU7117M3-3.3. The model of the second voltage stabilizing chip U2 is NCU7117DT50G. The 1 pin of the power supply voltage reducing module is connected with the positive electrode HV+ of the main board power supply 304, the negative electrode of the fifth diode D5, the positive electrode of the first capacitor C1 and one end of the second capacitor C2, the 2 pin and the 3 pin are connected with the positive electrode of the main board power supply 304, the positive electrode of the fifth diode D5, the negative electrode of the first capacitor C1 and the other end of the second capacitor C2, the 4 pin is connected with the positive electrode of the seventh capacitor C7, one end of the third capacitor C3, the 1 pin of the first voltage stabilizing chip U1 and the 1 pin of the second voltage stabilizing chip U2, the 5 pin is suspended, and the 6 pin is connected with the negative electrode of the seventh capacitor C7 and the other end of the third capacitor C3 and is grounded. The 3 pin of the first voltage stabilizing chip U1 is connected with one end of the fourth capacitor C4 and the anode of the eighth capacitor C8; the 2 pin of the first voltage stabilizing chip U1, the other end of the fourth capacitor C4 and the negative electrode of the eighth capacitor C8 are all grounded; the 3 pin of the second voltage stabilizing chip U2 is connected with one end of the sixth capacitor C6 and the anode of the ninth capacitor C9; the 2 pin of the second voltage stabilizing chip U2, the other end of the sixth capacitor C6 and the negative electrode of the ninth capacitor C9 are all grounded. The 3 pin of the first voltage stabilizing chip U1 is the 3.3V output terminal +3.3v of the power conversion circuit 101. The 3 pin of the second voltage stabilizing chip U2 is the 5V output terminal +5v of the power conversion circuit 101.
As shown in fig. 6, the master single-chip microcomputer circuit 102 includes a first single-chip microcomputer U3. The model of the first singlechip U3 is P89V51. The 29 pins of the first singlechip U3 are connected with the 5V output end +5V of the power conversion circuit 101, the 16 pins are grounded, and the 38 pins are connected with the 5V output end +5V of the power conversion circuit 101, one end of the fifth capacitor C5 and the common pins of the first resistor RR1 and the second resistor RR 2. The other end of the fifth capacitor C5 is grounded. Four common pins of the first resistor RR1 are respectively connected with pins 34, 35, 36 and 37 of the first singlechip U3. Four common pins of the second resistor RR2 are respectively connected with pins 30, 31, 32 and 33 of the first singlechip U3. Pins 32 and 33 of the first singlechip U3 are respectively connected with one ends of the sixth key S6 and the seventh key S7. The other ends of the sixth key S6 and the seventh key S7 are grounded. The 4 pins of the first singlechip U3 are connected with one end of the first resistor R1 and the cathode of the tenth capacitor C10. The other end of the first resistor R1 is grounded. The positive electrode of the tenth capacitor C10 is connected with the 5V output end +5V of the power conversion circuit 101; the 14 pin of the first singlechip U3 is connected with one end of the first crystal oscillator Z1 and the eleventh capacitor C11, and the 15 pin is connected with the other end of the first crystal oscillator Z1 and one end of the twelfth capacitor C12. The other ends of the eleventh capacitor C11 and the twelfth capacitor C12 are grounded. The 12 pins of the first singlechip U3 are connected with the cathode of the first buzzer LS 1. The positive pole of the first buzzer LS1 is connected to the 5V output terminal +5v of the power conversion circuit 101. The 18 pin of the first singlechip U3 is connected with one end of a seventh resistor R7, the other end of the seventh resistor R7 is connected with the positive electrode of a ninth luminous tube D9, and the negative electrode of the ninth luminous tube D9 is grounded; the pin 19 of the first singlechip U3 is connected with one end of an eighth resistor R8, the other end of the eighth resistor R8 is connected with the positive electrode of an eighth luminous tube D8, and the negative electrode of the eighth luminous tube D8 is grounded; the 20 pins of the first singlechip U3 are connected with one end of a ninth resistor R9, the other end of the ninth resistor R9 is connected with the positive electrode of a seventh luminous tube D7, and the negative electrode of the seventh luminous tube D7 is grounded; the pin 21 of the first singlechip U3 is connected with one end of a tenth resistor R10, the other end of the tenth resistor R10 is connected with the positive electrode of a sixth luminous tube D6, and the negative electrode of the sixth luminous tube D6 is grounded. Pins 1, 3, 8, 9, 10, 11, 30, 34, 35, 36 and 37 of the first singlechip U3 are respectively a first control output end to an eleventh control output end of the master singlechip circuit 102. Pins 41, 42, 43 and 44 of the first singlechip U3 are respectively a first data output end to a fourth data output end of the main control singlechip circuit 102. The 31 pin of the first singlechip U3 is a signal interaction end of the main control singlechip circuit 102. The other pins of the first singlechip U3 are suspended.
As shown in fig. 7, the drive signal interface circuit 103 includes a first connection terminal row J1, a second connection terminal row J2, and a third connection terminal row J3. The first terminal block J1, the second terminal block J2 and the third terminal block J3 have 40 positions. The first wiring terminal row J1, the second wiring terminal row J2 and the third wiring terminal row J3 are respectively connected with the fourth data output end CLK of the master control single-chip microcomputer circuit 102, the 3 pins are respectively connected with the third data output end DIN of the master control single-chip microcomputer circuit 102, and the 5 pins are respectively connected with the first data output end FS of the master control single-chip microcomputer circuit 102; the 9 pins are all connected with the second data output end CS of the master control singlechip circuit 102, the 13 pins are all connected with the eleventh control output end DIR1 of the master control singlechip circuit 102, the 15 pins are all connected with the tenth control output end DIR2 of the master control singlechip circuit 102, the 25 pins are all connected with the second control output end L-HOTLID of the master control singlechip circuit 102, the 26 pins are all connected with the first control output end R-HOTLID of the master control singlechip circuit 102, and the 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24 and 29 pins are all connected with the 3.3V output end +3.3V of the power conversion circuit 101.
The 27 pins of the first wiring terminal row J1, the 27 pins of the second wiring terminal row J2 and the 17 pins of the third wiring terminal row J3 are connected with a third control output end HEATER1 of the master control singlechip circuit 102; the fourth control output end HEATER2 of the master control singlechip circuit 102 is connected with the 28 th pin of the first wiring terminal row J1, the 28 th pin of the second wiring terminal row J2 and the 19 th pin of the third wiring terminal row J3. The 11 pins of the first wiring terminal row J1 are connected with the third data output end CS, the 17 pins are connected with the ninth control output end DIR3 of the master control singlechip circuit 102, and the 19 pins are connected with the eighth control output end DIR4 of the master control singlechip circuit 102. The 7 pins of the third wiring terminal row J3 are connected with a seventh control output end DA_LOAD of the master control single-chip microcomputer circuit 102, the 27 pins are connected with a sixth control output end L-PWM of the master control single-chip microcomputer circuit 102, the 28 pins are connected with a fifth control output end R-PWM of the master control single-chip microcomputer circuit 102, and the 35 pins are grounded. The other pins of the first wiring terminal row J1, the second wiring terminal row J2 and the third wiring terminal row J3 are suspended.
As shown in fig. 8, the current sampling circuit 104 includes a first power conversion chip IC1, a second power conversion chip IC2, a third power conversion chip IC3, a fourth power conversion chip IC4, a first digital voltage gauge head BK1, a second digital voltage gauge head BK2, a third digital voltage gauge head BK3, and a fourth digital voltage gauge head BK4. The first power conversion chip IC1, the second power conversion chip IC2, the third power conversion chip IC3 and the fourth power conversion chip IC4 are all NMK0505SAC. The first digital voltage gauge head BK1, the second digital voltage gauge head BK2, the third digital voltage gauge head BK3 and the fourth digital voltage gauge head BK4 are all of the type FY5140B. The pins 1 of the first power conversion chip IC1, the second power conversion chip IC2, the third power conversion chip IC3 and the fourth power conversion chip IC4 are all connected with the 5V output end +5V of the power conversion circuit 101, and the pins 2 are all grounded.
The 3 pin of the first power conversion chip IC1 is connected with a first wiring terminal TE1-, a thirty-seventh resistor R37, one end of a twentieth capacitor C20, the 2 pin of the first digital voltage meter head BK1, one end of a resistor in the first potentiometer RP1 and a movable contact. The 4 pin of the first power conversion chip IC1 is connected with the other end of the thirty-seventh resistor R37 and the 3 pin of the first digital voltage meter head BK 1. The other end of the resistor in the first potentiometer RP1 is connected with one end of a twenty-ninth resistor R29. The other ends of the twenty-ninth resistor R29 and the twenty-eighth capacitor C20 are connected with one end of the thirty-third resistor R33 and the 1 pin of the first digital voltage meter head BK 1. The other end of the thirty-third resistor R33 is terminated by a second terminal te1+ of the first analog load.
The 3 pin of the second power conversion chip IC2 is connected with a first wiring terminal TE2-, a thirty-eighth resistor R38, one end of a twenty-first capacitor C21, the 2 pin of the second digital voltage meter head BK2, one end of a resistor in the second potentiometer RP2 and a movable contact of the second analog load. The 4 pin of the second power conversion chip IC2 is connected with the other end of the thirty-eighth resistor R38 and the 3 pin of the second digital voltage meter head BK 2. The other end of the internal resistor of the second potentiometer RP2 is connected to one end of the thirty-first resistor R30. The other ends of the thirty-fourth resistor R30 and the twenty-first capacitor C21 are connected with one end of the thirty-fourth resistor R34 and the 1 pin of the second digital voltage meter head BK 2. The other end of the thirty-fourth resistor R34 is terminated by a second terminal te2+ of the second analog load.
The 3 pin of the third power conversion chip IC3 is connected with a first wiring terminal TE3-, a thirty-ninth resistor R39, one end of a twenty-second capacitor C22, the 2 pin of the third digital voltage meter head BK3, one end of a resistor in the third potentiometer RP3 and a movable contact. The 4 pin of the third power conversion chip IC3 is connected with the other end of the thirty-ninth resistor R39 and the 3 pin of the third digital voltage meter head BK 3. The other end of the internal resistor of the third potentiometer RP3 is connected with one end of the thirty-first resistor R31. The other ends of the thirty-first resistor R31 and the twenty-second capacitor C22 are connected with one end of the thirty-fifth resistor R35 and the 1 pin of the third digital voltage meter head BK 3. A second terminal te3+ of the third analog load of the thirty-fifth resistor R35.
The 3 pin of the fourth power conversion chip IC4 is connected with a first wiring terminal TE4-, a forty resistor R40, one end of a twenty-third capacitor C23, the 2 pin of a fourth digital voltage meter head BK4, one end of a resistor in a fourth potentiometer and a movable contact of the fourth potentiometer. The 4 pin of the fourth power conversion chip IC4 is connected to the other end of the forty resistor R40 and the 3 pin of the fourth digital voltage meter head BK 4. The other end of the inner resistor of the fourth potentiometer is connected with one end of a thirty-second resistor R32. The other ends of the thirty-second resistor R32 and the twenty-third capacitor C23 are connected with one end of the thirty-sixth resistor R36 and the 1 pin of the fourth digital voltage meter head BK 4. The other end of the thirty-sixth resistor R36 is terminated by a second terminal te4+ of the fourth analog load.
As shown in fig. 9, the independent output indicating unit includes a TVS pipe D1.TVS tubes are short for transient suppression diodes. One end of the TVS tube D1 is connected with one end of the thirteenth capacitor C13, the negative electrode of the twentieth luminous tube D20 and the positive electrode of the twenty-fourth luminous tube D24. The other end of the TVS tube D1 is connected with one end of a twenty-fourth resistor R24 and one end of a third resistor R3 and the other end of a thirteenth capacitor C13. The other end of the twenty-fourth resistor R24 is connected with the positive electrode of the twenty-fourth luminous tube D20 and the negative electrode of the twenty-fourth luminous tube D24.
The ends of the TVS tubes D1 in the four independent output indicating units far away from the third resistor R3 are respectively connected with first terminals of the first analog load, the second analog load, the third analog load and the fourth analog load. The ends of the third resistors R3 in the four independent output indication units far away from the TVS tube D1 are respectively connected with second terminals of the first analog load, the second analog load, the third analog load and the fourth analog load. The ends of the TVS tubes D1 in the four independent output indication units close to the third resistor R3 are respectively a first indication output end T1, a second indication output end T2, a third indication output end T3 and a fourth indication output end T4 of the main channel output indication circuit 105.
As shown in fig. 10, the load heat dissipation fan driving circuit 106 includes a switching regulator chip U8 and a sixth connection terminal row J6. The sixth connecting terminal row J6 is a two-position connecting terminal row. The model of the switching voltage stabilizing chip U8 is LM2576D2T-ADJR4G. The 1 pin of the switch voltage stabilizing chip U8 is connected with the positive pole HV+ of the main board power supply and the positive pole of the seventeenth capacitor C17, and the 3 pin and the 5 pin are connected with the negative pole HV-, the negative pole of the seventeenth capacitor C17, the twenty-eighth resistor R28, one end of the nineteenth capacitor C19, the negative pole of the eighteenth capacitor C18 and the positive pole of the twenty-eighth diode D28 of the main board power supply 304. The 2 pin of the switch voltage stabilizing chip U8 is connected with the cathode of the twenty eighth diode D28 and one end of the inductor L1. The other end of the inductor L1 is connected with the positive electrode of the eighteenth capacitor C18, the other end of the nineteenth capacitor C19, one end of the second resistor R2 and one terminal of the sixth wiring terminal row J6. One terminal of the sixth terminal block J6 is connected to the negative electrode HV of the main board power supply 304. The sixth connection terminal row J6 is connected to the power supply interface of the heat dissipation fan 306. The other end of the second resistor R2 is connected with one end of a resistor body in the fifth potentiometer and a movable contact. The 4 pin of the switching voltage stabilizing chip U8 is connected with the other end of the internal resistor of the fifth potentiometer and the other end of the twenty-eighth resistor R28.
As shown in fig. 11, 12, 13, 14, and 15, the output interface circuit 107 includes a nineteenth wiring terminal row J19, a twentieth wiring terminal row J20, a twenty-first wiring terminal row J21, a twenty-second wiring terminal row J22, and a twenty-third wiring terminal row J23. The pins 1, 3, 5 and 7 of the nineteenth connection terminal row J19 are respectively connected with the first indication output end T1, the second indication output end T2, the third indication output end T3 and the fourth indication output end T4 of the main channel output indication circuit 105, the pins 2, 4, 6 and 8 are respectively connected with the first terminals of the first analog load, the second analog load and the fourth analog load of the third analog load, the pin 9 is connected with the signal interaction end P0.6 of the master control singlechip circuit 102, the pin 10 is connected with the positive pole hv+ of the main board power supply, and the pins 17, 18, 19 and 20 are respectively connected with the first terminal OUT1 of the fifth analog load, the first terminal OUT2 of the sixth analog load, the first terminal OUT3 of the seventh analog load and the first terminal OUT4 of the eighth analog load. The other pins of the nineteenth wiring terminal row J19 are suspended. The second terminals of the fifth, sixth, seventh and eighth analog loads are all connected to the positive pole hv+ of the motherboard power supply 304.
As shown in fig. 12, pins 1, 2, 3, and 4 of the twentieth terminal block J20 are connected to the second terminal TE1+, the first terminal TE1-, the second terminal TE2+, and the first terminal TE2-, respectively.
As shown in fig. 14, pins 5, 6 and 7 of the twenty-second connection terminal row J22 are connected to the first terminals OUT1, 10, 11 and 12 of the fifth analog load, are connected to the first terminals OUT2, 18, 19 and 20 of the sixth analog load, are connected to the first terminals OUT3, 26, 27 and 28 of the seventh analog load, are connected to the first terminals OUT4, 32, 33 and 34 of the eighth analog load, and are connected to the negative electrode HV-of the main board power supply 304. The rest pins of the twenty-second wiring terminal row J22 are suspended.
As shown in fig. 13, pins 1, 2, 9 and 10 of the twenty-first connection terminal row J21 are connected to the second terminal TE1+ of the first analog load, pins 3, 4, 11 and 12 are connected to the first terminal TE 1-of the first analog load, pins 5, 6, 13 and 14 are connected to the second terminal TE2+ of the second analog load, and pins 7, 8, 15 and 16 are connected to the first terminal TE 2-of the second analog load.
As shown in fig. 15, pins 1, 2, 3, 4, 5, 6, 7, 8 of the twenty-third connection terminal row J23 are connected to the second connection terminal te1+ of the first analog load, the first connection terminal TE 1-of the first analog load, the second connection terminal te2+ of the second analog load, the first connection terminal TE 2-of the second analog load, the second connection terminal te3+ of the third analog load, the first connection terminal TE 3-of the third analog load, the second connection terminal te4+ of the fourth analog load, and the first connection terminal TE 4-of the fourth analog load, respectively. Pins 10, 12, 14 and 16 of the twenty-third wiring terminal block J23 are connected with a first terminal OUT1 of a fifth analog load, a first terminal OUT2 of a sixth analog load, a first terminal OUT3 of a seventh analog load and a first terminal OUT4 of an eighth analog load. The rest pins of the twenty-third wiring terminal row J23 are suspended.
As shown in fig. 16, the auxiliary channel output signal indicating circuit 109 includes a sixteenth light emitting tube D16, a seventeenth light emitting tube D17, an eighteenth light emitting tube D18, and a nineteenth light emitting tube D19. The anodes of the sixteenth light-emitting tube D16, the seventeenth light-emitting tube D17, the eighteenth light-emitting tube D18 and the nineteenth light-emitting tube D19 are connected to one ends of the eleventh resistor R11, the twelfth resistor R12, the thirteenth resistor R13 and the fourteenth resistor R14, respectively. The other ends of the eleventh resistor R11, the twelfth resistor R12, the thirteenth resistor R13 and the fourteenth resistor R14 are respectively connected with the positive pole HV+ of the main board power supply, and the negative poles of the sixteenth light emitting tube D16, the seventeenth light emitting tube D17, the eighteenth light emitting tube D18 and the nineteenth light emitting tube D19 are respectively connected with the first wiring terminal OUT1 of the fifth analog load, the first wiring terminal OUT2 of the sixth analog load, the first wiring terminal OUT3 of the seventh analog load and the first wiring terminal OUT4 of the eighth analog load.
As shown in fig. 17, the memory cell display circuit 201 includes a nixie tube driving chip U6 and a nixie tube M1. The model of the nixie tube driving chip U6 is TM1623. The model of the nixie tube is S02848A-B. Pins 9 and 25 of the nixie tube driving chip U6 are connected with one end of the twenty-fourth capacitor C24 and the 5V output end +5V of the power conversion circuit 101. The other ends of pins 26, 29 and 32 of the nixie tube driving chip U6 and the fourth capacitor C24 are grounded. Pins 10, 11, 12, 14, 15, 16, 17, 18, 19, 20, 23, 24, 27, 28, 30 and 31 of the nixie tube driving chip U6 are respectively connected with pins 14, 16, 13, 3, 5, 11, 15, 7, 12, 9, 10, 4, 8, 6, 2 and 1 of the nixie tube M1. Pins 3, 4 and 5 of the nixie tube driving chip U6 are respectively a first signal input end DO, a second signal input end CO and a third signal input end SO of the memory cell display circuit 201. The other pins of the nixie tube driving chip U6 are suspended.
As shown in fig. 18, the display key interface circuit 202 includes a fourth connection terminal row J4. Pins 8, 10, 12, 14 and 16 of the fourth wiring terminal row J4 are respectively connected with one ends of the first key S1, the second key S2, the third key S3, the fourth key S4 and the fifth key S5. The other ends of the first key S1, the second key S2, the third key S3, the fourth key S4 and the fifth key S5 are grounded. Pins 11 and 13 of the fourth connecting terminal row J4 are connected to +5v output ends +5v, and pins 7 and 9 of the power conversion circuit 101 and are grounded, and pins 1, 3 and 5 are respectively connected to the first signal input end DO, the second signal input end CO and the third signal input end SO of the memory cell display circuit 201. The other pins of the fourth wiring terminal row J4 are suspended.
As shown in fig. 19, the memory cell data processing circuit 203 includes a second single chip microcomputer U4. The model of the second singlechip U4 is P89V51. The 29 pins of the second singlechip U4 are connected with the 5V output end +5V of the power conversion circuit 101, the 16 pins are grounded, and the 38 pins are connected with the common pins of the 5V output end +5V of the power conversion circuit 101, one end of the twenty-fifth capacitor C25, the third resistor RR3 and the fourth resistor RR 4. The other end of the twenty-fifth capacitor C25 is grounded. Four common pins of the third resistor RR3 are respectively connected with pins 34, 35, 36 and 37 of the second singlechip U4. Four common pins of the fourth resistor RR4 are respectively connected with pins 30, 31, 32 and 33 of the second singlechip U4. The 4 pin of the second singlechip U4 is connected with one end of a fifteenth resistor R15 and the cathode of a twenty-sixth capacitor C26. The other end of the fifteenth resistor R15 is grounded. The positive electrode of the twenty-sixth capacitor C26 is connected with the 5V output end +5V of the power conversion circuit 101; the 14 pin of the second singlechip U4 is connected with one end of the second crystal oscillator Z2 and the twenty-seventh capacitor C27, and the 15 pin is connected with the other end of the second crystal oscillator Z2 and one end of the twenty-eighth capacitor C28. The other ends of the twenty-seventh capacitor C27 and the twenty-eighth capacitor C28 are grounded. The 32 pins of the second singlechip U4 are connected with the cathode of the second buzzer LS 2. The positive pole of the second buzzer LS2 is connected to the 5V output terminal +5v of the power conversion circuit 101. Pins 40, 41, 42, 43, 44, 1, 2, 3, 5, 7, 8, 9, 18, 19, 20, 21, 22, 23, 24 and 25 of the second singlechip U4 are respectively a first signal input end to a twentieth signal input end of the memory unit data processing circuit 203. Pins 30 and 31 of the second singlechip U4 are respectively an IIC clock end SCL2 and an IIC bidirectional data end SDA2 of the memory unit data processing circuit 203. Pins 35, 36 and 37 of the second singlechip U4 are respectively a first display output end SI, a second display output end CI and a third display output end DI of the memory unit data processing circuit 203. The 33 pins of the second singlechip U4 are the signal interaction ends F of the memory unit data processing circuit 203. The other pins of the second singlechip U4 are suspended.
As shown in fig. 20, the data memory circuit 204 includes a memory chip U5. The model of the memory chip U5 is 24C01. Pins 1, 2, 3, 4 and 7 of the memory chip U5 are all grounded, and pin 8 is connected with one end of the twenty-ninth capacitor C29 and the 5V output end +5V of the power conversion circuit 101. The other end of the twenty-ninth capacitor C29 is grounded. Pins 5 and 6 of the memory chip U5 are respectively connected to the IIC bidirectional data terminal SDA2 and the IIC clock terminal SCL2 of the memory unit data processing circuit 203.
As shown in fig. 21 and 22, the feedback signal conversion circuit 205 includes four first signal feedback units and four second signal feedback units. The first signal feedback unit includes a first optocoupler P1. The first input end of the first optocoupler P1 is connected with one end of a forty-five resistor R45, the first output end of the first optocoupler P1 is connected with the ground, and the second output end of the first optocoupler P is connected with one end of a forty-six resistor R46. The other end of the forty-sixth resistor R46 is connected with the 5V output end +5V of the power conversion circuit 101;
as shown in fig. 22, the second signal feedback unit includes a second optocoupler P2 and a third optocoupler P3. The first input end of the second optocoupler P2 and the second input end of the third optocoupler P3 are both connected to one end of the sixteenth resistor R16. The second input end of the second optical coupler P2 is connected with the first input end of the third optical coupler P3; the first output ends of the second optical coupler P2 and the third optical coupler P3 are grounded; the second output end of the second optocoupler P2 is connected to one end of the seventeenth resistor R17. The other end of the seventeenth resistor R17 is connected with the 5V output end +5V of the power conversion circuit 101; the second output end of the third optocoupler P3 is connected to one end of the eighteenth resistor R18. The other end of the eighteenth resistor R18 is connected to the 5V output terminal +5v of the power conversion circuit 101.
The ends of the forty-fifth resistors R45 in the four first signal feedback units, which are far away from the first optocoupler P1, are connected together and serve as first analog input ends of the feedback signal conversion circuit 205. The second input ends of the first optocouplers P1 in the four first signal feedback units are respectively four second analog input ends of the feedback signal conversion circuit 205. The second output ends of the first optocouplers P1 in the four first signal feedback units are respectively connected with the first signal input end to the fourth signal input end of the memory unit data processing circuit 203.
The ends of the sixteenth resistors R16 in the four second signal feedback units, which are far away from the second optocoupler P2, are respectively four third analog input ends of the feedback signal conversion circuit 205. The second input ends of the second optocouplers P2 in the four second signal feedback units are four fourth analog input ends of the feedback signal conversion circuit 205, respectively. The second output end of the second optocoupler P2 and the second output end of the third optocoupler P3 in the four second signal feedback units are respectively connected with the fifth signal input end to the twelfth signal input end of the data processing circuit 203 of the memory unit.
As shown in fig. 23 and 24, the memory cell signal interface circuit 206 includes a fifteenth connection terminal row J15 and a sixteenth connection terminal row J16. The pins 7 and 9 of the fifteenth wiring terminal row J15 are grounded, and the pins 11 and 13 are connected to the 5V output terminal +5v,1, 3, 5 pins of the power conversion circuit 101, and are respectively connected to the third display output terminal DI, the second display output terminal CI, and the first display output terminal SI of the memory unit data processing circuit 203. Pins 2, 4, 6, 8, 10, 12, 14, 16 of the fifteenth connection terminal row J15 are connected to thirteenth to twentieth signal input terminals, respectively, of the memory cell data processing circuit 203.
As shown in fig. 24, pin 9 of the sixteenth connection terminal row J16 is connected to the signal interaction end of the memory cell data processing circuit 203. The pins 1, 3, 5, and 7 of the sixteenth connection terminal row J16 are respectively connected to four third analog input terminals of the feedback signal conversion circuit 205. The pins 2, 4, 6 and 8 of the sixteenth connection terminal row J16 are respectively connected to four fourth analog input terminals of the feedback signal conversion circuit 205. The 10 pin of the sixteenth connection terminal row J16 is connected to the first analog input terminal of the feedback signal conversion circuit 205. The pins 17, 18, 19, 20 of the sixteenth connection terminal row J16 are respectively connected to four second analog input terminals of the feedback signal conversion circuit 205. The rest pins of the fifteenth wiring terminal row J15 and the sixteenth wiring terminal row J16 are suspended.
Twenty pins of the nineteenth wiring terminal row J19 and twenty pins of the sixteenth wiring terminal row J16 are connected with one 20 core wire bundle, respectively. Twenty pins of the fourth wiring terminal block J4 and twenty pins of the fifteenth wiring terminal block J15 are respectively connected by a 20-core wire bundle
The principle of the invention is as follows:
in the power conversion circuit 101, the fifth diode D5 prevents the power from being connected in reverse, and if the power is connected in reverse, the power is instantaneously burned out by short-circuiting, thereby protecting the following circuits. The first capacitor C1 and the second capacitor C2 are input filter capacitors, so that the input voltage is more stable. The power supply module is an isolation voltage stabilizing module, and electrically isolates the voltage input by the main board power supply from the voltage output to other circuits, so that the main board power supply and the other circuits cannot be interfered in front and back. And the power supply module can output 12V voltage to the first voltage stabilizing chip U1 and the second voltage stabilizing chip U2. The first voltage stabilizing chip U1 converts the 12V voltage into the 3.3V voltage. The second voltage stabilizing chip U2 converts the 12V voltage into the 5V voltage. The third capacitor C3, the fourth capacitor C4, the sixth capacitor C7, the seventh capacitor C7, the eighth capacitor C8, and the ninth capacitor C9 are filter capacitors. The module provides a stable and reliable supply voltage for other circuits.
In the master control singlechip circuit 102, the first resistor R1 and the tenth capacitor C10 form a power-on reset circuit, so that the first singlechip U3 is ensured to be restarted after being completely powered on. The first crystal oscillator Z1, the eleventh capacitor C11 and the twelfth capacitor C12 form a system clock, and a stable machine period is given to the first singlechip U3. The first resistor RR1 and the second resistor RR2 are pull-up resistors at the P0 port of the singlechip U3 and are used for providing enough pushing capacity for the P0 port. The first buzzer LS1 is configured to emit operation prompt tones of the sixth button S6 and the seventh button S7. The user selects different operating states by the operation instructions of the sixth key S6 and the seventh key S7. The sixth light emitting tube D6, the seventh light emitting tube D7, the eighth light emitting tube D8 and the ninth light emitting tube D9 are used for displaying working states, and the first singlechip U3 is operated according to a preset program.
In the current sampling circuit 104, because the power supply network of the output port of the tested board is a floating structure, the current sampling circuit 104 isolates the power supplies of the first digital voltage meter head BK1, the second digital voltage meter head BK2, the third digital voltage meter head BK3 and the fourth digital voltage meter head BK4 through the first power supply conversion chip IC1, the second power supply conversion chip IC2, the third power supply conversion chip IC3 and the fourth power supply conversion chip IC 4. Since the output current for the board to be measured is large, the output current value is obtained by sampling the voltage from both ends of the load and converting the voltage to ensure accuracy. The conversion formula is as follows (1):
In the formula (1), U is a voltage value displayed by a digital voltage meter; ui is the voltage value across the analog load; RP is the output resistance value of the fourth potentiometer, the fifth potentiometer, the sixth potentiometer or the seventh potentiometer; ra is the resistance value of the twenty-ninth resistor R29, the thirty-first resistor R31, or the thirty-second resistor R32 in the circuit; resistance value of thirty-third resistor R33, thirty-fourth resistor R34, thirty-fifth resistor R35 or thirty-sixth resistor R36 in Rb-phase circuit
The main channel output indication circuit 105 is a TE output indication circuit. Taking as an example a separate output indication unit connected to the first analog load. If the voltage at two ends of the first analog load is larger than the parameter voltage value of the TVS tube D1, the third resistor R3 and the TVS tube D1 form a voltage stabilizing circuit, and the twenty-fourth light emitting tube D20 and the twenty-fourth light emitting tube D24 are driven after the parameter voltage of the TVS tube D1 is limited by the fourteenth resistor R14; if the voltage at the two ends of the first analog load is lower than the parameter voltage value of the TVS tube D1, the voltage at the two ends of the first analog load is directly limited by the third resistor R3 and the fourteenth resistor R14 and then drives the fifteenth light emitting tube and the twenty-fourth light emitting tube D24. Since the voltage across the first dummy load has a positive and negative value, the twentieth light emitting tube D20 and the twenty-fourth light emitting tube D24 each show an operating state of positive and negative currents.
In the load cooling fan driving circuit 106, the inductance L1 is selected according to parameters such as the output voltage, the maximum input voltage, and the maximum load current of the switching regulator chip. The selection method comprises the following steps: first, a voltage microsecond constant (e·t) is calculated according to formula (2):
E.T= (Vin-Vout) ×Vout/Vinx1000/f (2)
In the formula (2), vin is the maximum input voltage of the switching regulator chip, vout is the output voltage of the switching regulator chip, and f is the operating oscillation frequency value (52 kHz) of the switching regulator chip. After e·t is determined, the inductance value L of the inductance L1 is found from the corresponding voltage·microsecond constant and load current curve in fig. 25.
The capacitance value C of the eighteenth capacitor C18 accords with the value (3)
C is more than or equal to 13300 Vin/Vout xL type (3)
In the formula (3), L is an inductance value of the first inductance L1, and its unit is μh. The withstand voltage value of the eighteenth capacitor C18 should be 1.5-2 times larger than the rated output voltage. For a 12V voltage output, a capacitance with a withstand voltage of 25V is recommended.
The rated current value of the twenty-eighth diode D28 is greater than 1.2 times of the maximum load current, and the rated current value of the twenty-eighth diode D28 is greater than the maximum current limit of the switching regulator chip in consideration of the condition of a load short circuit. The reverse voltage of the twenty-eighth diode D28 is 1.25 times greater than the maximum input voltage of the switching regulator chip. In this embodiment, the twenty eighth diode D28 is a schottky diode of 1N582x series.
The voltage output by the main board power supply is directly input to pins 1 and 3 of the switching voltage stabilizing chip after being filtered by a seventeenth capacitor C17; the 5 pins of the switching voltage stabilizing chip are output enabling ends and are set to be effective after being grounded; the 4 pin is a high-impedance reference voltage end, and the 2 pin is an output end; a sixth wiring terminal row J6 is connected with a loaded heat radiation fan; the eighteenth capacitor C18 and the nineteenth capacitor C19 are output filter capacitors; the second resistor R2, the twenty-eighth resistor R28 and the fifth potentiometer are used for adjusting the voltage output to the heat dissipation fan, and the specific voltage value Uo output to the heat dissipation fan is as shown in formula (4):
in the formula (4), VREF is a reference voltage value of the switching regulator chip, here, 1.23V.
The device is suitable for aging of PCR driving boards with the models of BYQ5615, BYQ5071 and BYQ 5078. The PCR driver board, model BYQ5615, has three external ports, a control port, an output port, and a power port. The PCR driver board, model BYQ5071, has four external ports, a control port, an output port, an auxiliary output port, and a power port, respectively. The PCR driver board, model BYQ5071, has three external ports, a control port, an output port, and a power port.
The working principle of the invention for ageing the side plate of the model BYQ5615 is as follows:
Step one, the first connection terminal block J1 in the driving signal interface circuit 103 is connected to the control port of the board under test BYQ 5615. The twenty-third connection terminal row J23 in the output interface circuit 107 is connected to the output port of the board under test BYQ 5615. The power port of the measured board BYQ5615 is connected with the positive pole HV+ and the negative pole HV-of the main board power supply.
And secondly, placing the side plate to be placed in an incubator. Then closing the upper cover of the incubator, opening the power supply, setting the temperature of the incubator, enabling the detected plate to be exposed as soon as possible, and recording the detected plate in a storage unit for offline inquiry.
Step three, the user sets the aging mode through the sixth key S6 and the seventh key S7 in the master control singlechip circuit 102, and then sets the model of the tested board through the first key S1, the second key S2, the third key S3, the fourth key S4 and the fifth key S5 in the display key interface circuit 202, and opens the monitoring mode. The first singlechip U3 in the main control singlechip circuit 102 supplies corresponding control signals to the first wiring terminal row J1 in the driving signal interface circuit 103 according to a preset program, so that the tested board is powered on to the analog load from the output port. The first digital voltage gauge head BK1, the second digital voltage gauge head BK2, the third digital voltage gauge head BK3 and the fourth digital voltage gauge head BK4 in the current sampling circuit 104 display the current four paths. Meanwhile, the voltage on the analog load is transmitted to the feedback signal conversion circuit 205 through the nineteenth wiring terminal row J19 in the output interface circuit 107 and the fifteenth wiring terminal row J15 in the storage unit signal interface circuit 206 to be converted into switching value, and then transmitted to the storage unit data processing circuit 203 to be processed, if the component is normal, the detection code is displayed on the nixie tube M1 of the storage unit display circuit 201; if there is an error, the detected error code is displayed on the nixie tube M1 of the memory cell display circuit 201, and stored into the memory chip U5 in the data memory circuit 204, and the second buzzer LS2 in the memory cell data processing circuit 203 sounds an alarm.
The working principle of the invention for ageing the side plate of the type BYQ5071 is as follows:
step one, the second connection terminal row J2 in the driving signal interface circuit 103 is connected to the control port of the board under test. The twenty-second connection terminal row J22 in the output interface circuit 107 is connected to the output port of the board under test. The twentieth terminal block J20 in the output interface circuit 107 is connected to the auxiliary output port of the board under test. The power port of the tested board is connected with the positive electrode HV+ and the negative electrode HV-of the main board power supply.
And secondly, placing the side plate to be placed in an incubator. Then closing the upper cover of the incubator, opening the power supply, setting the temperature of the incubator, enabling the detected plate to be exposed as soon as possible, and recording the detected plate in a storage unit for offline inquiry.
Step three, the user sets the aging mode through the sixth key S6 and the seventh key S7 in the master control singlechip circuit 102, and then sets the model of the tested board through the first key S1, the second key S2, the third key S3, the fourth key S4 and the fifth key S5 in the display key interface circuit 202, and opens the monitoring mode. The first singlechip U3 in the master singlechip circuit 102 supplies corresponding control signals to the second wiring terminal row J2 in the drive signal interface circuit 103 according to a preset program, so that the tested board is powered on to the analog load from the output port. The first digital voltage gauge head BK1, the second digital voltage gauge head BK2, the third digital voltage gauge head BK3 and the fourth digital voltage gauge head BK4 in the current sampling circuit 104 display the current four paths.
Meanwhile, the measured board is also powered to the analog load from the auxiliary output port, and the LED indicator lamp of the auxiliary channel output signal indicating circuit 109 correspondingly indicates the working state of the auxiliary output port. The voltage on the analog load is transmitted to the feedback signal conversion circuit 205 through the nineteenth wiring terminal block J19 in the output interface circuit 107 and the fifteenth wiring terminal block J15 in the storage unit signal interface circuit 206, converted into switching value, and then transmitted to the storage unit data processing circuit 203 for processing, and if the component is normal, the detection code is displayed on the nixie tube M1 of the storage unit display circuit 201; if there is an error, the detected error code is displayed on the nixie tube M1 of the memory cell display circuit 201, and stored into the memory chip U5 in the data memory circuit 204, and the second buzzer LS2 in the memory cell data processing circuit 203 sounds an alarm.
The working principle of the invention for ageing the side plate of the type BYQ5078 is as follows:
step one, a third connection terminal row J3 in the driving signal interface circuit 103 is connected to a control port of the board under test. The twenty-first connection terminal row J21 in the output interface circuit 107 is connected to the output port of the board under test. The power port of the tested board is connected with the positive electrode HV+ and the negative electrode HV-of the main board power supply.
And secondly, placing the side plate to be placed in an incubator. Then closing the upper cover of the incubator, opening the power supply, setting the temperature of the incubator, enabling the detected plate to be exposed as soon as possible, and recording the detected plate in a storage unit for offline inquiry.
Step three, the user sets the aging mode through the sixth key S6 and the seventh key S7 in the master control singlechip circuit 102, and then sets the model of the tested board through the first key S1, the second key S2, the third key S3, the fourth key S4 and the fifth key S5 in the display key interface circuit 202, and opens the monitoring mode. The first singlechip U3 in the main control singlechip circuit 102 supplies corresponding control signals to the third wiring terminal row J3 in the driving signal interface circuit 103 according to a preset program, so that the tested board is powered on to the analog load from the output port. The first digital voltage gauge head BK1, the second digital voltage gauge head BK2, the third digital voltage gauge head BK3 and the fourth digital voltage gauge head BK4 in the current sampling circuit 104 display the current four paths. Meanwhile, the voltage on the analog load is transmitted to the feedback signal conversion circuit 205 through the nineteenth wiring terminal row J19 in the output interface circuit 107 and the fifteenth wiring terminal row J15 in the storage unit signal interface circuit 206 to be converted into switching value, and then transmitted to the storage unit data processing circuit 203 to be processed, if the component is normal, the detection code is displayed on the nixie tube M1 of the storage unit display circuit 201; if there is an error, the detected error code is displayed on the nixie tube M1 of the memory cell display circuit 201, and stored into the memory chip U5 in the data memory circuit 204, and the second buzzer LS2 in the memory cell data processing circuit 203 sounds an alarm.

Claims (10)

  1. The high-temperature accelerated test aging device for the driving circuit board of the PCR instrument comprises a host and a constant temperature box; the method is characterized in that: the host comprises a bottom shell, a panel, a main board power supply, a control main board, a heat radiation fan and a simulated load group; the simulated load group comprises a first simulated load, a second simulated load, a third simulated load, a fourth simulated load, a fifth simulated load, a sixth simulated load, a seventh simulated load and an eighth simulated load; the heat radiation fan, the first simulation load, the second simulation load, the third simulation load, the fourth simulation load, the fifth simulation load, the sixth simulation load, the seventh simulation load, the eighth simulation load, the main board power supply and the control main board are all fixed in the bottom shell; the panel is fixed on the side part of the bottom shell; the constant temperature box comprises an outer shell, a temperature controller and a heating wire; the outer shell is fixed with the inner bottom shell of the main machine; the temperature controller is arranged at the side part of the outer shell; the heating wire is fixed in the inner shell; the heating wire is connected with the temperature controller;
    the control main board comprises a power supply conversion circuit, a main control singlechip circuit, a driving signal interface circuit, a current sampling circuit, a main channel output indication circuit, a fan driving circuit, an output interface circuit, an auxiliary channel output signal indication circuit, a storage unit display circuit, a display key interface circuit, a storage unit data processing circuit, a data memory circuit, a feedback signal conversion circuit and a storage unit signal interface circuit; the power supply conversion circuit supplies power to the driving signal interface circuit, the main control singlechip circuit, the current sampling circuit, the fan driving circuit, the storage unit display circuit, the storage unit data processing circuit, the data memory circuit and the feedback signal conversion circuit through the power supply voltage reduction module, the first voltage stabilizing chip and the second voltage stabilizing chip; the master control singlechip circuit sends a driving signal to the driving signal interface circuit through the first singlechip; the current sampling circuit displays voltage values at two ends of a first analog load, a second analog load, a third analog load and a fourth analog load respectively through a first digital voltage gauge outfit, a second digital voltage gauge outfit, a third digital voltage gauge outfit and a fourth digital voltage gauge outfit; the main channel output indication circuit comprises four independent output indication units; the four independent output indication units respectively display the current directions of the first analog load, the second analog load, the third analog load and the fourth analog load through the luminous tubes; the fan driving circuit drives the heat dissipation fan through the switching voltage stabilizing chip; the display key interface circuit transmits the model of the tested board to the storage unit data processing circuit through keys; the voltage values of the first analog load, the second analog load, the third analog load, the fourth analog load, the fifth analog load, the sixth analog load, the seventh analog load and the eighth analog load are transmitted to the feedback signal conversion circuit after passing through the output interface circuit and the storage unit signal interface circuit; the feedback signal conversion circuit converts the received voltage value into switching value through the photoelectric coupler and transmits the switching value to the storage unit data processing circuit; the memory cell data processing circuit is connected with the memory cell display circuit.
  2. 2. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the host also comprises a tested board power supply and a host turnover board; the power supply of the tested plate is fixed in the bottom shell; one side edge of the host overturning plate is hinged with the top of the bottom shell; the first, second, third, fourth, fifth, sixth, seventh and eighth simulated loads all adopt gold-aluminum shell resistances; four corners of the bottom surface of the bottom shell are respectively fixed with four rubber supporting blocks.
  3. 3. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the power supply conversion circuit comprises a first voltage stabilizing chip, a second voltage stabilizing chip and a power supply voltage reducing module; the model of the power supply voltage reducing module is SUCS102412C; the model of the first voltage stabilizing chip is SP1117M3-3.3; the model of the second voltage stabilizing chip is NCP1117DT50G; the pin 1 of the power supply voltage reducing module is connected with the positive electrode of the main board power supply, the negative electrode of the fifth diode D5, the positive electrode of the first capacitor C1 and one end of the second capacitor C2, the pin 2 and the pin 3 are connected with the negative electrode of the main board power supply, the positive electrode of the fifth diode D5, the negative electrode of the first capacitor C1 and the other end of the second capacitor C2, the pin 4 is connected with the positive electrode of the seventh capacitor C7 and one end of the third capacitor C3, the pin 1 of the first voltage stabilizing chip and the pin 1 of the second voltage stabilizing chip, the pin 5 is suspended, and the pin 6 is connected with the negative electrode of the seventh capacitor C7 and the other end of the third capacitor C3 and grounded; the 3 pin of the first voltage stabilizing chip is connected with one end of the fourth capacitor C4 and the anode of the eighth capacitor C8; the 2 pins of the first voltage stabilizing chip, the other end of the fourth capacitor C4 and the negative electrode of the eighth capacitor C8 are all grounded; the 3 pin of the second voltage stabilizing chip is connected with one end of the sixth capacitor C6 and the positive electrode of the ninth capacitor C9; the 2 pin of the second voltage stabilizing chip, the other end of the sixth capacitor C6 and the negative electrode of the ninth capacitor C9 are grounded; the 3 pin of the first voltage stabilizing chip is a 3.3V output end of the power supply conversion circuit; the 3 pin of the second voltage stabilizing chip is the 5V output end of the power supply conversion circuit.
  4. 4. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the master control singlechip circuit comprises a first singlechip; the model of the first singlechip is P89V51; the 29 pins of the first singlechip are connected with the 5V output end of the power conversion circuit, the 16 pins are grounded, and the 38 pins are connected with the 5V output end of the power conversion circuit, one end of the fifth capacitor C5 and the common pins of the first resistor bank and the second resistor bank; the other end of the fifth capacitor C5 is grounded; the four common pins of the first resistor bank are respectively connected with pins 34, 35, 36 and 37 of the first singlechip; the four common pins of the second row of resistors are respectively connected with pins 30, 31, 32 and 33 of the first singlechip; pins 32 and 33 of the first singlechip are respectively connected with one end of the sixth key and one end of the seventh key; the other ends of the sixth key and the seventh key are grounded; the 4 pin of the first singlechip is connected with one end of the first resistor R1 and the cathode of the tenth capacitor C10; the other end of the first resistor R1 is grounded; the positive electrode of the tenth capacitor C10 is connected with the 5V output end of the power conversion circuit; the 14 pin of the first singlechip is connected with one end of the first crystal oscillator Z1 and one end of the eleventh capacitor C11, and the 15 pin is connected with the other end of the first crystal oscillator Z1 and one end of the twelfth capacitor C12; the other end of the eleventh capacitor C11 and the other end of the twelfth capacitor C12 are grounded; the 12 pins of the first singlechip are connected with the cathode of the first buzzer; the positive electrode of the first buzzer is connected with the 5V output end of the power supply conversion circuit; the 18 pin of the first singlechip is connected with one end of a seventh resistor R7, the other end of the seventh resistor R7 is connected with the positive electrode of a ninth light emitting tube D9, and the negative electrode of the ninth light emitting tube D9 is grounded; the 19 pin of the first singlechip is connected with one end of an eighth resistor R8, the other end of the eighth resistor R8 is connected with the positive electrode of an eighth luminous tube D8, and the negative electrode of the eighth luminous tube D8 is grounded; the 20 pins of the first singlechip are connected with one end of a ninth resistor R9, the other end of the ninth resistor R9 is connected with the positive electrode of a seventh luminous tube D7, and the negative electrode of the seventh luminous tube D7 is grounded; the pin 21 of the first singlechip is connected with one end of a tenth resistor R10, the other end of the tenth resistor R10 is connected with the positive electrode of a sixth luminous tube D6, and the negative electrode of the sixth luminous tube D6 is grounded; pins 1, 3, 8, 9, 10, 11, 30, 34, 35, 36 and 37 of the first singlechip are respectively a first control output end to an eleventh control output end of the main control singlechip circuit; pins 41, 42, 43 and 44 of the first singlechip are respectively a first data output end to a fourth data output end of the main control singlechip circuit; the 31 pins of the first singlechip are signal interaction ends of the main control singlechip circuit; the other pins of the first singlechip are suspended;
    The driving signal interface circuit comprises a first wiring terminal row, a second wiring terminal row and a third wiring terminal row; the first wiring terminal block, the second wiring terminal block and the third wiring terminal block are respectively connected with the fourth data output end of the main control single-chip microcomputer circuit through 1 pin, the third data output end of the main control single-chip microcomputer circuit through 3 pins, and the first data output end of the main control single-chip microcomputer circuit through 5 pins; the 9 pins are all connected with the second data output end of the master control singlechip circuit, the 13 pins are all connected with the eleventh control output end of the master control singlechip circuit, the 15 pins are all connected with the tenth control output end of the master control singlechip circuit, the 25 pins are all connected with the second control output end of the master control singlechip circuit, the 26 pins are all connected with the first control output end of the master control singlechip circuit, and the 2, 4, 6, 8, 10, 12, 14, 16, 18, 20, 22, 24 and 29 pins are all connected with the 3.3V output end of the power supply conversion circuit;
    the 27 pins of the first wiring terminal block, the 27 pins of the second wiring terminal block and the 17 pins of the third wiring terminal block are connected with the third control output end of the master control singlechip circuit; the first wiring terminal block, the 28 pins of the second wiring terminal block and the 19 th pin of the third wiring terminal block are connected with the fourth control output end of the master control singlechip circuit; the 11 pins of the first wiring terminal block are connected with the third data output end, the 17 pins are connected with the ninth control output end of the master control singlechip circuit, and the 19 pins are connected with the eighth control output end of the master control singlechip circuit; the 7 pins of the third wiring terminal block are connected with the seventh control output end of the main control single-chip microcomputer circuit, the 27 pins are connected with the sixth control output end of the main control single-chip microcomputer circuit, the 28 pins are connected with the fifth control output end of the main control single-chip microcomputer circuit, and the 35 pins are grounded; the other pins of the first wiring terminal strip, the second wiring terminal strip and the third wiring terminal strip are suspended.
  5. 5. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the current sampling circuit comprises a first power supply conversion chip, a second power supply conversion chip, a third power supply conversion chip, a fourth power supply conversion chip, a first digital voltage meter, a second digital voltage meter, a third digital voltage meter and a fourth digital voltage meter; the model numbers of the first power conversion chip, the second power conversion chip, the third power conversion chip and the fourth power conversion chip are NMK0505SAC; the first digital voltage meter head, the second digital voltage meter head, the third digital voltage meter head and the fourth digital voltage meter head are all FY5140B; the 1 pins of the first power conversion chip, the second power conversion chip, the third power conversion chip and the fourth power conversion chip are all connected with the 5V output end of the power conversion circuit, and the 2 pins are all grounded;
    the 3 pin of the first power conversion chip is connected with a first wiring end of a first analog load, a thirty-seventh resistor R37, one end of a twenty-seventh capacitor C20, the 2 pin of the first digital voltage meter head, one end of a resistor in the first potentiometer and a movable contact; the 4 pin of the first power conversion chip is connected with the other end of the thirty-seventh resistor R37 and the 3 pin of the first digital voltage meter; the other end of the resistor body in the first potentiometer is connected with one end of a twenty-ninth resistor R29; the other ends of the twenty-ninth resistor R29 and the twenty-eighth capacitor C20 are connected with one end of the thirty-third resistor R33 and the 1 pin of the first digital voltmeter; the other end of the thirty-third resistor R33 is connected with a second terminal of the first analog load;
    The 3 pin of the second power conversion chip is connected with a first wiring terminal of a second analog load, a thirty-eighth resistor R38, one end of a twenty-first capacitor C21, the 2 pin of a second digital voltmeter head, one end of a resistor in a second potentiometer and a movable contact; the 4 pin of the second power conversion chip is connected with the other end of the thirty-eighth resistor R38 and the 3 pin of the second digital voltage meter; the other end of the inner resistor of the second potentiometer is connected with one end of a thirty-first resistor R30; the other ends of the thirty-fourth resistor R30 and the twenty-first capacitor C21 are connected with one end of the thirty-fourth resistor R34 and the 1 pin of the second digital voltmeter head; the other end of the thirty-fourth resistor R34 is connected with a second terminal of the second analog load;
    the 3 pin of the third power conversion chip is connected with a first wiring terminal of a third analog load, a thirty-ninth resistor R39, one end of a twenty-second capacitor C22, the 2 pin of a third digital voltmeter head, one end of a resistor in a third potentiometer and a movable contact; the 4 pin of the third power conversion chip is connected with the other end of the thirty-ninth resistor R39 and the 3 pin of the third digital voltage meter; the other end of the inner resistor of the third potentiometer is connected with one end of a thirty-first resistor R31; the other ends of the thirty-first resistor R31 and the twenty-second capacitor C22 are connected with one end of the thirty-fifth resistor R35 and the 1 pin of the third digital voltmeter; a second terminal of a third analog load of a thirty-fifth resistor R35;
    The 3 pin of the fourth power conversion chip is connected with a first wiring terminal of a fourth analog load, a forty resistor R40, one end of a twenty-third capacitor C23, the 2 pin of a fourth digital voltmeter head, one end of a resistor in a fourth potentiometer and a movable contact; the 4 pin of the fourth power conversion chip is connected with the other end of the forty resistor R40 and the 3 pin of the fourth digital voltage meter; the other end of the inner resistor of the fourth potentiometer is connected with one end of a thirty-second resistor R32; the other ends of the thirty-second resistor R32 and the twenty-third capacitor C23 are connected with one end of the thirty-sixth resistor R36 and the 1 pin of the fourth digital voltmeter; the other end of the thirty-sixth resistor R36 is connected with a second terminal of the fourth analog load;
    the independent output indicating unit comprises a TVS tube D1; one end of the TVS tube D1 is connected with one end of the thirteenth capacitor C13, the negative electrode of the twentieth luminous tube D20 and the positive electrode of the twenty-fourth luminous tube D24; the other end of the TVS tube D1 is connected with one end of a twenty-fourth resistor R24 and one end of a third resistor R3 and the other end of a thirteenth capacitor C13; the other end of the twenty-fourth resistor R24 is connected with the positive electrode of the twenty-fourth luminous tube D20 and the negative electrode of the twenty-fourth luminous tube D24;
    the ends of the TVS tubes D1 in the four independent output indication units far away from the third resistor R3 are respectively connected with first terminals of the first analog load, the second analog load, the third analog load and the fourth analog load; the ends of the third resistors R3 in the four independent output indication units far away from the TVS tube D1 are respectively connected with second terminals of the first analog load, the second analog load, the third analog load and the fourth analog load; the ends of the TVS tubes D1 in the four independent output indication units, which are close to the third resistor R3, are respectively a first indication output end, a second indication output end, a third indication output end and a fourth indication output end of the main channel output indication circuit.
  6. 6. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the load heat dissipation fan driving circuit comprises a switching voltage stabilizing chip and a sixth wiring terminal block; the sixth wiring terminal row is a two-position wiring terminal row; the type of the switch voltage stabilizing chip is LM2576D2T-ADJR4G; the 1 pin of the switching voltage stabilizing chip is connected with the positive electrode of the main board power supply and the positive electrode of the seventeenth capacitor C17, and the 3 pin and the 5 pin are connected with the negative electrode of the main board power supply, the negative electrode of the seventeenth capacitor C17, the twenty-eighth resistor R28, one end of the nineteenth capacitor C19, the negative electrode of the eighteenth capacitor C18 and the positive electrode of the twenty-eighth diode D28; the 2 pin of the switching voltage stabilizing chip is connected with the negative electrode of the twenty-eighth diode D28 and one end of the inductor; the other end of the inductor is connected with the positive electrode of the eighteenth capacitor C18, the other end of the nineteenth capacitor C19, one end of the second resistor R2 and one wiring terminal of the sixth wiring terminal row; one wiring terminal of the sixth wiring terminal row is connected with the negative electrode of the main board power supply; the sixth wiring terminal block is connected with a power supply interface of the heat dissipation fan; the other end of the second resistor R2 is connected with one end of a resistor body in the fifth potentiometer and a movable contact; the 4 pin of the switch voltage stabilizing chip is connected with the other end of the internal resistor of the fifth potentiometer and the other end of the twenty-eighth resistor R28.
  7. 7. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the output interface circuit comprises a nineteenth wiring terminal block, a twentieth wiring terminal block, a twenty first wiring terminal block, a twenty second wiring terminal block and a twenty third wiring terminal block; the 1, 3, 5 and 7 pins of the nineteenth wiring terminal row are respectively connected with the first indication output end, the second indication output end, the third indication output end and the fourth indication output end of the main channel output indication circuit, the 2, 4, 6 and 8 pins are respectively connected with the first terminals of the first analog load, the second analog load and the fourth analog load of the third analog load, the 9 pin is connected with the signal interaction end of the main control singlechip circuit, the 10 pin is connected with the positive electrode of the main board power supply, and the 17, 18, 19 and 20 pins are respectively connected with the first terminal of the fifth analog load, the first terminal of the sixth analog load, the first terminal of the seventh analog load and the first terminal of the eighth analog load; the second terminals of the fifth analog load, the sixth analog load, the seventh analog load and the eighth analog load are all connected with the positive electrode of the main board power supply;
    the pins 1, 2, 3 and 4 of the twentieth wiring terminal block are respectively connected with the second wiring terminal of the first analog load, the first wiring terminal of the first analog load, the second wiring terminal of the second analog load and the first wiring terminal of the second analog load;
    Pins 5, 6 and 7 of the twenty-second wiring terminal block are connected with a first wiring terminal of a fifth analog load, pins 10, 11 and 12 are connected with a first wiring terminal of a sixth analog load, pins 18, 19 and 20 are connected with a first wiring terminal of a seventh analog load, pins 26, 27 and 28 are connected with a first wiring terminal of an eighth analog load, and pins 32, 33 and 34 are connected with a negative electrode of a main board power supply; the other pins of the twenty-second wiring terminal block are suspended;
    pins 1, 2, 9 and 10 of the twenty-first wiring terminal block are connected with a second wiring terminal of the first analog load, pins 3, 4, 11 and 12 are connected with a first wiring terminal of the first analog load, pins 5, 6, 13 and 14 are connected with a second wiring terminal of the second analog load, and pins 7, 8, 15 and 16 are connected with a first wiring terminal of the second analog load;
    pins 1, 2, 3, 4, 5, 6, 7 and 8 of the twenty-third wiring terminal block are respectively connected with the second wiring terminal of the first analog load, the first wiring terminal of the first analog load, the second wiring terminal of the second analog load, the first wiring terminal of the second analog load, the second wiring terminal of the third analog load, the first wiring terminal of the third analog load, the second wiring terminal of the fourth analog load and the first wiring terminal of the fourth analog load; pins 10, 12, 14 and 16 of the twenty-third wiring terminal block are connected with the first wiring terminal of the fifth simulation load, the first wiring terminal of the sixth simulation load, the first wiring terminal of the seventh simulation load and the first wiring terminal of the eighth simulation load;
    The display key interface circuit comprises a fourth wiring terminal row; pins 8, 10, 12, 14 and 16 of the fourth wiring terminal row are respectively connected with one ends of the first key, the second key, the third key, the fourth key and the fifth key; the other ends of the first key, the second key, the third key, the fourth key and the fifth key are all grounded; the pins 11 and 13 of the fourth wiring terminal block are connected with the 5V output end of the power conversion circuit, the pins 7 and 9 are grounded, and the pins 1, 3 and 5 are respectively connected with the first signal input end, the second signal input end and the third signal input end of the memory cell display circuit;
    the memory cell signal interface circuit comprises a fifteenth wiring terminal block and a sixteenth wiring terminal block; the pins 7 and 9 of the fifteenth wiring terminal row are grounded, the pins 11 and 13 are connected with the 5V output end of the power conversion circuit, and the pins 1, 3 and 5 are respectively connected with the third display output end, the second display output end and the first display output end of the memory unit data processing circuit; the pins 2, 4, 6, 8, 10, 12, 14 and 16 of the fifteenth wiring terminal block are respectively connected with thirteenth signal input ends to twentieth signal input ends of the data processing circuit of the memory unit;
    The 9 pins of the sixteenth wiring terminal block are connected with the signal interaction end of the data processing circuit of the storage unit; the pins 1, 3, 5 and 7 of the sixteenth wiring terminal block are respectively connected with four third analog input ends of the feedback signal conversion circuit; the pins 2, 4, 6 and 8 of the sixteenth wiring terminal block are respectively connected with four fourth analog input ends of the feedback signal conversion circuit; the 10 pins of the sixteenth wiring terminal block are connected with the first analog input end of the feedback signal conversion circuit; the 17, 18, 19 and 20 pins of the sixteenth wiring terminal block are respectively connected with four second analog input ends of the feedback signal conversion circuit;
    twenty pins of the nineteenth wiring terminal block are respectively connected with twenty pins of the sixteenth wiring terminal block by a 20-core wire bundle; twenty pins of the fourth wiring terminal block are respectively connected with twenty pins of the fifteenth wiring terminal block by a 20-core wire bundle.
  8. 8. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the auxiliary channel output signal indicating circuit comprises a sixteenth luminous tube D16, a seventeenth luminous tube D17, an eighteenth luminous tube D18 and a nineteenth luminous tube D19; the anodes of the sixteenth light-emitting tube D16, the seventeenth light-emitting tube D17, the eighteenth light-emitting tube D18 and the nineteenth light-emitting tube D19 are respectively connected with one ends of an eleventh resistor R11, a twelfth resistor R12, a thirteenth resistor R13 and a fourteenth resistor R14; the other ends of the eleventh resistor R11, the twelfth resistor R12, the thirteenth resistor R13 and the fourteenth resistor R14 are all connected with the positive electrode of the main board power supply, and the negative electrodes of the sixteenth light emitting tube D16, the seventeenth light emitting tube D17, the eighteenth light emitting tube D18 and the nineteenth light emitting tube D19 are respectively connected with the first wiring end of the fifth simulation load, the first wiring end of the sixth simulation load, the first wiring end of the seventh simulation load and the first wiring end of the eighth simulation load.
  9. 9. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the storage unit data processing circuit comprises a second singlechip; the model of the second singlechip is P89V51; the 29 pins of the second singlechip are connected with the 5V output end of the power conversion circuit, the 16 pins are grounded, and the 38 pins are connected with the 5V output end of the power conversion circuit, one end of a twenty-fifth capacitor C25 and the common pins of the third resistor bank and the fourth resistor bank; the other end of the twenty-fifth capacitor C25 is grounded; the four common pins of the third row of resistors are respectively connected with pins 34, 35, 36 and 37 of the second singlechip; four common pins of the fourth row of resistors are respectively connected with pins 30, 31, 32 and 33 of the second singlechip; the 4 pin of the second singlechip is connected with one end of a fifteenth resistor R15 and the negative electrode of a twenty-sixth capacitor C26; the other end of the fifteenth resistor R15 is grounded; the positive electrode of the twenty-sixth capacitor C26 is connected with the 5V output end of the power conversion circuit; the 14 pin of the second singlechip is connected with one end of the second crystal oscillator and the twenty-seventh capacitor C27, and the 15 pin is connected with the other end of the second crystal oscillator and one end of the twenty-eighth capacitor C28; the other end of the twenty-seventh capacitor C27 and the twenty-eighth capacitor C28 are grounded; the 32 pins of the second singlechip are connected with the cathode of the second buzzer; the anode of the second buzzer is connected with the 5V output end of the power supply conversion circuit; pins 40, 41, 42, 43, 44, 1, 2, 3, 5, 7, 8, 9, 18, 19, 20, 21, 22, 23, 24 and 25 of the second singlechip are respectively a first signal input end to a twentieth signal input end of the data processing circuit of the memory unit; pins 30 and 31 of the second singlechip are respectively an IIC clock end and an IIC bidirectional data end of the data processing circuit of the storage unit; pins 35, 36 and 37 of the second singlechip are respectively a first display output end, a second display output end and a third display output end of the data processing circuit of the storage unit; the 33 pins of the second singlechip are signal interaction ends of the data processing circuit of the storage unit;
    The storage unit display circuit comprises a nixie tube driving chip and a nixie tube; the model of the nixie tube driving chip is TM1623; the model of the nixie tube is S02848A-B; the pins 9 and 25 of the nixie tube driving chip are connected with one end of a twenty-fourth capacitor C24 and the 5V output end of the power supply conversion circuit; the other ends of pins 26, 29 and 32 and a twenty-fourth capacitor C24 of the nixie tube driving chip are grounded; pins 10, 11, 12, 14, 15, 16, 17, 18, 19, 20, 23, 24, 27, 28, 30 and 31 of the nixie tube driving chip are respectively connected with pins 14, 16, 13, 3, 5, 11, 15, 7, 12, 9, 10, 4, 8, 6, 2 and 1 of the nixie tube M1; the 3, 4 and 5 pins of the nixie tube driving chip are respectively a first signal input end, a second signal input end and a third signal input end of the memory cell display circuit;
    the data memory circuit comprises a memory chip; the model of the memory chip is 24C01; the pins 1, 2, 3, 4 and 7 of the memory chip are all grounded, and the pin 8 is connected with one end of a twenty-ninth capacitor C29 and the 5V output end of the power supply conversion circuit; the other end of the twenty-ninth capacitor C29 is grounded; and pins 5 and 6 of the memory chip are respectively connected with an IIC bidirectional data end and an IIC clock end of the memory unit data processing circuit.
  10. 10. The high-temperature accelerated test burn-in apparatus for a drive wiring board of a PCR instrument according to claim 1, wherein: the feedback signal conversion circuit comprises four first signal feedback units and four second signal feedback units; the first signal feedback unit comprises a first optical coupler; the first input end of the first optocoupler is connected with one end of a forty-fifth resistor R45, the first output end of the first optocoupler is connected with the ground, and the second output end of the first optocoupler is connected with one end of a forty-sixth resistor R46; the other end of the forty-sixth resistor R46 is connected with the 5V output end of the power conversion circuit;
    the second signal feedback unit comprises a second optical coupler and a third optical coupler; the first input end of the second optical coupler and the second input end of the third optical coupler are connected with one end of a sixteenth resistor R16; the second input end of the second optical coupler is connected with the first input end of the third optical coupler; the first output ends of the second optical coupler and the third optical coupler are grounded; the second output end of the second optocoupler is connected with one end of a seventeenth resistor R17; the other end of the seventeenth resistor R17 is connected with the 5V output end of the power conversion circuit; the second output end of the third optocoupler is connected with one end of an eighteenth resistor R18; the other end of the eighteenth resistor R18 is connected with the 5V output end of the power conversion circuit;
    the ends, far away from the first optocoupler, of the forty-fifth resistor R45 in the four first signal feedback units are connected together and serve as first analog input ends of the feedback signal conversion circuits; the second input ends of the first optocouplers in the four first signal feedback units are respectively four second analog input ends of the feedback signal conversion circuit; the second output ends of the first optocouplers in the four first signal feedback units are respectively connected with the first signal input end to the fourth signal input end of the data processing circuit of the storage unit;
    The ends of the sixteenth resistor R16 in the four second signal feedback units, which are far away from the second optocoupler, are respectively four third analog input ends of the feedback signal conversion circuit; the second input ends of the second optocouplers in the four second signal feedback units are respectively four fourth analog input ends of the feedback signal conversion circuit; the second output end of the second optocoupler and the second output end of the third optocoupler in the four second signal feedback units are respectively connected with the fifth signal input end to the twelfth signal input end of the data processing circuit of the storage unit.
CN201810494187.3A 2018-05-22 2018-05-22 High-temperature accelerated test aging device for driving circuit board of PCR instrument Active CN108508353B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201810494187.3A CN108508353B (en) 2018-05-22 2018-05-22 High-temperature accelerated test aging device for driving circuit board of PCR instrument

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201810494187.3A CN108508353B (en) 2018-05-22 2018-05-22 High-temperature accelerated test aging device for driving circuit board of PCR instrument

Publications (2)

Publication Number Publication Date
CN108508353A CN108508353A (en) 2018-09-07
CN108508353B true CN108508353B (en) 2023-08-08

Family

ID=63401201

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201810494187.3A Active CN108508353B (en) 2018-05-22 2018-05-22 High-temperature accelerated test aging device for driving circuit board of PCR instrument

Country Status (1)

Country Link
CN (1) CN108508353B (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110907787B (en) * 2018-09-17 2022-07-08 国网浙江省电力公司 IGCT drive circuit high-temperature characteristic batch detection device and method
CN109668503B (en) * 2019-01-28 2024-05-07 西安交通大学 Electrode slice charge and discharge volume in-situ detection device, control system and use method thereof
CN112814937A (en) * 2019-11-15 2021-05-18 神讯电脑(昆山)有限公司 Fan aging testing device
CN111580574B (en) * 2019-11-25 2024-05-14 漳州市腾迪机电科技有限公司 Process control and execution integrated controller and process control method
CN113176493B (en) * 2021-04-22 2023-06-30 海光信息技术股份有限公司 Chip test main board, test system and test method

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03280557A (en) * 1990-03-29 1991-12-11 Nec Corp Semiconductor device
TW504575B (en) * 2000-11-06 2002-10-01 Mektec Scient Co Ltd Copper electric type test fixture for circuit board
CN103184266A (en) * 2011-12-28 2013-07-03 协和干细胞基因工程有限公司 APOE gene detection kit, amplification method and detection method
CN103543300A (en) * 2013-10-29 2014-01-29 路旺培 LED power panel aging testing case
CN104008686A (en) * 2014-04-09 2014-08-27 顺德职业技术学院 Experimental board based on MC9S08AC16
CN104155443A (en) * 2014-08-06 2014-11-19 浙江大学 Indirect ELISA (enzyme-linked immunosorbent assay) detection kit based on toxoplasma gondii matrix protein 1
CN104965132A (en) * 2015-05-29 2015-10-07 诸暨中澳自动化设备有限公司 Test platform circuit of intelligent electric tool
CN106053997A (en) * 2016-07-15 2016-10-26 广东斯泰克电子科技有限公司 Electronic product automatic detection and automatic aging system
CN106093633A (en) * 2016-06-03 2016-11-09 温州大学 A kind of Testing System for Electronic Equipment and IP addressing method
CN206292777U (en) * 2016-12-24 2017-06-30 惠州福盛创新电子技术有限公司 A kind of electronic equipment ageing tester
CN206920530U (en) * 2017-06-05 2018-01-23 广州视源电子科技股份有限公司 A kind of USB port test system
CN208443969U (en) * 2018-05-22 2019-01-29 杭州博日科技有限公司 A kind of driver circuit plate high temperature accelerated test aging equipment of PCR instrument

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03280557A (en) * 1990-03-29 1991-12-11 Nec Corp Semiconductor device
TW504575B (en) * 2000-11-06 2002-10-01 Mektec Scient Co Ltd Copper electric type test fixture for circuit board
CN103184266A (en) * 2011-12-28 2013-07-03 协和干细胞基因工程有限公司 APOE gene detection kit, amplification method and detection method
CN103543300A (en) * 2013-10-29 2014-01-29 路旺培 LED power panel aging testing case
CN104008686A (en) * 2014-04-09 2014-08-27 顺德职业技术学院 Experimental board based on MC9S08AC16
CN104155443A (en) * 2014-08-06 2014-11-19 浙江大学 Indirect ELISA (enzyme-linked immunosorbent assay) detection kit based on toxoplasma gondii matrix protein 1
CN104965132A (en) * 2015-05-29 2015-10-07 诸暨中澳自动化设备有限公司 Test platform circuit of intelligent electric tool
CN106093633A (en) * 2016-06-03 2016-11-09 温州大学 A kind of Testing System for Electronic Equipment and IP addressing method
CN106053997A (en) * 2016-07-15 2016-10-26 广东斯泰克电子科技有限公司 Electronic product automatic detection and automatic aging system
CN206292777U (en) * 2016-12-24 2017-06-30 惠州福盛创新电子技术有限公司 A kind of electronic equipment ageing tester
CN206920530U (en) * 2017-06-05 2018-01-23 广州视源电子科技股份有限公司 A kind of USB port test system
CN208443969U (en) * 2018-05-22 2019-01-29 杭州博日科技有限公司 A kind of driver circuit plate high temperature accelerated test aging equipment of PCR instrument

Also Published As

Publication number Publication date
CN108508353A (en) 2018-09-07

Similar Documents

Publication Publication Date Title
CN108508353B (en) High-temperature accelerated test aging device for driving circuit board of PCR instrument
CN108490343B (en) Drive circuit board test aging device of PCR instrument
CN205228803U (en) Isolator state test device
CN208443970U (en) A kind of driver circuit plate aging test device of PCR instrument
CN101067563A (en) Hand-held temperature and humidity dew-point measuring method and device
CN208443969U (en) A kind of driver circuit plate high temperature accelerated test aging equipment of PCR instrument
CN101587599A (en) Black box and application of same in all-vanadium redox flow battery
CN217238656U (en) Intelligent water pump control system with multiple protection functions
CN104181488A (en) AC voltage-resistant testing apparatus
CN219223762U (en) Portable optical fiber gyro testing device
CN202058089U (en) Digital power supply and external displaying device connected with same
CN1181320C (en) Multiple-parameter vibration measuring pen
CN205507046U (en) Lithium ion battery electric quantity monitoring system
CN107991943A (en) A kind of parameter tester of portable type solar energy electricity generation system
CN110609250B (en) Batch calibration method for electric quantity metering circuits
CN107294360B (en) Network tester externally connected with power supply interface and control method thereof
CN209803235U (en) Electric quantity data extraction device of single-phase intelligent electric energy meter damaged on site
CN109560688B (en) Frequency converter keyboard universal processing method
CN203665398U (en) Wireless torque wrench
CN111176940A (en) Novel power meter and power consumption measuring method thereof
CN220137265U (en) Nanoampere-level current acquisition circuit and nanoampere-level current acquisition device
CN212932773U (en) High-precision power tester
CN216927469U (en) Low-power consumption RTC clock circuit module for intelligent terminal
CN204903681U (en) Many functional test instrument
CN2307286Y (en) Multifunctional valuation electronic scale

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
CB02 Change of applicant information
CB02 Change of applicant information

Address after: Hangzhou City, Zhejiang province 310000 high tech Industrial Development Zone Waterfront Road 1192

Applicant after: Hangzhou bori Technology Co.,Ltd.

Address before: Hangzhou City, Zhejiang province 310053 high tech Industrial Development Zone Waterfront Road 1192

Applicant before: HANGZHOU BIOER TECHNOLOGY Co.,Ltd.

GR01 Patent grant
GR01 Patent grant