CN102593184A - Film transistor and manufacturing method thereof - Google Patents

Film transistor and manufacturing method thereof Download PDF

Info

Publication number
CN102593184A
CN102593184A CN2012100209997A CN201210020999A CN102593184A CN 102593184 A CN102593184 A CN 102593184A CN 2012100209997 A CN2012100209997 A CN 2012100209997A CN 201210020999 A CN201210020999 A CN 201210020999A CN 102593184 A CN102593184 A CN 102593184A
Authority
CN
China
Prior art keywords
layer
conductor layer
patterning
oxide semiconductor
metal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN2012100209997A
Other languages
Chinese (zh)
Inventor
李刘中
陈佳榆
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AU Optronics Corp
Original Assignee
AU Optronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by AU Optronics Corp filed Critical AU Optronics Corp
Priority to CN2012100209997A priority Critical patent/CN102593184A/en
Publication of CN102593184A publication Critical patent/CN102593184A/en
Pending legal-status Critical Current

Links

Images

Landscapes

  • Thin Film Transistor (AREA)

Abstract

The invention provides a film transistor and a manufacturing method of the film transistor. The manufacturing method of the film transistor comprises the steps of forming a grid electrode and a grid insulation layer covering the grid electrode on a substrate; forming a metal oxide semiconductor channel layer on the grid insulation layer; and forming a source electrode and a drain electrode on the grid insulation layer and the metal oxide semiconductor channel layer. A forming method of the source electrode and the drain electrode comprises the following steps: forming a first conductor layer and a second conductor layer in sequence, and forming a patterned light resistance layer on the second conductor layer; taking the patterned light resistance layer as a mask and the first conductor layer as a stop layer for carrying out wet etching so as to pattern the second conductor layer; taking the patterned light resistance layer as the mask for carrying out dry etching so as to pattern the first conductor layer, wherein partial region of the metal oxide semiconductor channel layer is exposed by the source electrode and the drain electrode; and carrying out surface treatment on the metal oxide semiconductor channel layer by fluorine-containing gas. According to the invention, the defect of structural damage caused by etching of the metal oxide semiconductor channel layer at the positions of the source electrode and the drain electrode can be avoided, so that good control effect is achieved.

Description

Thin-film transistor and manufacturing approach thereof
The application is that to be " 201010205472.2 ", the applying date be " on June 10th, 2010 ", invention and created name dividing an application for the patent application of " thin-film transistor and manufacturing approach thereof " to application number.
Technical field
The invention relates to a kind of thin-film transistor and manufacturing approach thereof, and particularly relevant for a kind of thin-film transistor and the manufacturing approach thereof that can improve channel layer reliability (reliability).
Background technology
Along with showing being showing improvement or progress day by day of science and technology, people are borrowing the auxiliary of display can make life convenient more, and for asking light, the thin characteristic of display, (flat panel display FPD) becomes present main flow to impel flat-panel screens.In many flat-panel screens, (liquid crystal display LCD) has advantageous characteristic such as high spatial utilization ratio, low consumpting power, radiationless and low electromagnetic interference to LCD, and therefore, LCD is very popular.Particularly, the thin-film transistor that in display, is used in a large number, its structural design or material chosen can directly have influence on performance of products especially.
In general, thin-film transistor has members such as grid, source electrode, drain electrode and channel layer at least, wherein can change the conductivity of channel layer through the voltage of control grid, so that form the state of conducting (opening) or insulation (pass) between source electrode and the drain electrode.In addition, also can on channel layer, form one usually and have the ohmic contact layer that the N type mixes or the P type mixes, to reduce the contact resistance between channel layer and source electrode or channel layer and drain electrode.In known thin-film transistor, employed channel layer material be mostly amorphous silicon (amorphous silicon, a-Si).Yet because the carrier transport factor (carriermobility) of amorphous silicon film transistor is lower, and reliability (reliability) is not good, so the range of application of amorphous silicon film transistor still is subject to many limitations.On the other hand, in the thin-film transistor of known metal-oxide semiconductor (MOS), can use molybdenum (Mo) or copper material usually as source electrode and drain electrode.Yet, molybdenum and not high as the oxide or the etching selectivity between the nitride of gate insulation layer, therefore at patterning molybdenum layer when forming source electrode with drain electrode, cause problems such as the residual or over etching gate insulation layer of molybdenum easily.In addition, if use the material of copper,, thereby cause the increase of processing procedure degree of difficulty and cost because copper wiring needs better controlling as source electrode and drain electrode.
Summary of the invention
The present invention provides a kind of method of manufacturing thin film transistor, can improve the reliability of channel layer.
The present invention provides a kind of thin-film transistor, and it has the metal-oxide semiconductor (MOS) channel layer.
The present invention proposes a kind of thin-film transistor, and it comprises grid, gate insulation layer, metal-oxide semiconductor (MOS) channel layer, source electrode and drain electrode.The gate insulation layer cover gate.The metal-oxide semiconductor (MOS) channel layer is disposed on the gate insulation layer, and wherein the metal-oxide semiconductor (MOS) channel layer is positioned at the grid top.Source electrode and drain configuration are on gate insulation layer and metal-oxide semiconductor (MOS) channel layer, and wherein the material of source electrode and drain electrode comprises the lamination of first patterning conductor layer and/or second patterning conductor layer;
Said first patterning conductor layer and said second patterning conductor layer are metal level,
Said first patterning conductor layer has a protuberance; Protrude in the said second patterning conductor layer sidewall; The area of said second patterning conductor layer is less than the area of said first patterning conductor layer, and the outline of said second patterning conductor layer does not exceed the outline of said first patterning conductor layer.
In one embodiment of this invention, the second above-mentioned patterning conductor layer has sloped sidewall (taper).
Based on above-mentioned; The present invention is through first conductor layer of patterning lamination and source electrode and the drain electrode that second conductor layer forms thin-film transistor respectively; Can avoid the metal-oxide semiconductor (MOS) channel layer to produce the structural deterioration defective, and obtain better controlling at source electrode and drain electrode etching.In addition, after forming source electrode and drain electrode, the gas that utilizes fluorine-containing and oxygen can be promoted the reliability of metal-oxide semiconductor (MOS) channel layer, to improve element characteristic to not carried out surface treatment by the metal-oxide semiconductor (MOS) channel layer of source electrode and drain electrode covering.
For letting the above-mentioned feature and advantage of the present invention can be more obviously understandable, hereinafter is special lifts embodiment, and cooperates appended graphic elaborating as follows.
Description of drawings
Figure 1A be first embodiment of the invention active component array base board on look sketch map.
Figure 1B is line segment I-I ', II-II ', the III-III ' along Figure 1A, the generalized section of IV-IV '.
Fig. 2 A to Fig. 2 E is the manufacturing process sketch map of the active component array base board of second embodiment of the invention.
Fig. 3 A to Fig. 3 D is the manufacturing process sketch map of the active component array base board of third embodiment of the invention.
Fig. 4 A to Fig. 4 E is the manufacturing process sketch map of the active component array base board of fourth embodiment of the invention.
Drawing reference numeral:
100,200,400: substrate
102,202,402: grid
104,204,404: gate insulation layer
106,206: the metal-oxide semiconductor (MOS) channel layer
110d, 210d, 310d, 410d: drain electrode
110s, 210s, 310s, 410s: source electrode
112,214,314,414: protective layer
114a, 114b, 114c, 214a, 214b, 214c, 314a, 314b, 314c, 414a, 414b, 414c: contact window
116,216,316,416: thin-film transistor
118,218,318,418: pixel electrode
120: dot structure
130,230,430: scan line
140,240,340,440: data wire
150,250 ', 350 ', 450 ', 450 ": first patterning conductor layer
150a, 250a: protuberance
152,252 ', 352 ', 452 ', 452 ": second patterning conductor layer
154,254,354: sloped sidewall
160: storage capacitors
162,262,462: bottom electrode
164,264,364,464: top electrode
170,172,270,470: contact mat
174,274,374,474: transparency conducting layer
180: the cross-line place
250,350,450: the first conductor layers
252,352,452: the second conductor layers
256,356,456,456 ': the patterning photoresist layer
406: the metal oxide semiconductor material layer
406 ': the patterning metal oxide semiconductor layer
456a: the first photoresistance pattern
456b: the second photoresistance pattern
T: surface treatment
Embodiment
Figure 1A is according to looking sketch map on a kind of active component array base board of the first embodiment of the present invention.Figure 1B is line segment I-I ', II-II ', the III-III ' along Figure 1A, the generalized section of IV-IV '.In the present embodiment, only showing 2 dot structures is that example describes, and so it is not in order to limit the present invention's scope.
Please be simultaneously with reference to Figure 1A and Figure 1B, active component array base board comprises substrate 100, a plurality of dot structure 120, multi-strip scanning line 130 and many data wires 140.Substrate 100 for example is hard substrate (rigid substrate), like glass substrate, or bendable substrate (flexible substrate), like plastic base etc.Dot structure 120, scan line 130 and data wire 140 all are disposed on the substrate 100, and wherein a plurality of dot structures 120 electrically connect with corresponding scanning line 130 and data wire 140 respectively.
Each dot structure 120 comprises thin-film transistor 116 and the pixel electrode 118 that electrically connects with thin-film transistor 116.The thin-film transistor 116 of present embodiment electrically connects with corresponding scanning line 130 and data wire 140.In detail, thin-film transistor 116 for example is a bottom gate thin film transistor, and it comprises grid 102, gate insulation layer 104, metal-oxide semiconductor (MOS) channel layer 106, source electrode 110s and drain electrode 110d.Grid 102 is disposed on the substrate 100, is disposed on the substrate 100 with cover gate 102 and delete insulating barrier 104, and 106 of metal-oxide semiconductor (MOS) channel layers are disposed on the gate insulation layer 104, and wherein metal-oxide semiconductor (MOS) channel layer 106 is positioned at grid 102 tops.The material of grid 102 for example is a metal, and the material of gate insulation layer 104 for example is dielectric materials such as silicon nitride, silica or silicon oxynitride.The material of metal-oxide semiconductor (MOS) channel layer 106 can be the semi-conducting material of multiple metal oxide mixed sintering; It for example is indium gallium zinc oxide (Indium-Gallium-Zinc Oxide; IGZO), indium-zinc oxide (Indium-Zinc Oxide; IZO), the gallium zinc oxide (Gallium-Zinc Oxide, GZO), aluminum zinc oxide (Aluminum-Zinc Oxide, AZO), zinc tin oxide (Zinc-Tin Oxide; ZTO) or indium tin oxide (Indium-Tin Oxide, ITO) etc.Source electrode 110s and drain electrode 110d are disposed on gate insulation layer 104 and the metal-oxide semiconductor (MOS) channel layer 106, and are connected with metal-oxide semiconductor (MOS) channel layer 106 respectively.In the present embodiment, preferably, metal-oxide semiconductor (MOS) channel layer 106 can directly contact with source electrode 110s and drain electrode 110d, that is, between metal-oxide semiconductor (MOS) channel layer 106 and source electrode 110s and drain electrode 110d, can not dispose ohmic contact layer.The grid 102 of thin-film transistor 116 electrically connects with corresponding scanning line 130, and source electrode 110s and data wire 140 electrically connect, and drain electrode 110d and pixel electrode 118 electrically connect.
Hold above-mentionedly, the material of source electrode 110s comprises the lamination of first patterning conductor layer 150 and/or second patterning conductor layer 152, and the material of drain electrode 110d comprises the lamination of first patterning conductor layer 150 and/or second patterning conductor layer 152.The passage length of metal-oxide semiconductor (MOS) channel layer 106 (channel length) is by determining in order to the photoresistance that defines first patterning conductor layer, 150 patterns.The material that constitutes first patterning conductor layer 150 for example is to have different etching selectivities with the material of second patterning conductor layer 152.That is to say, utilize etch process to carry out patterning and when forming second patterning conductor layer 152, material that in fact can't etching first patterning conductor layer 150; Otherwise, utilize etch process to carry out patterning and when forming first patterning conductor layer 150, material that in fact can't etching second patterning conductor layer 152.In addition, second patterning conductor layer 152 can be the single layer structure or the composite construction of multilayer.In one embodiment, first patterning conductor layer 150 can be titanium coating, and second patterning conductor layer 152 can be aluminum metal layer, molybdenum layer or aluminium/molybdenum lamination (counting the Rankine-Hugoniot relations into from bottom to top from substrate 100).In another embodiment, first patterning conductor layer 150 can be the molybdenum layer, and second patterning conductor layer 152 can be aluminum metal layer, titanium coating or aluminium/titanium lamination (counting the Rankine-Hugoniot relations into from bottom to top from substrate 100).For example; The thickness of first patterning conductor layer 150 approximately between
Figure BDA0000133185250000061
to
Figure BDA0000133185250000062
in one embodiment; Because the thin more tolerance (process window) that more can promote processing procedure difference of thickness; Thereby the preferred thickness of first patterning conductor layer 150 approximately between
Figure BDA0000133185250000063
to
Figure BDA0000133185250000064
in addition, and the thickness that increases aluminum metal layer in second patterning conductor layer 152 can further effectively reduce resistance.
In the present embodiment, second patterning conductor layer 152 can have sloped sidewall (taper) 154.First patterning conductor layer 150 can have protuberance 150a, and protuberance 150a is outstanding to the outside of the sloped sidewall 154 of second patterning conductor layer 152.In the present embodiment; 152 of second patterning conductor layer have sloped sidewall (taper) 154 and 150 of first patterning conductor layer and have protuberance 150a and all be positioned at the same side; And be positioned at metal-oxide semiconductor (MOS) path 10 6 tops, promptly 152 of second patterning conductor layer have sloped sidewall (taper) 154 and 150 of first patterning conductor layer and have protuberance 150a and be adjacent to metal-oxide semiconductor (MOS) path 10 6.For example, the protuberance 150a of first patterning conductor layer 150 is from second patterning conductor layer, 152 outstanding about 0.2 μ m to 1 μ m, and the best is outstanding about 0.3 μ m to 0.6 μ m.Therefore, the area of second patterning conductor layer 152 can be in fact less than the area of first patterning conductor layer 150, and the outline of second patterning conductor layer 152 does not exceed the outline of the first corresponding patterning conductor layer 150 respectively.
Shown in Figure 1B, can comprise protective layer 112 in the active component array base board, be disposed on the thin-film transistor 116, and covering gate insulating barrier 104, metal-oxide semiconductor (MOS) channel layer 106 and source electrode 110s and drain electrode 110d.Protective layer 112 has contact window 114a, and contact window 114a exposes second patterning conductor layer 152 of part as drain electrode 110d.And pixel electrode 118 is disposed on the protective layer 112, and electrically connects through contact window 114a and drain electrode 110d.Protective layer 112 can be single layer structure or sandwich construction, and its material for example is the combination of inorganic material, organic material or above-mentioned material.Pixel electrode 118 can be single layer structure or sandwich construction; And its material for example be transparent material (for example: indium gallium zinc oxide (Indium-Gallium-Zinc Oxide; IGZO), indium-zinc oxide (Indium-Zinc Oxide; IZO), gallium zinc oxide (Gallium-Zinc Oxide; GZO), aluminum zinc oxide (Aluminum-Zinc Oxide; AZO), zinc tin oxide (Zinc-Tin Oxide, ZTO) or indium tin oxide (Indium-Tin Oxide, ITO)), non-transparent material (for example: the alloy of gold, silver, copper, aluminium, molybdenum, titanium, tantalum, other suitable material, above-mentioned material, the nitride of above-mentioned material, the oxide of above-mentioned material, the nitrogen oxide of above-mentioned material or the combination of above-mentioned material) or above-mentioned combination.The material of the pixel electrode 118 of present embodiment for example is that the transparent material with indium tin oxide (ITO) and/or indium-zinc oxide (IZO) is that example describes, but is not limited thereto.
Generally speaking, the bearing of trend of scan line 130 for example is vertical with the bearing of trend of data wire 140, and scan line 130 can be staggered to form a plurality of cross-lines place 180 with data wire 140.In addition, the composition of scan line 130 for example is identical with the composition of the grid 102 of thin-film transistor 116, and the composition of data wire 140 for example is identical with the composition of the source electrode 110s of thin-film transistor 116 and drain electrode 110d.In other words, in the present embodiment, the material of data wire 140 also comprises the lamination of first patterning conductor layer 150 and/or second patterning conductor layer 152.Certainly, the present invention also can adopt the scan line 130 and data wire 140 of different kenels.In addition, in another embodiment, data wire 140 also can comprise metal oxide semiconductor material layer (not illustrating), and the metal oxide semiconductor material layer is disposed between first patterning conductor layer 150 and the gate insulation layer 104.
In the present embodiment, active component array base board also comprises a plurality of storage capacitors 160 and contact mats (contactedpad or bump) 170,172 of integrated circuit (integrated circuit) or printed circuit soft board that are disposed on the substrate 100.Each dot structure 120 can correspondence dispose a storage capacitors 160, and each storage capacitors 160 has bottom electrode 162 (for example being common line) and top electrode 164.Bottom electrode 162 is disposed at the partly below in zone of pixel electrode 118 with top electrode 164, and bottom electrode 162 can overlap with top electrode 164.In the present embodiment, bottom electrode 162 for example is to be formed by identical metal layer patternization with the grid 102 of thin-film transistor 116, and top electrode 164 is formed by identical rete patterning with drain electrode 110d with the source electrode 110s of thin-film transistor 116.That is the material of top electrode 164 also comprises the lamination of first patterning conductor layer 150 and/or second patterning conductor layer 152.Dispose gate insulation layer 104 between bottom electrode 162 and the top electrode 164, thereby coupling forms the storage capacitors 160 of a kind of the first metal layer/insulating barrier/second metal level (MIM) framework as capacitance dielectric layer.In the present embodiment, protective layer 112 also has contact window 114c, and contact window 114c exposes top electrode 164 surfaces of part.And pixel electrode 118 can electrically connect through contact window 114c and top electrode 164.In addition, in another embodiment, top electrode 164 also can comprise metal oxide semiconductor material layer (not illustrating), and the metal oxide semiconductor material layer is disposed between first patterning conductor layer 150 and the gate insulation layer 104.
Each contact mat 170 electrically connects scan line 130 respectively, and each contact mat 172 electrically connects data wire 140 respectively.Conductive layer 174 is disposed at the top of contact mat 170,172; And conductive layer 174 can be single layer structure or sandwich construction; And its material for example be transparent material (for example: indium gallium zinc oxide (Indium-Gallium-Zinc Oxide; IGZO), indium-zinc oxide (Indium-Zinc Oxide; IZO), the gallium zinc oxide (Gallium-Zinc Oxide, GZO), aluminum zinc oxide (Aluminum-Zinc Oxide, AZO), zinc tin oxide (Zinc-Tin Oxide; ZTO) or indium tin oxide (Indium-Tin Oxide, ITO)), non-transparent material (for example: the alloy of gold, silver, copper, aluminium, molybdenum, titanium, tantalum, other suitable material, above-mentioned material, the nitride of above-mentioned material, the oxide of above-mentioned material, the nitrogen oxide of above-mentioned material or the combination of above-mentioned material) or above-mentioned combination.Conductive layer 174 materials of present embodiment for example are that the transparent material with indium tin oxide (ITO) and/or indium-zinc oxide (IZO) is that example describes, but are not limited thereto.Therefore, conductive layer 174 is an example with the transparent material, then can be described as transparency conducting layer, but is not limited thereto.In the present embodiment, contact mat 170 for example is the grid connection pad, and wherein contact mat 170 is to belong to same rete with the grid 102 of thin-film transistor 116.That is the composition of contact mat 170 for example is identical with the composition of the grid 102 of thin-film transistor 116, and the material of contact mat 172 also comprises the lamination of first patterning conductor layer 150 and/or second patterning conductor layer 152.In the present embodiment, protective layer 112 also has contact window 114b, and contact window 114b exposes contact mat 170 surfaces of part.And transparency conducting layer 174 can electrically connect through contact window 114b and contact mat 170.
The active component array base board of the foregoing description can be applicable to thin-film transistor-LCD (TFT-LCD), thin-film transistor-Organic Light Emitting Diode (TFT-OLED) or other products, can improve IR pressure drop (IR drop).
Next will utilize the generalized section of line segment I-I ' along Figure 1A, II-II ', III-III ', IV-IV ' that the manufacturing process that forms the active component array base board structure shown in Figure 1A and Figure 1B is described.It is noted that the manufacturing process of the active component array base board of the following stated mainly is to be used for explaining method of manufacturing thin film transistor of the present invention, so that those who familiarize themselves with the technology can implement according to this, but is not in order to limit scope of the present invention.As for the allocation position of other member such as pixel electrode, storage capacitors and contact mat etc., generation type and order, all can have the fabrication techniques that common knowledge the knowledgeable is known, and it is said to be not limited to following embodiment according in the affiliated technical field.
Fig. 2 A to Fig. 2 E is the manufacturing process sketch map according to a kind of active component array base board of the second embodiment of the present invention.
Please, substrate 200 is provided, and on substrate 200, forms the first metal layer (not illustrating) with reference to Fig. 2 A.Then, the patterning the first metal layer is to form grid 202, scan line 230, bottom electrode 262 and contact mat 270.On substrate 200, form gate insulation layer 204, with common cover gate 202, scan line 230, bottom electrode 262 and contact mat 270.Gate insulation layer 204 can be single layer structure or sandwich construction, and its material for example is dielectric materials such as silicon nitride, silica or silicon oxynitride.
Afterwards, on the gate insulation layer 204 in the zone that forms thin-film transistor in advance, form metal-oxide semiconductor (MOS) channel layer 206, metal-oxide semiconductor (MOS) channel layer 206 is positioned at grid 202 tops.The formation method of metal-oxide semiconductor (MOS) channel layer 206 for example is to form the layer of metal oxide semiconductor material earlier, follows patterning metal oxide semi-conducting material again, to remove the metal oxide semiconductor material beyond grid 202 tops.The material of metal-oxide semiconductor (MOS) channel layer 206 can be the material through multiple metal oxide mixed sintering; Its for example be indium gallium zinc oxide (Indium-Gallium-Zinc Oxide, IGZO), indium-zinc oxide (Indium-Zinc Oxide, IZO), gallium zinc oxide (Gallium-Zinc Oxide; GZO), aluminum zinc oxide (Aluminum-Zinc Oxide; AZO), zinc tin oxide (Zinc-Tin Oxide, ZTO) or indium tin oxide (Indium-Tin Oxide, ITO) etc.
Please, on gate insulation layer 204 and metal-oxide semiconductor (MOS) channel layer 206, form first conductor layer 250 and second conductor layer 252 in regular turn with reference to Fig. 2 B.The material that constitutes first conductor layer 250 for example is to have different etching selectivities with the material of second conductor layer 252.In addition, second conductor layer 252 can be the single layer structure or the composite construction of multilayer.In the present embodiment, first conductor layer 250 can be titanium coating, and second conductor layer 252 can be aluminum metal layer, molybdenum layer or aluminium/molybdenum lamination (counting the Rankine-Hugoniot relations into from bottom to top from substrate 200).For example; The thickness of first conductor layer 250 approximately between
Figure BDA0000133185250000101
to
Figure BDA0000133185250000102
in one embodiment; Because the thin more tolerance (process window) that more can promote processing procedure difference of thickness, thereby the preferred thickness of first conductor layer 250 is approximately between
Figure BDA0000133185250000103
to
Figure BDA0000133185250000105
Please, on second conductor layer 252, form patterning photoresist layer 256 with reference to Fig. 2 C.Be mask (mask) and be that stop layer carries out Wet-type etching with patterning photoresist layer 256,, and form second patterning conductor layer 252 ' with patterning second conductor layer 252 with first conductor layer 250.In the present embodiment, Wet-type etching can come patterning second conductor layer 252 as etching solution by aluminic acid.Above-mentioned aluminic acid for example is the mixed solution of phosphoric acid, nitric acid, acetic acid and the water of heating, and wherein the temperature of heating is approximately between 35 ℃ to 60 ℃.Particularly, the mechanism of this Wet-type etching is to utilize nitric acid and aluminum metal layer or the reaction of molybdenum layer to produce aluminium oxide or molybdenum oxide, utilizes phosphoric acid and water to come decomposing oxidation aluminium or molybdenum oxide again.In addition, phosphoric acid and water also can be used as buffer (buffer agent), to suppress dissociating of nitric acid.And the acetic acid that is added in the aluminic acid mainly is as the usefulness of eliminating bubble.Because aluminic acid can the etching titanium coating, therefore utilize first conductor layer 250 can help to prevent the metal-oxide semiconductor (MOS) channel layer 206 of aluminic acid etching first conductor layer 250 belows, and make processing procedure can obtain better controlling as etch stop layer.
Owing to utilize iso Wet-type etching to come patterning second conductor layer 252, second conductor layer 252 that therefore is positioned at patterning photoresist layer 256 belows has undercut phenomenon and takes place.This explanation be, when second conductor layer 252 was aluminium/molybdenum lamination, aluminic acid can be higher than the rate of etch to aluminum metal layer to the rate of etch of molybdenum layer, therefore second patterning conductor layer 252 ' for example is to have sloped sidewall 254.
, be that mask carries out dry-etching please,, and form first patterning conductor layer 250 ' with patterning first conductor layer 250 with patterning photoresist layer 256 with reference to Fig. 2 D.In the present embodiment, dry-etching is by BCl 3Or Cl 2Come patterning first conductor layer 250 as plasma enhanced etching gas, and when feeding etching gas, can also in reacting gas, add the usefulness of inert gas as diluent gas and carrier gas heat biography.In one embodiment, the inert gas of adding for example is nitrogen (N 2), helium (He) or argon gas (Ar).Utilizing after dry-etching removes part first conductor layer 250; The subregion of metal-oxide semiconductor (MOS) channel layer 206 can be exposed by first patterning conductor layer 250 ', on gate insulation layer 204 and metal-oxide semiconductor (MOS) channel layer 206, to form source electrode 210s and drain electrode 210d.That is to say that the passage length of metal-oxide semiconductor (MOS) channel layer 206 (channel length) is by 256 decisions of patterning photoresist layer that define first patterning conductor layer, 250 ' pattern.Owing to utilize the dry-etching of anisotropic and be that mask comes patterning first conductor layer 250 with patterning photoresist layer 256; Therefore first patterning conductor layer 250 ' can have protuberance 250a, and protuberance 250a is outstanding to the outside of the sloped sidewall 254 of second patterning conductor layer 252 '.In the present embodiment; Second patterning conductor layer 252 ' institute have sloped sidewall (taper) 254 and first patterning conductor layer 250 ' have protuberance 250a and all be positioned at the same side; And be positioned at metal-oxide semiconductor (MOS) channel layer 206 tops, promptly second patterning conductor layer 252 ' institute have sloped sidewall (taper) 254 and first patterning conductor layer 250 ' have protuberance 250a and be adjacent to metal-oxide semiconductor (MOS) channel layer 206.For example, the protuberance 250a of first patterning conductor layer 250 ' is from second patterning conductor layer, 252 ' outstanding about 0.2 μ m to 1 μ m, and the best is outstanding about 0.3 μ m to 0.6 μ m.
In addition, first patterning conductor layer 250 ' and second patterning conductor layer 252 ' for example can form top electrode 264 above bottom electrode 262, and above scan line 230, form data wire 240. First conductor layer 250 and 252 of second conductor layers of contact mat 270 tops can be removed fully, and expose gate insulation layer 204.
Afterwards, with fluorine-containing gas the metal-oxide semiconductor (MOS) channel layer 206 that is covered by source electrode 210s and drain electrode 210d is not carried out surface treatment T, and accomplish the making of thin-film transistor 216.Surface treatment T for example is that electricity is starched surface treatment or other can promote the surface treatment of the reliability of metal-oxide semiconductor (MOS) channel layer 206.In the present embodiment, surface treatment T is by CF 4With O 2Mixture plasma or SF 6With O 2Mixture plasma is improved the reliability of metal-oxide semiconductor (MOS) channel layer 206, and when feeding surface treatment gas, can also add like nitrogen (N 2), helium (He) or argon gas inert gases such as (Ar) be as the usefulness of diluent gas and carrier gas heat biography.In addition, surface treatment T carries out under 20 ℃ to 120 ℃ environment in temperature approximately, and the time of carrying out surface treatment T is approximately between 10 seconds to 120 seconds.In detail; With the surface treatment of electricity slurry is example; When not being subjected to the ion bombardment (ionbombardment) of fluoro-gas electricity slurry by the part metals oxide semiconductor channel layer 206 of source electrode 210s and drain electrode 210d covering, O (oxygen) atom in the electricity slurry gas can react with the titanium coating as first conductor layer 250 and generate Ti (titanium) compound (TiO x), and F (fluorine), S (sulphur), C (carbon), Ti (titanium) compound (TiO x) be present in the back of the body passage (back channel) of metal-oxide semiconductor (MOS).Because of F (fluorine), S (sulphur), C (carbon), Ti (titanium) compound (TiO x) can protect channel semiconductor, electric field causes the drift of driving voltage level when suppressing to drive, and Ti (titanium) compound (TiO x) also can resist in the successive process, for example ultraviolet light (UV) is to the destruction of element, so the surface treatment of electricity slurry can help to improve not by the reliability of the metal-oxide semiconductor (MOS) channel layer 206 of source electrode 210s and drain electrode 210d covering.
Please, after removing patterning photoresist layer 256, on substrate 200, form protective layer 214, with covering gate insulating barrier 204, metal-oxide semiconductor (MOS) channel layer 206, first patterning conductor layer 250 ' and second patterning conductor layer 252 ' with reference to Fig. 2 E.Protective layer 214 has contact window 214a, 214b, 214c; Wherein contact window 214a exposes second patterning conductor layer 252 ' of part as drain electrode 210d; Contact window 214b exposes contact mat 270 surfaces of part, and contact window 214c exposes top electrode 264 surfaces of part.Formation method with protective layer 214 of contact window 214a, 214b, 214c for example is on substrate 200, to form protective material layer (not illustrating) with chemical vapour deposition technique earlier comprehensively; Again the protective material layer is carried out patterning process afterwards and form, and remove the gate insulation layer 204 that is positioned at contact mat 270 tops simultaneously.Protective layer 214 can be single layer structure or sandwich construction, and its material for example is the combination of inorganic material, organic material above-mentioned material.
Then, on protective layer 214, form pixel electrode 218 and conductive layer 274.Pixel electrode 218 electrically connects through the drain electrode 210d of contact window 214a and thin-film transistor 216, and can electrically connect through contact window 214c and top electrode 264.Conductive layer 274 electrically connects through contact window 214b and contact mat 270.Pixel electrode 218 and conductive layer 274 can be single layer structure or sandwich construction; And its material for example be transparent material (for example: indium gallium zinc oxide (Indium-Gallium-Zinc Oxide; IGZO), indium-zinc oxide (Indium-Zinc Oxide; IZO), gallium zinc oxide (Gallium-Zinc Oxide; GZO), aluminum zinc oxide (Aluminum-Zinc Oxide; AZO), zinc tin oxide (Zinc-Tin Oxide, ZTO) or indium tin oxide (Indium-Tin Oxide, ITO)), non-transparent material (for example: the alloy of gold, silver, copper, aluminium, molybdenum, titanium, tantalum, other suitable material, above-mentioned material, the nitride of above-mentioned material, the oxide of above-mentioned material, the nitrogen oxide of above-mentioned material or the combination of above-mentioned material) or above-mentioned combination.Present embodiment is that example applies to pixel electrode 218 and conductive layer 274 describes with the transparent material of indium tin oxide (ITO) and/or indium-zinc oxide (IZO) in this way, but is not limited thereto.Thereby 274 of the conductive layers of present embodiment can be described as transparency conducting layer, but are not limited thereto.The formation method of pixel electrode 218 and transparency conducting layer 274 for example is on protective layer 214, to form pixel electrode material layer (not illustrating) by sputtering method, again the pixel electrode material layer is carried out patterning process and forms.
Can know by the foregoing description; Because the manufacture method of thin-film transistor 216 is that lamination with first conductor layer 250 and second conductor layer 252 is as second metal level; And when Wet-type etching second conductor layer 252; Utilize first conductor layer 250 as etch stop layer, therefore can make metal-oxide semiconductor (MOS) channel layer 206 obtain better controlling, to avoid on metal-oxide semiconductor (MOS) channel layer 206, producing fault of construction.Moreover; After with dry-etching patterning first conductor layer 250; Utilize fluorine-containing gas to not carried out surface treatment T by the metal-oxide semiconductor (MOS) channel layer 206 of source electrode 210s and drain electrode 210d covering; Can help to promote the reliability of metal-oxide semiconductor (MOS) channel layer 206, to improve element characteristic.In addition, if second conductor layer 252 comprises aluminum metal layer, because aluminium has characteristics such as low resistance and low pollution, so the processing procedure convenience is good.
Fig. 3 A to Fig. 3 D is the manufacturing process sketch map according to a kind of active component array base board of the third embodiment of the present invention.It is noted that the manufacturing process shown in Fig. 3 A to Fig. 3 D is the step behind the hookup 2A, and in Fig. 3 A to Fig. 3 D, the member identical with Fig. 2 A then uses identical label and omits its explanation.
Please, on gate insulation layer 204 and metal-oxide semiconductor (MOS) channel layer 206, form first conductor layer 350 and second conductor layer 352 in regular turn with reference to Fig. 3 A.The material that constitutes first conductor layer 350 for example is to have different etching selectivities with the material of second conductor layer 352.In addition, second conductor layer 352 can be the single layer structure or the composite construction of multilayer.In the present embodiment, first conductor layer 350 can be the molybdenum layer, and second conductor layer 352 can be aluminum metal layer, titanium coating or aluminium/titanium lamination (counting the Rankine-Hugoniot relations into from bottom to top from substrate 200).For example; The thickness of first conductor layer 350 approximately between
Figure BDA0000133185250000141
to
Figure BDA0000133185250000142
in one embodiment; Because the thin more tolerance (process window) that more can promote processing procedure difference of thickness, thereby the preferred thickness of first conductor layer 350 is approximately between to
Figure BDA0000133185250000145
Please, on second conductor layer 352, form patterning photoresist layer 356 with reference to Fig. 3 B.Be mask and be that stop layer carries out first dry-etching with patterning photoresist layer 356,, and form second patterning conductor layer 352 ' with patterning second conductor layer 352 with first conductor layer 350.In the present embodiment, first dry-etching is by BCl 3/ Cl 2Come patterning second conductor layer 352 as plasma enhanced etching gas, and when feeding etching gas, can also add like nitrogen (N 2), helium (He) or argon gas inert gases such as (Ar) be as the usefulness of diluent gas and carrier gas heat biography.Because BCl 3/ Cl 2Electricity slurry can etching molybdenum layer, therefore utilizes first conductor layer 350 can help to prevent BCl as etch stop layer 3/ Cl 2The metal-oxide semiconductor (MOS) channel layer 206 of electric paste etching first conductor layer 350 belows, and make processing procedure can obtain better controlling.In addition, when second conductor layer 352 was aluminium/titanium lamination, because titanium coating has different rate of etch with aluminum metal layer, so second patterning conductor layer 352 ' for example was to have sloped sidewall 354.
, be that mask carries out second dry-etching please,, and form first patterning conductor layer 350 ' with patterning first conductor layer 350 with patterning photoresist layer 356 with reference to Fig. 3 C.In the present embodiment, second dry-etching is to come patterning first conductor layer 350 with fluorine-containing gas, and it for example is by SF 6/ O 2, i.e. SF 6With O 2Mist or CF 4/ O 2, i.e. CF 4With O 2Mist come patterning first conductor layer 350 as plasma enhanced etching gas.When feeding etching gas, can also in reacting gas, add like nitrogen (N 2), helium (He) or argon gas inert gases such as (Ar) be as the usefulness of diluent gas and carrier gas heat biography.Utilize second dry-etching to remove after part first conductor layer 350; The subregion of metal-oxide semiconductor (MOS) channel layer 206 can be exposed by first patterning conductor layer 350 ', on gate insulation layer 204 and metal-oxide semiconductor (MOS) channel layer 206, to form source electrode 310s and drain electrode 310d.In addition, first patterning conductor layer 350 ' and second patterning conductor layer 352 ' for example can form top electrode 364 above bottom electrode 262, and above scan line 230, form data wire 340. First conductor layer 350 and 352 of second conductor layers of contact mat 270 tops can be removed fully, and expose gate insulation layer 204.
What specify is after first conductor layer 350 is patterned, to continue to feed fluorine-containing gas electric pulp (that is CF 4With O 2Mixture plasma or SF 6With O 2Mixture plasma), above-mentioned gas fluorine-containing and oxygen can continue the metal-oxide semiconductor (MOS) channel layer 206 that is covered by source electrode 310s and drain electrode 310d is not carried out surface treatment, and accomplishes the making of thin-film transistor 316.With fluorine-containing gas electric pulp metal-oxide semiconductor (MOS) channel layer 206 is carried out the reliability that surface treatment can improve metal-oxide semiconductor (MOS) channel layer 206.
Please, after removing patterning photoresist layer 356, on substrate 200, form protective layer 314, pixel electrode 318 and conductive layer 374 with reference to Fig. 3 D.Protective layer 314 has contact window 314a, 314b, 314c.And pixel electrode 318 can electrically connect through the drain electrode 310d of contact window 314a and thin-film transistor 316, and can electrically connect through contact window 314c and top electrode 364.Conductive layer 374 electrically connects through contact window 314b and contact mat 270.Similar as for the formation method of protective layer 314, pixel electrode 318 and conductive layer 374 and material and second embodiment, so repeat no more at this.
Can know by the foregoing description; Utilize fluorine-containing gas carry out second dry-etching with patterning first conductor layer 350 after; The gas that continue to use this fluorine-containing and oxygen does not carry out surface treatment to the metal-oxide semiconductor (MOS) channel layer 206 that is covered by source electrode 310s and drain electrode 310d; Can help to promote the reliability of metal-oxide semiconductor (MOS) channel layer 206, to improve element characteristic.
In addition, the manufacturing approach of the active component array base board structure of the embodiment of the invention also can utilize dim light mask (Photomask) processing procedure to accomplish.Fig. 4 A to Fig. 4 E is the manufacturing process sketch map according to a kind of active component array base board of the fourth embodiment of the present invention.
Please with reference to Fig. 4 A, and on substrate 400, form grid 402, scan line 430, bottom electrode 462 and contact mat 470.The material of grid 402, scan line 430, bottom electrode 462 and contact mat 470 for example is a metal.Then, on substrate 400, form gate insulation layer 404, with common cover gate 402, scan line 430, bottom electrode 462 and contact mat 470.Gate insulation layer 404 can be single layer structure or sandwich construction, and its material for example is dielectric materials such as silicon nitride, silica or silicon oxynitride.
Afterwards, on substrate 400, form metal oxide semiconductor material layer 406, first conductor layer 450 and second conductor layer 452 in regular turn.That is to say that metal oxide semiconductor material layer 406, first conductor layer 450 and second conductor layer 452 are to utilize like sputter mode required retes of successive sedimentation on gate insulation layer 404 such as (sputter), to obtain excellent interface.The material of metal oxide semiconductor material layer 406 can be the material of multiple metal oxide mixed sintering; Its for example be indium gallium zinc oxide (Indium-Gallium-Zinc Oxide, IGZO), indium-zinc oxide (Indium-Zinc Oxide, IZO), gallium zinc oxide (Gallium-Zinc Oxide; GZO), aluminum zinc oxide (Aluminum-Zinc Oxide; AZO), zinc tin oxide (Zinc-Tin Oxide, ZTO) or indium tin oxide (Indium-Tin Oxide, ITO) etc.In addition, the material that constitutes first conductor layer 450 for example is to have different etching selectivities with the material of second conductor layer 452, and second conductor layer 452 can be the single layer structure or the composite construction of multilayer.In this embodiment, first conductor layer 450 can be titanium coating, and second conductor layer 452 can be aluminum metal layer, molybdenum layer or aluminium/molybdenum lamination (counting the Rankine-Hugoniot relations into from bottom to top from substrate 400).For example; The thickness of first conductor layer 450 is thin more between
Figure BDA0000133185250000161
to
Figure BDA0000133185250000162
thickness approximately; More can promote the tolerance (process window) of processing procedure difference, and preferred thickness approximately between
Figure BDA0000133185250000163
to
Then, on second conductor layer 452, form patterning photoresist layer 456.What specify is, patterning photoresist layer 456 comprises the first photoresistance pattern 456a and the second photoresistance pattern 456b, and wherein the thickness of the first photoresistance pattern 456a is less than the thickness of the second photoresistance pattern 456b, shown in Fig. 4 A.The first photoresistance pattern 456a of patterning photoresist layer 456 for example is the zone that is disposed at follow-up preparatory formation thin-film transistor.The method that forms patterning photoresist layer 456 for example is to use half mode (half tone) photomask processing procedure.For example, can on second conductor layer 452, form one deck photoresist (not illustrating) earlier comprehensively, then use half mode photomask to come the patterning photoresist to form above-mentioned patterning photoresist layer 456.Though present embodiment is to be that example is explained with half mode photomask, the invention is not restricted to this.
Please with reference to Fig. 4 B, be mask and be that stop layer carries out Wet-type etching with patterning photoresist layer 456 with first conductor layer 450, with patterning second conductor layer 452, and form second patterning conductor layer 452 '.In the present embodiment, Wet-type etching can come patterning second conductor layer 452 as etching solution by aluminic acid.Above-mentioned aluminic acid for example is the mixed solution of phosphoric acid, nitric acid, acetic acid and the water of heating, and wherein the temperature of heating is approximately between 35 ℃ to 60 ℃.
Then, be that mask carries out dry-etching with patterning photoresist layer 456, with the metal oxide semiconductor material layer 406 of patterning first conductor layer 450 and below thereof, and form first patterning conductor layer 450 ' and patterning metal oxide semiconductor layer 406 '.In the present embodiment, dry-etching is to come patterning first conductor layer 450 and metal oxide semiconductor material layer 406 by chlorine-containing gas as plasma enhanced etching gas, and when feeding etching gas, can also in reacting gas, add like nitrogen (N 2), the inert gas of helium (He) or argon gas (Ar) is as the usefulness of diluent gas and carrier gas heat biography.Above-mentioned chlorine-containing gas for example is BCl 3Or Cl 2
In addition, the patterning metal oxide semiconductor layer 406 ' that is positioned at grid 402 tops for example is the metal-oxide semiconductor (MOS) channel layer as thin-film transistor.And patterning metal oxide semiconductor layer 406 ', first patterning conductor layer 450 ' and second patterning conductor layer 452 ' for example can form top electrode 464 above bottom electrode 462, and above scan line 430, form data wire 440.Metal oxide semiconductor material layer 406, first conductor layer 450 and 452 of second conductor layers of contact mat 470 tops can be removed fully, and expose gate insulation layer 404.
Please, remove partially patterned photoresist layer 456, to form patterning photoresist layer 456 ' with reference to Fig. 4 C.In detail, the generation type of patterning photoresist layer 456 ' for example is (for example: O to adopt the ashing of oxygen electricity slurry 2Plasma ashing) etc. dry type removing photoresistance mode to reduce the thickness of patterning photoresist layer 456, is removed up to the first photoresistance pattern 456a fully, and forms the structure shown in Fig. 4 C.After removing the thin first photoresistance pattern 456a that is positioned at the channel semiconductor district fully; Second patterning conductor layer 452 ' of the top, zone of follow-up preparatory formation thin-film transistor can be exposed out, and can utilize patterning photoresist layer 456 ' to form the source electrode and the drain electrode of thin-film transistor.
Please with reference to Fig. 4 D; With patterning photoresist layer 456 ' is that mask carries out dry-etching; Removing second patterning conductor layer 452 ' and first patterning conductor layer 450 ' that exposes, and form second patterning conductor layer 452 " and first patterning conductor layer 450 ".The subregion of patterning metal oxide semiconductor layer 406 ' can be by first patterning conductor layer 450 " expose, thereby can form source electrode 410s and drain electrode 410d respectively in the both sides on the patterning metal oxide semiconductor layer 406 '.In the present embodiment, can use the etching gas of different qualities to carry out different dry-etching steps according to each layer conductor layer, and etching successively be to accomplish second patterning conductor layer 452 " and first patterning conductor layer 450 " making.With first patterning conductor layer 450 ' is that titanium coating, second patterning conductor layer 452 ' are that aluminium/molybdenum lamination (counting the Rankine-Hugoniot relations into from bottom to top from substrate 400) is an example, earlier by SF 6/ O 2Or CF 4/ O 2Remove the molybdenum layer in second patterning conductor layer 452 ' that exposes as plasma enhanced etching gas, again by BCl 3Or Cl 2Remove the aluminum metal layer and first patterning conductor layer 450 ' in follow-up second patterning conductor layer 452 ' that exposes as plasma enhanced etching gas, and stop at patterning metal oxide semiconductor layer 406 '.In this explanation be; Because patterning photoresist layer 456 ' only exposes second patterning conductor layer 452 ' of zonule; Thereby directly utilize dry-etching to carry out the zonule etching that the etching area only is positioned at channel region to remove part second patterning conductor layer 452 ' and first patterning conductor layer 450 ', can help processing procedure is controlled easily.In addition, present embodiment utilizes different etching gass only to carry out the dry-etching processing procedure one time, so second patterning conductor layer 452 accomplished of etching " and first patterning conductor layer 450 " sidewall for example be to have continuous interface, shown in Fig. 4 D.
In addition, be that mask comes patterning second patterning conductor layer 452 ' and first patterning conductor layer 450 ' also can adopt alternate manner to carry out with patterning photoresist layer 456 '.In other words; In another embodiment; Can be by being similar to preceding method; Utilize a Wet-type etching to come patterning second patterning conductor layer 452 ' earlier, then utilize a dry-etching to come patterning first patterning conductor layer 450 ' again, and the both sides on patterning metal oxide semiconductor layer 406 ' form source electrode 410s and drain electrode 410d respectively.Likewise; With first patterning conductor layer 450 ' is that titanium coating, second patterning conductor layer 452 ' are that aluminium/molybdenum lamination (counting the Rankine-Hugoniot relations for from bottom to top from substrate 400) is that example specifies, and utilizes a Wet-type etching to add a dry-etching to accomplish second patterning conductor layer 452 " and first patterning conductor layer 450 " making.Utilize aluminic acid to carry out Wet-type etching as etch stop layer earlier as etching solution and with first patterning conductor layer 450 '; Remove second patterning conductor layer 452 ' of part, and form second patterning conductor layer 452 " and expose first patterning conductor layer 450 '.Then, utilize BCl 3Or Cl 2As plasma enhanced etching gas first patterning conductor layer 450 ' that exposes is carried out dry-etching, and form first patterning conductor layer 450 ".
In this explanation be; Second patterning conductor layer 452 shown in Fig. 4 D " and first patterning conductor layer 450 " continuous sidewall outline be to adopt a dry-etching to form, but if use a Wet-type etching and a dry-etching to form second patterning conductor layer 452 " and first patterning conductor layer 450 " then can have different sidewall outlines.In detail, owing to use Wet-type etching to form second patterning conductor layer 452 " undercut phenomenon can take place, thereby cause the outline of the patterning photoresist layer 456 ' that is positioned at channel region can exceed second patterning conductor layer 452 " outline; Use dry-etching to form first patterning conductor layer 450 afterwards ", first patterning conductor layer 450 then " outline be can the rough outline (shown in Fig. 2 D) that is aligned in patterning photoresist layer 456 '.That is to say; Utilize a Wet-type etching and a dry-etching to form second patterning conductor layer 452 " and first patterning conductor layer 450 "; Can make first patterning conductor layer 450 of lower floor " from second patterning conductor layer 452 " outstanding about 0.2 μ m to the 1 μ m of extension of sidewall outline, and the best is outstanding about 0.3 μ m to 0.6 μ m.
Afterwards, (for example: CF with the gas of fluorine-containing and oxygen 4With O 2Mist or SF 6With O 2Mist) the patterning metal oxide semiconductor layer 406 ' that is covered by source electrode 410s and drain electrode 410d is not carried out surface treatment T, and accomplish the making of thin-film transistor 416.Surface treatment T for example is that electricity is starched surface treatment or other can promote the surface treatment of the reliability of metal-oxide semiconductor (MOS) channel layer.In the present embodiment, the surface treatment T details and the effect thereof that improve the reliability of metal-oxide semiconductor (MOS) channel layer by fluorine oxygen electricity slurry are specified in the previous embodiment, so repeat no more at this.
Please with reference to Fig. 4 E; Remove patterning photoresist layer 456 '; Then on substrate 400, form protective layer 414, with covering gate insulating barrier 404, patterning metal oxide semiconductor layer 406 ', first patterning conductor layer 450 " and second patterning conductor layer 452 ".Protective layer 414 has contact window 414a, 414b, 414c; Wherein contact window 414a exposes second patterning conductor layer 452 of part as drain electrode 410d "; contact window 414b exposes contact mat 470 surfaces of part, and contact window 414c exposes top electrode 464 surfaces of part.Protective layer 414 can be single layer structure or sandwich construction, and its material for example is the combination of inorganic material, organic material above-mentioned material.
Then, on protective layer 414, form pixel electrode 418 and conductive layer 474.Pixel electrode 418 electrically connects through the drain electrode 410d of contact window 414a and thin-film transistor 416, and can electrically connect through contact window 414c and top electrode 464.Conductive layer 474 electrically connects through contact window 414b and contact mat 470.Pixel electrode 418 and conductive layer 474 can be single layer structure or sandwich construction; And its material for example be transparent material (for example: indium gallium zinc oxide (Indium-Gallium-Zinc Oxide; IGZO), indium-zinc oxide (Indium-Zinc Oxide; IZO), gallium zinc oxide (Gallium-Zinc Oxide; GZO), aluminum zinc oxide (Aluminum-Zinc Oxide; AZO), zinc tin oxide (Zinc-Tin Oxide, ZTO) or indium tin oxide (Indium-Tin Oxide, ITO)), non-transparent material (for example: the alloy of gold, silver, copper, aluminium, molybdenum, titanium, tantalum, other suitable material, above-mentioned material, the nitride of above-mentioned material, the oxide of above-mentioned material, the nitrogen oxide of above-mentioned material or the combination of above-mentioned material) or above-mentioned combination.Present embodiment is that example applies to pixel electrode 418 and conductive layer 474 describes with the transparent material of indium tin oxide (ITO) and/or indium-zinc oxide (IZO) in this way, but is not limited thereto.Thereby 474 of the conductive layers of present embodiment can be described as transparency conducting layer, but are not limited thereto.Afterwards, also can further on substrate 400, carry out the processing procedure of Organic Light Emitting Diode (OLED), this technical field has common knowledge the knowledgeable when knowing its application, so repeat no more at this.
In the present embodiment; Above-mentioned formation second patterning conductor layer 452 ", first patterning conductor layer 450 " and the making step of patterning metal oxide semiconductor layer 406 ' by using half mode photomask processing procedure; Make the step of the channel layer, source electrode and the drain electrode that form thin-film transistor only must use one photomask pattern can accomplish making, thereby can help to reduce cost of manufacture and time.Moreover, utilize fluorine oxygen electricity slurry that the metal-oxide semiconductor (MOS) channel layer is carried out surface treatment T, can help to promote the reliability of channel layer, and improve element characteristic.
In sum, the embodiment of the invention has advantage at least:
By gradation in regular turn the lamination of patterning second conductor layer and first conductor layer form the source electrode and the drain electrode of thin-film transistor; Can make the metal-oxide semiconductor (MOS) channel layer obtain better controlling, produce fault of construction to avoid the metal-oxide semiconductor (MOS) channel layer.
2. after patterning first conductor layer, utilize the gas of fluorine-containing and oxygen that the metal-oxide semiconductor (MOS) channel layer is carried out surface treatment, can help to improve the reliability of metal-oxide semiconductor (MOS) channel layer, so element can have preferable electrical property efficiency.
Though the present invention discloses as above with embodiment; Right its is not in order to limit the present invention; Has common knowledge the knowledgeable in the technical field under any; Do not breaking away from the spirit and scope of the present invention, when can doing a little change and retouching, so protection scope of the present invention is when looking being as the criterion that claim defines.

Claims (4)

1. a thin-film transistor is characterized in that, said thin-film transistor comprises:
One grid;
One gate insulation layer covers said grid;
One metal-oxide semiconductor (MOS) channel layer is disposed on the said gate insulation layer, and wherein said metal-oxide semiconductor (MOS) channel layer is positioned at said grid top; And
An one source pole and a drain electrode are disposed on said gate insulation layer and the said metal-oxide semiconductor (MOS) channel layer, and the material of wherein said source electrode and said drain electrode comprises the lamination of first patterning conductor layer and/or second patterning conductor layer;
Said first patterning conductor layer and said second patterning conductor layer are metal level,
Said first patterning conductor layer has a protuberance; Protrude in the said second patterning conductor layer sidewall; The area of said second patterning conductor layer is less than the area of said first patterning conductor layer, and the outline of said second patterning conductor layer does not exceed the outline of said first patterning conductor layer.
2. thin-film transistor as claimed in claim 1 is characterized in that, said first patterning conductor layer is a titanium coating, and said second patterning conductor layer is aluminum metal layer, molybdenum layer or aluminium/molybdenum lamination.
3. thin-film transistor as claimed in claim 1 is characterized in that, said first patterning conductor layer is the molybdenum layer, and said second patterning conductor layer is aluminum metal layer, titanium coating or aluminium/titanium lamination.
4. thin-film transistor as claimed in claim 1 is characterized in that, said second patterning conductor layer has sloped sidewall.
CN2012100209997A 2010-06-10 2010-06-10 Film transistor and manufacturing method thereof Pending CN102593184A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN2012100209997A CN102593184A (en) 2010-06-10 2010-06-10 Film transistor and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN2012100209997A CN102593184A (en) 2010-06-10 2010-06-10 Film transistor and manufacturing method thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CN2010102054722A Division CN101894760B (en) 2010-06-10 2010-06-10 Thin film transistor and manufacture method thereof

Publications (1)

Publication Number Publication Date
CN102593184A true CN102593184A (en) 2012-07-18

Family

ID=46481604

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2012100209997A Pending CN102593184A (en) 2010-06-10 2010-06-10 Film transistor and manufacturing method thereof

Country Status (1)

Country Link
CN (1) CN102593184A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104882489A (en) * 2015-06-26 2015-09-02 京东方科技集团股份有限公司 Film transistor and manufacturing method, array substrate and manufacturing method and display device
CN106952823A (en) * 2016-01-07 2017-07-14 中华映管股份有限公司 The preparation method of metal oxide semiconductor films transistor

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070269938A1 (en) * 2006-05-16 2007-11-22 Nec Corporation Stacked film patterning method and gate electrode forming method
CN101335274A (en) * 2005-09-29 2008-12-31 株式会社半导体能源研究所 Semiconductor device and manufacturing method thereof
CN101527307A (en) * 2008-03-07 2009-09-09 三星电子株式会社 Thin film transistor panel and manufacturing method of the same
CN101728277A (en) * 2008-10-24 2010-06-09 株式会社半导体能源研究所 Method for manufacturing semiconductor device

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101335274A (en) * 2005-09-29 2008-12-31 株式会社半导体能源研究所 Semiconductor device and manufacturing method thereof
US20070269938A1 (en) * 2006-05-16 2007-11-22 Nec Corporation Stacked film patterning method and gate electrode forming method
CN101527307A (en) * 2008-03-07 2009-09-09 三星电子株式会社 Thin film transistor panel and manufacturing method of the same
CN101728277A (en) * 2008-10-24 2010-06-09 株式会社半导体能源研究所 Method for manufacturing semiconductor device

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104882489A (en) * 2015-06-26 2015-09-02 京东方科技集团股份有限公司 Film transistor and manufacturing method, array substrate and manufacturing method and display device
CN104882489B (en) * 2015-06-26 2018-07-06 京东方科技集团股份有限公司 Thin film transistor (TFT) and production method, array substrate and production method, display device
CN106952823A (en) * 2016-01-07 2017-07-14 中华映管股份有限公司 The preparation method of metal oxide semiconductor films transistor

Similar Documents

Publication Publication Date Title
CN101894760B (en) Thin film transistor and manufacture method thereof
CN104282769B (en) Thin film transistor manufacturing method, and manufacturing method of array substrate
US8778722B2 (en) TFT substrate and method for producing TFT substrate
CN102867839B (en) The array base palte of organic electroluminescence display device and method of manufacturing same and manufacture method thereof
KR101447843B1 (en) Thin film transistor array substrate, method for manufacturing the same, display panel and display device
KR101345535B1 (en) Semiconductor device and display apparatus
US20080176364A1 (en) Method of manufacturing thin film transistor substrate
US10964790B1 (en) TFT substrate and manufacturing method thereof
CN102651401A (en) Thin-film transistor, array substrate and manufacturing method and display device thereof
JP2007258675A (en) Tft substrate, reflective tft substrate, and method of manufacturing same
CN102157387B (en) Thin film transistor and method of manufacturing the same
CN104465788A (en) Thin film transistor, preparing method of thin film transistor, array substrate, preparing method of array substrate and display device
CN104091810A (en) Array substrate, manufacturing method thereof and display device
CN106935658A (en) A kind of thin film transistor (TFT) and preparation method thereof, array base palte
CN103794555A (en) Method of fabricating array substrate
CN110148601A (en) A kind of array substrate, its production method and display device
CN103003861B (en) Display device and method for manufacturing display device
JP6469959B2 (en) Thin film transistor array panel and manufacturing method thereof
CN101950733B (en) Manufacturing method of pixel structure and manufacturing method of organic light-emitting component
WO2020042834A1 (en) Electro-static discharge protection circuit, display panel, and display device
CN103094204A (en) Method of fabricating array substrate for liquid crystal display device
US10879401B2 (en) Transistor panel having a good insulation property and a manufacturing method thereof
CN102593184A (en) Film transistor and manufacturing method thereof
US20150069401A1 (en) Thin film transistor substrate and method of manufacturing the thin film transistor substrate
TWI401750B (en) Thin film transistor and method for fabricating the same

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C02 Deemed withdrawal of patent application after publication (patent law 2001)
WD01 Invention patent application deemed withdrawn after publication

Application publication date: 20120718