CA1197017A - Modular programmable controller - Google Patents

Modular programmable controller

Info

Publication number
CA1197017A
CA1197017A CA000465713A CA465713A CA1197017A CA 1197017 A CA1197017 A CA 1197017A CA 000465713 A CA000465713 A CA 000465713A CA 465713 A CA465713 A CA 465713A CA 1197017 A CA1197017 A CA 1197017A
Authority
CA
Canada
Prior art keywords
module
data
bus
bit
backplane
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000465713A
Other languages
French (fr)
Inventor
Ernst H. Dummermuth
Daniel L. Stewart
Raymond A. Grudowski
Daniel J. Galdun
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Allen Bradley Co LLC
Original Assignee
Allen Bradley Co LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US06/313,365 external-priority patent/US4442504A/en
Priority claimed from CA000405209A external-priority patent/CA1180817A/en
Application filed by Allen Bradley Co LLC filed Critical Allen Bradley Co LLC
Application granted granted Critical
Publication of CA1197017A publication Critical patent/CA1197017A/en
Expired legal-status Critical Current

Links

Landscapes

  • Programmable Controllers (AREA)
  • Communication Control (AREA)

Abstract

MODULAR PROGRAMMABLE
CONTROLLER

Abstract of the Disclosure A programmable controller is formed by connecting separate functional modules to a common backplane bus. A bus arbitration scheme and a message handling technique are disclosed to tightly couple the functional modules together to form an efficient programmable controller. A number of improvements to the CPU
module and I/O scanner module are disclosed to further improve the performance of the resulting system.

Description

7@~

The field of the invention is programmable controllers such as those described in U. S. Patent Nos. 3,810,118; 3,942,158; and 4,165,~34.
Programmable controllers are typically connected to indus-trial equipment such as assPmbly lin~s and machine tools to sequentially operate the equipment in accordance with a stored program. In programmabl~ controllers such as those di~closed in the above cited patents, for example, tha control program i~
stored in a memory and includes instructions which are read out in rapid sequence to examine the condition of s~lected sensing devices on the controlled equipment and instructions which ener-gize or deenergize selected operating devices on the controlled equipment contingent upon the status of one or more of the exam-ined sensing devices.
The processor in a programmable controller is designed to rapidly execute programmable controller t~pe instructions which call for the manipulation of single~bit input data and the con-trol of single-bit output data. The length of the control pro~
gram, and hence the complexity of the system to be controlled, must be limited to insure that the entire control program can be executed, or scanned, within a set time. Such time limits are required to insure that the programmable controller will provide virtually instantaneous response to any change in the status of sensing devices on the controlled system. Therefore, the speed with which a controller processor can execute programmable con-troller instructions has a direct bearing on the siPe of the machine or process which it can effectively control.
Not only should a programmable controller processor be abl0 to execute Boolean expressions rapidly, but it also should be able to execute certain well known programmable controller type instructions. Such instructions have become quite standardized in the industry in terms of the functions they perform and they ~..

are directly associated with elements of a ladder diagram which is easily understood by control engineers. Program panels such as those disclosed in U. S. Pat. Nos. 3,798,612 and 3,813,649 and in U. S. Pat. No. 4,070,702 have also been developed to assist the user in developing and editing a control program comprised of such programmable controller type instructions.
Another reguirement of programmable controllers is that they be flexible in terms of the number and types of I/0 devices with which they will operate. There are numerous types of input device~ available ranging from simple switches to a variety of analog to digital converter devices. Similarly, output devices range from simple lights and solenoids to a wide variety of di~ital to analog conversion devices. A programmable controller should be flexible enough to handle all types of I/0 ~evices and should be easily expandable to handle large nu~ers of such I/O
devicas.
The present invention relates to a programmable controller which is comprised of a plurality of functional modules connected together through a common backplane bus. Such modules i~clude a memory module which stores the control program, system status data and module status data, and which serves as a means for coordinating the functions of the other modules.
More speciically, the invention relates to a programmable controller which comprises:
a plurality o separate, asynchronously operating functio~al modules connected to a common backplane bus, each functional module including:
(a) arbitrat:ion means or obtaining control of the backplane bus to perform a read or write operation with another unctional module;
(b) message storage means for s-toring data, said message storage means having designated backplane address;

(c) message handler means coupled to the arbitration means and the message storage means for couplin~ messag data between its message storage means and the message storage means on another functional module; and S memory means coupled to the backplane bus for storing a plurality of module message blocks, ea~h module message block being associated with a respective one of thP functional modules, and each module message block including:
~d) means for storin~ a backplane interrupt address which may be read by other functional modules and employed by them to indicate that message data is available for the associated functional module; and (e) means for storing the backplane address of message data which is available for the associated functional module;
wherein the message handler means for one of said functional modules which is sending message data to another one of said functional modules on the backplane bus is operable to store the backplane address of the message data in the module message block for the receiving functional module and is operable to read the receiving module's interrupt address from its module message blocX and generate the same on the backplane bus to interrupt the receiving unctional module and to thereby notify the receiving module that message data is available for it.
The i~vention will enable one to provide rapid communication of message data between the asynchronously operating functional modules. This is accomplished through message blocks which are stored in the memory module for each functional module in the system. Such message blocks store a backplane address which may be read by sending modules and employed to interrupt a receiving module, and message address data which is read by the interrupted ~'7¢~

receiving module to determine where the incoming message is located.
In drawings which illustrate the embodiments of the inven-tion, Fig. 1 is a block diagram of the progra~nable controller of the present invention;
Fig. 2 is a block diagram of the CPU module which forms par-t of Fig. l;
Figs. 3A-3D are electrical schematic diagrams of the proces-sor interface circuit which forms part of the circuit of Fig. 2;
Fig. 4 is an electrical schematic diagram of the time base and watchdog timer which forms part of the circuit of Eig. 2;
Fig~. 5A and 5B are a chart of the CPU module microield~;
Fig. 6 is an electrical schematic diagram of the interrupt interface circuit which forms part of the circuit of Fig. 2, Fig. 7 is an electrical block diagram of the peripheral pro~
cessor module which forms part of Fig. l;
Fig. 8 is an electrical schematic diagram of the 16-bit processor circuit which forms part of the circuit of Fig. 7;
Fig. 9 is an electrical schematic diagram of the 8 bik processor circuit which forms part of the circuit of Fig. 7;
Eig. 10 is an electrical schematic diagram of the memory control circuit which forms part of the circuit of Fig. 7;
Figs. llA-llC are circuit diagram~ of the backplane inter face circuit which forms part o the circuit of Fig. 7;
Fig. 12 is a block diagram o the I/0 interface module which forms part of the system of Fig. 1;
Fig. 13 is an electrical schematic diagram o the processor which forrns part of Fig. 12;
Fig. 14 is an electrical schematic diagram of the clock circuit which forms part of Fig. 12;

7~17 Eig. 15 is an electrical schematic diagram of the change detect circuit which forms part of Eig. 12i Fig. 16 is an electrical schematic diagram of the DMA cir-cuit which forms part of Fig. 12;
Fig. 17 is an electrical schematic diagram of the front panel interface which forms part of the system of Fig. l;
Fig. 18 is a flow chart of the functions performed by the CPU module of Fig. l;
Figs. 19A-19D are schematic representations of data struc-tures which form a part of the memory modula in Eig. 1;
Figs. 20A-20E and 21-23 are schematic representations o data structures which are employed to execute selected control program instructions;
Figs. 24A, 24B, and 24C are charts illustrating the func tions performed by the I/0 scanner module of Fig. li Fig. 25 is a timing diagram which illustrates a writ~ cycle and a read cycle on the system backplane bus which forms part of the system of Fig. l; and Eig. 26 is a schematic representation of a portivn of khe ~0 system of Fig. 1 used to describe the communication of messages between modules connected to the system backplane bus~
General Descri~ ion Reerring to Fig. 1, the programmable controller includes a number of functionally oriented modules which communicate with each other over a hi~h-performance system backplane bus lo The system backplane bus 1 includes 16 bidirectional data lines (D0-DlS), 26 addrQss lines (Al-A26), and a number of control lines which are employed to si~nal the transfer of data and to perform bus arbitration and other functions. All of the mo~ules except a memory module .~ are potential masters of the system backplane bus l and each can control read and write functions on the bus l. The backplane bus 1 i~ physically forme~ on a mother-board and the various system modules plug into edge connectors which attach to the bus leads and which form "slots" that mechan-ically suppor~ the module circuit boards.
There ar~ a number of different functional modules which may be connected to the system backplane bus 1. These modules need not be present in every system, and indeed, one advantage of this architecture is that the programmable controller can be config-ured to a particular control function by selection of the proper type and number of modules. In addition, to the memory module 2, the programmable controller described herein includes a CPU
module 3, a communications network interface module 4, a periph-eral processor module 5, a system I/0 bus interface module 6,a system I/0 scanner module 7 and a front panel 11. Most of the modules are allocated an address space of 256K and, with the exception of the CPU module 3, all modules may be duplicated in the system.
The memory module 2 contains from 4096 (4K) to 3~,768 (32K~
words'of storage capacity. Each word contains 16 bits of data ~0 and one error detection bit. The module 2 occupies one slot in the system backplane bus 1, however, more than one memory module
2 may be used. The memory module 2 stores the user control program which is comprised of a set of macroinstructions that ~re executed to perform the desired control functions. The macroin-struction set includes conventional programma~le controllerinstructions, arithmetic instructions and logic instructions, as well as many newly-defined instructions which employ the unique architecture of this programmable controller. The macroinstruc tion set is described in detail hereinater in connection with the description of the CPU module 3.

~7~1~

The user control program is loaded into the memory module 2 and edited using a terminal 8 which is shown connected to the peripheral processor module 5, but which also may connect to the system I/O scanner module 7. The terminal 8 i~cludes a keyboard having keys labeled wi~h the proper instruction set mnemonics and a display which presents the control program in rung diagram format. A terminal such as that described in co-pending U.S.
Patent No. 4,326,193, issued on April 20, 1982, is employed.
The communications network interface module 4 connects the programmable controller to a high speed data highway 9 which connects to other programmable controllers and computers in a network. Indeed, it may be a primary function o~ the program-mable controller of the present invention to perform supervisory control operations in a distributed control system. The communi-cations network interface 4 is microprocessor based and it func-tions to interface the network communication protocol with the system backplane bus protocol. For a detailed description of the communications network protocol and hardware interface, reference is made to U.S. Patent No. 4,319,338 issued on March 9, 1982, and entitled "Industrial Communications Networkl'.
The peripheral processor 5 is a microcomputer system which provides interface capability with up to four peripheral devices through serial data linkæ. In addition to tha programming termi-nal 8, the peripheral processor may communicate with devices such as printers and teletypes, and with other computers, either directly or through modems. The peripheral processor 5 services each serial I/O port and communicates through the backplane ~us 1 with other modules. For example, control program data entered from the terminal 8 is interpreted by the module 5 and written 30 into the memory module 2. Or, i~ an editing function is input at 7~

the terminal 8, the peripheral processor 5 may perform a number of read and write cycles to shi~t portions of the control program in the memory module ~.
The system I~0 bus interface module 6 provides a high per formance interface between the system backplane bus l and a system I/0 bus lO. The I/0 bu~ interface m~dule 6 includes a random access memory which stores an image of the I/0 system input and output points. Changes in the state of input points in the I/0 system are received by the interface module 6 from one o the thirty-two possible I/0 scanner circuits attached to the system I/0 bus 10. The module 6 updates the stat~ of its own I/O
image in the RAM and then obtains control of the backplane bu~
and transfers this information to an I/0 image and data table stored in a processor read/write memory 12 located in the CPU
module 3, or to an I/0 image and data table 623 in the memory module 2. In addition to the exchange of I/0 data which reflects state changes in I/0 points, the interface module 6 also performs a periodic "refresh" scan of all I~0 points in the system. By this method, the integrity of the state of the I/0 ima~e and data table in memory 12 is insured as well as all output points in the I/0 system.
Up to 32 separate I/0 scanners or instrumentation interace circuits may be attached to the system I/0 bu~ 10, and with these, up to 4096 input points and 4096 output points may be serviced by the programmable c~ntroller without degrading its response time. In the preferred embodiment shown in Fig. 1 only a single parallel I/0 scanner 13 and a serial I/0 scanner 14 are shown. Up to 3~ separate I/0 racks 16 may be attached to each of these scanners 13 or 14, and each I~0 rack 16 contains an adapter circuit 17 which interfaces with one or more I/0 modules.

The I/0 modules in each rack 16 contain circuitry which connects the programmable controller to the machine being con-trolled. These include input circuits such as those disclosed in U.S. Patent Nos. 3,643,115 and 4,275,307 which sense the opening and closing of switches. This circuitry also includes output circuits such as that disclosed in U.S. patent No. 3,745,546 which may be employed to control motor~ and solenoids. Although a vast majority of these modules are singl -bit oriented, word oriented modules such as analog-to-digital and digital to-analog converter modules disclosed in U.S. Patent No. 4,104,731 may also be employed. Physically, the I/G racks 16 may take a nu~ber of forms as disclosed in U.S. patent Nos. 3,992,654, 4,151,580 and 4,152,750.
The systsm I/0 scanner module 7 serves much th~ same purpose as the system I/0 bus interface module 6~ but on a smaller scale.
Indeed, in ~maller systems it may be the only I/0 interface module employed. The system I/0 scanner module 7 is microproces~
sor-based and it includes four serial ports which may be software configured to drive a number of components. In the preferred embodiment shown in Fig. l, it is conigured to communicate with four I/0 racks 16 through their respective adapter circuits 17, but on smaller systems one port may be employed to communicate with the programming terminal R, The front panel module ll provides a convenient, but rather limited means ~or manually entering data into the system and for displaying data and diagnostic information. It is microproces-sor-based and is operable to receive commands through a keyboard and process the commands to configure the system and control its mode of operation. The contents of selected lines of the I/0 image and data table m~mory 12 can also be displayed and changed.
The module 11 is mounted on the door of the processor housing and 7~

is connected to the system I/0 scanner module 7 through the system backplane bus 1 and a ribbon cable.
Memory Module As indicated above, one or more memory modules ~ may be connected to the system backplane bus 1 and any other module in the programmable controller may read or write to these memory modules. In addition to storing one or more control programs, the memory module 2 stores considerable data which rela-tes to the status and operation of each module in the programmable control-ler system. These data structures serve to coordinate the opera-tion of the various system modules.
Referring particularly to Figs. 1 and l9A 19D, the memory module 2 includes a system data section 620, an access control block section 621~ a module status section 622, and a data table section 623. The system data section 620 occupies twenty~one words of memory ~nd is divided into fields that are dedicated to specific fu~ctions. The access control block section 621 is comprised o a set of data blocks, each associated with a partic-ular ~ystem module or s~ction of the memory module 2. Each such block of data occupies five line~ of memory a~d is divided into fields which are dedicated to specific functions. The module status section 622 of th~ memory module 2 is comprised of blocks of data which each contain information concerning the status o specific system modules. And finally, the data table section ~3 25 is comprised of sixteen sectivns, each of which is dedicated to store a specific type of data.
Referring to Fig. l9A, the system data section includes a number of fields which provide information concerning the status of the programmable controller system. These fields are deined as ~ollows:

; 10-~37~7 Remote Access Request Counter. This counter indicates the number of remote devices re~uesting control of the programmable controller.
Out~puts Reset Re~uest Counter. This cownter indicates the number of tasks requesting that all output devices connected to the progra~mable controller be reset.
(F1) Freeze Counter. F1 is a bit which indicates that the CPU module has been commanded to stop execution of the control program, and the counter indicates the number of tasks making this reguest.
(F2~ Synchronous Freeze Counter. F2 is a bit which indi cates that the CPU module has been commanded to stop execution at the end of the next scan through the control pro~ram, and the counter indicates the number of tasks making this request.
System Mode Data. This is a collection of statl~s bits which indicate the mode o operation of the programmable controller, the memory protection mode and the programming mode.
I/O Prescan Counter. This is a four~bit counter used during initialization to indicate the number of I/O scanner modules yet to complete their I/O prescans.
CPU Timer and Counter Field. This field is compri6ed of four parts: a CPU watchdog timer set-point; a CPU scan time high value; a CPU scan time present value; and a system counter 606~
The CPU watchdog timer set-point defines the timeout perisd which generates a fault condition if the CPU does not periodically reset the watchdog timer. The high value is the longest scan time actually recorded and the present value is the accumulated tirne of the current scan. The scan time set-point is set by the CPU during its execution of the entire control program. This value as well as the others are available to the user through the terminal 8. The system counter 606 has a number of uses. During the CPU pre-scan mode of operation this stores the number of 7~

pre-scans, and during the other CPU modes of operation this serves as a "heartbeat counter" which indicates to other modules in the system that the CPU module 3 is operating.
Real Time Clock. The remainder of the system data section 620 is occupied by a real time clock which is periodically up-datad by the CPU module 3. ~his clock has a range from years to .0001 seconds.
Referring particularl~ to Figs. 1 and l9B, the access con-trol block section 621 o the memory module 2 includes a fi~e word block of data associated with each logical unit in the programmable controller. Each access control block includes a number of fields which are dedicated to performing the ollowing functions.
(X~ Confi~ure Command Bit. When this bit is set it indi-cates that this logical unit should be initialiæed and included in the system confi~uration prior to running the programmable controller.
(S) Status Bit. When set this bit indicates that the logical unit is ready to run.
(A) Memory Section Number. This six-bit number indicates the ~emory module section number to which the logical unit re-lates. These are as follows:
0 ~ System data section 1 = Access control block section 2 ~ Modl~le status section
3 = Data table section
4 = Control program section = Messages section 6 = System symbols 7 - User symbols 63 ~ End o memory (B) Subsection Mumber. This four-bit number is a further definition of the logical unit. Xf the logical unit is a module, this number defines the t~pe of module as follow~:
1 = Memory module 2 = CPU module 3 = I~O Scanner module 4 - Peripheral processor module = Communications network module On the other hand, if the logical unit is a data structure, this number indicates one of a plural-ity of such data structures, or in other words, the context of the data structure.
(C) ~ubsection Number. This four-bit number is yet a further definition of the logical unit. If the logical unit is a module, it indicates one out of a plurality of similar modules.
If the logical unit is a section o memory it defines a subsac tion of that data structure. Referring particularly to Fig. l9D
for example, this numher identifies a subsection of the data table portion of the memory as follows:
1 = Output image table 2 = Input image table 3 - Timer structures 4 = Counter structures = Binary integers 6 = Floating point numbers 7 = BCD integers 8 = Binary data 9 = ASCII characters = Gray code data 11 = Twelve-bit I/O data (P) Write protect bit. When set, data is not to be written to the logical unit.

Access Counter. This indicates tha number of processes which are currently accessing the logical unit.
Pointer. This is an address pointer to the start of the logical unit. If the logical unit is a data structure it point~
to its memory address and if the logical unit is a module~ it points to the memory address for the module's status area.
The remaining two lines of the access control block 621 defines the size of the logical unit when it is a data structure stored in the memory module 2. This information is needed ts perform certain editing functions.
Referring particularly to Figs. 1 and l9C, each module in the system includes a corresponding block of data in the module status section 622 of the memory 2. Although much of the data in these module status blocks 622 is uni~ue to each type of module, they do contain some common data structures. Such structures include a location word that identifies the module type, the module number, and its physical location on the system backplane.
In addition, those modules which support proces~or-to processor communications include a "module message block" data structure.
As will be described in more detail hereinafter, the message data block includes an interrupt address or that module, as well as a buffer contalning the backplane address o each message for the module. A pair of pointers indicate the next message a~dress into and out of this buffer and a third word indicates the bu~-fer's size.
When a module supports the front panel 11, its module status block 622 also includes a Iront panel data structure. In the preferred embodiment described herein the front panel is sup~
ported by the IfO scanner module 7 ar,d thus this data ~tructure appears in its module status block 622 as shown in Eig. 19C.

This data includes both physical and operating configuration data 7~

for the front panel serial port, as well as data regarding the control privileges allowed the front panel 11.
Referring still to Fig. l9C, the module status block 622 for the I/0 scanner module 7 includes data structures corresponding
5 to each of the four I/0 channels. Each of these data structures includes a configuration word which indicates if the I/O channel is active, and if so, what purpose it is ser~ing. Another word indicates the baud rate at which communications is occurring as well as further data which is peculiar to the particular purpose it is serving. In the preferred embodiment each I/O channel is connected to an I/0 racX 16, and this further data is a single word which indicates the ~i~e, nature and address space of the I/0 rack 16.
In summary, the module status blocks 622 store data which is available to all modules on the backplane bu~ 1 and which indi~
cates the number and type of modul~s in the system and the basic functions they are performing. Eor example, by examining the module status blocks 622 the CPU module 3 can determine which module and channel on that module is supportin~ the terminal 8 and the ~ront panel interface 11.
Referring particularly to Figs. 1 and l9D, the data table 623 in the rnemory module 2 is divided into fifteen sections, each of which stores a specific data type. Section 2 stores input data which is received through the system I/0 interface module 6 or the system I/0 scanner module 7. This data is written into the memory module 2 by the module 6 or 7 as it is received ~rom the I/0 racks 15. It is, therefore, an "image" of the state of the sensing devices which connect to the machine being con-trollPd. Similarly, Section 1 of the data table 623 stores output data which is an image o~ the state of the operating devices on the machine being çontrolled.

7~

The form o the data in the input and output image tables is the same ~s that of the particular input or output device to which it relatas. A position encoder which serves as an input device to the system may, for example, generate a digital number using a "gray" code, where as a bar code reader may generate input data as a series of "ASCII" ch~racters. Such data is input automatically to the input image table by the programmable con-troller and the control program may contain a "MOVE" instruction to transfer this data to the appropriate data type section of the data table 623. Such a transfer of data using the MOVE instruc-tion does not perorm a data conversion. However, when th~ MOVE
instruction is used to transfer data of one type to a data ta~lQ
section of another type, a data con~ersion is made which is completely transparent to the user. Thus for example, a transfer of data using the MOVE instruction from the "binary data'l section to the "BCD integer" section will make the appropriate data conversion. In addition, when data is read from a particular data type section of the data tabl~ 623 by the CPU module 3/ it is automatically converted to a "native" data t~pe which i~
consistent with the ~unction being performed by the CPU module 3.
Conversely, when data is written back to the data table 623 by the CPU module 3, the data is automatically converted from the native data type back to the indicated form.
CPU Module Referring particularly to Figs. 1 and 2, the CPU module 3 is structured around a CPU bus 20 which includes a 16~-lead CPU
address bus 21 and a 16-lead bi-directional CPU data bus 2~.
These are coupled to the system backplane bus 1 by a processor interface circuit 23 and they connect to a central processor 24, a read-only memory 25 and the I/O image and data table memory 12.
The read-only memory 25 is an 8K x 16-bit high-speed EPROM which stores power-up and house keeping programs, masks, and other constants. This data is read onto the CPU data bus 22 either in response to microinstructions executed by the central processor 24 or in response to a read operation initiated by one of the modules connected to the system backplane bus 1. In the latter case, the data is coupled through the processor interface circuit 23 and backplane bus 1 to the xequesting module.
The I/0 image and data table memory 12 is a high-speed random access memory organized as 4K x 16-bit words. This memory 12 stores an im~ge of the most often accessed portion of the I/0 1~ image table. The central processor 24 accesses the memory 12 to determine the status of system inputs, and the central processor 24 modifies the contents of the memory 12 to effect changes in system outputs. The remainder of the I/0 imaye table is stored in the data table portion 623 of the memory module 2, and the central processor 24 accesses this data as well. The CPU module 3 couples data which indicates "changes" made in the I/0 image table through its processor interface circuit 23 to the corre-sponding I/0 image tables in tha I/0 bus interface module 6 and I/0 scanner module 7. The memory 12 also stores data associated with the execution of certain macroinstructions, and in general, it provides storage for data which is to be accessed at high speed.
Referring particularly to Fig. 2, the central processor 24 is a 16-bit, microprogrammed processor which fetches macroin structions (user control program instructions) from the memory module 2, and decodes each into one or more microinstructions which perform the required operations. The processing of a macroinstruction may also reguire further access to the memory module 2 or the RAM memory 12 for operands or other required data.
The central processor 24 i 6 structured about an arithmetic and logic unit, ALU 26, which is comprised of four cascaded 4-bit ~7~' 17 bipolar microprocessor slices (AM2903) manufactured by Advanced Micro Devices, Inc. The ALU 26 includes sixteen internal regis-ters (Reg 0-15) and it receives 16-bit data input words at a DA
port 27 or a DB port 28. The ALU 26 performs a number of arith-metic and logic functions in response to signals on a control bus29 and 16-bit data output words are generated a-t a Y port 30.
For a detailed d~scription of the ALU 26 reference is made to "The AM2900 Family Data Book" published in 1979 by Advanced Micro Devices, Inc.
The operation of not only the ALU 26, but also the remaining elements of the central processor 24 is controlled by 56-bit microinstructions which are sequentially read from a microprogram store 31 to a microinstruction regist~r 32. Referring particu-larly to Eigs. 2, 5A and 5B, the 56-bit microinstructions which control the operation of the central processor 24 are divided into micro fields. Each micro field is a code of one or more bits in length which is decoded to provide control signals to speci~ic elements of the central processor 24. For example, the micro field formed by bits 0-3 of each microinstruction operat~ a microsequencer 33 to control the order in which microinstructions are read from the microprogram store 31. The micro field formed by bits 12-15 on the other hand, control the arithmetic and logic functions perfor~ed by the ALU 26 and the micro field formed by bits 28 31 control the various latches and gates which attach to the ALU Y-port 30 through a 16-bit Y bus 34. Some of the micro-instruction bit lines are attached directly to the elements which they control while others are combined and decoded to provide control signals for various system elements. This decoding circuitry is shown collectively in Fig. 2 as reference number 35 and the resulting control lines form the control bus 29. The actual control lines have not been shown in Fig. ~, but instead, 7~

Appendix A lists the function performed by each decoded micro field using the mnemonics in Figs 5A and 5B.
Referring particularly to Fig. 2, the macroinstructions from the user control program are read into the central processor 24 through the processor interace circuit 23 and stored in a 16~bit macroinstruction register 39. The macroinstruction register 39 retains the macroinstruction wcrd or reference during the execu-tion of the resulting microroutine. A 10 bit operation code in the macroinstruction is applied through a macro~bus 40 to the address inputs of a map/vector ROM 41, and a 4-bit bit-pointer code is applied to the address inputs of a bit pointer rom 43.
The operation code is converted by the ROM 41 to a twelve-bit microaddress which is ~pplied to a microbranch address bus 44.
This decoded operation code is employed to address a microroutine which is then executed to perform the functions indicated by the , operation code. The four least significant bits of the macroi~
struction may also directly drive the four least significant bit leads in the 12-bit microbranch address bus 44 through a data selector 45. The data selector 45 is enabled when special 16~way microbranch instructions are executed that require four bits from the macroinstruction.
The microsequencer 33 is an address sequencer for control-ling the sequenc~ of execution of microinstructions stored in the microprogram store 31. During the execution o each microin-struction, the microsequencer 33 provides a 12-bit address on a bu~ 49 to the microprogram store 31. This address selects one of 4096 microinstructions to be executed next~ The address gener ated by the microsequencer 33 may originate rom one of four sources within the microsequencer 33~ a microprogram address register, which usually contains an address one greater than the previous address; (2~ an external direct input from the micro-branch address bus 44; (3) a register/counter retai~ing data 7~:17 loaded during a previous microinstruction; or (4) a five-deep last-in, first-out stack r~gister which pro~ides return address linkage when executing microsubroutines or loops. The microse-quencer 33 is responsive to microinstruction bits 0-3 to perform one of sixteen operations, nine of which ar~ conditioned by a signal on a control line 50. That is, an operation such as a jump is performed only if the control line 50 is at a logic low voltage. The microsequencer 33 is available in integrated cir cuit form as the AM2910, and for a more complete description of its structure and operation, reference is made to "The AM2900 Family Data Book With Related Support Circuits" published in 1979 by Advanced Micro Devices, Inc.
The control line 50 is driven by a status multiplexer 51 which is controlled by bits 40 43 in each microinstruction. The status multiplexer 51 receives a status si~n~l from an interxupt interfacP circuit 5.2 through a control line 53 and it receives status signals ~rom a 4-bit status register 54. The inputs of the status register 54 are driven by the "carryl', "overflow", "zero" and "sign" status outputs of the ALU 26. The operation of the microsequencer 33 can thus be conditioned by the status of the ALU 26 or by the existence of an interrupt request from the interrupt interface circuit 52.
Referring still to Fig. 2, a microprogram address may be supplied to the microsequencer 33 through the bus 44 from a number o~ sources. For example, when a macroinstruction is fetched its operation code is applied to the map/vector ROM 41, and it is converted, or mapped, to a 12-bit microprogram address which is generated on the bus 44. In this manner, each macroin-struction is mapped to its corresponding microroutine. Also, when a jump microinstruction is executed, bits 44-45 of the microinstruction are coupled directly to the bus 44 from the microinstruction register 32. This "target address1' identifies ~20~

the point in the microprogram at which processing is to continue.
In addition, a 12-bit microaddress may be coupled from the Y port 30 of the ALU 26 through a set of gates 56. This allows, for example, the target address of a microjump to be calculated by the ALU 26. And finally, microaddress data may be coupled to the microsequencer 33 from a data selector 45 and an interrupt inter-face 52.
Referring to Fig. 2, the central processor 24 includes other elements whlch enable it to perform a wide variety of functions.
Gates 46 couple data from the bus 40 to the ALU 26, and when enabled for example, they allow the 9-bit operand address which accompanies a bit pointer code to be coupled through the ~LU 26 to an address latch 47 and then to the CPU address bus ~1. Gates 48 on the other hand, connect the CPU data bus 22 to the DA port 27 on the ALU 26. This enables a 16~bit data word ~rom eithex the processor interface circuit 23, the I/0 image and data table memory 12 or the read-only memory 25 to be applied through the gates 48 directly to the A~U 26. In addition, bits 40-55 of tha microinstruction register 32 are coupled to a set of sixteen gates 57 and the outputs of gates 57 are connected to the DB port 28 on the ALU 26. A sixteen bit data word can thus be applied to the ALU 26 "immediately'l by a microinstruction. Such a data word might be, for example, a mask which is logically combined with a data word applied to the ~LU DA port 27. Also, the output of the ALU 26 may be coupled through the Y-bus 34 to a 16-bit data latch 58, the address latch 47 or the processor interface circuit 23.
The data latch 58 connects to the CPU data bus 22 and the output of the ALU 26 can thus be written into the I/0 image and data table memory 12. And fin~lly, the ALU Y-~us 34 connecis to the input of a time base and watchdog timer circuit 59. As will now be described in more detail, the output of this circuit 59 also connects to the ALU DA input port 27.

'7¢~:17 Referring particularly to Figs. 2 and 4, the time base and watchdog timer circuit provides the system clock signals and the real time clock signals employed in timer macroinstructions. It includes a 20 megahertz single phase clock 60 which drives a clock line 61 through a driver 62. The 20 megahertz clock 60 also drives a 4-bit binary counter 63 which generatas a system clock signal on a line 64. The system clock provides a time base of 200, 250 or 300 nanoseconds depending on the t~pe of instruc-tion being executed. The sy~tem clock can be i~hibited, by a NAND gate 65 which is responsive to a HOLD signal on a control line 66.
The 20 megahertz clock also drives a divider circuit 67 through an inverter 68 and a D type flip-flop 69. The divider 67 is comprised of a series of dividers and counters which reduce the clocX rate to values that provide the desired time bases.
More specifically, a time ba~e of one millisecond i~ generated on a line 70, a time base of .01 seconds is generated on a line 71 and a time base of .1 seconds is generated on a line 72. In addition, an 8-bit latch 73 connects to the divider 67 to store a 4-bit hinary count of the .01 second time intervals, a 2 bit binary count of the .1 second time intervals and a 2 bit count of .5 second intervals. The eight Q outputs on the latch 73 connect to the ALU DA port 27 through bus 74, and when a logic low con-trol signal is received on a line 75, the content of the latch 73 are read into the ALU 26.
The line 70 increments an 8-bit scan counter 76 which serves as a means for measuring the time required to execute the user's control program. The eight inputs to the ~can counter 76 are connected to the eight least significant leads in the Y-bus 34 and it is preset through a control line 77 to the one' 5 compli-ment of the maximum allowable scan time prior to each pas~

~317~7 through the user's control program. As the user's control pro-gram is executed, the counter is incremented in ten millisecond time increments until it overflows, or is again preset at the beginning of the next ~can. A NAND gate 78 connects to detect an overflow and it generates a logic low voltage on a control line 79 when this event occurs. As will be explain~d in more detail below, the control line 79 connects to the interrupt interface circuit 52 to initiate an interrupt when the scan counter "times out". In addition, a set of eight tri-state gates 80 connect to the outputs of the scan counter 76, and when a logic low voltage is applied to control line 81, the contents of the counter 76 is read onto the bus 74 and into the ALU 26. In this manner, the tim~ required to execute the control program, or portions of it, can be measured.
Referring particularly to Figs. 2 and 6, the interrupt interface circuit 52 receives interrupt requests from seven sources, prioritizes them, and generates a code to an interrupt PROM which supplies the starting address on the microbranch address bus 44 of the highest priority service routine. Six of the interrupt reguests are recei~ed at the clock terminal~ of respective D-type flip flops 83-88 and the seventh is applied directly to one input of an 8-bit latch 89. Three of the intar-rupt re~uests eminate from the time base and watchdog timer circuit described above to interrupt processing when the allow~
able scan time has been exceeded or when the .01 second real-time clock has "ticked" or when the .1 second real-time clock has ticked. A fourth interrupt re~uest eminates from a line 90 in the backplane bus when a module attached thereto requests an interrupt, and a fifth interrupt is requested by line 91 whan a.c. power failure is detected. The remaining two interrupts are fault related. The first appears on line 92 when an error is detected during a read or write operation to the system backplan~

7a~1 7 bus 1 ~nd the other appears on line 93 when a fault such as a memory parity error occurs.
Any interrupt requests remain in the respective flip-flops 83-88 until serviced. The Q outputs of flip-flops 83-88 are connected to inputs on the latch 89 and the interrupt re~uests are latched in synchronizm with the 5 MHZ system clock. The eight latch outputs are coupled to a priority encoder 94 throuqh respective N~ND gates 95-101.
The NAND gates 95 101 enable interrupt requests to ba masked. A second input on each connects to a respective output of an eight-bit addressable latch 102 which has its three latch select inputs and its data input connected to the Y-bus 34. When a control line 103 is driven low, a selected one of the NAND
gatas 95-101 may be either enabled or disabled ~i.e. mask the interrupt) by ~ata which is output from the ALU 26 to the addres sable latch 102.
The priority encoder 94 generates a three-bit binary code at its outputs 104 which identifies the highest priority interrupt applied to its eight inputs~ A "Eoi' output on the priority encoder 94 connects to the control line 53 and it is driven high if any interrupts are re~uested. The outputs 104 connect to the address inputs of the interrupt PROM 105, and the 3-bit code thereon is mapped to the starting address of the corresponding interrupt service microroutine. When the interrupt PROM 105 is enabled by control line 106, this address is applied to the bus 44 and loaded into tha microsequencer 33.
After an interrupt has been serviced the request is reset.
Referring still to Fig. 6, this i accomplished by a 3-line-to-8-line decoder 107 which has its three inputs connected to leads 0-2 in the Y~bus 34. S:ix of its outputs are connectad to reset terminals on respective flip flops 83 88, and when enabled by a control line 108~ the flip-flop indicated by the 3-bit code on 7~

the Y-bus 3~ is reset. The interrupt indicated on line 93 re-quires a manual reset following correction of the indicated fault.
It should be apparent that the interrupt interface circuit 52 may be expanded to enable additional interrupt input events and that the nature of the interrupt events can be easily changed by altering the contents of the interrupt PROM 105.
There are certain functions performed by a programmable controller which to a great çxtent determine its capacity i~
terms of the number of I/0 points it can support. The preferred embodiment described herein is intended to service up to 4096 input points and 4096 output points without degradation of the scan time (i.e. the time needed for a single execution o the user control program~. This is accomplished in part by main-taining the I/0 image and data table in the memory 12, which isnot only constructed using high speed memory devices, but which i~ also physically located on the same circuit board as the central processor 2~. Most op~rations performed by the central processor 24 involve this local high speed memory, ~ecause most instructions in the typical user control pro~ram require the examination of a single bit in the I~0 image table or the setting of a single bit in the I/0 image table. The separation of the CPU bus 20 from the system backplane bus 1 and the use of local high speed memory therefore substantially enhances the speed of the CPU module 3.
As indicated above, it is the function of the system I/0 bus interface module 6 and the I/0 scanner module 7 to periodically update the state of the I/0 image table in the memory 12 and it is a function OL the central processor 24 to fetch control in structions (i.e. macroinstructions) from the memory module 2.
These functions require bi-direction~1 communications between the central processor 24 and the system backplane bus l. Al~o, ~97~7 because a number of asynchronously operating modules are connec-ted to the ~ystem backplane bus 1, an arbitration means must be provided to allocate the backplane bus 1 to the requesting system module or the central proce~sor 24 in accordance with a pre~elec-ted priority scheme.
These functions are performed by thP processor interfacecircuit 23. Referring particularly to Figs. 1, 2 and 3A, the sixteen leads in the CPU data bus 22 are coupled to the sixteen leads in the system backplane bus ld by a 16-bit latch 109. Data is clocked into ths latch 109 from the DU~ 22 when a control line 110 goes high and this data i5 applied to the backplane data bus ld when a control line 111 becomes active. On the other hand, a set of sixteen tri-state gates 112 and a latch 113 couplç the backplane data bus ld to the CPU data bus ~2. When enabled by control lines 114 and 115 data from the backplane bus 1 may be coupled through the gates 112 and the latch 113 and written to an addressed destination in the central processor module 24. It is in this manner, for example, that the system I/O bus interface module 6 updates the I/O image and data table memory 12 with changes occurring at input points in the I/O racks 160 In addition to coupling the respective data bu~es ld and 22, the gates 112 also input control program macroinstructions which are fetched from the memory modula 2. These macroinstructions are applied to the inputs of a first macro latch 116 and to the inputs of a second macro latch 117. As fetched macroinstructions are received, they are alternately loaded into the respective latches 116 and 117. This enables macroinstructions to be "pre-fetched" so th~t the central processor module 24 can operate at maximum speed without waiting for the next macroinstruction.
Control of the latche~ 116 and 117 is accomplished by a flip-flsp 118 and a pair of NAND gates 119. The flip flop 118 serves to alternately clock the latches 116 and 117 and to time the clock ~6-¢317 pulse such that the macroinstruction is latched properly when received from the memory module 2. As a result, when a macroin-struction is fetched, a control line 120 becomes active and one of the two NAND gates 119 is momentarily gated to clock one of the latches 116 or 117.
The output of the latches 116 and 117 connect to the leads in a macroinstruction bus 121 which connects to the inputs of the macroinstruction register 39. A flip-flop 122 connects ts th~
enable terminals on the respective latches 116 and 117, and the contents of the latches are alternately output to the macroin-struction register 39 in response to signals on control line 123.
A set of flip-flops and gates indicated generally at 124 keep track of macroinstructions loaded into and read out of the latches 116 and 117, and if a request is made for another macro-instruction and none is available, an active signal is generatedon the control line 66 to disable the central processor clock (see Fig. 4).. The central processor is thus held in an idle state until another macroinstruction is received from the memory module 2. Control lines 126 and 127, which also emanate from 20 this circuit, indicate when either of the latches 116 or 117 is empty, and as will be described below, these signals initiate a prefetch of another macroinstruction when either of the macro latches 116 or 117 is empty.
As long as the control program macroinstructions are Pxe-cuted in seguence, the subse~uent macroinstructions are pre-fetched to the macro latches 116 and 117 and are available when needed by the central processor 24. However, ~en the control program deviates from a straight seguential execution of macroin-n- structions, as occurs during a jump or branch, the prefetched 30 macroinstructions in the latches 116 and 117 are of no use. When this occurs, a control line 125 is enabled and the flip-flop~ 124 1~7~7 are reset to indicate that no macroinstructions are available for execution.
Xeferring particularly to Figs. 2 and 3B, the ALU Y~bus 34 is also coupled to the system backplane bus ~ through the proces-sor interface circuit 23. It connects to the system data bus ldthrough a 16-bit data latch 130 and it connects to the system address bus la through a pair of address latches 131 and 132.
The data latch 130 is loaded with data which is output from the ALU 26 when a control line 133 is active (i.e. micro-bits 28-31 = BACKD) and this data is written onto the backplane data bu~ ld when a control line 134 is active. Similarly, address data is output to the respective latches 131 and 132 when control lines 135 and 136 are active (i.e. micro-bits 28-31 = BACKL or BACKH) and this 26-bit address is applied to the backplane address bus la when a control line 137 is active. Data and addresses can thus be generated directly by the ALU 26 for appli-cation to the backplane bus lt and hence to other modules in the system.
Control program macroinstructions stored in the memory module 2 are addressed by the CPU module 3 by means of data stored in a 16-bit la-tch 138 and a 10-bit latch 1390 The inputs of the 10-bit latch 139 are connected directly to leads in the Y-bus 34, however, the inputs to the 1~-bit latch 138 are driven by a 16-bi-t l'macro" counter 140. The macro counter 140 may be preset to an address generated by the ALU 26 on the Y-bus 34 when a control line 141 i8 active (i.e. micro-bits 28~31 = EETCH~ and the co~mter 140 is incremented each time a macroinstruction is fetched. This is accomplished by a control line 142 which ema~
r nates from the clock termlnal of flip~flop 118 (see Fig. 3A).
The contents o the macro counter 140 are loaded into the latch 138 when control line 143 becomes active, and the 10 bit lateh 139 is loaded with high order address data from the Y-bus 34 when ~g~

the control line 144 becomes active. The resulking 26-bit address is applied to the backplane address bus la when the central processor module 24 obtains access to the backplane bus 1 and a control line 145 becomes active.
Referring to Figs. 2 and 3C, a module connected to the system backplane bus 1 accesses the CPU module 3 by asserting an addres~ within a praselected range on the address bus la and asserting the proper signals on the system backplane bus control line~. Ten of the most significant digit leads in the system address bus la couple to the "A" inputs of a comparator circuit 150, and when the CPU module 3 is addressed by another module, the comparator 150 generates a logic high voltage at an output 151. A set of module ID switches, or jumpers 152, connect to the l'B" inputs of the comparato~ and these serve as ~ means for preselecting the CPU access address range.
The module requesting access to the CPU module 3 also asserts a logic low voltage on a backplane control line (XCMD) 153 to indicate that valid data is present on the backplane bus 1. This signal is inverted and applied to the clock terminals on 20 two D-type flip-flops 154 and 155 and to the K terminal on a J-K
flip-flop 156. The output of the comparator 150 is thus clocked into the flip-flop 154 and applied to one input of an AND gate 156. A second input 157 on AND gate 156 connects to receive bit 4 from the microinstruction register 32, and if access to the CPU
module 3 is to be blocked, it is set lowO Otherwise, the output of AND gate 156 is clocked into a second D~type flip-flop 159.
The Q and Q outputs on the second D-type flip-flop lS9 enable a number of elements in the CPU module 3. The Q output connects to an enable terminal 160 on a set of six.een address gates 161 and a sixteen bit address is thus applied to the CPU
address bus 21 when access to the CPU module 3 is obtained. The Q output of flip-flop 159 connects directly to control line 110 _~9_ to disable the address latch 47 (Fig. 2) and to enable the inputs of the latch 109 (Fig. 3A). In addition, this Q output connects through an OR gate 16~ to a control line 163 which disables the data latch 58 (Eig. 2) when external access is granted. A second input on the OR gate 162 is driven by a control line 164 which becomes active during a central proce~sor write operation (i.e.
micro-bits 35-37). The Q output on flip-flop 159 also connects to one input of a NAND gate 165. Tha second input on this NAND
gate 165 is drivan by a control line 166, and when data is to be read by the CPU module 3, th~ output of g~te 165 is ~riven low.
The output of gate 165 drives a pair of AND gates 167 and 168.
The AND gate 167 in turn drives the control line 115 which con trols latch 113 (Fig. 3A) and the AND gate 16~ drives a CPU WE
control line 169. When a module on the system backplane bus 1 writes to the CPU module 3, therefore, the control lines 115 and 169 are driven low.
The J-K flip-f:Lop 156 is set shortly a~ter the flip-flop 159 b~ the system clock applied to its clock terminal. The Q output on flip-flop 156 connects to an inverter gate 170 that drives a backplane acknowledge (XACK) control line 171. The signal thuæ
generated on the XACK control line 171 indicates to the request-ing module that the CPU module 3 has received its reguest and that vali~ data is on the system bus 1. The flip-flop 156 also drives a NAND gate 172, and i a read operation is indicated by the backplane read/write line 166, the output of this gata 172 is driven low to enable the outputs of latch 109 ~Fig. 3A3 through control lin~ 111. The flip~flops 154 and 156 are reset by the backplan~ control line XCMD lS3 and the signal is removed from the XACK control line 171 by the flip-flop 156 to indicate that the data transer is complete.

7~1~

Referring to Figs. 2 and 3C, in addition to reading from or writing to the CPU module 3, an external module may also inter-rupt the central processor 24 or force it into a ~Ihold~ state.
An interrupt re~uest is accomplished by writing to a specific address which causes an interrupt re~uest to be geaerated on a line 90 by a NAND gate 173. One input to this gate 173 is en~
abled low by the NAND gate 165 when a backplane write operation is indicated, and its other input is enabled low when the prese-lected interrupt address is pres~nt on the CPU addres~ bus 21.
decoder circuit 174 detects not only this interrupt address, but it also decodPs other addresses on the bus 21 to generate appro-priat~ chip enable signals to the I/O i~age ~nd data table memory 12 and the read only memory 25.
An external module may also place the central processor 24 in "hold" by asserting a logic low voltage on a backplane control line (CPU HOLD) 175. This signal is coupled through an inverter gat~ 176 and AND yate 177 to the D input of the flip~flop 155.
The Q output of flip-flop 155 connects to the D input ~f another D-type flip-flop 178 and the Q output on this flip-flop 178 connects to the hold control line 66 to disable the system clock (Fig. 4). The central processor 24 remains in the hold condition until another bacXplane command is generated to reset the flip-flops 155 and 178.
Referring particularly to Fig~. ~, 3D ~nd 25, the central processor 24 contains circuitry for determining which module in the programmable controller may have access to the backplane bus 1. An arbitration reguest control line 182 connects to each module on the backplane bus 1 and when a module wants access, it asserts an arbitration request logic signal to the arbitr~tion circuit on the central processor 24. This signal sets a flip-flop 183, which in turn applies a logic signal to a shift regis ter 184. The shift register 184 generates a 200 nanosecond ~7~

arbitration pulse on a backplane control line 186, and as will be described in more detail hereinafter, the reguesting module having the highest priority will respond to this pulse by assert-ing a signal on a WIN control line 180. The successful module will then assert a "bus busy" signal on a backplane control lin~
181 and initiate a data transfer.
The central processor module 24 may gain access to the backplane bus 1 when no other module in the programmable control-ler needs it. Referring to Fig. 3D, this condition is sensed by 10 an OR gate 187 which sets a flip-flop 188 when the backplane bus 1 is not requested by another module. The flip-flop 188 drives a pair of NOR gates 189 and when the central processor module 24 wants access, as indicated by the logic state of a WANT control line 190, a logic high enabling signal is generated on an IGOT
15 control line 191. The IGOT control line 191 drives the B~S BUSY
control line 181 and it enables a series o AND gates 192 which couple the processor module 24 to the backplane HOLD control line 175, the control line 137 (see Fig. 3B~, the backplane read/write control line 165 and the control line 145 (see Fig. 3B).
The WANT control line 190 is enabled whenever the central processor module 24 requires the backplane bus 1 to perform a rea~ operation, a write operation or a macroinstruction FETC~. A
BACK RE~D control line 193 is enabled when a BACKR microcode is executed and a BACK WRITE control line 19 is enabled when a BACKW microcode is executed. These signals along with the macro-instruction buffer empty signals on lines 126 and 127 are applied to an OR gate 195 and to the respective inputs of a quad D-type flip-flop 196. The output of the OR gate 195 drives a D type flip-flop 197 which is set by a NAND gate 198 when access i~
desired and the flip-flop 197 generates a logic low signal on WANT control line 190. This logic low voltage releases a shift register 185 from reset and a logic high voltage is generated by ~7~
the flip-flop 197 to an AND gate 199 to clock the ~uad flip-flop 196. The contents of the quad flip-flop 196 is gated to the respective control lines 175, 137, 166 and 145 by the AND gates 192, and a short time thereafter, the XCMD backplane control line 153 is actlvated by the output of the shit register 185 ko indicate that valid data is on the system backplane bus 1. When the module with which the central processor module 24 is communi-cating acknowledges that the data transfer has occurred, the backplane control line XACK 171 rises to a logic high voltage to clock the flip-flop 197 and to thereby either initiate another transfer or reset it.
Referring particularly to Fig. 25, the arbitration process is performed concurrently with the transer of data between modules. That is, prior to the completion of a read or write cycle on the backplane bus 1, the arbitration process has already occurred and the highest priority module desiring access to the backplane bus 1 has been found and is ready to perform a read or write operation when the bus becomes available. Bus availability is indicated by a logic high on the bus busy control line 181 and shortly thereafter the new '1masterll module of the backplane bus initiates a read or write cycle. The master module drive the XCMD control line 153 low to indicate that a valid address i~ on the backplane bus 1 and the addressed "slav~l' module responds by driving the XACK control line 171 low. The XCMD control line 153 is released by the master module shortly thereafter and the slave module responds by releasing the XACK control line 171 to com-plete the read or write cycle.
Any module, except the CPU module 3, can request arbitration by driving the control line 182 low. As described previously, this causes an arbitration pulse to be sent to all modules through the control line 186, and the highest priority module will drive the WIN control line 180 low to terminate arbitration.

-33~

That module will then take control of the backplane bus 1 when the bus busy control line 181 goes high.
Referring particularly to Figs. 1, 2, 18 and 19, when the CPU module 3 is powered up it operates in one of five possible S modes. In mode 1 the CPU module 3 is not processing, but is waiting for other modules in the system to initialize. In mode 2, it is waiting for the I/0 scanner module 7 to perform a "prescan" which initializes the I/0 image and data table memory 1~ and the data table in the memory module 2. In mode 3 the CPU

~.
modul~ 3 performs a "program prescan" in which the control pro gram is executed, but all output devices are disabled. Mode 4 i9 the "run" mode in which the control program is executed to oper~
ate the devices connected to the programmable controller, and mode 5 is the program load mode in which the control program is entered and edited from the terminal 8. The current CPU mode is stored in the CPU ram 12 and in the system status portion of the memory module 2.
Referring particularly to Figs. 18 and 19, regardless of th~
mode of operation, the CPU module 3 periodically performs a number of housekeeping chores. As indicated by process ~lock 600~ a set of instructions are executed to increment the system counter and the real time clock which are both stored in the system data portion 620 of the memory module 2. The system counter indicates to other modules in the system that the CPU
module 3 is functioning and the real time clock provides day and time inf~rmation. As indicated by process block 601 the CPU
module 3 then refreshes certain data in its memory 1~. More specifically, it reads data from the access control block portion 621 of the memory module 2 which indic~tes the memory location of various portions of the control program and the data table stored in the memory module 2. These "pointers'7 axe maintained in the CPU memory 12 to reduce the time reguired to access data in the -34~

7~

memory module 2 ~uring execution of the control program. If this data is in error, as indicated by decision block 602, the CPU
module is shut down and all output devices are disabled. Normal-ly, however, the CPU module 3 next executes commands it has received from the terminal 8 as indicated by process block 603.
As will be explained in more detail hereina~ter, the CPU module 3 includes a message handler routine which communicates with other backplane modules, and which couples command messages from the module that supports the terminal 8. Such commands may be, for example, editing commands which call for the deletion or addit1 on of instructions in the control program.
Referring still to Eigs. 18 and 19, after these housekeeping functions have been performed, the CPU modula 3 determines which mod~ it is operatinq in and performs the functions required. Im-mediately following power-up the CPU module is in mode 1 as determined by decision block 6Q4, and the only function p~rformed is to determine if the other modules in the system ha~e been initialized and are ready to run. This is determined by instruc-tions indicated by decision block 605 which examine the system status counter 606 stored in the system data portion of the memory module 2. As will be ea~plained in more detail hereinaf-ter, the system I/0 scanner module 7 is responsible for setting the system status counter 606 to the number of modules present during power-up. As each module initializes itself, it decre ments the system counter. ~ntil this counter is decremented to zero, the CPU module 3 remains in the mode 1 loop comprised of blocks 600-605.
When all system moclules have initialized the CPU module 3 may switch to mode 2. Before doing so, howev2r, a check is made to determine if the system has been set to the 'iprogram load mode." Thi~ is indicated at decision block 607 and is accom-plished by examinin~ the system mode field 608 in the system status por~ion 620 of the memory module 2. As will be explained in mor~ detail hereinafter, it is another one o the functisns o~
the system I/0 scanner module 7 to monitor the front panel switches through the front panel interface module 11 and to maintain the system mode field 608.
In mode 2 the CPU module 3 waits for the I/0 scanner module 7 to perform an I/0 prescan in which the data tables in both memory module 2 and CPU ram 12 are initialized to the current state of all input devices conne~ted to the programmable control ler. Instructions indicated by decision block 609 are executed to examine an I/0 prescan counter 610 in the system status por-tion of memory module 2. Each I/0 scanner module 7 and system I/0 bus interfacP module 6 in the system decrements this I/0 prescan counter 610 when it has completed its prescan, and when the counter 610 reaches zero, the CPU module 3 switches to mode 3.
In mode 3 the CPU module 3 executes a "prescan" of the control program to build a table of target addresses for jump instructions and subroutine calls as described in U.S. Patent No.
4,115,853. As indicated by process block 611, a master control relay is first set by the CPU module 3 to insure that all logic decisions made during the control program prescan are false and that no output devices are energized. Also, during the prescan no branches jumps or subroutine calls are executed to insure that each and every instruction in the control program is fetched and executed. As indic2ted by process block 612, each control pro gram instruction is fetched from th~ memory module 2, mappPd to the proper microprogram in the CPU module 3 and executed. The last microinstruction in each microprogram .ncludes a FETCE code which directs the CPU module 3 to read the next control program instruction from the memory module ~.

~36-This sequence continues until the "END" instruction is fetched. The END instruction functions to reset the control program counter to the start of the control program and to read the scan counter 76 (Fig. 4). The scan counter 76 is reset to zero and the scan time is sav~d in the system data section (Fig.
19) as indicated by process block 613 in Fig. 18. The sc~n time is a measure of the time re~uired to execute the control program and is particularly useful in time critical applications where the effects of changes to the control program during program development cannot be easily predicted.
Referring still to Fig. 18, if the control program prescan is complete as determined at decision block ~14, the CPU module 3 is ready to run. First, however, a check is made at decision block 615 to determine if the program load mode has been request-ed, but if not, the module is set to mode 4. Regardless of themode, after the control program has been executed a check is made of the ~ystem data section to determine if any major fault condi-tions have occurred as indicated at ~rocess block 616. The system loops back to commence another scan if no problems exist.
Otherwise, the system shuts down.
Referring particularly to Fig. 1, the control pro~ram in structions, or "macroinstructions,l' are loaded into the memory module 2 using the terminal 8. The terminal 8 operates in com-bination with the peripheral processor module 5 to not o~ly load macroinstructions into the memory module 2, but to also edit the resulting control program and to monitor the system operation as the control program is being executed by the CPU module 3. As will become more evident from the description to follow, a number of macroinstructions infer or expressly define operands, which are stored in the I/O image and data table memory 12. This memory 12 is on the CPU module 3 and is constructed of very high speed devices which enable the macroinstructions to be executed 7~9i7 more efficiently. Typically, each macroinstruction is prefetched by the CPU modul~ 3 from the memory module 2 and it is held until the previous mac~oinstruction has been executed. When that is completed, the macroinstruction operation code is mapped to a stored microprogram which carries out the indicated functions.
Typically, the func-tion is carried out with one or more operands located in the I/O image and d~ta table memory 12.
The macroinstruction set includes many instructions which are common to programmable controllers such as bit manipul~ting instructions and timers and counters. Others are less common and some are unique either in the function they perorm or the manner in which they perform the function. The macroinstruction set can be grouped into a number of subsets as set forth in Table A.
Referring particularly to Figs. 20a-20e, each macroinstruc~
tion includes an operation code and an operand or operand address. The "rung control" and "program control" macroinstruc-tions are one 16-bit word in length and each includes an B-bit operation code. The rung control instructions aLso include an 8-bit offset number which may be added to the macroinstruction counter to branch around control program instructions which are not to be executed~ The program control instructions include an 8-bit label number which identifies an entry in the label table which is stored in the CPU ram 12 and which is created during the control program prescan.
The "tPst/control bit" macroinstructions are formed by a 16-bit word containing the 8-bit operation code an~ a 4-bit pointer code followed by one or more operand address words.
"Iimer/counter" macroinstructions are similar except they include a 7-bit timer/counter number and a single bit ~L) which indicates whether or not the macroinstruction includes additional words for addres~ing beyond the range of the 7 bit timer/counter number.

-38~

7~

The "arithmetic/logic" instructions ar~ more complex. In addition to the first word which contains the 8-bit operation code, they include one or more words ~hich indicate the address of a first source of data, a second source of data and a destina-tion for the output of the arithmetic or logical operation. Thefirst word of the arithmetic and logic instructions also includes a bit (I) which indicates if any of the data to be operated upon is floating point and a bit ~F) which indicates if any of the data to be operated upon is more than one word (i.e., a file).
The remaining 5 bits in the first word indicate the total number of words in the macroinstruction. If a data file is operated upon as indicated by the F bit, the first word in an arithmetic or logic macroinstruction is followed by one or more file control words which indicate how the file i5 to be processed.
The address structure referred to above in connectio~ with Figs. 20c-20e is shown in more detail in EigO 21. It is com-prised of one or two words as determined by a single bit (L) in the first word. Another bit (F) in the first word indicatQs if a file i~ ~eing addressed and the first four bits of the word indicate which of the sixteen sections of the data table is bein~
addressed. The remaining ten bits of the first word identify a location in the indicated data table section or they form the most significant bits of a much larger address when a second word is present in the structure. The structure of the data table portion of the memory module 2 is shown in Fig. 24 and it should be apparent from the above description that the size of any o the sixteen sections of this data table can range tc a very lar~e capacity.
When arithmetic or logic macroinstructions operate on a file, they require a file control word shown in Fig. 20e. The structure of such file control words is ~hown in more detail in Fig. 22. The structure is comprised of one or two words as -3g-7~1~

determined by the first two bits of the first word and the same two bits de-termine in which of two modes, complete or distributed complete, the file is to be operated upon. In the complete mode the file control word is a transf~r number which indicates the number of words to be operated upon in the indicated file or files. Each time the macroinstruction is executed, the arithme-tic or logic operation is se~uentially performed on the number of words in the file indicated by this number. In contrast, the d~stributed complete mode of operation reguires a rate number in addition to the transfer number, and each tim~ the macroinstruc-tion is executed, only the number of words indicated by the rate number are operated upon. This continues until the total number of words indicated by the transfer number are operated upon. The distributed complete mode of operation on a data file enables the operations to be distributed over a number o~ scans so that the control program scan time is not excessive when an operation on a large data file is made.
Referring particularly to Fig. 23, for each timer and coun~
ter required by the control program there exists a three-word data structure in the timer or counter sactions of the data table stored in m~mory module 2. This structure includes a control word which indicates the status o the timer or counter, a preset value word, and an accumulated value word. The accumulated value word stores the number of counts or time increments which have ~5 taken place and the preset value word stores the total with which the accumulated value is compared.

TABLE A
MACROINSTRUCTION SET

.~ .

1. Rung Control Instructions 30 STRT Transparent "start of rung" instruction which includes a program counter offset to the first conditional or branch output instruction in the rung. It sets the ~ondition of the rung to the state of ~he master control relay (MCR) and it provides the information needed to skip instruc tions that need not be executed.
STMC Sam~ as STRT, but it sets the rung condition true irrespective of the MCR or ZCL state.
BST Defines the start of a branch in a rung and in-cludes a program counter offset to the next NXB
instruction to allow skipping of instructions in a false branch.
10 NXR Deines the start of another branch and includes a program counter offset to the next NXB or ~N~
instruction to allow skipping of instructions in a alse branch.
BND Defines the end of one or more branches and checks to determine if any of the branches are true. If not, it includes the program counter offset to the output instruction to enable skipping of unneces-sary instructions.
STOB Defines ths start of output branches each contain-~O ing an output instruction. It contains the pro-gram counter offset to the first output instruc-tion to enable skipping of further test instruc tions when the rung or output branch tests false.
NXOB Defines start o additional output branches and contains the program counter offset to the output instruction in the branch it defines.
2. Program Control Instructions MCR Defines a master control relay that is included as an output instruction in a rung. ~hen set false, all rungs which follow are set alse by STRT
instructions, thus enabling the MCR to cGntrol entir~ blocks of output devices. Runys ~hich start with an STMC instruction are not affected by the state o~ the MCR.
35 LBL Creates a table containing the absolute memory address of targets for JMP and JSR instruction~.
See U.S. Patent No. 4,115,853.
JMP A conditional jump to its corresponding LBL in-struction. Th~ jump is made if the rung in which it appears is true.
JSR A call to a subroutine identified by the corre-sponding LBL instruction. The return program counter value is saved and the call occurs only if the rung containing the JSR instruc-tio~ is true.
45 RE~ Signals the end o a subroutine and returns to the instruction following the JSR instruction which called the subroutine.
ZCL Defines the start and end of a block of instruc-tions which are to be skipped whe~ the rung c9n-S~ tainin~ the first ZCL instruction is false.

HALT Unconditional emergency stop of the programmable controller proces~or with a fault indication.
END Unconditional end of program which resets the watchdog timer and restarts the execution of the control program at its beginning. The END in-struction al o defines the set time of the watch dog timer enabling the user to control the maximum allowable scan time.
3. Test Bit Instructions 10 XIC Test the status of a bit in the I/O image XOE table. The rung condition remains true if the bit is on (1) and is set false if the bit is off (O).
The instruction includes the address of the I/O
imag~ table word and a bit pointer which identi~
fies the particular bit in that word.
XIO Same as XIC and XOE except rung condition is XOD set false when the tested bit is on ~1) and re~
mains unchanged when the bit is off ~0).
4. Control Bit Instructions 20 OTE If the rung condition is true and the master control relay (MCR~ is inactive this in~truction sets an indicated hit in the I/O image table on ~1). Otherwise, the bit is set off (O).
OTL Same as OTE except that the indicated bit is not set off (O), but is instead left unchanged.
or~u If the rung condition is true and the master control relay (MCR) is inactive, this instruction resets a bit in the I/O image table to off (O).
Otherwise, no action occurs.
5. Timer/Counter Instructions CTU I~ the rung condition becomes true and the master control relay (MCR) is inactive, the indicated counter is incremented one count.
CTD Same as CTU but the indicated counter is decre-mented one count.
R~O This retentive timer instruction sets a "done bit"
to on (1) at a preset time interval after the rung condition becomes true. If the rung condition becomes false during the time interval, timing stops but the accumulated time i5 retained.
RES This instruction resets the accumulated count in an indicated counter or it resets the accumulated time in a retentiv timer~
TON This timer instruction sets a "done bit" to on (1~
at a preset time interval after the rung condition becomes true. If the rung condition becomes false the done bit is reset to off (O) and the accumula ted time is reset.

~42-TOF This timer i~struction resets a "done bit" to off (O) at a preset time interval after the rung condition becomes false. If the rung conditio~
becomes true, the d~ne bit is set to on (1) and the accumulated time is reset.
6. Arithmetic and Logical Instructions ADD This instruction adds two source operands together and stores the sum in the indicated destination.
The appropriate status register bits (result zero;
carry, overflow and sign) are set.
SUB This instruction subtracts the second source operand from the first source operand and store~
the diference in the indicated destination. Th~
appropriate status regis~er bits are s~t.
15 MULT This instruction multiplies the two source oper-ands together and stores the product in the indi-cated destination. The appropriate status regis~
ter bits are set.
DIV This instruction divides the first source operand by the second source operand and stores the quo~
tient at the indicated destination. The appropri-ate status ro~ister bits are set.
NEG This instruction subtracts the irst sourc~ operand from zero and stores the result in the indicated destination. The appropriate status register bits are set.
SQRT This instruction takes the square root of the first source operand and stores the result at the indicated destination. The appropriate statu~
register bits are set.
MOVE This instruction moves the data at the first source operand to the indicated destination and sets the appropriate status register bits. Data is automatically converted when the source and destination are different data i~pe sections of the data table 623.
CMP This instruction subtracts the second source operand from the first source operand and sets the rung condition false if the comparison fails. ~he particular comparison to be made is indicated by the destination operand and includes:
Equal Not Egual Greater Than Less Than Greater Than Or Equal To Less Than Or Equal To LIMIT TEST This instruction sets the rung condition fa~se if th~ first source operand is not between the second source operand and the destination operand.
7~

AND This instruction performs a logical AND on each bit of the ~irst source operand with the corre-sponding bits of the second source operand. The results are stored in the destination operand and the appropriate status register bits are set.

OR Same as the AN~ instruction ~xcept a logical OR is performed on each hit.

XOR Same as the AND ins~ruction except an exclusive OR
function is performed on each bit.

10 NOT This instruction takes the complement of each bit in the first source operand and stores the result in the destination. The appropriate ætatus regis-ter bits are set.
7. Transparent Instructions ~

15 SKIP This instruction is employed to set off portions of the control program which contains nonexecut-able data. Such data may be, ~or example, com-ments which are to b~ displayed on the terminal 8.

Peripheral Processor ~0 The peripheral processor module 5 provides interface capa-bility for up to four peripheral devices through serial ports.
Such peripharal dev.ices may include the industrial terminal 8, a host computer, the front panel interface module 11, a teletype or similar terminal. The peripheral processor module 5 is micropro~
cessor based and the protocol of each of its four serial ports is under software control. This enables the module 5 to be easily configu~ed to accommodate a widc variety of peripheral devices.
Referring particularly to Fig. 7, the peripheral proc~ssor module 5 includes a 16-bit processor 2~0 and an 8-bit processor 30 201 which share a common random access memory (RAM~ 202. The
8~bit processor 201 æervices the four serial ports indicated at 203-206 using two serial input/output (SIO) circuits 207 and 208.
The 16-bit processor 200 operates to communicate with other modules on the backplane bus 1 through a backplane interface 35 circuit 209, and it operates two counter timer circuits ~CTC) 210 and 211. The 16-bit processor 200 also drives a set of parallel ~97~

I/0 ports 212 which include inputs for switches and outputs for status indicator lights.
The 8-bit processor 201 inputs characters received through the serial ports 203-206, performs some code conversion functions on this data, and writes the data to the common RAM 202. It als~
reads data from the common RAM 202, performs code conversions on this data and outputs it to the proper serial I/0 port 203-206.
The 16-bit processor communicates with the other modules in the programmable controller through the backpla~e bus 1 and it read~
data from and writes data to the common RAM 202. The 16-bit processor 200 functions under the direction of an operating system which assigns functional modules to each of the four serial ports and provides an environment which supports tha functions assigned to each serial port 203-206. Such functions may include, for ~-xample, the execution of commands which are input from the industrial terminal 8 through one of the sarial ports 203-206. Such a command is comprised o~ a series of char~
acters st~red in the common memory 202, and when detected, the 16-bit processor 2~0 may perform a function such as reading a portion of the control program stored in the memory module 2 and outputting it to the industrial terminal 8 or creating a gap in the control program and writing a new control program instruction into the resulting memory space.
Referring still to Fig. 7, the 16 bit processor 200 is connected to the backplane interface circuit 209, the CTC 210, the CTC 211, and the common memory 202 by a 16-bit address bus 210 and a 16-bit address bus 211. A number of controL lines also connect these elements, some of which are indicated collectively as a control bus 712. Similarly, the 8-bit p~ocessor 201 is coupled to the SI0 207, SI0 208 and the common memory 202 ~y an 8-bit data bus 213, a 13-bit address bus 214 and a number of a7~:17 control lines, some of which are indicated collectively as a control bus 215.
The 16 bit data bus Z10 i9 coupled to the common memory 202 through two sets of bi-directional data gates 216 and 217 and the 8-bit data bus 213 i5 couplPd to the common memory 202 by two sets of bi~irectional data gates 218 and 219. The respective address buses 211 and 214 are coupled to the common memory 202 by a multiplexer circuit 220, which operates in response to signals from a memory control circuit 221 to allow either the 16-bit processor 200 or the 8-bit processor 201 access to the common memory 202. As will be described in more detail hereinafter, the memory control circuit 221 operates the bidirectional gates 216 and 217 and the multiplexer 220 to enable the 16-bit processor 200`to read or write a 16-bit word to the common memory 202, or it operates the bidirectional gates 218 or 219 and the multi-plexer 220 to enable the 8-bit processor to read or write an 8-bit byte to the common memory 20~.
Referring to Figs. 7 and 8, the 16-bit processor 200 is formed around a 16~bit microprocessor 22S which is commercially available as the model Z8002. The microprocessor 225 drives a 16-lead data/address bus 226 which is coupled to the 16-lead data bus 210 by a set of bidirectional data gates 227 and which is coupled to the 16-lead address bus 211 by a set of latches 228.
The data gates 227 and the latches 228 are controlled by the microprocessor 225 through an address strobe lina 229, a data strobe line 230 and a read/write line 231. These control lines as well as many others connected to the micropr3cessor 2~5 are indicated as part of the control bus 212. During each read operation, the read/write line 231 sets ~ flip-flop 232 to acti-vate a gate 233 and an address generated by the microproces~or 225 is then clocked into the latches 228 by the address strobe line 229. The dzta strobe line 230 is then driven low to both enable the address in the latches 228 to be applied to the ad-dress bus 211 and to enable the gate 233 to input data from the data bus 210. During a write operation the flip-flop 232 is reset to enable a gate 234 and an address is again clocked into latches 228. During the subsequent data strobe, data is coupled from the microprocessor 225, through the gates 227 to the data bus 210 and the address in the latches ~8 is applied to the address bus 211. As will be described in more detail hereinaf-ter, a bus disable line 235 may be driven low to disable this circuitry and thus effectively disconnect the microprocessor 225 from the buses 210 and 211 and the read/write line 231. For a detailed description of the 16-bit microprocessor 225 and its operation, reference is made to the "AMZ8000 Eamily Data Book"
published in 1980 by Advanced Micro Devices, Inc.
The microprocessor 225 operates in response to instructions which are stored in a read-only memo~y 237 and it operates on data which is stored in a random access memory 238. The memories 237 and 238 are connected to ths least significant dig.it leads in the addreæs bus 211 and to the sixteen leads in the data bus 210.
The read-only memory 237 is comprised of a block containing 8K
16-bit words and the RAM 238 is comprised of two blocks each containing 4K 8-bit kytes. The read-only memory circuit chips are activated by a pair of chip select lines 239 to enable any of its 8K words to be addressed. Either or both of the RAM memory circuit chips may be acti~ated by a pair of chip enable lines ~40 to enable any of the ~K bytes to be addressed or to enable any o 4K 2~byte words to be addressed.
The control lines 239 and 240 are driven by a memory decoder circuit 241 which connects ~o the three most significant digit address bus leads and to a number of microprocessor control lines in the bus ~12. In addition to enabling the memories ~37 and 238 when their addresses appear on the bus 211, the decoder circuit 7~7 241 also generates a backplane request signal on a line 2~2 and a common memory request signal on a line 243. As will be described in more detail hereinafter, the backplane request signal is generated to initiate an arbitration process in the backplane S interface circuit 209, and the common memory request signal indicates to the memory control circuit 221 that the 16-bit processor 200 wants access to the common memory 202.
Referring particularly to Fi~s. 7 and 8, the 16-bit micro-processor 225 initializes the counter timer circuits (CTC~ 210 and 211 to gen~rate clock signals of the proper frequency to each of the SIO channels. Each CTC 210 and 211 is a programmable component which can operate under various modes and conditlons to interface with a wide range of peripheral devices. Each CTC 210 and 211 is programmed by control data received from the 16-bit 15 microprocessor 225 through the ~ata bus 210. This control data is written into the CTC 210 or 211 when enabled by respective control lines 245 or 246 and it is directed to on~ of four inter-nal channels as determined by the address bus leads BA1 and 3A2.
The CTC enable lines 245 and 246 are driven by an I~O decoder 20 circuit 247 which connects to the address bus leads BA4, BA5 and BA6 and which is enabled by a CTC control circuit 249. The CTC
control circuit 249 not only enables the decoder 247, but it also interfaces the CTC control lines 250 with the microprocessor control lines 212 as described in "A Small Z8000 System" pub-25 lished in lg80 by Zilog, Inc. The CTC 210 and CTC 211 also receive the 4 MHZ clock signal which drives the microprocessor 225 and they receive a 921.6 KHZ clock from a divider circuit 248 which is employed to derive the standard serial communication baud rates.
The CTC 211 generates baud rate clock signals through three lines 251-253 to the SIOs 208 and 207 and the CTC 210 generates a baud rate clock through a line 254 to the SIO ~07. In addition, -4~-the CTCs 210 and 211 connect to an interrupt line 255 which connects to the 16-bit microprocessor 225. The CTCs 210 hnd 211 may thus be programmed to generate interrupts at selected time intervals or when internal counters are decremented to zero.
They also may provide the addre~s vectors to corresponding inter-rupt service routines stored in the read-only memory 237. For a more detailed description of the CTCs 210 and 211, reference is made to the "Z80A-CTC Technical Manual" published in 1977 by Zilog, Inc.
The I~0 decoder circuit 247 not only enables the CTCs 210 and 211, but it also enables the I/0 ports 212 and an address latch in the backplane interface circuit 209. The I/0 ports include an eight bit output port which drives serial port status indicators, and two 8-bit input ports for monitoring serial port status. These are enabled through control lines 257. A control line 258 connects to the backplane interface circuit 209 and enables the 16-bit microprocessor 225 to write a page address into a latch prior to requesting access to the backplane bus l.
As will be described in more detail hereinater, this allows the peripheral processor module 5 access to the full address space provided on the backplane bus 1.
Referring particularly to Figs. 7 and 9, the 8 bit processor 201 is formed around an 8-bit microprocessor 260 which is commer-cially available as the model Z80. It connects directly to the 8-bit data bus 213, the 16-bit address bus 214 and the control bus 215. The 8-bit microprocessor 260 i5 driven by a 4 MHZ clock 261 and it operates in response to instructions stored in a read-only memory 262 to process data stored in a random access memory 263~
The memories 262 and 263 are connected to the data bus 213 and address bus 214, and when addressed, they are enabled through control lines 264 and 265 by a memory decoder circuit 266. The 7~

decoder circuit 266 is operated by a pair of address bus leads and a set of three micorprocessor control lines 267-269. The dPcoder circuit 266 also drives a common memory request line 270 which connects with the memory control circuit ?2l and it drives a multiplexer enable line 271 which connects with an input multi-plexer 272.
The SIOs 207 and 208 perform parallel-to-serial and serial-to-parallel conversion of 8-bit bytes of data which are conveyed between the serial channels 203-206 and the data bus 213. The SIOs 207 and 208 each contain two channels which can be separate-ly configured with control data generated by the microprocessor 260 to accommodate virtually all byte or bit orient d, synchro-nous or asynchronous protocols. Control data or message data can be written to either SIO 207 or 208 or read from it by generatlng 1~ their respective addresses on the bus 214. An I/O decoder cir-cuit 275 connects to the address bus 214 and an IORQ control line 276 and it generates an enabling signal on control line 277 or 278 when the respective SIOs 207 or 208 is addressed. The I~O
decoder 275 also enables a parallel output port 279 which may be employed to operate external devic~s such a~ modems and which may also be employed to generate an interrupt request to the 16-bit processor 200 through a line 280 which connects with the CTC 210.
The input multipl~xer 272 recei~es status data from each of the SIOs 207 and 208 through respective buses 281 and 28?. When enabled by the control line 271, the multiplexer selects one of the two applied status words and couples it to the data bus 213.
In this manner status information such as ready-to~receive, ready-to-send, parity error, framing error, overflow, etc. can be input to the microprocessor 260 and analyzed. For a mor~ de-tailed description of the SIOs 207 and 208 reference is made to the "Z-80 SIO Technical Manual1' published in 1978 by Zilog, Inc.

~50-3L:3L9~7~

Referring particularly to Figs. 7 and lO, the memory control circuit 221 controls access to the common memory 202, both in response to requests generated by the 16-bit processor 200 on the control line 243, and in response to requests generated by the 8-bit processor 201 on the control line 270. These re~uests are coupled through respective gates 290 and 291 to the data input on respective D-type flip-flops 292 and 293. If the memory 202 is available, the request resets the corresponding flip-flop 292 or 293 and inhibits the operation of the other flip~flop. Other-wise~ the requesting microprocessor is put in a "wait'l st2te until the memory 202 b~comes available. Gate 294 generates a wait signal on a line 295 to the 16-bit processor 200 when the memory is busy, and a gate 296 generates a wait signal o~ line 297 to the 8 bit procassor 201 when it is not allowed access to 15 the memory 202. A select line 298 is driven by th~ flip flop 293 and it connects to select terminals on both a 4-bit multiplexer 300 and a 12-bit multiplexer 301. The multiplexer 300 connects the selected processor control lines to the common memory ~02 and the multiplexer 301 connects the selected processor address bus 20 210 or 211 to the common memory 202.
When the 16-bit processor 200 gains access to the co~mon memory 202 the flip-flop 292 is reset and the flip~flop 2g3 is set. The Q output of flip-flop 292 is at a logic low voltage and this is applied to the enable terminals on the bidirec~ional data 25 gates 216 a~d 217 through a control line 302. The direction of data flow is determined by a read/write control line 303 which eminates directly from the 16-bit processor 200 and the common memory 202 is cycled to perform a read or write operation in response to the state of the r~ad/write control line 231. The 30 operation will involve a 16-bit word if a B/W control line 304 is low and it will involve an 8-bit byte if this line is high. The ~51~

7~7 selection of the most significant byte or least significant byte is determined by bit BA0 in the address bus 211.
If the 8-bit processor 201 has access to the common memory 202 the flip-flop 293 i5 re~et and the flip-flop 292 is set. The Q output of flip-flop 293 is applied to two gates 305 and 306 and the DA0 bit in the address bus 214 enables one of them to gener~
ate an enabling signal on a control line 307 or 308 to a corre-sponding one of the bidirectional data gates 218 or 219. The direction of data through the gates 218 or 219 is determined by the read line 268 which sets or resets a D-type flip-flop 309.
The Q output of this flip-flop i5 applied to the multiplexer 300 to control the writ~ enable (WE) control line on the common memory 202 and its Q output controls the direction of the data gates 218 and 219 through a control line 310.
Referring particularly to Eigs. 7, lla and llb, the back-plane interface circuit 209 arbitrates for possession of the backplane bus 1, sends data from the peripheral pxocessor module 5 to other modules on the backplane bus 1, recognizes data on the backplane bus 1 for the peripheral processor module 5, and input~
such data. As shown in Fig. lla, the sixteen-bit processor address bus 211 couples to the backplane address bus la through a set of bidirectional gates 320 and the sixteen-bit processor data bus 210 also couples to the backplane address bus la through an address latch 321. The gates 320 couple address data between the buses 211 and la in a direction controlled by the state of a direction control line 322 and the gates 320 are enabled through an enable control line 323. The address latch 321 receives and stores address daka generated on the data bus 210 when the con~
trol line 258 is active and this stored address data is generated on the backplane bus la when a control line 325 is acti~e.
Prior to accessing the bacXplane bus 1, the 16-bit processor 200 loads a "page number" address in the latch 321. This page ~7~

number address is applied to the most significant digit leads in the backplane address bus la and it defines an 8K address space which has been assigne~ to another module on the backplane bus 1.
~he gates 320 connect the fourteen least significant digit leads in the addres~ buses 211 and la, and they therefore identify one location in the selected 8K address space. A backplane enable control line 324 is also driven by the address latch 321, and it becomes active when a backplane request is made.
The backplane interface circuit 209 also connects the data bus 210 to the data bus ld as well as selected control lines.
Referring still to Fig. lla, the data buses 210 and ld are con-nected through a set o~ sixteen bidirectional gates 326 and a set of peripheral processor control lines are coupled to the back-plane control lines XCMD 153, HOLD 175 and WRITE 166 ~y a set of gates 327. The direction of data through the gates 326 is deter-mined by the logic state of a control line 328 and tha gates 326 are enablsd along with the address gates 320 by the control line 323. Although data is input from the backplane data bus ld directly to the sixteen-bit processor data bus 210, data is 20 output using a sixteen-bit data latch 329. More specifically, the sixteen-bit processor 200 writes data to the data latch 329 and this data is latched when a control line 330 becomes active.
A control line 331 is active when access to the backplane bus 1 is granted and the data in latch 329 is then coupled through the bidirectional gates 326 to the backplane data bus ld.
The gates 3~7 are enabled by the control line 325 to couple selected peripheral processor control lines to the backplane bus.
These include the sixteen-bit proressor read/write line 231, a XHC~D control line 333 and a CMD control line 334 which drive the respective backplane control lines WRITE 166, HOLD 175 and XCMD
153.

~7~:~7 Referring particularly to Fig. llb, when another module on the backplane bus 1 addresses the peripheral processor module S, the 8-bit and 16-bit processors ~00 and 201 stop processing and data is either written to or read from the module 5. The back~
plane address bus la connects to the "A" inputs of a cvmparator circuit 340, and when the address thereon compares with that applied to the "8" inputs by a set of switches 341, and the backplane XCMD control line 153 i5 active, access to the periph-eral processor 5 is gained. A pair of flip~flops 342 and 343 are set when this occurs, and a direct memory access (DMA) request is generated through a control line 344 to both microprocessors 225 and 26Q. When both microprocessors 225 and 250 acknowledge the re~uest through control lines 345 and 346, gates 347 and 348 are enabled and a logic high is input to a shift register 349.
Concurrently, the control line 235 is driven low to effectively disconnect the 16-bit microprocessor 225 from its buses and control lines. The shift register is then clocked through a line.
350 to sequentially drive the control line 322, a control line 351 and the backplane XACK control line 1'71. The shift register 349 also resets th^ flip-flops 342 and 343.
Referring to Fig. lla, the control line 322 sets the bidi-rectional gates 320 to input an address from the backplane bus la and it enables a tristate gate 352 to drive the 16-bit processor read/write line 231 in response to the state of the backplane WRITE line 166. The backplane WRITE line 166 then controls data direction in the gates 326 through an exclusive OR gate 353. The control line 351 is then acti~ated to enable the address to be applied to the 16-bit processor bus 211 through the gates 32U and to ena~le the data gates 326 to transfer data in the proper direction. A logic low voltage is then generated on the back-plane XACK control line 171 to acknowledge the transfer of data.

~54~

37~

The circuit is then reset in preparation for the next request from the backplane bus 1.
Referring particularly to Fig~. lla and llc, when the pe-ripheral processor module 5 is to read or write from another module on the backplane bus 1, the 16-bit processor 200 generates a logic low voltage on the control line 242 to initiate a bus request. The control line 242 resets a flipflop 355 ~hi~h out-puts a signal through gate 356 and control line 357 to drive the 16-bit microprocessor 225 into its !'wait'7 state. The micropro-cessor 225 is held in this state until access to the backplane bus 1 is obtained and the data transfer can be made. The flip-flop 355 also generates a signal through gates 358-360 to the arbitrate request control line 182 to bid for control of the backplane bus 1.
The arbitrate request si~nal on line 182 initiates the arbitration process in the central processor module 3. It responds by generating an arbitration pulse on backplane arbitra~
tion control line 186 which is applied to the clock terminals on respective D type flip-flops 362 and 363. The flip-flop 362 is set when this occurs to ge~erate a logic low voltage on a back-plane bus request control 373 to indicate to all other modules in the system that the peripheral processor module 5 i~ bidding for access. The output of the flip ~lop 36~ also connects to a NAND
gate 361 which also receives bus reguest signals generated by other modules in response to an arbitration pulse as well as a WIN signal on the backplane control line 180. Only those modules having a hi~her priority than the peripheral processor module 5 are connected to generate bus request signals to th~ NAND gate 361, and in the preferred embodiment, this priority is determined by the physical location of the modules on the motherboard.
If the peripheral processor 5 is the highest priority module requesting backplane access, the NAND ~ate 361 is enabled by the -55~

arbitration pulse generated on the arbitration control line 186 and the D-type flip-flop 363 is reset. If the backplane bus is not currently busy, as indicatad by backplane control line 181, a NAND gate 364 is then enabled by the flip-flop 363 and a flip-flop formed by gates 365 and 366 is set to assert the control linq 325 and to thereby enable the latch 3~1 and the control line gates 327 (Fig. llA). The output of flip-flop gates 366 also enables a gate 367 which driYe~ the input of a shift register 368 and a NAND gate 369. The NAND gate 369 drives control line 370, and as shown in Fig. llA, control line 370 connects to gate 371 which enables the address gates 32t) and the data gates 326 to thereby connect the peripheral processor module to the backplane bus 1.
Referring particularly to Figs. lla and llc, the shift register 368 provides timing for the data transfer. Shortly after the peripheral processor module 5 gains access to the backplane bus l the data latch 329 is enabled through control line 331 to output its contents. If a backplane write operation is being performed, this data is coupled through gates 326 to the backplane data bus ld. A control line 334 is then driven hi~ by the shift register 368 and this is coupled through the gates 327 to the backplane XCMD control line 153. This signals other modules that valid data is on the backplane 1. The control line 334 also sets the flip-flop 363 to reset the circuitry and when the data is received by the other module, it acknowledge~ through XACK control line 171 to set the flip-flop 372. And finally, if a read operation is being performed, the shift register 368 generates an active signal on a line 374 to a NAND gate 375. The NAND gate 375 controls the data latch 329 through control line 330 and the data which has been input through gates 326 from the backplane data bus ld is now output to the peripheral processor data bus 210. The flip-flop 372 is set by the XACK signal fro -5~;

thP module from which data i5 read and the flip-flop 355 is set to release the microprocessor 225 from its wait state.
The backplane interface 209 thus serves to respond to re-quesks made from the backplane l for a read from the peripheral processor module 5 or a write to the peripheral processor module 5, and it responds to requests made by the peripheral processor module 5 to perform r~ad or write operations on the ~ackplane bus l. The peripheral processor module 5 contends with other modules in the system fcr use of the backplane bus 1, and except for the CPU module 3, the priority of each module is determined by the physical slot it is connected to on the motherboard.
Reerring again to Figs. 8 and llB, other modules on the backplane bus 1 can interrupt the operation of the peripheral processor module 5. This is accomplished by generating a spe-cific address within the peripheral processor's addre~s space.One lead (A18) in the backplane bus la cormects to a NA~ ga e 380, and when the interrupt address is generated on the backplane bus 1~ the NAND gate 380 generates an interrupt reguest on a line 381 which is applied to the CTC 210. The CTC 210 interrupts the microprocessor 225 and vectors it to a backplane message inter-rupt service routine. As will be explained in more detail here~
inafter, this en~bles backplane module~ to communicate with one another by exchanging message data.
System I~O Scanner Mo~ule ~5 The system I/O scanner 7 is a single board microprocessor based module which directly interfaces the system backplane bus 1 with from one to four serial I/O buses which each conn@ct to one or more I/O racks 16. The module 7 wiLl also support communica~
tions with the front panel interface ll, and through a connector on the front panel interface 11, the system I~O scanner module 7 will also support the terminal 8. Indeed, although the system I/O scanner module 7 may be employed along with the other syst~m ~79~
modules as shown in Fig. 1, it is contemplated that the module 7 may also be configured as the sole means for performing I/O
functions on small systems containing only a CPU module 3, a memory module 2 and a front panel intPrface 11.
Referring particularly to Figs. l and 12, the system I/O
scanner module 7 is structured about a sixteen--bit data bus 400 and a sixteen-bit address bus 401 which are controlled by a microprocessor circuit 402. The buses 400 and 401 are coupled to the system backplane bus 1 through a backplane interface circuit 403 and when data is to be transferre~ to or from the system backplane bus 1, the backplane interface circuit 403 makes a request to a DMA circuit 404 through a BPREQ control line 405.
As will be explained in detail below, the DMA circuit 404 ac-knowledges the request through a BPACK control line 408 when the 15 backplane interface circuit 403 can have acc~ss to the buses 400 and 401 to perform its data transfer. The structure and opera~
tion of the backplane interface circuit is virtually identical to the corresponding circuit in the peripheral processor module 5 described above.
The DMA circuit 404 responds not only to reguests from the backplane interface circuit 403, but also to similar requests received from two serial input/output circuits (SIOs) 406 and 407. The two SIOs 406 ,nd 407 provide an interface to our serial I/O buses 409, 410, 411 and 412 which connect to I/O racks 25 16. The two channels in each SIO 406 and 407 are driven by clock lines 413 which connect to a clock circuit 414. When the SIOs 406 or 407 are ready to transmit a message or have received a message from a serial port 409-412, they generate a request signa~ to the DMA circuit 404 through a bus 415. The DMA cixcuit 30 404 generates a DMA re~l~st to the microprocessor 402 through a request line 416, ,nd when the microprocessor 402 completes execution of its current instruction, it grants the DMA reguest -5~-through a line 417. The DMA circuit 404 then takes control of both the buses and the SIOs 406 and 407 to perform the message data transfer. When an end-of-message character is xeceived by an SIO 406 or 407, it generates an interrupt request on control line INT to the microprocessor 402. As will be explained below, the microprocessor 402 responds to the interrupt by transferring the incoming me~sage to the proper module in the system and by sending a message to one of the I/O racks 16.
Referring particularly to Fig. 12, a third SIO 418 also connects to the module data bus 400 and is driven through a pair of the clock lines 413. The SIO 418 forms part of an optional circuit 419 which interfaces the module 7 to the front panel 11 through a pair of serial ports 420 and 421. ~oth serial port~
420 and 421 connect to lines in the system backplane bus 1 which connect to the ribbon connector leading to the front panel.
Serial port 4~0 exchan~es data at 4800 baud with the processor in the front panel circuit 11 and the serial port 421 exchanges data through an RS 232C ~onnector which is mounted on the front panel.
The SIO 418 is interrupt driven and when data is received, the microprocessor 402 is interrupted and vectored to the proper interrupt service routine.
The microprocessor ~02 operates in response to instructions which are stored in a read-only memory (PROM) 425. These include interrupt service routines which are executed in response to interrupt requests on the INT control line, programs for execu ting tasks and communicating through the system backplane 1 with other modules in the system, and programs for configuring and driviny the SIOs 406, 407 and 418.
The primary function of the system I/O scanner module 7 i~
to couple input/output data ~etween ths I/O image and data table 1~ in the CPU module 3 and the I/O racks 16 which connect to the scanner module 7. The speed with which the scanner module 7 performs this function is an important factor in the operation of the programmable controller system and the preferred embodiment of the invention provides a unique structure to accompli~h this.
More specifically, a random accsss memory (RAM) 426 connects to the module buses 400 and 401, and in addition to providing work space for the microprocessor 402, it stores a copy of the output portion of the CPU module's I/0 image table memory 12. The microprocessor 402 continuously updates the im2ge table in the RAM 426 by reading output sta~us data from the CPU module 3 and reading input status data from the I/0 racks 16. The micropro~cessor 402 al~o continuously writes its output image table data to the I/0 racks 16 and writes its input status data to the CPU
module 3. This continuous updating, or "refreshing", of the I/0 devices and associated I/0 image kables is done at a relatively low priority and it is performed regardless of whether or not changes are occurring in the status of input/ output devices.
Superimposed on this I/0 reresh process is a high speed I/0 update process which couples data indicative of changes in input/
output status data. When data is written to the image table in 20 the RAM ~26 by the CPU module 3 (via the backplane interface 403) a change detect circuit 427 is enabled and stores an indication of which line in the RAM image table 426 was changed. The micro~
processor 402 operates to repeatedly test the change detect circuit for such changes in I/0 status data, and when a change is ~5 detected, to rapidly relay the detected change on to the I/0 rack 16. In this manner, changes in status data are rapidly processed while the continuous I/0 refresh process of all I/0 points is carried on in the background.
Referring particularly to Figs. 12 and 13, the microproces-sor 402 is comprised of a 16-bit microprocessor 430 which couple~
to a bus driver circuit comprised of a 16-bit bidirectio~al data gates 431 and a 16~bit address bus latch ~32. The microprocessor control lines connect to gates and de.coder circuits which are collectively indicated in Fig. 12 as decoder 433 and which dri~e a number of module control lines indicated collectively in Fig.
12 as control bus 434.
Referring to Fig. 13, the 16-bit microprocessor 430 is commercially available as the model Z8002 and it drivPs a 16-lead data/address bus 435 which is coupled to both the data gates 431 and the address bus latches 432. The data gates 4?1 and the latches 43~ are controlled by the micrsprocessor 430 thro~gh an 10 address strobe line 436, a data strobe line 437 and a read~'~write line 438. During each read operation, the read/write line 438 sets a flip-flop 439 to activate a gate ~40 and an address gener~
ated by the microprocessor 430 is then clocked into the latches 432 by the address strobe line 436. The data strobe line 437 is then driven low t~ both enable the address in the latches 43~ to be applied to the address bus 401 and to enable the gate 431 to input data from the data bus 400. During a write operation the flip-flop 439 is reset to enable a gate 441 and an address is again clocked into latches 432. During the subsequent data strobe, data is coupled from the microprocessor 430, through the gates 4~1 to the data bus 400 and the address in the latches 432 is applied to the address bus 4Q1. As will be described in more detai 1 hereinafter, a bus disable line 442 may be driven low to disable this circuitry and thus effectively disconnect the micro-~5 processor 430 from the buses 400 and 401 and the read/write line 438. For a detailed description of the 16~bit microprocessor 430 and its operation, reference is made to the "AMZ8000 Family Data Bookl' published in 1980 by Advanced Micro Devices, Inc.
Referring st}~ll to Fig. 13, the control signals for oper-ating the various circuits in the scanner mod~tle 7 are derived from address data and control signals generated by the micropro~

cessor 430. A three-to-~ight status decode circuit 445 decodes ~7~7, the four status output signals from the microprocessor 430, a memory chip select circuit 446 is enabled by a MEM REQ control line 447 and an I/O chip select c~ cuit 448 is enabled by an I/O
REF output 449 from the status decode circuit 445. The chip select circuits are responsive to the address on bus 401 to enable the indicated circuits through control lines 450-461. The functions of these ~ontrol lines 450-461 are indicated in the following table.
Contxol Line Function 10 450 Enable PROM 425 451 Enable PROM 425 452 Enable change detect circuit 427 453 Request access to backplane rom circuit 403 15 454 Enable RAM 426 455 Enable SIO 406 456 Enable SIO 407 457 Enable CTC 471 458 Enable CTC 472 20 459 Latch ~ackplane addre~s (hi portion) in circuit 403 460 Enable DMA circuit 487 461 Enable SIO 418 A decoder circuit 462 connects to the microprocessor control lines 436-438 and to a VIACK output 463 on the status decoder 445. The decoder circuit 462 operates to generate control sig-nals similar to those generated by the ~ bit microprocessor sold-commercially as the model Z~80, and reference is made to 'IA Small Z8000 System" published in 1980 by Zilog, Inc. for a more de-tailed description of its operation. It generates signals on a WR control line 464, an IORQ line 465, an Ml line 466 and a RD
line 467 which are employed to operate many of the integrat~d circuits in the module 7.
Referring particularly to Figs. 1~ and 14, the clock circuit 414 is comprised of a 4 megahertz clcck 470, a divider 471 and a pair of counter timer circuits (CTCs) 47~ and 473. The clock 470 generates the system clock O and it applies a clock signal to the divider 471 which reduces it in requency to 1.8432 megahert~.

~g~

The CTCs 472 and 473 receive these clock signals as well as control signals on lines 465-467 and address signal~ on leads AB3 and AB4. The CTCs 472 and 473 are initialized with data from the data bus ~00 to generate clock signals of the desired freguencies on the lines 413 to each channel of the three SIOs 406, 407 and 418. Thi~ initialization is under program control and hence the baud rates of the six serial channels on the scanner module 7 may be easily changed to meet the specific requirements of the in-stallation.
Referring particularly to Figs. 12 and 15, the change detect circuit 427 includes a sixty-four-bit random access memory (RAM) 475 which is arranged as sixteen 4~bit words. Its four address inputs connect to the address bus 401 and its write enable input (WE~ connects to one output of a decoder 476. The RAM 475 is always enabled and it outputs data from one of it~ sixteen lines to a set of four output gates 477 a~d a quad latch 478. The output gat~s 477 are enabled ~y the control line 4$2, thus en-abling the contents of any line in the RAM 475 to be read out to the data bus 400 under program control~
One task of the microprocessor 402 is to periodically read each line in the RAM 475 to determine if any bits have been ~et to a logic "1". Each bit in the RAM 475 corresponds to two lines in the image table in RAM 426, and when a logic "1" is detected, the microprocessor 402 promptly reads those image table lines and ~S prepares a message to output them to the proper I/O rack 16. The I/O scanner module 7 thus monitors t~e change detect RAM 475 and quickly responds to any changes made in the output image table stored in the RAM 426.
Referring particularly to Fig. 15~ the proper bits in the RAM 475 are set to a logic "l" when data is written to the image table in R~M 475~ Such a write cycle enables the decoder 476 through RAM enable control line 454 and the decoder 476 clocks the quad latch 478 to latch the 4 bit output of the RAM 475.
This same signal writes a new 4-~it word back into the same line of the RAM 475. The new 4-bit word is formed by the old 4-bit word, which is stored in the ~uad latch 478, and which is logi-cally combined with signals applied to a gate circuit 479. A2-to-4 decoder 480 connects to the inputs of gate circuit 479 and address bus leads AB2 and AB3 drive one of four of the decoder's outputs low to select one of the four bits in the old 4-bit word.
The R/W control line 438 also connects to the yate circuit 479, and it operates to set the selected bit to a logic "1" during a RAM write operation and to reset the selected bit to a logic "0"
during a R~M read operation. The new 4-bit word with the ~elec-ted bit altered by logic gates 479 is th~s written back into the RAM 475.
Referr~ng particularly to Figs. 12 and 16, the DMA circuit 404 is structured about a quad flip-flop 485 which receives re~uests for the module buses through the backplane bus request control line 405 and a DMA request control line 486. The back~
plane bus request control line 405 is driven low by the backplane interface circuit 403 when another module in the programmable controller wants access to the I/O scanner module buses. The DMA
req~lest control line 486 is driven low by a DMA controller 487, which in turn is driven by the l'READY" control lines 488-4gl that eminate from the SIOs 406 and 407 and which conneck to the DMA
controller 487 through a set of flip flops 501. The D~A control-ler 487 generates a logic low on the DMA request line 486 when either SIO 406 or 407 is ready to transfer a block o data to or from the module ~AM 426.
A pair of AND gates 492 and 493 connect to -the inputs of the quad flip-flop 485 and they are interconnected to allow only one of the two DMA request lines 405 or 486 to control at one time.

If a DMA re~uest originates from the backplane control line 405, -~4 the first flip-10p in the ~uad flip-flop 485 is set and its Q1 output is driven high. This is applied to an OR gate 494 which drives the bus request control line 416 low. This is applied to the 16-bit microprocPssor 430 which responds by relinquishing control of the module buses and generating a logic low signal on the bus acknowledge control line 417. This sets the fourth flip-flop in the guad flip-flop 48S and its Q4 output generates a signal to the BPACK control line 408 through an AND gate 495 to initiat~ a transfer of data between the module 7 and the system backplane bus 1. u If a DMA request originates from one of the SIOs 406 or 407, the third flip-flop in the ~uad 1ip-flop 485 is set by the AND
yate ~93 and its Q3 output drives the bus request control line 416 through OR gate 494. When the 16-bit microprocessor 430 grants the request by ~riving control line 417 low, the second flip-10p in the quad flip-flop 485 is set and its Q2 output drives D~A ACK control line 496. The control line 4g6 signals the DMA controller 487 that the module buses have been relin-quished and that it can proceed to perorm a data transer with ~0 the requestins SIO channel.
When the DMA controller 487 obtains control of the module buses it also takes the control lines 415 which operate the SIOs 406 and 407 and the RAM 426. The DMA controller 487 is a co~nmer-cially available device which is described in a data sheet en-titled "AM9517A Multimode DMA Controller Advanced Micro De~icesAdvanced MOS/LSI" published in 1979 by Advanced Micro Devices, Inc. It is "programmed" by the 16-bit microprocessor 430 during initialization to perform a data transfer betwe~n each of the four SIO channels and the RAM 426 when it obtains control of the buses. It loads the most significant byte of the data transfer starting address in an 8-bit latch 500 and it then generates this along with the least significant byte on the address bus ~01.

7, After each read and write operation, this address is incremented and an internal counter is decremented until the complete block of data is transferred between the requesting SIO channel and the RAM 426. In the preferred ernbodiment the four re~uesting SIO
5 channels have rotated priority. At the completion of each mes-sage transfer the appropriate flip-flop 501 is reset and another requesting SIO channel may be serviced.
The system I/O scanner module 7 is thu~ structured to quick-ly relay any changes in output points dictated by the CPU module 10 3 on to the proper I/O rack 16 and to relay any changes in input points detected by the I/O racks 16 on to the CPU module 3.
Secondarily, the I/O scanner module 7 may be employed to inter-face with the terminal 8 and the front panel ll and it may be employed to initialize the memory module 2 during power-up.
Referring particularly to Figs. 1, 12, and 24A, the I/O
scanner module 7 is responsible for initializing the programmable controller system during power-up, and for performing tasks associated with its six serial ports and its backplane interface~
These functions are coordinated by a scheduler program 650 which 20 is entered from any of four interrupt service routines 651-654 or from any of eight task programs 655-662. The scheduler 650 determines which of the tasks 655-662 shoulcl be executed by examining a linked list of task control blocks 663 whlch are stored in th~ RAM 426 and indicated at 663. If more than one 25 task is to be execu-ted, the scheduler selects that task having the highest priority. That is, the scheduler examines the task control blocks 663 to determine i the I/O scan task 655 is to be executed, then it determines i the block transfer task 656 is to be executed, followed by the front panel serial driver 657, the 30 backplane driver 658 and the timer utility 659. One of the three tasks 660, 661 or 662 is then given priority and the cycle re-peats.

-6~-The task control blocks 663 store bits of data which indi-cate those tasks that are ready to be executed. These bits may be set by any of the tasks or by one of the interrupt service routines 651-654. For example, when the real time clock inter rupts every one millisecond, the interrupt service routine 651 is executed to make an entry into the task control block 663 which indicates that the timer utility t~sk 659 is to be executed.
This scheduler 650 is then entered, and if no other tasks are ready to run, or if the timer utility 659 has priority, the task 659 will then be executed. An interrupt from the front panel 11 or the serial port on the front panel ll is serviced by the routine 654 which sets a bit in the task control block 663 for either the front panel task 661 or serial port task 662. When these tasks 661 or 662 are then executed, they interpret commands and may in turn set a bit in the task control block for the front panel driver task 657 which transmits data back to the front panel 11.
When an interrupt occurs as a result of data received from one of the I/0 racks 16, the service routine 653 is executed.
This TjO rack interrupt service routine 653 not only determines which I/O rack 16 reguires service, but it also determines if a block transfer of data from the I/0 rack 16 has occurred. If so, the block transfer task 656 is enabled; otherwise, the I/0 scan task 655 is enabled. The block transfer function is described in more detail in U.S. Patent No. 4,413,319 which was issued on November 1, 1983, and which is entitled "Programmable Controller for Executing Block Transfer With Remote I/0 Interface Racks'~.
The I/0 scan task 655 will now be described in connection with a power-up routine 664.
Referring particularly to Figs. l, 12 and 24B, ~he power-up routine in the I/0 scanner module 7 is responsible for initial izing the programmable controller system durin~ power up. As -~7-indicated by process block 700, the first task, however, of the I/0 scanner module processor 402 is to execute instructions which initialize the I/0 scanner module 7 itself. This includes ini-tialization of the SIOs 406, 407 and 419, the clock circuit 414, the change detect circuit 427 and the RAM 426. The processor 402 then executes instructions indicated by process block 7G1 to read from each backplane bus module slot to determine what modules are present in the system and which 256K address space they occupy.
Instructions indicated by decision block 702 are then executed to determine if an operable programmable controller is configured.
If not, thP system shuts down.
The I/0 sc~nner module 7 then initiali~es the sections 620--623 of the memory module 2. More specifically, it creates access control blocks 621 for each module connected to the back plane bus 1 as indicated by process block 703 and it sets up the module status areas 622 as indicated by process block 704. The I/0 scannPr module 7 also sets the system status counter 606 to the number o~ modules which require initialization and it sets the I/0 prescan counter 61G to the number o I/0 scanner modules and I/0 bus interface modules present in the system. The power-up routine is then exited and the I/0 scan task 655 is entered to complete system initialization.
Referring particularly to Fig. 2~C, the I/O scan task 655 is entered initially from the power-up program 6640 A5 indicated by ~5 process block 705, its first unction is to perform an I/0 pre~
scan of the I/0 racks 16 which are connected to the I/0 scanner module 7. More specifically, the adaptors 17 on each I/0 rack 16 are interrogated to determine th~ number and nature of each I/0 circuit in the rack 16. Initialization messages are then created and stored in a message ~ueue in the RAM 426 and the module 7 then checks to determine if it can be~in the I/0 prescan, as indicated by decision block 706.

6~-The I/0 scanner module 7 then enter~ a loop in which mes sages are output to all I/0 racks 16. These initial messages turn all output devices off, and in response, messages are re-ceived from each I/0 rack 16 which contain data concerning the state of all input devices. When this I/0 prescan is complete as determined at decision block 707, the I/0 scanner module 7 decre~
ments the I/0 prescan counter 610 in the memory module 2 to notify the CPU module 3 that initialization is complete.
Referring particularly to Figs. 24A and 24C, each time the lG I/0 scanner module 7 receives a message from an I/0 rack 16, an interrupt is generated and the I/0 rack interrupt routine 653 is executed to ~ueue up the I/0 scan ta~k 655. When the I/0 scan task is subsequently entered, a check is made at d0cision block 7~1 to determine if input data was received. If it was, this lS data is written into a message queue for the backplane driver task 658 and that task is enabled to write the data to the I/0 image table in the CPU module R~M 12 as indicated at process block 712. After the input data has been processed, the I/0 scanner module 7 sends output messages to the I/0 racks 16. As indicated by process block 716, the message queue for the I/0 scan task is examined to determine the next I/0 rack 16 to re-ceive refresh output data from the I/0 scanner module's ou~put image table. In addition, the change detect RAM 475 is examined to determine if any outputs involving the same I/0 rack 16 hav~
been changed. This is accomplished by i.nstructions indicated by decision block 717, and when "change" data is found, it is loaded into the output message queue as indicated by process block 718.
As indicated by process block 719, the refresh data is loaded into the output message ~ueue, and it, along with any change 30 data, is sent to the proper I/0 rack 16. A test i5 made at decision block 720 to determine if this is part of the I/0 6~

~ 7~7.

~rescan process, and if not, the I/O scanner module 7 returns to the scheduler to perform other tasks.
It should be apparent that in the preferred embodiment of the invention described herein the I/O scanner mo~ule 7 performs a substantlal portion of the system initialization during power up. It is also possible to program the peripheral processor module 5, the system I/O bus interface module 6, or the CPU
module 3 to perform the system initialization functions. It is necessary, however, that one system module initialize the memory module data structures, since it is these data structures which enable the various system modules to operate in a coordinated manner as a programmable controller.
Front Panel Referring particularly to Figs. 1 and 17, the front panel 11 is mounted on the enclosure door and is connected to the back-plane bus 1 by a ribbon connector (not shown in the drawings).
The front panel 11 provides the user with a convenient means for inse~ting data into the programmable controllerr reading data from the programmable controller, controlling the programmable controller's mode of operation, provide the user with fault and diagnostic information, and provide a conv~nient serial data port for communications.
The front panel 11 is structured about an 8-bit microcom-puter 510 which drives an 8-bit bidirectional data bus 511 and a pair of 8-bit quasi-bidirectional ports 512 and 513. The micro-computer 510 operates in response to instructions stored both in an internal read-only memory and an external read-only memsry (ROM) 514. The microcomputer 510 is programmed to communicate through its port 513 with the two serial communications channels on the backplane bus 1 via a backplane serial interface circuit 515. It is also programmed to communicate through other lines in ~7~

the port 513 with a serial interface 516 which connects with a csnnector 517 mounted on the front panel.
The 8-bit port 512 connects directly to an 8-bit latch 518 and four of its lines connect to leads AB8-ABll in an address bus 519. The other eight leads AB0-AB7 in the address bus 519 con-nect to the outputs of an 8-bit latch 520, the inputs of which are connected to the data bus 511. An ALE control line 521 clocks both latches 518 and 520 when address data is output by the microcomputer 510. The 8-bit latch 518 drives four dual color light emitting diode (LED) indicators 522. The microcom-puter is programmed to energize the indicators 522 and to th reby indicate whether the programmable controller processor is running or not, whether the outputs are enabled or not, and whether remote access to the programmable controller is enabled or not.
A memory protect switch 523 is connected to two single bit inputs 524 on the microcomputer 510, and this is periodically tested to determine the protection mode.
Referring particularly to Fig. 17, one of the major unc-tions of the microcomputer 510 is to scan a twenty-key keyboard 525 and sense the depression of any of its keys. The keyboard is a four by five matrix of switches with four inputs driven by a set o gates 526 which conneGt to the leads AB0-AB3 in the address bus 519. Five outpu~s from the keyboard 525 connect to a set of tristate gates 527 and the state o five keyboard switches 25 can be read onto the data bu~ 511 and into the microcomputer 510 during a read cycle. The microcomputer 510 is programmed to send an appropriate message through the backplane serial interface circuit 515 when it senses a depressed key. A number o modules may receive such messages (i.e., the peripheral processor module 5 or the system I/0 scanner module 7) and respond by carrying out speciic functions. Some of those functions include sending -71~

messages back to the front panel interface 11 for display to the user.
The microcomputer 510 is also programmed to display data on a sixteen-character alpha-numeric display 530. Data to be dis-played is output by the microcomputer 510 and written into arandom access memory (RAM~ 531. A counter 53~ connect~ to the address lines on the display R~M 531, and as it counts it sequen-tially outputs 6-bit ASCII characters from the RAM 531 to a converter circuit 533. The converter circuit 533 applies a signal to the display 530 to form the character which corresponds to the ASCII input code. A 4-line-to-16-line decoder 534 con nects to the output of the counter 532 and it sequentially enables the sixteen LED display devices in synchronism with the ASCII characters output from the display RAM 531. The display 530 is thus continuously "refreshed" with the contents of the display RAM 531. Tne counter 532 may be preset to address one of the 16 lines in the display RAM 531 when a control line 535 and a 4-bit addres~ is generated on leads AB0-AB3 of the address bus 519. Any one of the sixteen ASCII characters can thus be changed by writing to the addressed line.
System Communications Referriny particularly to Eigs. 1, l9C and 26, communication between the modules on the backplane bus 1 is established using the module status blocks 622 stored in the memory module 2. The ~5 CPU module 3, the system I/0 interface module 6, the peripheral proce~sor module 5, the system I/0 scanner module 7 or the commu nications network module 4 may originate, or send, a message over the backplane bus 1 and any of these same modules may be the designated destination, or receiving, module. As described above with respec-t to the system I/0 scanner module 7, these modules may perform more than one task, and hence the message may origi nate from a particular task within one module and be received by a particular task in ano~her module. The proper transmission and receipt of messages is carried out by a message handler task on each module which will now be described in more detail.
Referring particularly to Figs. l9C and 26, when a sending module ~00 wishes to send a message to another module, 802, its message handler creates a parameter block 801 and writes the address of that block 801 into the status block 622 for the receiving module 802. More specifically, the sending module message handler loads the parameter block address into the mes-sage address portion of the module status block 622 at the loca-tion indicated by its "ne~t-in pointer". The sending module message handler then increments the "next in pointer~' and gener ates the interrupt address of the receiving module 802 on the system backplane bus 1.
The receiving module 802 includes a backplane message inter-rupt routine which is ~xecuted when the receiving module's interrupt address appears on the backplane bus 1. This routine examines its module status block 622 stored in the memory module 2 to obtain the backplane address indicated by the "next-out pointer". Using this address the receiving module 802 reads the parameter block 801 from the sending modul~ ' s memory~ writes a copy 803 in its own memory, and updates the next-out pointer.
The task in the receiving module for which the mes~age is inten-ded is notified of the message, and when that task is subse~uent-ly executed, it responds to the message. Ona response is toreply to the message by altering the receiving module paramete~
block 803, placing its address in the sending module's message block 622, and generating the sending module' s interrupt address on the system backplane bus 1. The sending module services this interrupt by coping the receiving module parameter block 803 back to its own memory at 801 whexe the appropriate sending module task can opera~e on it. Two way communications is thus estab~

lished and is "transparent" to the tasks on each module.
.;73~o Referring 5till to Fig. 26, the parameter blocks which are employed to communicate between backplane modules may themselves contain the message data, or they may point to message data elsewhere in the system. Each parameter hlock contains the following data.
TASK NO. - An eight-bit number indicating the task or "virtual channel" with which communications is to be established.

TYPE - A four-bit number indicati~g the sender module type.

NO. A four-bit number indicating which one of that type OI module is the sender.

R - One bit which indicates ~hether the message is a ~end or reply.

FUNCTION - A seven-bit number indicating a particular function the receiving module is to perform. For example:
O = rea~ data 1 = write data
9 = open gap in control program
10 = close gap in control program 14 = insert macroinstruction in control program 15 = del~te macroinstruction in control program -7~-LENGTH - An eight-bit number indicating the number of message data words.

STATUS - A four-bit number employed by the receiving module to reply to the sending module. For example:
0 = succes~, no error 1 = too much message data 2 - no action performed 3 = cannot perform function 4 - address does not exist M - Two-bit number indicating that the mes~age data is at the receiving module ~0), the message data i5 elsewhere in the system (l), or the message data is contained in tha parameter block (2).

Message Data/
Address - This field contains either message data or an address which poi~ts to . the mess~ge data.
Referring particularly to Fig. 1, it should be apparent that certain programmable controller functions involving more than one backplane module are carried out ragularly u.sing the above dascribed communication technique. For example, when the control program is being created and edited using the programming termi-nal 8, communicatio~s between the peripheral processor module 5 and the CPU module 3 is established to carry out commands entered by the user. The peripheral processor task which interprets user commands entered through the terminal 8 communicates regularly with the CPU module 3 to carry out many of the editin~ ~unctions.
For example, if the user elects to delete a macroinstruction from the control program stored in the memory module 2, the peripheral processor task creates a parameter block which indicates a delete function and which identifies the address of the macroinstruction to be deleted. This parameter control block is copied into the CPU module 3 and the CPU module 3 carries out the delete function.
The CPU module 3 then replies to the peripheral processor task that the function has been completed by altering the parameter block and passing it back to the peripheral processor module 5.

~g~7 13~

Component Appendix ~ Peripheral Processor Reference No. Description 225 16-bit microprocessor AM28002 manufactured by Advanced Micro Devices, Inc.

260 8 bit micorporcessor Z80 manu-factured by Zilog, Inc.

202 Sixteen 4Kxl static RAM 2141 manufactured by Intel, Inc.

10 207,208 Sarial Input/Output (SIO) manufactured by Zilog, Inc.

210,211 Counter Timer Circuit (CTC) . manufactured by Zilog, Inc.

216, 217, 218, 219, 227 Quadruple bus transceivers 74LS243 manufactured by Texas Instruments, . Inc.

228 Octal D-type transparent latch 74LS373 manufactured by Tex s Instruments, Inc.

20 237 Four 8Kx8 WPROM5 TMS 2564 manufac tured by Texas Instruments, Inc.

-77~
.. ...

7.

238 Sixteen 4Kxl static RAM .21~1 manufactured by Intel, Inc.

241 32x8 PROM 82Sl23 manufactured by Signetics, Inc.

247 3-to~8 Line Decoder 74LS138 man~-factured by T~xas Instrument~, Inc.

266,275 2 to-4 Line Decsder 74LS139 ma~u-facturad by Texas Instruments, Inc.

262 2Kx8 UVPROM 2716 manufactured by Intel, Inc.

263 Two lKx4 static RAMs 2114 manufactured b~ Intel, Inc.

272 Quadruple 2-line-to-1-line multiplexer 74LS257 manufactured by Texas Instruments, InG.

279 8-bit addr~ssable Latch 74LS259 manufactured by Texas Instruments, Inc.

300,301 Four, Quadruple 2-line~t~1-line multiplexers 74LS157 manufactured A~ by Texas Ins~rumen~s, Inc.

~g~

321 Octal D~type transparent Latch 74LS374 manufactured by Texas Instruments, Inc.

329 Octal D-type transparent Latch 74LS373 manufactured by Texas Instruments, Inc.

320,326 Four octal bus tranQceivers 74r,s245 manufactur2d by Texas Instruments, Inc~

lO 327 Hex bus drivers with 3 state out puts 74 367 manufactured by Texas Instruments, Inc.

340 Two 4-bit magnitude comparators 74LS85 manufactured by Texas Instruments, Inc.

349 8-bit parallel-out serial shift registe~ 74LS164 manufactured by Texas Instruments, Inc.

368 Hex D~type flip flops 74174 manu ~o factured by Texas Instruments, Inc.

7~ ~

Component Appendix Central Processor Reference No. Descrlption 54, 89, 189 ~uadruple D-type flip-flops 74LS175 manufactured by Texa~ Instruments, Inc.

33 Microprogram Controller AM2910 manufactured by Advanced Micro Devices, Inc.

42 2Kx4 PROM 82S185 manufactured by Signetics, Inc.

31, 41 2Kx8 PROM 82Sl91 manufactured by Signetics, Inc.

32, 47, 58, 116, 117, 130 Octal D type transparent 131, 132, 139, 73 flip-flops 74LS374 manufactured ~y Texas Instruments, Inc.

39 Octal D-type flip-flop 74LS273 manufactured by Texas Instruments, Inc.

46, 48, 80, 161, 112 Octal bufers & line drivers 74LS244 manufactured by Texas Instruments, Inc.

--~0--7.

43 Two 32x8 PROMS 82S123 manufactured by Si~netics, Inc.

26. Four 4-bit bipolar microprocessor slices AM2903 manufactured by Advanced Micro Devices, Inc.

51 Data selector/Multiplexer 74LSl51 manufactured by Texas Instruments, Inc.

109, 113, 138 Octal D-type transparent Latch 74LS373 manufactured by Texas Instruments, Inc.

140, 63, 76 Four synchronous 4-bit counters 74 LS163 manufactured by Texas Instruments, Inc.

15 67 Dual 4 bit binary count~rs 74LS393 and ~ual 4-bit decode counters 74LS390 manufactured by Texas Instsuments, Inc.

83-88 Dual D-type positive edge triggered flip-flops 74S74 manufactured by Texas Instruments, Inc.

102 8-bit addressable latch 74LS259 manufactured by Texas Instruments, Inc~

7~

91 ~-line~to-3-line priority encoder 74LS148 manufactured by Texas Instruments, Inc.

105 Two 32x8 PROMs 82S123 manufactured by Signetics, IncA

150 Two 4-bit magnitude comparators 74S85 manufactured by Texas Instruments, Inc.

184, 185 Four-bit shift registers 745194 manufactured by Texas Instrum~nts, Inc.

196 Synchronous 4 bit counter 74LS163 manufactured by Texas Instruments, Inc.

~2-7~

Component Append.ix - I/O Scanner Reference_No. Description 406, 407, 418 Serial Input/Output (SIO) manu factured by Zilog, Inc.

425 Four 8KX8 W PROMS TMS 2564 manu-factured by Texas Instruments, Inc.
~ O
426 Sixteen 4KX1 stati~ RAM 2141 manu-factured by Intel, Inc.

430 16-bit microprocessor AMZ8002 manufactured by Ad~anced Micro Devices, Inc.

431 Bidirectional data gates SN74LS243 manufactured by Texas Instruments, Inc.

432 Octal D-t~pe Latches SN74LS373 manufactured by Texas Instruments, Inc.

445, 446, 448 3ecoder~demultiplexer SN74LS138 manufactured by Texas Instruments, ~0 Inc.

47~, 473 Counter Timer Circuit (CTC~
manufactured by Zilog, Inc.

~g7/~

477 Three-skate octal buffers SN74LS240 manufactured by Texas Instruments, Inc.

47~ Four-bit bistable latch SN74LS75 manuactured by ~exas Instruments, Inc.

479 AND-OR-INVERT gates 74LS51 manufac-tured by Texas Instruments, Inc.

476, 480 Decoder/demultiplexer S~74L5139 manufacture~ by Texas Instruments, Inc.

487 DMA Controller AM 9517A manufac-- tured by Advanced Micro Devices, Inc.

485, 501 Quad latches SN74LS279 manufar-tured by Texas Instruments, Inc.

500 Octal D-type Latch SN74LS373 manu-factured by Texas Instruments, Inc.

475 16X4 RAM 82S25 manufactured by Signetics, Inc.

-8~

~9~

Component Appendix_- Front Panel Reference No. Descri~t n 510 Eight-bit microcomputer 8748 manufactured by Xntel, Inc.

518 Octal D-type latch SN74LS374 manu-factured by Texas Instruments, Inc.

520 Octal D~type latch SN74LS373 manu factured by Texas Instruments, Inc.

526 Hex inverter buffer/driver SM7406 manufactured by Texas Instruments, Inc.

527 Octal 3-state buff2rs SN74LS240 manufactured by Texas Instrument~, Irlc .

15 531 Two 16X4 R~M 82S25 manufactured by Signetics, Inc~

532 Presettable binary counter SN74LS197 manufactured by Texas Instruments, Inc.

~85 ~19~a7 514 2KX8 W PROM 2716 m~nu~actured by Intel, Inc.

534 Decoder/demultiplexer SN74LS138 manufactured by Texas Instruments, rnc.

Appendix A

Microfield Definition _ _, Mnemonic Control Lines & Dev_ce Description JUMP3 microsequencer 33 If register counter is not zero and condition is false, load PC from stack. When register counter is zero and condition is false, load PC from bus 44. If condition is true, incre-m~nt PC.
CONT microsequencer 33 Increment PC.
LOOP microsequancer 33 If condition is true, increment PC. Otherwise put stack in PC.
LOAD microse~uencer 33 Load register counter from bus 44.
RET microsequencer 33 Pop stack and load in PC.
20 AGAIN microsequencer 33 Loop until register counter is zero then load PC from bus 44.
BACK microsequencer 33 Same, but load PC from stack.
25 JUMP2 microsequencer 33 If condition true, load PG from bus 44. Otherwise load PC from register counter.

~7¢~

VECT microsequencer 33 Input microaddress from bus 44.
CALL2 microsequencer 33 Same as JUMP2, but save PC on stack.
5 PUSH microsequencer 33 Load register counter from bus 44, push PC on stack.
JUMP microsequencer 33 Input microaddress from bus 44.
10 MAP microsequencer 33 Input microaddress from ~us 44.
CALL microsequencer 33 Push address to stack, get target from bus 44.
RESET microsequencer 33 Force PC to zero, clear stack pointer.

PIPE data selector 45 Select data from bus 44.
ALV16 data selector 45 Select data from bus 44 and bus 40 and put o~ bus 44.
MACR0 data selector 45 Select data from bus 44 and ALU port 30.
IVECT Interrupt interface 52 Enable microaddress OXl to l~us 4~.
~5 ALU Gat~s 56 Couple microaddress from ALU 25 to bus 44.

-~8 7~

Mnemonic Control Lines & Device Descr~J~

MAP MAP ROM 41 Enable microaddress on ko bus 44.
VECT VECTOR ROM 42 Enable microaddress on to bus 44.

INSTR Gates 46 Couple macroinstruction to ALU port 27 DATA Gates 48 Couple data from bus 2 to ALU port 27.
RAM Gates 48 Couple data from bus 22 to.ALU-port 27.
BFLOP Swap high and low bytes in ALU registers.
15 TIME control line 75 Read real t'me cloc~
latch 73.
TIME control line 81 Read scan counter gates 80.
FLAGS ~ead status of ~lags saved in register.

ADDR address latch 47 Store address data in latch 47.
BACKL control line 135 Store L5B of address in latch 131.
EETHI control line 144 Store MSB of address in latch 139.

7~1~

BACKH control lina 136 Store MSB of address in latch 132.
FETCH control line 141 Load address in macrc counter 140.

5 DATA data latch 58 Store data in latch 58.

BACKD control line 133 Store data in latch 13~) .
IRES control line 108 Enable decoder 107 to reset interrupt.

SYST Control backp 1 ane lines.

TIME control line 77 Store time in scan counter 76.

IMASK control line 103 Enable addressable latch 102.

ILOAD control line 123 Load prefetched macro in register 39 IMM Gates 57 Couple macroinstruction data to ALU port 28.

MASK Bit Pointer ROM 43 Generate bit pointer mask to ALU port ~8.

Mnemonic Control Lines ~ Device Vescri~tion NMASK Bit Pointer ROM 43 Generate inverted bi-t pointer mask.

5 HOLD control line 185 Activate backplane HOLD line 175.

BWH control line~ 185 Activate backplane write and 187 line and hold it.

BRH . control lines 185 Activat~ backplane read and 186 line and hold it.

WRITE control line 164 Write data on CPU bus 22.

READ control line 166 Read data on CPU bus 2~.

BACKW control line 187 Write data on backplane bus 1.

BACKR control line 186 Read data on backplane bus 1.

~ER Xet carry to zero.

ONE Set carry to one.

ZFL Set carry to ALU zero flag state.

CAR Set carry to carryout of previous ALU operation~

TRUE STATUS MUX 51 Was the result true?

FALSE STATUS MUX 51 Was the result fals*?

INTER STATUS MUX 51 Is an interrupt request present?

PARITY STATUS MUX 51 Is a parity error indicated?

CARRY STATUS MUX 51 Was there a carry~

NCARR STATUS MUX 51 Was there no carry?

15 OVER STATUS MUX 51 Was there an overflow?

MOVER STATUS MUX 51 Was there no overflow?

MINUS STATUS MUX 51 Was the result minus?

g2 -PLUS STATUS MUX 51 Was the r~sult not minus?

ZERO STATUS MUX 5ï Was the result zero?

NZERO STATUS MUX 51 Was the result not zero?

Claims (2)

THE EMBODIMENTS OF THE INVENTION IN WHICH AN EXCLUSIVE
PROPERTY OR PRIVILEGE IS CLAIMED ARE DEFINED AS FOLLOWS:
1. A programmable controller, the combination comprising:
a plurality of separate, asynchronously operating functional modules connected to a common backplane bus, each functional module in-cluding:
(a) arbitration means for obtaining control of the backplane bus to perform a read or write operation with another functional module;
(b) message storage means for storing data, said message stor-age means having designated backplane address;
(c) message handler means coupled to the arbitration means and the message storage means for coupling message data between its message storage means and the message storage means on another functional module; and memory means coupled to the backplane bus for storing a plurality of module message blocks, each module message block being associated with a respective one of the functional modules, and each module message block including:
(d) means for storing a backplane interrupt address which may be read by other functional modules and employed by them to indicate that message data is available for the associated functional module; and (e) means for storing the backplane address of message data which is available for the associated functional module wherein the message handler means for one of said functional modules which is sending message data to another one of said functional modules on the backplane bus is operable to store the backplane address of the message data in the module message block for the receiving functional module and is operable to read the receiving module's interrupt address from its module message block and generate the same on the backplane bus to interrupt the receiving func-tional module and to thereby notify the receiving module that message data is available for it.
2. The programmable controller as recited in claim 1 in which the message storage means in each functional module includes means for storing a parameter block which contains data that identifies the sending functional module and which indicates a function that is to be performed by the receiving functional module.
CA000465713A 1981-10-21 1984-10-17 Modular programmable controller Expired CA1197017A (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US06/313,365 US4442504A (en) 1981-03-09 1981-10-21 Modular programmable controller
US313,365 1981-10-21
CA000405209A CA1180817A (en) 1981-10-21 1982-06-15 Modular programmable controller

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
CA000465713A Division CA1197017A (en) 1981-10-21 1984-10-17 Modular programmable controller

Related Child Applications (1)

Application Number Title Priority Date Filing Date
CA000465713A Division CA1197017A (en) 1981-10-21 1984-10-17 Modular programmable controller

Publications (1)

Publication Number Publication Date
CA1197017A true CA1197017A (en) 1985-11-19

Family

ID=25669732

Family Applications (3)

Application Number Title Priority Date Filing Date
CA000465714A Expired CA1197018A (en) 1981-10-21 1984-10-17 Modular programmable controller
CA000465713A Expired CA1197017A (en) 1981-10-21 1984-10-17 Modular programmable controller
CA000465712A Expired CA1197016A (en) 1981-10-21 1984-10-17 Modular programmable controller

Family Applications Before (1)

Application Number Title Priority Date Filing Date
CA000465714A Expired CA1197018A (en) 1981-10-21 1984-10-17 Modular programmable controller

Family Applications After (1)

Application Number Title Priority Date Filing Date
CA000465712A Expired CA1197016A (en) 1981-10-21 1984-10-17 Modular programmable controller

Country Status (1)

Country Link
CA (3) CA1197018A (en)

Also Published As

Publication number Publication date
CA1197018A (en) 1985-11-19
CA1197016A (en) 1985-11-19

Similar Documents

Publication Publication Date Title
US4442504A (en) Modular programmable controller
CA1174368A (en) Programmable controller with back-up capability
US4488258A (en) Programmable controller with control program comments
CA1139002A (en) Microprogrammed programmable controller
US4263647A (en) Fault monitor for numerical control system
CA1242031A (en) Programmable controller with function chart interpreter
JP2610812B2 (en) Emulation of data processing system
US4302820A (en) Dual language programmable controller
CA1102433A (en) Industrial control processor system
CA1151306A (en) Programmable controller
EP0157075B1 (en) Modular data processing system
CA1244556A (en) Multiple port communications adapter apparatus
US4231087A (en) Microprocessor support system
US4228495A (en) Multiprocessor numerical control system
JP3982716B2 (en) Programmable controller using ladder diagram macro instructions
EP0343988B1 (en) Data processing apparatus with selective instruction prefetching
GB2040520A (en) Simulation of commands by remote control in a data processing system
GB1593053A (en) Data processing apparatus
CA1080364A (en) Microprogrammed control of foreign processor control functions
EP0135753A2 (en) Storage selection override apparatus for a multi-microprocessor implemented data processing system
CA1197017A (en) Modular programmable controller
US4015245A (en) Biprogrammable electronic accounting machine
CA1180817A (en) Modular programmable controller
KR910009263B1 (en) Programable controller
CA1175575A (en) Programmable controller with multiple functions

Legal Events

Date Code Title Description
MKEX Expiry