AU626009B2 - Shunt regulator - Google Patents

Shunt regulator Download PDF

Info

Publication number
AU626009B2
AU626009B2 AU30457/89A AU3045789A AU626009B2 AU 626009 B2 AU626009 B2 AU 626009B2 AU 30457/89 A AU30457/89 A AU 30457/89A AU 3045789 A AU3045789 A AU 3045789A AU 626009 B2 AU626009 B2 AU 626009B2
Authority
AU
Australia
Prior art keywords
regulator
shunt
output
power
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
AU30457/89A
Other versions
AU3045789A (en
Inventor
David Robert Brooks
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Magellan Corp Australia Pty Ltd
Original Assignee
Magellan Corp Australia Pty Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Magellan Corp Australia Pty Ltd filed Critical Magellan Corp Australia Pty Ltd
Priority to AU30457/89A priority Critical patent/AU626009B2/en
Priority claimed from PCT/AU1989/000035 external-priority patent/WO1989007295A1/en
Publication of AU3045789A publication Critical patent/AU3045789A/en
Application granted granted Critical
Publication of AU626009B2 publication Critical patent/AU626009B2/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Landscapes

  • Rectifiers (AREA)

Description

-r 'I' OPI DATE 25/08/89 AOJP DATE 28/09/89 APPLN. ID 30457 89
PCT
PCT NUMBER PCT/AU89/00035 INTERNATIONAL APPLICATION PUBLISHED UNDER THE PATENT COOPERATION TREATY (PCT) (51) International Patent Classification 4 i erni n al lic fin N t r iD er: WO 89/ 07295 1/613 Al 43) rn al li n ugust 1989 (10,08,89) (21) International Application Number: PCT/AU89/00035 (22) International Filing Date: 3 February 1989 (03.02.89) (31) Priority Application Number: PI 6580 (32) Priority Date: (33) Priorirz Ceu',try: 4 February 1988 (04,02.88) (81) Designated Stat/s: AT, AT (European patent), AU, BB, BE (Europearn patent), BG, BJ (OAPI patent), BR, CF (OAPi patent), CG (OAPI patent), CH, CH (European patent), CM (OAPI patent), DE, DE (European patent), DK, FI, FR (European patent), GA (OAPI patent), GB, GB (European patent), HU, IT (European patent), JP, KP, KR, LK, LU, LU (European patent), MC, MG, ML (OAPI patent), MR (OA- PI patent), MW, NL, NL (European patent), NO, RO, SD, SE, SE (European patent), SN (OAPI patent), SU, TD (OAPI patent), TG (OAPI patent), US.
Published With international search report.
(71) Applicant (for all designated States except US); MAG- ELLAN CORPORATION (AUST,) PTY. LTD, [AU/ AU]; 1st Floor, 184 St. Georges Terrace, Perth, W.A.
6000 (AU), (72) Inventor; and Inventor/Applicant (for US only) :BROOKS, David, Robert [GB/AU]; 1st Floor, 184 St. Georges Terrace, Perth, W,A. 6000 (AU), (74) Agent: EDWD, WATERS SONS; 50 Queen Street, Melbourne, VIC 3000 (AU), (54)Title: SHUNTREGULATOR MOS Trwvistbr Requiator
A
(57) Abstract A regulator is disclosed adapted for shunt operation comprising means for regulating a supply voltage or current by diverting excess electrical energy without utilising a voltage drop resistive means.
Ti- WO 89/07295 PCT/AU89/00035 1 SHUNT REGULATOR Field of Invention The present invention relates to the field of power regulation. More particularly, the invention relates to a regulator useful in apparatus intended to receive electrical power from an external, alternating magnetic field. Most particularly the invention relates to a regulator adapted for substantially total integration on a single VLSI "chip".
Examples of practical devices falling into the above categories would include baggage identification tags, personnel security badges, electronic locks and keys, remote-controlled actuators, and "smart" credit cards.
Prior Art In apparatus adapted to receive power from an external magnetic field, a particular problem has been to compensate for variations in the field intensity at different points in space. This causes the apparatus to receive variable amounts of electrical power.
For such applications, the so-called "shunt" regulator configuration is usually preferred, for the following reasons: a) The shunt regulator possesses inherent ability to control its input voltage. Regulators such as the "series" type can control only their output, while the input voltage may rise to dangerous levels. The series-type regulators are therefore not desirable when the regulator is to be included with the remainder of the required circuitry, on a single VLSI "chip", as such chips are highly susceptible to damage by over-voltages. The shunt regulator by comparison, operates by imposing an additional load on its power source, sufficient to prevent the input voltage from rising above the intended value.
b) When the power available is only just sufficient to permit operation of the device, it is desirable that the regulator circuit itself should consume a minimum of additional power. Series regulators generally consume significant amounts of power in their own operation, i WO 89/07295 PCT/AU89/00035 2 while a shunt regulator may consume almost no power, as the shunt element in Fig. 1) is essentially turned off.
Several prior-art shunt regulators have been disclosed.
US 4,614,906 discloses the use of a shunt regulator to permit a plurality of loads to be connected across a single, high-voltage supply.
US 4,103,219 discloses a DC supply, rather than a resonant, AC supply. Essentially it follows the known configuration of Figure 1.
US 3,551,745 discloses the addition of an over-voltage trip to a conventional shunt regulator.
US 3,229,185 discloses an AC supply, although nq resonant (it is a conventional transformer). It discloses means of improving the performance of the well-known Zener diode type of shunt regulator.
US 3,141,124 discloses additional loads switched into a (untuned) transformer circuit by Silicon Controlled Rectifier devices. These latter regulators are unsuitable for implementation in VLSI chips.
The principal elements of a shunt regulator, according to prior art, are shown in Figure 1.
The known shunt regulator consists of a DC power source, S, of uncertain voltage, connected through a resistance R, to output terminals, 0, at which there is provided a stabilised voltage. The output voltage is sensed by the amplifier A, and compared to a known reference voltage, V, (developed by a zener diode, band-gap circuit, or the like). The amplifier develops an error voltage, proportional to the difference between the output and reference voltages. This error voltage serves to control the load L (which may take the form of a large transistor, or other power-absorbing device).
It can be seen that the current passing through R will be the sum of that delivered to the load at O, plus that drawn by the controlled load L. The controlling action is provided by adjusting the current through L so as to r AU 9 0 0 0 3 PCTA1 -/00036 S3 ECEIVE 8 JAN 1990 cause a voltage drop across R. This reduces the incoming voltage S to the desired output voltage, D.
Either the Output or Reference voltages may be attenuated by a resistive voltage divider circuit, before reaching the amplifier A, if desired.
It is apparent from the figure that all parts of the circuit, except the input resistor R, are subjected to the output voltage D, rather than the (higher) input voltage S. Hence, the shunt regulator serves to protect its input circuitry from over-voltages.
As can be seen, the prior art regulators do not readily lend tnemselves to integratability due to the use of large chip area consuming components such as the resistor,
R.
A further disadvantage of certain prior art shunt regulators is apparent from consicdiation of Figure 2, which shows a regulator according to Figure 1, now modified to accept power from a resonant source LC. It will be apparent that the rectifier D is required to carry not only the "useful" current (ie that ultimately delivered to the load at 0) but also the "waste" power dissipated in the regulator load L. Thus the rectifier must be made larger than otherwise necessary. Similarly, the reservoir capacitor C must be increased in size, to contain the output voltage "ripple" due to the additibnal current drawn by the shunt regulator.
Objects of the Present Invention An object of the present invention is to alleviate the disadvantages of the prior art.
A further object of the present invention is to provide an efficient means of supply voltage regulation for inductively powered devices.
A further object of the present invention is to provide a regulator adapted for integration using VLSI techniques.
further object of he pesent ivt provide a shunt regulat or-- -iT does not require a 7 -b-l7TITE T
,;I
ii:_-ii.L -1 PCT/AU89/0003f WO 89/07295 4 Summary of the Invention The present invention provides in one form, a regulator adapted for shunt operation comprising means for regulating a supply voltage or current by diverting excess electrical energy.
The regulator of the present invention may provide, wherein said energy is current.
The regulator of the present invention may provide, wherein said shunt operation occurs without utilizing a voltage drop resistive means.
The regulator of the present invention may provide, wherein said regulator is operatively coupled to a resonant inductive means.
The regulator of the present invention may provide, 1 wherein the inductive means receives a magnetic power field and provides a signal for regulation by said regulator The regulator of the present invention may provide, wherein said regulating means includes shunt means and rectifier means.
The regulator of the present invention may provide, wherein the shunt means comprises means for selectively providing a variable magnitude current path for diverting said excess energy.
The regulator of the present invention may provide, wherein said' rectifier means comprises diode means coupled with charge storage means for providing a filtered output.
The regulator of the present invention may provide, wherein the current paths used for regulation and for useful output are separated, and further wherein the rectifier means is in the useful output path.
The regulator of the present invention may provide, wherein said rectifier means is provided between said shunt means and the regulator output.
The regulator of the present invention may provide an error amplifier (as more fully described hereinafter, and exemplified in the amplifier of Figures 1 to 3) which may take the form of a voltage comparator and a Switched-Capacitor Filter (SCF).
i i WO 89/07295 PCT/AU89/00035 5 The regulator of the present invention may provide the output stage of the SCF to be adapted to provide a drive voltage to the shunt load device over more than half the period of the input AC waveform.
The present invention also provides, in another form, an integratable regulator comprising inductive means for receiving an impinging magnetic field, shunting means adapted to divert excess power received by said inductive means and rectifier means coupled with charge storage means for providing a filtered output.
The integratable regulator described above may not include a resistive element for dissipating said excess power.
The present invention may provide a regulator wherein the regulating action is obtained by placing a load across a tuned circuit, so causing an apparent reduction in the "Q-factor" of said tuned circuit, thereby reducing the voltage appearing across said tuned circuit.
0 The present invention also provides, in another form, a regulator adapted to provide a predetermined voltage at its output comprising, in combination, a tuned circuit including means for receiving an impinging magnetic powering field, and a shunt regulator including reference voltage means and sensor means adapted to provide a control signal to a shunt for dissipating excess power, wherein said shunt regulator further includes rectifier and charge storage means for respectively 3 rectifying said powering field and supplying said predetermined voltage.
The present invention also provides, in yet another form, an integratable regulator adapted to provide a predetermined voltage at its output comprising: a tuned circuit including inductive means for receiving an applied magnetic power field, .nd a shunt regulator including comparator means, for
A
WO 89/07295 PCT/AU89/00035 6 comparing an output voltage and a reference voltage and providing a shunt control signal, shunt means for shunting power in response to said shunt control signal and rectifier and charge storage means for stabilising said output voltage, wherein said shunt means is ji;'taposed said tuned circuit in order to shield the remainder of said integratable regulator from excess power and said shunt regulator is adapted to shunt excess power when said output voltage exceeds said predetermined voltage in order to maintain said voltages substantially equal.
The present invention also provides, in another form, an integratable shunt regulator comprising shunt means adapted to receive an input voltage and provide, as an output, a predetermined voltage by way of shunting voltage in excess of said predetermined voltage, and rectifier and charge storage means adapted to receive said predetermined voltage and, respectfully, rectify, filter and store said predetermined voltage and provide, as an output, a substantially stable supply voltage.
The shunt means described above may further include comparator means adapted to provide a controlling signal for shunting said voltage in excess of said predetermined voltage, the comparison being determined based on said output and a reference voltage.
Preferred embodiments of the present invention will now be described with reference to the accompanying drawings, wherein: Figures 1 and 2 show prior art arrangements, and Figures 3 and 4 show preferred embodiments of the present invention.
It should be noted that for simplicity the present disclosure is made with reference to a "negative ground" configuration. As would be understood by the skilled a S89/07295 PCT/AU89/00035 O 89/07295 addressee, a "positive ground" configuration is equally possible, by reversing component polarities, and is to be understood as falling within the scope of the present invention. Likewise the present disclosure is made with reference to a CMOS implementation, while other forms (such as NMOS, bipolar, etc.) are also feasible, as would be appreciated by those skilled in the art.
Figure 2 shows a regulator configuation which has dispensed with resistor R.
The combination of two, known, circuits (the resonant power pick-up circuit and the shunt regulator) are seen to yield a circuit inherently protected against over-voltages. The elimination of the large resistor R is a further advantage.
With reference to Figure 2, as compared to Figure 1, the original DC power source has been replaced by a tuned capacitor power pick-up circuit LC for receiving an impinging magnetic powering field with a rectifier D and reservoir capacitor C. A well-known half-wave rectifier circuit is shown, however any standard rectifier configuration may be used.
The omitted resistor R has had its place taken by the tuned circuit LC, which is very loosely coupled to the AC power source (probably being some significant distance from it), In this situation, the voltage developed across LC will be that induced by the imposed magnetic field, multiplied by the "Q"-factor of the LC circuit. This "Q"-factor iS highly dependent on the load applied to the LC circuit.
The function of the arrangement shown in Figure 2 may be considered by realising that the impinging magnetic field will deliver a certain amount of energy to the circuit LC, in each AC cycle. The voltage of the tuned circuit will therefore rise, until an equal amount of energy is removed, in each cycle, by the combined loads at L and C, The adjustable load L may therefore act to control the supply voltage in a manner similar to the circuit of Figure 1.
L
WO 89/07295 PCT/AU89/00035 wo 89107295 -8- Conveniently, the tuned source LC will be designed according to the following criteria: a) It should be resonant at the desired operating frequency.
b) It should be designed for substantially optimum power transfer (ie an "impedanr match") to the useful load 0, in the absence of the regulating element L.
This condition may be recognised by comparing the "Q-factor" of the circuit LC alone (the "unloaded with the "Q-factor" in the presence of the useful load 0 (the "loaded With optimal matching, the loaded Q will be half the unloaded Q.
If the above criteria is met, it has been found that the regulating action occurs by a combination of 3 mechanisms, in cooperation: a) excess energy is diverted into the load L b) the Q-factor of LC is reduced, so lowering the voltage seen c) the power-match to the load 0 is progressively reduced from optimum, so that less power is transferred to 0.
The combination ,f these effects has the result that, as input power (ie magnetic field strength) is increased, power dissipation in the load L rises to a maximum, and then reduces. By contrast, the dissipation in a conventional shunt regulator will increase continually as the input field strength increases, thereby causing possible overhetling problems.
It has been observed that in the arrangement of Figure 2, the rectifier D will conduct during only a small portion (the 'conduction angle') of the entire AC cycle.
The width of this conduction angle will depend on the value of the reservoir capacitor C, and on the total load current.
Since the requisite total energy per cycle must still be delivered, the smaller the angle, the greater the peak current through the rectifier D.
If the load L is to absorb energy throughout the AC WO 89/07295 PCT/AU89/00035 9 cycle, additional current must be supplied (during that portion of the AC cycle when the rectifier does not conduct) by the charge remaining on the capacitor C. Hence the voltage at C will fall by an excessive amount before C is charged again on the next cycle. The effect is to increase both the conduction angle and the output-voltage 'ripple'.
If, however, the amplifier is adapted to 'turn on' the load L only while the rectifier is conducting, excessive load on the capacitor C may be avoided but at the expense of a short 'conduction' angle, for L. As with the rectifier, this translates into high peak currents in L, and the need for a larger device to handle them. Further, the rectifier D must be of a size sufficient to carry not only the "useful" output current to 0, but also the worst-case additional load through the regulator L. This can cause a considerable size increase when realising the device.
Figure 3 shows a regulator (an improvement on Figure 2) wherein the current paths used for voltage regulation (through and for useful output (through D and S C) are separated. The use of a transistor (especially a MOS transistor) directly connected across the tuned circuit has been shown to confer significant benefits in the operation of such a shunt regulator, permitting the voltage regulating and power-delivery functions to be separated, with consequent size reductions to both groups of components.
This yields especial benefits if the device is to be implemented in a VLSI assembly, In the schematic, shown in Figure 3, the load L is shown as a P-channel MOS transistor, to demonstrate the particular suitability of this circuit for VLSI implementation. However, a bipolar transistor or other suitable device would also serve, Circuit operation is as follows The gate of L is biased to some value between GND and V+ (by a similar amplifier arrangement to that of Figure When AC signal swings negative from GND, the transistor's gate is more positive than its channel, and no current flows. When the WO 89/07295 PCT/AU89/00035 10 "AC" end of the transistor's channel swings above the gate voltage, the transistor begins to conduct. Since the AC signal exhibits a sinusoidal voltage about GND, the higher the gate voltage, the shorter the period ('conduction angle') during which the AC signal is above the gate voltage, and L conducts. Furthermore, the AC point rises to a lesser voltage above the gate, thus causing L to conduct less heavily.
The transistor therefore constitutes an adjustable load, as desired. It operates, as before, by loading the tuned circuit. It is to be noted that the resonant nature of the supply circuit LC, ensures that the waveform at AC remains substantially sinusoidal, in the presence of the intermittent loads presented by L and D.
It is apparent that not only does the current through L bypats, and accordingly not load, the rectifier D or the capacitor C, but also that the conduction angle of the load L may be varied at will, independently of that of the rectifier D. The components D and C may therefore be designed solely to handle the "useful load" delivered at 0, while the transistor L is desired independently, to absorb sufficient power to exert adequate control.
Since the conduction angle at L may be increased to almost 180°, to achieve maximum loading, the peak current Sthrough L may be limited to a relatively modest value, This permits a reasonably sized transistor to be used at L, It is possible to replace the single transistor L, by a parallel pair of transistors, of complementary polarities, In this case, the two transistors will conduct 0 on opposite half-cycles of the AC waveform, and the total conduction angle can approach 3600.
Alternatively, the device hereinafter described may be employed to increase the conduction angle of a single transistor beyond 180 degrees, An alternative embodiment of the present invention will now be described, with reference to Figure 4, which shows an embodiment designed for an application as followsi i f WO 89/07295 PCT/AU89/00035 11 Powering frequency: 132kHz Required Output: 5V at Figure 4 shows a complete power supply stage, including a Synchronous Rectifier, the subject of a copending Application, entitled "Integratable Synchronous Rectifier", filed 19th November, 1987 by the present applicant as Australian Provisional Patent Application No.
PI 5507. Detailed circuit forms, appropriate to a 3-micron CMOS process, are given in the PSPICE file as hereinafter described. (PSPICE, an industry standard circuit simulation program, is published by MicroSim Corporation, USA).
In the example, a further design aim was to eliminate the usual, large DC output capacitor. The example circuit is capable with only the small reservoir capacitor CRL3, of stabilising its output voltage, within IV of target, and of correcting within 100uS, for input-voltage changes of 2:1, and for load resistance changes of 3:1.
The circuit configuration of Figure 4 is derived from that of Figure 3, with the following changes: a) A Synchronous Rectifier (the subject of the copending Application) has been included, said Rectifier being placed in the negative supply rail, rather than (as in Figure 3) in the positive rail.
b) The error amplifier has been embodied as a voltage comparator and a SCF.
C) The circuit has been arranged so that all MOS transistors used in the power-processing circuits are of a single polarity (here, N-channel). This permits the VLSI chip to be laid out with no "well" boundaries near the power circuits, thereby conferring enhanced resistance to "latch-up", in view of the need to drive circuit nodes outside the power-supply rail voltages. N-channel transistors may be preferred for the power-processing circuits, due to their higher carrier mobility, which results in a N-channel device being typically 3 times smaller than a P-channel transistor designed for similar duty.
i i WO 89/07295 PCT/AU89/00035 12 Circuit operation will be described, with te "rence to Figure 4. VIN represents the voltage induced in the coil L1 by the external AC magnetic field. RLS represents the ohmic losses associated with Ll. Cl is the tuning capacitor.
X3, Ml, M2, and M3 represent a Synchronous Rectifier, whose operation is described in the copending Application PI 5507.
The shunt load (L in Figure 3) is the transistor MREG, which conducts during those portions of the AC cycle when its Source is at a more negative voltage than its Gate.
Since the said Source follows the AC wave, while the Gate is held at a substantially constant value, an adjustment of the Gate voltage will serve to vary the portion Of the AC wave during which MREG conducts. In the example, this voltage is developed by the SCF comprising the pass-gates MFl, MF2, MF3, and the capacitors CIN, CLAG, CLEAD. This circuit serves to integr&te the digital pulses from the comparator x4, which compares the output voltage with a reference (assumed to be obtained from a Band-Gap, or other standard circuit). It may be noted that circuit economy is obtained by utilising the clock signal already developed for the Synchronous Rectifier to operate the SCF, via the BOOST block, The latter is a conventional non-overlapping 2-phase clock generator, whose output stages are arranged to develop voltages above the positive supply rail, thereby enabling the trarsmission gates MFl, etc., to transfer voltages approaching the full rail value.
The SCF is a conventional 3-component arrangement, in which CIN simulates a resistor, and provides a basic integration function with CLAG, CLEAD simulates a second resistor, and introduces a small phase-advance into the filter characteristic, which speeds up the circuit's response to disturbances.
Note particularly the division of CLEAD into two parts, as shown. In practice, CLEAD1 is partially embodied in the stray gate/channel capacitance of MREG, and WO 89/07295 PCT/AU89/00035 13 additional capacitors are used to adjust the values of CLEAD1 and CLEAD2. With the driving clocks phased as shown, the r'itch MF2 is closed during the bulk of the AC cycle, while the switches MFI, MF3 are closed only briefly, during the conduction period of the Synchronous Rectifier. Observe further, that during such conduction period, the Source of MREG is substantially at zero volts (being connected to the negative rail via the Synchronous Rectifier). During this brief period, the charges on CLAG and CLEAD equilibrate, while CIN assumes either zero or a maximal value, according to the state of the comparator X4. As the Synchronous Rectifier ceases conduction, the charges on CIN and CLEAD equilibrate, while CLAG is isolated. As the AC cycle proceeds, the Source of MREG swings positive (attaining a maximum value of substantially twice the positive rail).
Since part of CLEAD is returned to that Source, it follows that the Gate of CLEAD receives an additional positive charge, tending to keep MREG in conduction longer than would be the case were CLEAD returned entirely to the negative rail. This device increase the fraction of the AC cycle during which M'IHEG can conduct, so increasing the energy which tie regulator can remove from the tuned circuit. This permits a small transistor to be used at MREG, for a given regulating action.
The following text is an implementation of the embodiment shown in Figure 4 for PSPICE.
Resonant, Regulated Supply (SUPPLY4.CIR] Mk-IV Version, using SCF and boosted NMOS clocks in Regulator loop Test for Line Regulation .option itlS-0 limpts-1000 .Lib..\3micron.lib ;5emiconductor library file (MOS Device Models) .i ji- "i p
I
WO 89/07295 PCT/AU89/00035 14 .SUBCKT synrect 10 11 12 13 ;The Synchronous Ret~tifier proper *Nodes are: 10 11 12 13 +ve Rail Ac Input Switch-Input Driver ml 11 13 0 0 ntarg w- 1.800u 1=5u ;The actual rectifying switch Longer, to take high *vol tages m2 13 12 0 0 ntarg w=12u 1=3u ;The driving Buffer m3 10 12 13 10 ptarg w=36u 1=3u ;P-channel wider, to even drive
ENDS
.SUBCKT comparator 10 11 12 13 ;Voltage Comparator *Nodes are: 10 11 12 13 *+ve Rail Non-Inv In Output Invt In
M
ml m3 rn4 M5 m6 m7 *M8 Smn9 The "~real"~ comparator ptarg w=3u 1=5u ;First Input ptarg w=3u 1=8u ptarg w-3u 1=5u ;Seco'nd Input ptarg w-3u 1-8u ptarg wm11u 1-8u ;Current Source ptarg w=22u 1-4u ;The Balanced Pair ptarg w-22u 1-4u ntarg w=6u 1-15u ;Output Stage ntarg w"6u 1-15u (Current mirror) r'se r si For faster 1e9 13 11 simulation: quickie comp.
;So no floating nodes ;Simulate from con~rolled switches compsw s2 12 0 11 13 qompsw .model compsw vswitch(ronm1e4 roff-le9 von-0.01 voff,-0.O1)
ENDS
WO 89/07295 PCT/AU89/00035 NMOS Clock Booster non overlapping pair Fast, "dummy" hot-clock source See BOOST.CIR for the full circuit .model topsw vswitch (ron-1e4 roff-1e9 von-0.1 .model botsw vswitch (ron-1e4 roff-1e9 von---1.0 voff--0.l) .subckt esense side 20 21 22 24 25 23 22 20 21 1.0 rirad 23 0 1e9 stop 24 25 23 0 topsw sbottom 25 0 0 23 botsw cout 25 0 100ff *SUBCKT boost 1 10 12 13 ;Half the driver ;Transfer the input vol tage ;No floating nodes ;Output switches ;Finite switching time ;*Vdd IN Out+ Out- -Develop the "hot-clock" vol tage eboost 2 0 1 0 1.4 xl 1 10 13 x2 10 0 12
ENDS
2 12 side 2 13 side ;The driver proper The Full Regulator yin vst ;The primary AC source 1 34 ac, 2.0 132khz sin(0 2.0 132khz) 34 32 sin(0 -1.0 132khz 227.28uS) ;Induced AC voltage ;Step in Input ampi.
-The main resonant components and their losses 11 32 33 48.5uH ris ci1 r cp 1.7 3OnF 6200
WO'
I
8907295 PCT/AU89/00035 16
I
x2 1 2 3 15 synrect ;Synchronous rectifier X2 1 2 3 0 comparator ;Rectifier Driver The SCF Regulator Filter NB While AC swings high, the 2 caps. are pat-alleled, so minimising over-voltage effects due to charge-pumping from MREG's channel mreg 1 14 2 0 ntarg w=3000u 1-3u proper ;The shunt regulator* It carries only Vdd (each dimn.) x20 1 mfl 12 mf2 13 mf3 14 cin *c),ead clag x4 1 vref rtop 1 rbot 0 rl 1 cres I.
17 13 14 16 13 14 18 boost 0 ntarg 0 ntarg 0 ntarg 0 5. OpF 0 2. OpF Clock~ Driver ;SCF switch no. 1 2 3 ;Input capacitor ;Phase-advance, with Cgs of Shunt trans.
;The main phase-lag 16 0 lOpF 11 comparator dc 2.5V lMeg iMeg Shunt Regulator ;Test Voltage ;Voltage Reference ;Feedback Sense 1000 56nF ;Useful load 25nmW at ;Output reservoir cap.
to be Run .probe v(l) v(2) id(mreg) i(vin) v(32) 3$ v(12) v(13) v(1,4) v(15) v(16) v(17) v(18) .tran lus 350us end *1 WO 89/07295 PCT/AU89/00035 17 NMOS Clock Booster non-overlapping pair [BOOST.CIR] Vdd 1 0 Vin 10 0 pulse(0 5 iOn 2n 2n 60n 140n) .Lib 3micron.lib an iOn 200n .probe .subckt biginv 1 nml 1 2 3 1 ptarg 2 0 2 3 0 ntarg ends .subckt sznlinv 1 nl 1 2 3 1 ptarg n2 0 2 3 0 ntarg cd 0 3 100ff ends 2 3 ;Wide Inverter 2 3 ;Small Inverter ;Short delay .subckt driver 1 2 8 3 biginv 4 srnlinv ;The High-Voltage Clock Driver (inverting) ;The delay chain ;The delay allows CB to charge, before boost ;Output "diode" ;Boost cap.
x3 1 x 4 1 x 5 1 nid 3 cb 7 ends 5 srnlinv 6 smlinv 7 biginv 8 0 ntarg w=20u 30 0f f .subckt norgate 1 2 3 4 ml 1 2 5 1 ptarg mn2 5 3 4 1 ptarg m3 4 2 0 0 ntarg m4 4 3 0 0 ntarg ends ;2-input NOR gate WO 89/ 07295 PCI/A U89/00035 18 x12 x13 x14 x16 mi ml12 rl r1 smli v norgate norgate smlinvl smlinvl driver driver ;The Mead/Conway clock circuit 21 0 22 0 1e7 1e7 nslow 1=5u w=Su ;DUMMy loads nslow 1=5u. ;Show how high a pass transistor can pull end L

Claims (17)

1. A regulator adapted for shunt operation, said regulator being operatively coupled to resonant inductive means, said regulator obtaining input power from said inductive means, said regulator comprising regulating means for regulating output power by shunting said input power; said regulator having separate current paths for shunt current and output current. 2 A regulator as claimed in Claim 1 which is integratable.
3. A regulator as claimed in Claim 1, wherein said regulating means includes means for controlling Ihe apparent "Q-factor" of said resonant inductive means.
4. A regulator as claimed in Claim 1, wherein the inductive means is adapted to i: .o receive a magnetic powering field and provide a powering signal as said input power for regulation by said regulator. i i 5, A regulator as claimed in Claim 4, wherein the inductive means is adapted to initially match the load to yield substantially maximum power-transfer and as the field increases, becomes progessiveiy mis-matched; the mis-match serving to provide a further limitation on the power being delivered to the load.
6. A regulator as claimed in Claim 3, wherein said inductive means is adapted to receive a magnetic powering field and initially match the load to yield substantially maximum power-transfer and as the field increases, becomes progessively mis- matched; the mis-match serving to provide a further limitation on the power being delivered to the load. I 7, A regulator as claimed In Claim 1 having a rectifier means arranged in the output current path. _O
8. A regulator as claimed in Claim 7, wherein said rectifier means comprises diode means coupled with charge storage means for providing a filtered output,
9. A regulator as claimed in Claim 8, wherein said regulating means includes means for selectively providing a variable magnitude current path for diverting said excess energy. A regulator as claimed in Claim 9, wherein said ',i 1 ans for selectively providing a variable magnitude current path for diverting said excess energy comprises at least one MOS transistor,
11. A regulator as claimed In any one of Claims 1 to 6, wherein said diversion Is in the form of current. 12, A regulator as claimed in any one of Claims 1 to 6, wherein said regulating means includes shunt means and rectifier means.
13. A regulator as claimed in Claim 12, wherein said rectifier means is provided between said shunt means and the regulator output. 14, A regulator as claimed in ;,iy one of Claim 1 to 6, comprising transistors of the same polarity to provide improved immunity against latch-up, 00
15. An integratable regulator comprising Inductive means for receiving an impinging magnetic field and provide Input power shunting means adapted to divert excess power of said Input power provided by said inductive means; rectifier means coupled with said inductive means and with charge storage means 'p for providing a filtered output; said regulator having separate paths for the excess power and the output power, k I 21
16. An integratable regulator as claimed in Claim 15, wherein the regulator does not include a series resistive element for dissipating said excess power.
17. An integratable regulator as claimed in Claim 15 or 16, wherein said shunting and rectifier means are arranged in parallel.
18. A regulator adapted to provide a predetermined voltage at its output comprising, in combination a tuned circuit including means for receiving an impinging magnetic powering field said powering field being provided as input power; and a shunt regulating circuit adapted to shunt said input power, said circuit including rectifier and charge storage means for respectively rectifying and supplyig said predetermined voltage said circuit further including separate paths for shunted input power and said predetermined voltage; said shunt regulating circuit further including reference voltage means and sensor means adapted to provide a control signal to said shunt for dissipating excess input power. S 0 19, A regulator as claimed In Claim 18, wherein said excess input power is in the form of unrectified power. A regulator as claimed In Claim 18 or 19, wherein said sensor means comprises a voltage comparator and a Switched-Capacitor Filter.
21. A regulator as claimed in Claim 20, wherein said Switohed-Capacitor Filter Is adapted to provide a drive signal to said shunt throughout substantially the entire period of the applied AC waveform.
22. A regulator as claimed in Claim 21, in combination with a Synchronous Rectifier, o' 1 S ^l L- 11 r 22
23. A regulator as claimed in Claim 22, wherein the Synchronous Rectifier and the Switched-Capacitor Filter are arranged to operate using the same clock signals.
24. An integratable regulator adapted to provide a predetermined voltage at its output comprising: a tuned circuit including inductive means for receiving an applied magnetic powering field and providing input power; and a shunt regulating circuit having separate paths for excess power and output power, said circuit including comparator means for comparing an output voltage and a reference voltage and providing a shunt control signal, shunt means for shunting excess power in response to said shunt control signal, rectifier and charge storage means for stabilising said output voltage, wherein said shunt means is juxtaposed said tuned circuit in order to shield the remainder of said integratable regulator from excess input power; and said shunt regulating circuit is adapted to shunt excess input power when said output voltage exceeds said predetermined voltage in order to maintain said output and predetermined voltages substantially equal, An Integratable shunt regulator comprising shunt means adapted to receive an Input voltage from a resonant inductive source and provide, as an output, a predetermined voltage by way of shunting excess energy for maintaining said predetermined voltage; and rectifier and charge storage means adapted to receive said predetermined voltage 0* and respectively, rectify and filter and store sPld predetermined voltage for providing, as an output, a substantially stable supply voltage. '9 26, An Integratable shunt regulator as claimed In Claim 25, wherein the shunt means further Includes comparator means adapted to pro..de a controlling signal for shunting said excess energy, the comparison being determined based on said stable supply voltage output and a reference voltage. 23
27. A regulator as claimed In any one of Claims 1 to 6, 15 to 16, 18 to 19, and 24 to 26 substantially embodied in a VLSI chip form, D~ATED this 23rd day of March, 1 992. WATERMARK PATENT TRADEMARK ATTORNEYS THE ATRIUM 290 BURWOOD ROAD HAWTHORN VICTORIA 3122 AUSTRALIA LJDIRCTS/ML DOC 013 AU3045789,WPC in.. S S I! C 5.5. ge ,w in Sin in H C. S 11 S S 5* S S. C S C 59 C C S 9*
AU30457/89A 1988-02-04 1989-02-03 Shunt regulator Ceased AU626009B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU30457/89A AU626009B2 (en) 1988-02-04 1989-02-03 Shunt regulator

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
AUPI658088 1988-02-04
AUPI6580 1988-02-04
PCT/AU1989/000035 WO1989007295A1 (en) 1988-02-04 1989-02-03 Shunt regulator
AU30457/89A AU626009B2 (en) 1988-02-04 1989-02-03 Shunt regulator

Publications (2)

Publication Number Publication Date
AU3045789A AU3045789A (en) 1989-08-25
AU626009B2 true AU626009B2 (en) 1992-07-23

Family

ID=31891641

Family Applications (1)

Application Number Title Priority Date Filing Date
AU30457/89A Ceased AU626009B2 (en) 1988-02-04 1989-02-03 Shunt regulator

Country Status (1)

Country Link
AU (1) AU626009B2 (en)

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2173623A (en) * 1985-04-10 1986-10-15 The General Electric Co Plc Transaction system

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2173623A (en) * 1985-04-10 1986-10-15 The General Electric Co Plc Transaction system

Also Published As

Publication number Publication date
AU3045789A (en) 1989-08-25

Similar Documents

Publication Publication Date Title
CA1318350C (en) Shunt regulator
US6477065B2 (en) Resonant gate driver
US7265525B2 (en) Self-driven scheme for synchronous rectifier having no body diode
US8890368B2 (en) Systems and methods for power transfer based on resonance coupling of inductors
US5173849A (en) Integratable synchronous rectifier
EP2340511B1 (en) Contactless interface with supply voltage regulating circuit
EP0680148A2 (en) Low power clock circuit
CN109716637A (en) For the current protection integrated transformer driver of DC-DC converter to be isolated
CA2038077A1 (en) Medium voltage static switch
US7906953B2 (en) Boosting technique for a bi-directional switch in a power converter
US20140056039A1 (en) Method and Apparatus for AC-to-DC Power Conversion
US20190372569A1 (en) Drive Voltage Booster
AU626009B2 (en) Shunt regulator
US7196892B2 (en) Method and apparatus for isolating RFI, EMI, and noise transients in power supply circuits
Pathak et al. High-voltage triboelectric energy harvesting using multi-shot energy extraction in 70-V BCD process
KR101822491B1 (en) Voltage adjusting circuit and method for operating the same
EP0389515B1 (en) Integratable synchronous rectifier
US7542315B2 (en) Active rectifier
KR19980702933A (en) Integrated circuit full-wave rectifier
US11594959B1 (en) Switched capacitor circuit with passive charge recycling
US5883505A (en) Driver circuit for MOS transistor switches in switching regulators and related methods
US20060109697A1 (en) Synchronous rectification mode dc-to-dc converter power supply device
US8254152B2 (en) High-voltage-resistant rectifier with standard CMOS transistors
US20080054986A1 (en) Resonant-Current-Source Gate Drive for Simultaneous Operation of Thyristors Using Alternating-Current in the Resonant Circuit
JPH01321723A (en) Fet series circuit