WO2020041049A1 - Drive strength calibration for multi-level signaling - Google Patents

Drive strength calibration for multi-level signaling Download PDF

Info

Publication number
WO2020041049A1
WO2020041049A1 PCT/US2019/046409 US2019046409W WO2020041049A1 WO 2020041049 A1 WO2020041049 A1 WO 2020041049A1 US 2019046409 W US2019046409 W US 2019046409W WO 2020041049 A1 WO2020041049 A1 WO 2020041049A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
driver
feedback signal
output
drive strength
Prior art date
Application number
PCT/US2019/046409
Other languages
French (fr)
Inventor
Peter Mayer
Wolfgang Anton SPIRKL
Michael Dieter RICHTER
Martin Brox
Thomas Hein
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to EP19851272.5A priority Critical patent/EP3841578A4/en
Priority to KR1020217007263A priority patent/KR102455958B1/en
Priority to KR1020227035230A priority patent/KR20220142542A/en
Priority to CN201980052529.9A priority patent/CN112543976B/en
Publication of WO2020041049A1 publication Critical patent/WO2020041049A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/147Voltage reference generators, voltage or current regulators; Internally lowered supply levels; Compensation for voltage drops
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1057Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • G11C11/221Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements using ferroelectric capacitors
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • G11C11/225Auxiliary circuits
    • G11C11/2273Reading or sensing circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5657Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using ferroelectric storage elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/02Detection or location of defective auxiliary circuits, e.g. defective refresh counters
    • G11C29/021Detection or location of defective auxiliary circuits, e.g. defective refresh counters in voltage or current generators
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/02Detection or location of defective auxiliary circuits, e.g. defective refresh counters
    • G11C29/022Detection or location of defective auxiliary circuits, e.g. defective refresh counters in I/O circuitry
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/02Detection or location of defective auxiliary circuits, e.g. defective refresh counters
    • G11C29/028Detection or location of defective auxiliary circuits, e.g. defective refresh counters with adaption or trimming of parameters
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/12005Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details comprising voltage or current generators
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/1201Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details comprising I/O circuitry
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/44Indication or identification of errors, e.g. for repair
    • G11C29/4401Indication or identification of errors, e.g. for repair for self repair
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/148Details of power up or power down circuits, standby circuits or recovery circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1063Control signal output circuits, e.g. status or busy flags, feedback command signals
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1069I/O lines read out arrangements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1084Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/109Control signal input circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1096Write circuits, e.g. I/O line write drivers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/565Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using capacitive charge storage elements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2207/00Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
    • G11C2207/22Control and timing of internal memory operations
    • G11C2207/2254Calibration
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/38Response verification devices
    • G11C29/42Response verification devices using error correcting codes [ECC] or parity check

Definitions

  • the following relates generally to a system that includes at least one memory device and more specifically to drive strength calibration for multi-level signaling of a memory device.
  • Memory devices are widely used to store information in various electronic devices such as computers, wireless communication devices, cameras, digital displays, and the like. Information is stored by programing different states of a memory device. For example, binary devices may store one of two states, often denoted by a logic 1 or a logic 0. In other devices, more than two states may be stored. To access the stored information, a component of the device may read, or sense, at least one stored state in the memory device. To store
  • a component of the device may write, or program, the state in the memory device.
  • Non-volatile memory e.g., FeRAM
  • Volatile memory devices may lose their stored state over time unless they are periodically refreshed by an external power source.
  • Non-binary modulation schemes in which modulation symbols each represent more than one bit of information, may be referred to, as multi-level modulation schemes, and signaling techniques in accordance with such modulation schemes may be referred to as multi-level signaling.
  • Some memory devices may use multi-level signaling to exchange information with other devices, and drivers may be used to drive multi-level signals across communications channels. Solutions for calibrating the drive strength of a driver for multi- level signaling may be desired.
  • FIG. 1 illustrates an example of a system that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • FIG. 2 shows a block diagram of a device that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • FIG. 3 A shows a block diagram of a system that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • FIG. 3B illustrates voltage distributions associated with drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • FIG. 4 shows a block diagram of a device that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • FIG. 5 illustrates a process that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • FIGs. 6 through 7 illustrate a method or methods that support drive strength calibration for multi-level signaling in accordance with the teachings herein.
  • a memory device may communicate with another device (e.g., a host device for the memory device such as a graphics processing unit (GPET), general purpose GPET
  • a host device for the memory device such as a graphics processing unit (GPET), general purpose GPET
  • GPGPET central processing unit
  • CPET central processing unit
  • multi-level signaling e.g., signaling that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information per modulation symbol.
  • a channel may couple a pin of the memory device with a pin of the other device.
  • the channel may be a data channel and may couple a data pin (e.g., DQ pin) of the memory device with a corresponding pin of the other device.
  • the channel may be unidirectional or bi-directional, and the memory device may act as a transmitting device for some access operations (e.g., for read operations) or as a receiving device for some access operations (e.g., for write operations), or both, with the other device correspondingly acting as a receiving device or a transmitting device for some access operations.
  • the transmitting device— whether the memory device or the other device— may drive the channel using a driver.
  • the driver may be configured (e.g., calibrated or trained) for multi-level (e.g., non-binary) signaling in accordance with the techniques described herein.
  • the drive strength (e.g., impedance) of the driver may be calibrated independently for each symbol (e.g., voltage level) of the modulation scheme used for multi-level signaling, independently of other drivers for other channels, or both.
  • the transmitting device may configure the driver to drive the channel (e.g., by driving an output pin of the transmitting device) toward a desired voltage level in accordance with a multi-level modulation scheme.
  • the driver may drive the channel toward the desired voltage level using an initial drive strength (e.g., a default or other initial drive strength associated with the desired voltage level), and the receiving device may provide a feedback signal that indicates a resulting voltage of the channel relative to a reference voltage (e.g., a target or ideal voltage) for the desired voltage level.
  • an initial drive strength e.g., a default or other initial drive strength associated with the desired voltage level
  • a reference voltage e.g., a target or ideal voltage
  • the transmitting device may determine an adjusted (e.g., calibrated) drive strength for the driver specific to the desired voltage level based on the feedback signal. For example, the transmitting device may adjust (e.g., sweep) the drive strength of the driver until the feedback signal indicates that the voltage of the channel has reached or crossed the reference voltage (e.g., transitioned from being less than the reference voltage to being greater than or equal to the reference voltage, or from being greater than the reference voltage to being less than or equal to the reference voltage).
  • the transmitting device may adjust (e.g., sweep) the drive strength of the driver until the feedback signal indicates that the voltage of the channel has reached or crossed the reference voltage (e.g., transitioned from being less than the reference voltage to being greater than or equal to the reference voltage, or from being greater than the reference voltage to being less than or equal to the reference voltage).
  • the transmitting device may determine the adjusted drive strength for the desired voltage level based on (e.g., as whether it is equal to) the drive strength corresponding to (e.g., concurrent with, coincident with, or otherwise resulting in) the voltage of the channel reaching, exceeding, or crossing the reference voltage.
  • the transmitting device may configure the driver to use (e.g., have, be set at) the adjusted drive strength when later driving the channel to (or toward) the desired voltage level of the modulation scheme.
  • the transmitting device may store (e.g., in a mode register) an indication of the adjusted drive strength.
  • the driver may comprise multiple legs, each leg being associated with (e.g., having) a corresponding amount of impedance, and the transmitting device may adjust the drive strength by adjusting the quantity of selected (e.g., activated) legs of the driver.
  • the transmitting device may store (e.g., as an indication of the adjusted drive strength) the quantity of legs of the driver to select when subsequently driving the channel to (or toward) the desired voltage level of the modulation scheme.
  • the driver may later and independently be similarly calibrated for one or more other voltage levels of the modulation scheme.
  • the driver may be calibrated (e.g., independently) for at least some if not each intermediate voltage level of the multi-level modulation scheme (e.g., each voltage level of the modulation scheme other than the lowest and highest voltage levels).
  • Independent calibration of the driver for at least some if not each intermediate voltage level may beneficially compensate for non-linearities of the driver (e.g., a non-linear impedance) across the range of voltage levels of the modulation scheme.
  • the driver may be calibrated independent of any other driver, which may beneficially compensate for variations across channels (e.g., variations in channel impedance or other channel characteristics).
  • the techniques herein may improve (e.g., normalize, equalize, increase, or maximize) data eye margins for one or more symbols (e.g., voltage levels) of the modulation scheme, which may, for example, improve the reliability and data rate (e.g., baud rate or bit rate) of multi -rate signaling over the channel.
  • symbols e.g., voltage levels
  • the techniques herein may improve (e.g., normalize, equalize, increase, or maximize) data eye margins for one or more symbols (e.g., voltage levels) of the modulation scheme, which may, for example, improve the reliability and data rate (e.g., baud rate or bit rate) of multi -rate signaling over the channel.
  • FIGs. 6 and 7 include flowcharts that relate to drive strength calibration for multi-level signaling.
  • FIG. 1 illustrates an example of a system 100 that includes devices that support drive strength calibration for multi-level signaling in accordance with aspects disclosed herein.
  • the system 100 may include an external memory controller 105, a memory device 110, and a plurality of channels 115 coupling the external memory controller 105 with the memory device 110.
  • the system 100 may include one or more memory devices, but for ease of description the one or more memory devices may be described as a single memory device 110.
  • the system 100 may include aspects of an electronic device, such as a computing device, a mobile computing device, a wireless device, or a graphics processing device.
  • the system 100 may be an example of a portable electronic device.
  • the system 100 may be an example of a computer, a laptop computer, a tablet computer, a smartphone, a cellular phone, a wearable device, an internet-connected device, or the like.
  • the memory device 110 may be a component of the system configured to store data for one or more other components of the system 100.
  • the system 100 is configured for bi-directional wireless communication with other systems or devices using a base station or access point.
  • the system 100 is capable of machine-type communication (MTC), machine-to- machine (M2M) communication, or device-to-device (D2D) communication.
  • MTC machine-type communication
  • M2M machine-to- machine
  • D2D device-to-device
  • At least portions of the system 100 may be examples of a host device.
  • a host device may be an example of a device that uses memory to execute processes such as a computing device, a mobile computing device, a wireless device, a graphics processing device, a computer, a laptop computer, a tablet computer, a smartphone, a cellular phone, a wearable device, an internet-connected device, some other stationary or portable electronic device, or the like.
  • the host device may refer to the hardware, firmware, software, or a combination thereof that implements the functions of the external memory controller 105.
  • the external memory controller 105 may be referred to as a host or host device.
  • system 100 is a graphics card.
  • a memory device 110 may be an independent device or component that is configured to be in communication with other components of the system 100 and provide physical memory addresses/space to potentially be used or referenced by the system 100.
  • a memory device 110 may be configurable to work with at least one or a plurality of different types of systems 100. Signaling between the components of the system 100 and the memory device 110 may be operable to support modulation schemes to modulate the signals, different pin designs for communicating the signals, distinct packaging of the system 100 and the memory device 110, clock signaling and synchronization between the system 100 and the memory device 110, timing conventions, and/or other factors.
  • the memory device 110 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
  • the memory device 110 may be configured to store data for the components of the system 100.
  • the memory device 110 may act as a slave-type device to the system 100 (e.g., responding to and executing commands provided by the system 100 through the external memory controller 105).
  • Such commands may include an access command for an access operation, such as a write command for a write operation, a read command for a read operation, a refresh command for a refresh operation, or other commands.
  • the memory device 110 may include two or more memory dice 160 (e.g., memory chips) to support a desired or specified capacity for data storage.
  • the memory device 110 including two or more memory dice may be referred to as a multi-die memory or package (also referred to as multi- chip memory or package).
  • the system 100 may further include a processor 120, a basic input/output system (BIOS) component 125, one or more peripheral components 130, and an input/output (I/O) controller 135.
  • the components of system 100 may be coupled with or in electronic communication with one another using a bus 140.
  • the processor 120 may be configured to control at least portions of the system 100.
  • the processor 120 may be a general-purpose processor, a digital signal processor (DSP), an application-specific integrated circuit (ASIC), a field-programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or it may be a combination of these types of components.
  • the processor 120 may be an example of a GPU, a GPGPU, a CPU, or a system on a chip (SoC), among other examples.
  • SoC system on a chip
  • the BIOS component 125 may be a software component that includes a BIOS operated as firmware, which may initialize and run various hardware components of the system 100.
  • the BIOS component 125 may also manage data flow between the processor 120 and the various components of the system 100, e.g., the peripheral components 130, the I/O controller 135, etc.
  • the BIOS component 125 may include a program or software stored in read-only memory (ROM), flash memory, or any other non-volatile memory.
  • the peripheral component(s) 130 may be any input device or output device, or an interface for such devices, that may be integrated into or with the system 100. Examples may include disk controllers, sound controller, graphics controller, Ethernet controller, modem, universal serial bus (USB) controller, a serial or parallel port, or peripheral card slots, such as peripheral component interconnect (PCI) or accelerated graphics port (AGP) slots.
  • the peripheral component(s) 130 may be other components as would be understood by persons of ordinary skill in the art as peripherals.
  • the I/O controller 135 may manage data communication between the processor 120 and the peripheral component(s) 130, input devices 145, or output devices 150.
  • the I/O controller 135 may manage peripherals that are not integrated into or with the system 100. In some cases, the I/O controller 135 may represent a physical connection or port to external peripheral components.
  • the input 145 may represent a device or signal external to the system 100 that may provide information, signals, or data to the system 100 or its components. This may include a user interface or interface with or between other devices. In some cases, the input 145 may be a peripheral that interfaces with system 100 via one or more peripheral components 130 or may be managed by the I/O controller 135.
  • the output 150 may represent a device or signal external to the system 100 configured to receive an output from the system 100 or any of its components. Examples of the output 150 may include a display, audio speakers, a printing device, or another processor on printed circuit board, etc. In some cases, the output 150 may be a peripheral that interfaces with the system 100 via one or more peripheral components 130 or may be managed by the I/O controller 135.
  • system 100 may be made up of general-purpose or special purpose circuitry designed to carry out their functions. This may include various circuit elements, for example, conductive lines, transistors, capacitors, inductors, resistors, amplifiers, or other active or passive elements, configured to carry out the functions described herein.
  • system 100 may include multiple drivers—such as off-chip drivers (OCDs)— which each may be coupled with or included in a device (e.g., the external memory controller 105 or the memory device 110) and used by the device to drive signals (e.g., multi-level signals) over a channel 115.
  • OCDs off-chip drivers
  • the memory device 110 may include a device memory controller 155 and one or more memory dice 160.
  • Each memory die 160 may include a local memory controller 165 (e.g., local memory controller l65-a, local memory controller 165-b, and/or local memory controller 165-/V) and a memory array 170 (e.g., memory array l70-a, memory array l70-b, and/or memory array 170-/V).
  • a memory array 170 may be a collection (e.g., a grid) of memory cells, with each memory cell being configured to store at least one bit of digital data. Additional features of memory arrays 170 and/or memory cells are further described with reference to FIG. 2.
  • the memory device 110 may be an example of a two-dimensional (2D) array of memory cells or may be an example of a three-dimensional (3D) array of memory cells.
  • a 2D memory device may include a single memory die 160.
  • a 3D memory device may include two or more memory dice 160 (e.g., memory die l60-a, memory die l60-b, and/or any quantity of memory dice 160-/V).
  • a plurality of memory dice 160-A may be stacked on top of one another.
  • memory dice 160-/V in a 3D memory device may be referred to as decks, levels, layers, or dies.
  • a 3D memory device may include any quantity of stacked memory dice 160-A (e.g., two high, three high, four high, five high, six high, seven high, eight high). This may increase the quantity of memory cells that may be positioned on a substrate as compared with a single 2D memory device, which in turn may reduce production costs, increase the performance of the memory array, or both.
  • different decks may share at least one common access line such that some decks may share at least one of a word line, a digit line, and/or a plate line.
  • the device memory controller 155 may include circuits or components configured to control operation of the memory device 110. As such, the device memory controller 155 may include the hardware, firmware, and software that enables the memory device 110 to perform commands and may be configured to receive, transmit, or execute commands, data, or control information related to the memory device 110. The device memory controller 155 may be configured to communicate with the external memory controller 105, the one or more memory dice 160, or the processor 120. In some cases, the memory device 110 may receive data and/or commands from the external memory controller 105.
  • the memory device 110 may receive a write command indicating that the memory device 110 is to store certain data on behalf of a component of the system 100 (e.g., the processor 120) or a read command indicating that the memory device 110 is to provide certain data stored in a memory die 160 to a component of the system 100 (e.g., the processor 120).
  • the device memory controller 155 may control operation of the memory device 110 described herein in conjunction with the local memory controller 165 of the memory die 160. Examples of the components included in the device memory controller 155 and/or the local memory controllers 165 may include receivers for
  • the device memory controller 155 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
  • the local memory controller 165 e.g., local to a memory die 160
  • the local memory controller 165 may be configured to control operations of the memory die 160.
  • the local memory controller 165 may be configured to communicate (e.g., receive and transmit data and/or commands) with the device memory controller 155.
  • the local memory controller 165 may support the device memory controller 155 to control operation of the memory device 110 described herein. In some cases, the memory device 110 does not include the device memory controller 155, and the local memory controller 165 or the external memory controller 105 may perform the various functions described herein. As such, the local memory controller 165 may be configured to communicate with the device memory controller 155, with other local memory controllers 165, or directly with the external memory controller 105 or the processor 120.
  • the device memory controller 155 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling (e.g., signaling that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information per modulation symbol).
  • multi-level signaling e.g., signaling that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information per modulation symbol.
  • the external memory controller 105 may be configured to enable communication of information, data, and/or commands between components of the system 100 (e.g., the processor 120) and the memory device 110.
  • the external memory controller 105 may act as a liaison between the components of the system 100 and the memory device 110 so that the components of the system 100 may not need to know the details of the memory device’s operation.
  • the components of the system 100 may present requests to the external memory controller 105 (e.g., read commands or write commands) that the external memory controller 105 satisfies.
  • the external memory controller 105 may convert or translate communications exchanged between the components of the system 100 and the memory device 110.
  • the external memory controller 105 may include a system clock that generates a common (source) system clock signal.
  • the external memory controller 105 may include a common data clock that generates a common (source) data clock signal. In some cases, the external memory controller 105 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
  • the external memory controller 105 or other component of the system 100, or its functions described herein, may be implemented by the processor 120.
  • the external memory controller 105 may be hardware, firmware, or software, or some combination thereof implemented by the processor 120 or other component of the system 100.
  • the external memory controller 105 is depicted as being external to the memory device 110, in some cases, the external memory controller 105, or its functions described herein, may be implemented by a memory device 110.
  • the external memory controller 105 may be hardware, firmware, or software, or some combination thereof implemented by the device memory controller 155 or one or more local memory controllers 165.
  • the external memory controller 105 may be distributed across the processor 120 and the memory device 110 such that portions of the external memory controller 105 are implemented by the processor 120 and other portions are implemented by a device memory controller 155 or a local memory controller 165. Likewise, in some cases, one or more functions ascribed herein to the device memory controller 155 or local memory controller 165 may in some cases be performed by the external memory controller 105 (either separate from or as included in the processor 120).
  • the components of the system 100 may exchange information with the memory device 110 using a plurality of channels 115.
  • the channels 115 may enable communications between the external memory controller 105 and the memory device 110.
  • Each channel 115 may include one or more signal paths or transmission mediums (e.g., conductors) between terminals associated with the components of system 100.
  • a channel 115 may include a first terminal including one or more pins or pads at external memory controller 105 and one or more pins or pads at the memory device 110.
  • a pin may be an example of a conductive input or output point of a device of the system 100, and a pin may be configured to act as part of a channel.
  • a pin or pad of a terminal may be part of to a signal path of the channel 115. Additional signal paths may be coupled with a terminal of a channel for routing signals within a component of the system 100.
  • the memory device 110 may include signal paths (e.g., signal paths internal to the memory device 110 or its components, such as internal to a memory die 160) that route a signal from a terminal of a channel 115 to the various components of the memory device 110 (e.g., a device memory controller 155, memory dice 160, local memory controllers 165, memory arrays 170).
  • channels 115 may be coupled with one or more drivers, which may be configured to drive multi-level signals over channels 115.
  • the drivers may be coupled with (and in some cases included in) a device of the system 100, such as the external memory controller 105 or the memory device 110.
  • the channels 115 may also each comprise one or more terminations configured to promote signal integrity.
  • a channel 115 may be low-level terminated (e.g., coupled via a resistive or other element to a ground reference or other voltage reference corresponding to a lowest voltage level of a modulation scheme) or high-level terminated (e.g., coupled via a resistive or other element to a supply voltage or other voltage reference corresponding to a highest logic level of a modulation scheme).
  • a driver may be configured to drive multi-level signals over a channel 115 when a device coupled with the driver acts as a transmitting device and configured to provide a high- or low-level termination for the channel 115 when the device coupled with the driver acts as a receiving device.
  • Channels 115 may be dedicated to communicating specific types of information.
  • a channel 115 may be an aggregated channel and thus may include multiple individual channels.
  • a data channel 190 may be x4 (e.g., including four signal paths), x8 (e.g., including eight signal paths), xl6 (including sixteen signal paths), etc.
  • the channels 115 may include one or more command and address (CA) channels 186.
  • the CA channels 186 may be configured to communicate commands between the external memory controller 105 and the memory device 110 including control information associated with the commands (e.g., address information).
  • the CA channel 186 may include a read command with an address of the desired data.
  • the CA channels 186 may be registered on a rising clock signal edge and/or a falling clock signal edge.
  • a CA channel 186 may include eight or nine signal paths.
  • the channels 115 may include one or more clock signal (CK) channels 188.
  • the CK channels 188 may be configured to communicate one or more common clock signals between the external memory controller 105 and the memory device 110. Each clock signal may be configured to adjust (e.g., oscillate) between a high state and a low state and coordinate the actions of the external memory controller 105 and the memory device 110.
  • the clock signal may be a differential output (e.g., a CK_t signal and a CK_c signal) and the signal paths of the CK channels 188 may be configured accordingly.
  • the clock signal may be single ended.
  • the clock signal may be a 1.5 GHz signal.
  • a CK channel 188 may include any quantity of signal paths.
  • the clock signal CK (e.g., a CK_t signal and a CK_c signal) may provide a timing reference for command and addressing operations for the memory device 110, or other system-wide operations for the memory device 110.
  • the clock signal CK therefore may be variously referred to as a control clock signal CK, a command clock signal CK, or a system clock signal CK.
  • the system clock signal CK may be generated by a system clock, which may include one or more hardware components (e.g., oscillators, crystals, logic gates, transistors, or the like).
  • the channels 115 may include one or more data (e.g., DQ) channels 190.
  • the data channels 190 may be configured to communicate data and/or control information between the external memory controller 105 and the memory device 110.
  • the data channels 190 may communicate information (e.g., bi-directional) to be written to the memory device 110 or information read from the memory device 110.
  • the data channels 190 may communicate signals that may be modulated using a variety of different modulation schemes (e.g., NRZ, PAM4).
  • the channels 115 may include one or more other channels 192 that may be dedicated to other purposes. These other channels 192 may include any quantity of signal paths.
  • the other channels 192 may include one or more write clock signal (WCK) channels.
  • WCK write clock signal
  • a write clock signal WCK e.g., a WCK t signal and a WCK c signal
  • WCK may also be referred to as a data clock signal WCK.
  • the WCK channels may be configured to communicate a common data clock signal between the external memory controller 105 and the memory device 110.
  • the data clock signal may be configured to coordinate an access operation (e.g., a write operation or read operation) of the external memory controller 105 and the memory device 110.
  • the write clock signal may be a differential output (e.g., a WCK t signal and a WCK c signal) and the signal paths of the WCK channels may be configured accordingly.
  • a WCK channel may include any quantity of signal paths.
  • the data clock signal WCK may be generated by a data clock, which may include one or more hardware components (e.g., oscillators, crystals, logic gates, transistors, or the like).
  • the other channels 192 may include one or more error detection code (EDC) channels.
  • EDC error detection code
  • the EDC channels may be configured to communicate error detection signals, such as checksums, to improve system reliability.
  • An EDC channel may include any quantity of signal paths.
  • an EDC channel may be configured to carry a feedback signal, such as a feedback signal related to the calibration of drivers used by the memory device 110 or another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
  • the channels 115 may couple the external memory controller 105 with the memory device 110 using a variety of different architectures.
  • the various architectures may include a bus, a point-to-point connection, a crossbar, a high-density interposer such as a silicon interposer, or channels formed in an organic substrate or some combination thereof.
  • the signal paths may at least partially include a high-density interposer, such as a silicon interposer or a glass interposer.
  • Signals communicated over the channels 115 may be modulated using a variety of different modulation schemes.
  • a binary-symbol (or binary-level) modulation scheme may be used to modulate signals communicated between the external memory controller 105 and the memory device 110.
  • a binary-symbol modulation scheme may be an example of a M-ary modulation scheme where M is equal to two.
  • Each symbol of a binary- symbol modulation scheme may be configured to represent one bit of digital data (e.g., a symbol may represent a logic 1 or a logic 0).
  • binary-symbol modulation schemes include, but are not limited to, non-retum-to-zero (NRZ), unipolar encoding, bipolar encoding, Manchester encoding, pulse amplitude modulation (PAM) having two symbols (e.g., PAM2), and/or others.
  • NRZ non-retum-to-zero
  • PAM pulse amplitude modulation
  • a multi-symbol (or multi-level) modulation scheme may be used to modulate signals communicated between the external memory controller 105 and the memory device 110.
  • a multi-symbol modulation scheme may be an example of a M-ary modulation scheme where M is greater than or equal to three.
  • Each symbol of a multi-symbol modulation scheme may be configured to represent more than one bit of digital data (e.g., a symbol may represent a logic 00, a logic 01, a logic 10, or a logic 11).
  • Examples of multi symbol modulation schemes include, but are not limited to, PAM4, PAM8, etc., quadrature amplitude modulation (QAM), quadrature phase shift keying (QPSK), and/or others.
  • a multi symbol signal (e.g., a PAM4 signal) may be a signal that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information.
  • Multi symbol modulation schemes and symbols may alternatively be referred to as non-binary, multi-bit, or higher-order modulation schemes and symbols.
  • devices that communicate via channels 115 using a multi-level modulation scheme may engage in a calibration (or training) routine to independently configure the drive strength of one or more associated drivers for one or more intermediate voltage levels of the multi-level modulation scheme. Doing so may equalize and thereby increase or maximize the separation between different voltage levels of the multi-level modulation scheme as driven during operation.
  • the drive strength of a driver may be independently calibrated for two intermediate voltages levels. More specifically in a PAM4 modulation scheme a lowest voltage (which may be referred to as L0) may comprise a first symbol and represent a first non-binary logic value (e.g., 00), a first intermediate voltage (which may be referred to as Ll) may comprise a second symbol and represent a second non-binary logic value (e.g., 01), a second
  • intermediate voltage (which may be referred to as L2) may comprise a third symbol and represent a third non-binary logic value (e.g., 10), and a highest voltage (which may be referred to as L3) may comprise a fourth symbol and represent a fourth non-binary logic value (e.g., 11).
  • the drive strength of a driver may be independently calibrated for Ll, L2, or both.
  • the lowest and highest voltages described herein, and particularly with reference to FIG. 3B, may be low or high relative to other reference voltages or signal levels in the system; such voltages may not be the lowest or highest voltages available or used by other parts of system 100.
  • FIG. 2 illustrates an example of a memory die 200 that supports drive strength calibration for multi-level signaling in accordance with various examples of the present disclosure.
  • the memory die 200 may be an example of the memory dice 160 described with reference to FIG. 1.
  • the memory die 200 may be referred to as a memory chip, a memory device, or an electronic memory apparatus.
  • the memory die 200 may include one or more memory cells 205 that are programmable to store different logic states. Each memory cell 205 may be programmable to store two or more states.
  • the memory cell 205 may be configured to store one bit of digital logic at a time (e.g., a logic 0 and a logic 1).
  • a single memory cell 205 may be configured to store more than one bit of digit logic at a time (e.g., a logic 00, logic 01, logic 10, or a logic 11).
  • a memory cell 205 may store a charge representative of the programmable states in a capacitor.
  • a memory cell 205 may include a capacitor that includes a dielectric material to store a charge representative of the programmable state.
  • other storage devices and components are possible. For example, nonlinear dielectric materials may be employed.
  • Operations such as reading and writing may be performed on memory cells 205 by activating or selecting access lines such as a word line 210 and/or a digit line 215.
  • digit lines 215 may also be referred to as bit lines. References to access lines, word lines and digit lines, or their analogues, are interchangeable without loss of understanding or operation.
  • Activating or selecting a word line 210 or a digit line 215 may include applying a voltage to the respective line.
  • the memory die 200 may include the access lines (e.g., the word lines 210 and the digit lines 215) arranged in a grid-like pattern.
  • Memory cells 205 may be positioned at intersections of the word lines 210 and the digit lines 215.
  • a word line 210 and a digit line 215 e.g., applying a voltage to the word line 210 or the digit line 215.
  • Accessing the memory cells 205 may be controlled through a row decoder 220 or a column decoder 225.
  • a row decoder 220 may receive a row address from the local memory controller 260 and activate a word line 210 based on the received row address.
  • a column decoder 225 may receive a column address from the local memory controller 260 and may activate a digit line 215 based on the received column address.
  • the memory die 200 may include multiple word lines 210, labeled WL_l through WL_M, and multiple digit lines 215, labeled DL_l through DL_N, where M and N depend on the size of the memory array.
  • a word line 210 and a digit line 215, e.g., WL_l and DL_3, the memory cell 205 at their intersection may be accessed.
  • the intersection of a word line 210 and a digit line 215, in either a two-dimensional or three-dimensional configuration, may be referred to as an address of a memory cell 205.
  • the memory cell 205 may include a logic storage component, such as capacitor 230 and a switching component 235.
  • the capacitor 230 may be an example of a dielectric capacitor or a ferroelectric capacitor.
  • a first node of the capacitor 230 may be coupled with the switching component 235 and a second node of the capacitor 230 may be coupled with a voltage source 240.
  • the voltage source 240 is a ground such as Vss.
  • the voltage source 240 may be an example of a plate line coupled with a plate line driver.
  • the switching component 235 may be an example of a transistor or any other type of switch device that selectively establishes or de-establishes (e.g., ceases) electronic communication between two components.
  • Selecting or deselecting the memory cell 205 may be accomplished by activating or deactivating the switching component 235.
  • the capacitor 230 may be in electronic communication with the digit line 215 using the switching component 235.
  • the capacitor 230 may be isolated from digit line 215 when the switching component 235 is deactivated, and the capacitor 230 may be coupled with digit line 215 when the switching component 235 is activated.
  • the switching component 235 may be or include a transistor and its operation may be controlled by applying a voltage to the transistor gate, where the voltage differential between the transistor gate and transistor source may be greater or less than a threshold voltage of the transistor.
  • the switching component 235 may be or include a p-type transistor or an n-type transistor.
  • the word line 210 may be in electronic communication with the gate of the switching component 235 and may
  • a word line 210 may be a conductive line in electronic communication with a memory cell 205 that may be used to perform access operations on the memory cell 205.
  • the word line 210 may be in electronic communication with a gate of a switching component 235 of a memory cell 205 and may be configured to control the switching component 235 of the memory cell.
  • the word line 210 may be in electronic communication with a node of the capacitor of the memory cell 205 and the memory cell 205 may not include a switching component.
  • a digit line 215 may be a conductive line that connects the memory cell 205 with a sense component 245.
  • the memory cell 205 may be selectively coupled with the digit line 215 during portions of an access operation.
  • the word line 210 and the switching component 235 of the memory cell 205 may be configured to couple and/or isolate the capacitor 230 of the memory cell 205 and the digit line 215.
  • the memory cell 205 may be in electronic communication (e.g., constant) with the digit line 215.
  • the sense component 245 may be configured to detect a state (e.g., a charge) stored on the capacitor 230 of the memory cell 205 and determine a logic state of the memory cell 205 based on the stored state.
  • the charge stored by a memory cell 205 may be small, in some cases.
  • the sense component 245 may include one or more sense amplifiers to amplify the signal output by the memory cell 205.
  • the sense amplifiers may detect small changes in the charge of a digit line 215 during a read operation and may produce signals corresponding to a logic state 0 or a logic state 1 based on the detected charge.
  • the capacitor 230 of memory cell 205 may output a signal (e.g., discharge a charge) to its corresponding digit line 215.
  • the signal may cause a voltage of the digit line 215 to change.
  • the sense component 245 may be configured to compare the signal received from the memory cell 205 across the digit line 215 to a reference signal 250 (e.g., reference voltage). The sense component 245 may determine the stored state of the memory cell 205 based on the comparison.
  • the sense component 245 may determine that the stored state of memory cell 205 is a logic 1 and, if the digit line 215 has a lower voltage than the reference signal 250, the sense component 245 may determine that the stored state of the memory cell 205 is a logic 0.
  • the sense component 245 may include various transistors or amplifiers to detect and amplify a difference in the signals.
  • the detected logic state of memory cell 205 may be output through column decoder 225 as output 255.
  • the sense component 245 may be part of another component (e.g., a column decoder 225, row decoder 220).
  • the sense component 245 may be in electronic communication with the row decoder 220 or the column decoder 225.
  • the local memory controller 260 may control the operation of memory cells 205 through the various components (e.g., row decoder 220, column decoder 225, and sense component 245).
  • the local memory controller 260 may be an example of the local memory controller 165 described with reference to FIG. 1.
  • one or more of the row decoder 220, column decoder 225, and sense component 245 may be co-located with the local memory controller 260.
  • the local memory controller 260 may be configured to receive commands and/or data from an external memory controller 105 (or a device memory controller 155 described with reference to FIG.
  • the local memory controller 260 may generate row and column address signals to activate the target word line 210 and the target digit line 215.
  • the local memory controller 260 may also generate and control various voltages or currents used during the operation of the memory die 200. In general, the amplitude, shape, or duration of an applied voltage or current discussed herein may be adjusted or varied and may be different for the various operations discussed in operating the memory die 200.
  • the local memory controller 260 may be configured to perform a write operation (e.g., a programming operation) on one or more memory cells 205 of the memory die 200.
  • a write operation e.g., a programming operation
  • a memory cell 205 of the memory die 200 may be programmed to store a desired logic state.
  • a plurality of memory cells 205 may be programmed during a single write operation.
  • the local memory controller 260 may identify a target memory cell 205 on which to perform the write operation.
  • the local memory controller 260 may identify a target word line 210 and a target digit line 215 in electronic communication with the target memory cell 205 (e.g., the address of the target memory cell 205).
  • the local memory controller 260 may activate the target word line 210 and the target digit line 215 (e.g., applying a voltage to the word line 210 or digit line 215), to access the target memory cell 205.
  • the local memory controller 260 may apply a first signal (e.g., voltage) to the digit line 215 during the write operation to store a first state (e.g., charge) in the capacitor 230 of the memory cell 205, and the first state (e.g., charge) may be indicative of a desired logic state.
  • the local memory controller 260 may be configured to perform a read operation (e.g., a sense operation) on one or more memory cells 205 of the memory die 200. During a read operation, the logic state stored in a memory cell 205 of the memory die 200 may be determined. In some cases, a plurality of memory cells 205 may be sensed during a single read operation.
  • the local memory controller 260 may identify a target memory cell 205 on which to perform the read operation.
  • the local memory controller 260 may identify a target word line 210 and a target digit line 215 in electronic communication with the target memory cell 205 (e.g., the address of the target memory cell 205).
  • the local memory controller 260 may activate the target word line 210 and the target digit line 215 (e.g., applying a voltage to the word line 210 or digit line 215), to access the target memory cell 205.
  • the target memory cell 205 may transfer a signal to the sense component 245 in response to biasing the access lines.
  • the sense component 245 may amplify the signal.
  • the local memory controller 260 may activate the sense component 245 (e.g., latch the sense component) and thereby compare the signal received from the memory cell 205 to the reference signal 250. Based on that comparison, the sense component 245 may determine a logic state that is stored on the memory cell 205.
  • the local memory controller 260 may communicate the logic state stored on the memory cell 205 to the external memory controller 105 (or the device memory controller 155) as part of the read operation.
  • accessing the memory cell 205 may degrade or destroy the logic state stored in a memory cell 205.
  • a read operation performed in DRAM architectures may partially or completely discharge the capacitor of the target memory cell.
  • the local memory controller 260 may perform a re-write operation or a refresh operation to return the memory cell to its original logic state.
  • the local memory controller 260 may re-write the logic state to the target memory cell after a read operation. In some cases, the re-write operation may be considered part of the read operation.
  • activating a single access line, such as a word line 210 may disturb the state stored in some memory cells in electronic communication with that access line. Thus, a re-write operation or refresh operation may be performed on one or more memory cells that may not have been accessed.
  • the memory die 200 illustrates a two-dimensional (2D) array of memory cells.
  • the memory device may include three-dimensional (3D) arrays or memory cells.
  • a 3D memory array may include two or more 2D memory arrays stacked on top of one another.
  • 2D memory arrays in a 3D memory array may be referred to as decks, levels, layers, or dies.
  • a 3D memory array may include any quantity of stacked 2D memory arrays (e.g., two high, three high, four high, five high, six high, seven high, eight high).
  • different decks may share at least one common access line such that some decks may share at least one of a word line 210 or a digit line 215.
  • Memory die 200 may include or be in electronic communication with one or more drivers for communicating with another device (e.g., a host device for a memory device 110 that includes memory die 200) using a multi-level modulation scheme.
  • a host device for a memory device 110 that includes memory die 200
  • a multi-level modulation scheme For example, data read from memory cells 205 may be communicated to the host device via one or more data (e.g., DQ) channels 190 using the multi-level modulation scheme, and data written to memory cells 205 may be received from the host device via one or more data channels 190 using the multi-level modulation scheme, and each data channel 190 may be driven by an associated driver.
  • DQ data channels 190 using the multi-level modulation scheme
  • each data channel 190 may be driven by an associated driver.
  • local memory controller 260 or another controller included in or coupled with a memory device 110 that includes memory die 200 may manage a calibration (or training) routine, from the perspective of either a transmitting device or a receiving device, to independently configure the drive strength of the one or more drivers for one or more intermediate voltage levels of the multi-level modulation scheme.
  • FIGs. 3A and 3B respectively illustrate an example of a driver calibration (or training) system 300-a and example voltage distributions 300-b for an associated driver calibration process, both of which support drive strength calibration for multi-level signaling in accordance with various examples of the present disclosure.
  • the driver calibration system 300-a may include a transmitting device 305 and a receiving device 310, each of which may implement aspects of the driver calibration process associated with voltage distributions 300- b.
  • the transmitting device 305 and the receiver each may be an example of a device as described with reference to FIG. 1.
  • the transmitting device 305 may be an example of an external memory controller 105 (e.g., a GPU), and the receiving device 310 may be an example of a memory device 110 (e.g., a graphics double data rate (GDDR) memory device), or vice versa.
  • a single device may at times act as a transmitting device 305 and at times act as a receiving device 310.
  • the transmitting device 305 and the receiving device 310 are shown in the example of driver calibration system 300-a as each coupled with one another via a first channel 1 l5-a and a second channel 115-b, but it is to be understood that the transmitting device 305 and the receiving device 310 may be coupled with one another and may exchange signals via any quantity of one or more channels 115.
  • the first channel 1 l5-a may be an example of a data channel 190 as described with reference to FIG.
  • the second channel 115-b may be an example of an EDC channel as described with reference to FIG. 1, but it is to be understood that the first channel 1 l5-a and the second channel 115-b may each be any kind (e.g., same or different) of channel 115.
  • the transmitting device 305 may include a driver 315 and a transmitting controller 320.
  • the transmitting controller 320 may be coupled with the driver 315 (e.g., via a bus or any other type of connection).
  • the transmitting controller 320 may include or be implemented by aspects of one or more of an external memory controller 105, a device memory controller 155, a local memory controller 165, or a processor 120, as described with reference to FIG. 1.
  • the transmitting controller 320 may be operable to configure and operate the driver 315, including to calibrate (e.g., train) and configure the drive strength of the driver 315 and to cause the driver 315 to drive the first channel 1 l5-a to or toward a desired voltage level of a multi-level modulation (or signaling) scheme.
  • driver calibration system 300-a As included within the transmitting device 305, it is to be understood that the driver 315 may in some cases be partially or entirely external to the transmitting device 305. In some cases, the driver 315 may be an OCD.
  • the driver 315 may be coupled with the first channel 1 l5-a and may be configured to drive the first channel 1 l5-a to various voltages in accordance with a modulation scheme.
  • the driver 315 may be coupled with an output pin of the transmitting device 305 that is included in the first channel 1 l5-a, and the driver 315 may drive the first channel 1 l5-a to a voltage by driving the output pin to the voltage.
  • the driver 315 may have a configurable (e.g., adjustable) drive strength.
  • the drive strength of the driver 315 may correspond to a configurable (e.g., adjustable) impedance (e.g., output or source impedance) of the driver 315.
  • the drive strength of the driver 315 may be correlated with (e.g., inversely proportional) to the output impedance of the driver 315—that is, a decreased output impedance may correspond to an increased drive strength of the driver 315, and an increased output impedance may correspond to a decreased drive strength of the driver 315.
  • the receiving device 310 may include a comparison circuit 325, a reference generator 330, and a receiving controller 335.
  • the comparison circuit 325 may be coupled with the reference generator 330 and the receiving controller 335, and the reference generator 330 may also be coupled with the receiving controller 335.
  • the comparison circuit 325 may be coupled with the first channel 1 l5-a and may be configured to sense the voltage of the first channel 1 l5-a (e.g., by sensing the voltage of an input pin of the receiving device 310 that is included in the first channel 1 l5-a).
  • the comparison circuit 325 may also be configured to sense a reference voltage generated by the reference generator 330, and to compare the voltage of the first channel 115 -a to the reference voltage.
  • the comparison circuit 325 may comprise a comparator.
  • the comparison circuit 325 may generate an output signal based on comparing the voltage of the first channel 1 l5-a to the reference voltage. For example, the comparison circuit 325 may generate an output signal that indicates whether the voltage of the first channel 1 l5-a is higher than or lower than the reference voltage.
  • the receiving controller 335 may determine a desired reference voltage and may be operable to configure the reference generator 330 to generate the desired reference voltage, which may be a signaling reference voltage or a training reference voltage, or any other kind of reference voltage.
  • the receiving controller 335 may receive the output signal generated by the comparison circuit 325 and may generate a feedback signal based on the output signal.
  • the receiving controller 335 may be coupled with the second channel 115-b and may transmit the feedback signal to the transmitting controller 320, which may also be coupled with the second channel 115-b, via the second channel 115-b.
  • the feedback signal may indicate whether the voltage of the first channel 1 l5-a is higher than or lower than the reference voltage.
  • the feedback signal may indicate a symbol (e.g., a logic value) interpreted by the receiving device 310 (e.g., by the receiving controller 335) based on the voltage of the first channel 1 l5-a.
  • the receiving controller 335 may include or be implemented by aspects of one or more of an external memory controller 105, a device memory controller 155, a local memory controller 165, or a processor 120, as described with reference to FIG. 1.
  • the driver 315 may undergo calibration for multi-level signaling in accordance with the techniques described herein.
  • FIG. 3B illustrates example voltage distributions 300-b for a driver calibration process in the context of a PAM4 modulation scheme.
  • a lowest voltage level L0 comprises a first symbol and represents a first non-binary logic value (e.g., 00)
  • a first intermediate voltage level Ll may comprises a second symbol and represents a second non binary logic value (e.g., 01)
  • a second intermediate voltage level L2 comprises a third symbol and represents a third non-binary logic value (e.g., 10)
  • a highest voltage level L3 comprises a fourth symbol and represents a fourth non-binary logic value (e.g., 11).
  • Voltage L0 may be any voltage level configured to be interpreted by a system (e.g., a system 100 as described with reference to FIG. 1) as the lowest voltage level of the modulation scheme.
  • L0 may correspond to a ground reference or a lowest (whether negative or non-negative) supply voltage of the system.
  • L0 may correspond to a voltage level in between the ground reference or lowest (whether negative or non-negative) supply voltage of the system and highest supply voltage of the system.
  • L0 may correspond to a non-negative voltage between ground and the highest supply voltage of the system (e.g., the highest supply voltage of the system may be 1.2V, and L0 may be 0.6V).
  • the driver 315 may be calibrated for L0 (e.g., the strength of the driver 315 when driving a channel 115 to L0 may be calibrated) based on an external resistor, which may be a high-precision external resistor.
  • Voltage L3 may be any voltage configured to be interpreted by the system as the highest voltage level of the modulation scheme, and thus, in a PAM4 modulation scheme, may be a fourth voltage level that is higher than the other three voltage levels of the modulation scheme.
  • L3 may correspond to the highest supply voltage of the system, which may be referred to as VDD (e.g., VDD may be 1.2V, and L3 may be 1.2V).
  • calibrating the driver 315 for generate L3 e.g., calibrating the strength of the driver 315 when driving the channel to L3 may be unnecessary, as the channel 115 may be high-level terminated.
  • calibrating the driver 315 for generate L0 e.g., calibrating the strength of the driver 315 when driving the channel to L0
  • calibrating the driver 315 for generate L0 may be any voltage configured to be interpreted by the system as the highest voltage level of the modulation scheme, and thus, in a PAM4 modulation scheme, may be a fourth voltage level that is higher than the
  • the driver 315 may be calibrated for L3 (e.g., the strength of the driver 315 when driving a channel 115 to L3 may be calibrated) based on an external resistor, which may be a high-precision external resistor.
  • Voltage Ll and voltage L2 may each be any voltage configured to be interpreted by the system as an intermediate voltage level of the modulation scheme (e.g., between L0 and L3).
  • ideal or target values for Ll or L2 may be determined based at least in part on L0 and L3. For example, either the transmitting controller 320 or the receiving controller 335 (or both) may determine target values for Ll and L2.
  • the target values for Ll and L2 may be values that result in a uniform spacing of modulating symbols of the operative modulation scheme (e.g., voltage levels that are evenly or uniformly distributed in voltage, meaning separated by uniform voltage differences) and thus may be obtained based on the difference between the highest voltage level of the modulation scheme and the lowest voltage of the modulation scheme and the quantity of intermediate voltages of the modulation scheme.
  • a uniform spacing of modulating symbols of the operative modulation scheme e.g., voltage levels that are evenly or uniformly distributed in voltage, meaning separated by uniform voltage differences
  • a target value for Ll may be 0.8V and a target value for L2 may be 1.0V, as these values for Ll and L2 result in each of L0, Ll, L2, and L3 being separated from any immediately higher or lower voltage level by the same voltage difference 0.2V.
  • the voltage separation between voltage levels of a modulation scheme may be referred to as a symbol height, and thus the target values for intermediate voltage levels such as Ll and L2 may be those that result in a uniform (e.g., matched, substantially identical, within a threshold range, or otherwise desired) symbol height for one or more symbols of the modulation scheme.
  • the driver 315 may produce voltage levels in accordance with initial distribution 350. For example, when the driver 315 drives the first channel 115-a to L 1 using an initial drive strength for L 1 , the resulting voltage of the first channel 1 l5-a may be Ll’, and when the driver 315 drives the first channel 1 l5-a to L2 using an initial drive strength for L2, the resulting voltage of the first channel 115-a may be L2’ .
  • the driver 315 may have a non-linear impedance at different output voltages, and thus, the modulation symbols (e.g., voltage levels) of initial distribution 350 may be non-uniformly spaced (e.g., evenly or uniformly distributed in voltage, meaning separated by uniform voltage differences). For example, a greater voltage difference may exist between L2’ and L3 than between LL and L2’, and a greater voltage difference may exist between LL and L2’ than between L0 and LL.
  • a calibration process in accordance with the techniques herein may conform (or at least improve the conformance of) the intermediate voltage levels of the modulation scheme as generated by the driver 315 with the corresponding target (or ideal) values and thereby equalize (and thus increase or maximize) the data eye margin for each associated modulation symbol.
  • the calibration process may use one or more training reference voltages, which may be voltage references corresponding to the target values of the intermediate voltage levels.
  • training reference voltage TR1 may correspond to the target value of Ll (e.g., 0.8V)
  • training reference voltage TR2 may correspond to the target value of L2 (e.g., 1.0V).
  • the receiving controller 335 may determine the target values for Ll and L2 or receive an indication of the target value for Ll and L2 from the transmitting controller 320.
  • the receiving controller 335 may configure each training reference voltage to align with the respective target value.
  • the target values of Ll and L2 and thus the respective training reference voltages may be preconfigured and stored (e.g., through trim parameters, mode registers, or fuse settings at the transmitting device 305 or receiving device 310).
  • Calibration of the driver 315 may progress through the one or more intermediate voltage levels of the modulation scheme in any order. For example, as one option the driver 315 may first be trained with a first voltage level (e.g., a highest or lowest intermediate voltage level), and training may then progress through other intermediate voltage levels in order of decreasing or increasing voltage.
  • a first voltage level e.g., a highest or lowest intermediate voltage level
  • the transmitting controller 320 may determine an initial voltage level for training and an order of voltage level for training based on a voltage level trained based on a precision external resistor (e.g., if a lowest voltage level of the modulation scheme is trained based on the precision external resistor, the transmitting controller 320 may determine the lowest intermediate voltage level as the initial voltage level for training, and if a highest voltage level of the modulation scheme is trained based on the precision external resistor, the transmitting controller 320 may determine the highest intermediate voltage level as the initial voltage level for training).
  • a precision external resistor e.g., if a lowest voltage level of the modulation scheme is trained based on the precision external resistor, the transmitting controller 320 may determine the lowest intermediate voltage level as the initial voltage level for training, and if a highest voltage level of the modulation scheme is trained based on the precision external resistor, the transmitting controller 320 may determine the highest intermediate voltage level as the initial voltage level for training).
  • the driver 315 may first be trained with respect to Ll.
  • the transmitting controller 320 may configure the driver 315 to drive the first channel 1 l5-a to Ll using an initial (e.g., default) drive strength for Ll.
  • the receiving controller 335 may configure the reference generator 330 to generate a reference voltage corresponding to TR1 (e.g., 0.8V).
  • the driver 315 may drive the first channel 1 l5-a (e.g., by driving an associated output pin of the transmitting device 305) toward Ll, using the initial drive strength, for one or more symbol durations or burst lengths, and the comparison circuit 325 may compare the resulting voltage of the first channel 1 l5-a (e.g., by monitoring the voltage of an associated input pin of the receiving device 310) to the reference voltage corresponding to TR1.
  • the voltage of the first channel 1 l5-a as driven by the driver 315 using the initial drive strength for Ll— that is, Ll’— may be higher or lower than the target value for Ll .
  • LL may be lower than TR1 by some amount, as shown in initial distribution 350.
  • the comparison circuit 325 may transmit to the receiving controller 335 an indication that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR1, and the receiving controller 335 may transmit to the transmitting controller 320 a feedback signal indicating that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR1.
  • the transmitting controller 320 may adjust the drive strength of the driver 315 (e.g., by adjusting the impedance of the driver 315) based on the feedback signal. For example, if the feedback signal indicates that the voltage of the first channel 1 l5-a is lower than TR1, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to increase the voltage of the first channel 1 l5-a (conversely, if the feedback signal indicates that the voltage of the first channel 1 l5-a is higher than TR1, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to decrease the voltage of the first channel H5-a).
  • the transmitting controller 320 may determine the transmitting controller 320 .
  • the feedback signal may indicate that the voltage of the first channel 1 l5-a has reached or crossed the value of TR1 by changing state or logic value (e.g., the voltage at an input pin of the transmitting device 305 that is included in the second channel 115-b may change from a first level to a second level).
  • the driver 315 when driving the first channel 1 l5-a to Ll, the driver 315 may be configured (e.g., by the transmitting controller 320) to use (e.g., have) the adjusted drive strength (e.g., adjusted impedance).
  • the adjusted drive strength e.g., adjusted impedance
  • the value of the Ll when driven by the driver 315 using the adjusted drive strength may align with TR1 (at least to a greater degree than LL in initial distribution 350).
  • the driver 315 may be trained for L2.
  • the transmitting controller 320 may configure the driver 315 to drive the first channel 1 l5-a to L2 using an initial (e.g., default) drive strength for L2.
  • the receiving controller 335 may configure the reference generator 330 to generate a reference voltage corresponding to TR2 (e.g., 1.0V).
  • the driver 315 may drive the first channel 1 l5-a (e.g., by driving an associated output pin of the transmitting device 305) toward L2, using the initial drive strength for L2, for one or more symbol durations or burst lengths, and the comparison circuit 325 may compare the resulting voltage of the first channel 1 l5-a (e.g., by monitoring the voltage of an associated input pin of the receiving device 310) to the reference voltage corresponding to TR2.
  • the voltage of the first channel 1 l5-a as driven by the driver 315 using the initial drive strength for L2— that is, L2’— may be higher or lower than the target value for L2.
  • L2’ may be lower than TR2 by some amount, as shown in initial distribution 350.
  • the comparison circuit 325 may transmit to the receiving controller 335 an indication that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR2, and the receiving controller 335 may transmit to the transmitting controller 320 a feedback signal indicating that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR2.
  • the transmitting controller 320 may adjust the drive strength of the driver 315 (e.g., by adjusting the impedance of the driver 315) based on the feedback signal. For example, if the feedback signal indicates that the voltage of the first channel 1 l5-a is lower than TR2, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to increase the voltage of the first channel 1 l5-a (conversely, if the feedback signal indicates that the voltage of the first channel 1 l5-a is higher than TR2, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to decrease the voltage of the first channel H5-a).
  • the feedback signal indicates that the voltage of the first channel 1 l5-a is lower than TR2
  • the transmitting controller 320 may adjust the drive strength of the driver 315 so as to increase the voltage of the first channel 1 l5-a (conversely, if the feedback signal indicates that the voltage of the first channel 1 l5-a is higher than TR2, the transmitting controller 320 may
  • the transmitting controller 320 may determine the transmitting controller 320 .
  • the feedback signal may indicate that the voltage of the first channel 1 l5-a has reached or crossed the value of TR2 by changing state or logic value (e.g., the voltage at an input pin of the transmitting device 305 that is included in the second channel 115-b may change from a first level to a second level).
  • the driver 315 when driving the first channel 1 l5-a to L2, the driver 315 may be configured (e.g., by the transmitting controller 320) to use (e.g., have) the adjusted drive strength (e.g., adjusted impedance).
  • the adjusted drive strength e.g., adjusted impedance
  • the value of the L2 when driven by the driver 315 using the adjusted drive strength may align with TR2 (at least to a greater degree than L2’ in initial distribution 350).
  • the transmitting controller 320 may sweep (e.g., adjust the strength progressively in one direction) the strength (e.g. impedance) of the driver 315 while driving the first channel 1 l5-a. In some examples, this may occur with the comparison circuit 325 monitoring (e.g., continuously) the resulting voltage of the first channel 1 l5-a and the receiving controller 335 providing (e.g., continuously) a feedback signal, until the feedback signal changes state (e.g., logical value).
  • a given voltage level e.g., Ll or L2
  • the transmitting controller 320 may adjust the strength (e.g., impedance) of the driver 315 in stepwise fashion according to one or more discrete increments, and the receiving controller 335 may provide a discrete feedback signal for each increment.
  • the transmitting controller 320 may receive a first feedback signal for the initial drive strength of the driver 315, then adjust the drive strength of the driver 315 by a first discrete increment, receive a second corresponding feedback signal, then adjust the drive strength of the driver 315 by a second discrete increment (e.g., identical in magnitude to the first discrete increment or based on (proportional to) a difference between the voltage of the first channel 1 l5-a and the target value as may be indicated by the first feedback signal), then receive a third corresponding feedback signal, and so on, until the transmitting controller 320 receives a feedback signal indicating that the voltage of the first channel 1 l5-a has reached or crossed the target value for the given voltage level (e.g., TR1 or TR2).
  • a second discrete increment e.g., identical in magnitude to the first discrete increment or based on (proportional to) a difference between the voltage of the first channel 1 l5-a and the target value as may be indicated by the first feedback signal
  • the second channel 115-b may include a pin (e.g., an EDC pin) at the transmitting device 305, and the feedback signal may comprise a high or low voltage at the pin.
  • the transmitting controller 320 may adjust the strength (e.g. impedance) of the driver 315— either by sweeping (e.g., continuously) or in discrete increments— until detecting a change in voltage at the pin (e.g., a change from the low voltage to the high voltage at the pin), as the change in voltage at the pin may indicate that the voltage of the first channel 1 l5-a has reached or crossed the target value for the given voltage level (e.g., TR1 or TR2).
  • a change in voltage at the pin e.g., a change from the low voltage to the high voltage at the pin
  • the transmitting device 305 may be a memory device
  • the receiving device 310 may be a host device for the memory device (e.g., a GPU), and the receiving device 310 may control and adjust the drive strength of the driver 315 (e.g., by setting one or more mode registers of the memory device).
  • the receiving device 310 may determine when the voltage of the first channel 1 l5-a reaches or crosses the value of the training reference voltage for the intermediate voltage level, determine the adjusted drive strength of the driver for the intermediate voltage level based on the voltage of the first channel 115 -a reaching or crossing the value of the training reference voltage for the intermediate voltage level, and configure the driver 315 to thereafter use the adjusted drive strength for the intermediate voltage level (e.g., store the adjusted drive strength at a mode register of the memory device).
  • the feedback signal may comprise the receiving device 310 setting the adjusted drive strength at the transmitting device 305 or an indication of the adjusted drive strength (which, as drive strength and the voltage of the first channel 1 l5-a are related, may comprise an indication of the voltage of the first channel 1 l5-a when driven using the initial drive strength relative to the training reference voltage).
  • the driver 315 may be trained as part of a post-manufacturing process for the transmitting device 305 (e.g., the receiving device 310 may be a test device) or an assembly process for a system that includes both the transmitting device 305 and the receiving device 310. In some cases, the driver 315 may be trained as part of a boot or reboot sequence for the transmitting device 305. For example, the transmitting controller 320 may detect a boot or reboot of the transmitting device 305 and may initiate a calibration sequence that includes the techniques described herein.
  • the transmitting device 305 may include one or more mode registers (e.g., included in or otherwise in communication with the transmitting controller 320), and the transmitting controller 320 may store in a mode register an indication of the adjusted drive strength (e.g., adjusted impedance) to be used by the driver 315 when generating a desired voltage level of the modulation scheme.
  • the adjusted drive strength e.g., adjusted impedance
  • driver calibration techniques described herein may be used for any quantity of voltage levels (e.g., intermediate voltage levels) of any multi-level modulation scheme.
  • driver calibration system 300-a illustrated in FIG. 3 A illustrates a single driver 315
  • a transmitting device 305 may include any quantity of drivers 315 and that each driver 315 may be trained (e.g., individually or a part of a group) in accordance with the techniques described herein.
  • the transmitting device 305 and the receiving device 310 may exchange one or more signals to coordinate which driver 315 is being trained and for which intermediate voltage level during a given time interval.
  • multiple drivers 315 may be trained (e.g., concurrently, simultaneously). It is further to be understood that any absolute values (e.g., for various voltage levels) used herein are merely exemplary and included for the sake of illustrative clarity.
  • the receiving device 310 may determine the logic value represented by a voltage of the first channel 1 l5-a based on a comparison to one or more signaling reference voltages, which may be generated by the reference generator 330 and may be different than any training reference voltage. For example, if the voltage of the first channel 1 l5-a is below a first signaling reference voltage SRO, the receiving device 310 may determine that the logic value corresponds to that of L0 (e.g., 00). As another example, if the voltage of the first channel 1 l5-a is above the first signaling reference voltage SRO and below a second signaling reference voltage SR1, the receiving device 310 may determine that the logic value corresponds to that of Ll (e.g., 01).
  • the receiving device 310 may determine that the logic value corresponds to that of L2 (e.g., 10). As another example, if the voltage of the first channel 1 l5-a is above a third signaling reference voltage SR2, the receiving device 310 may determine that the logic value corresponds to that of L3 (e.g., 11).
  • training reference voltages may be configured to be at a midpoint between adjacent signaling reference voltages.
  • TR1 may be equidistant from SRO and SR1
  • TR2 may be equidistant from SR1 and SR2.
  • calibration of a driver 315 in accordance with the techniques described herein may beneficially configure the driver 315 to drive a pin or other aspect of a channel 115 such that different voltages of the multi-level modulation scheme are equally separated in voltage (if signaling reference voltages are also equally separated in voltage), or at least at a midpoint between signaling reference voltages, and to thereby increase or maximize the data eye margin of the different symbols of the modulation scheme. This may reduce error rates and thereby increase effective data rates.
  • calibrating drivers 315 independently of one another for each voltage level may compensate for variations in the linearity of a single driver 315 or across different drivers 315 and may also compensate for variations across different channels 115.
  • FIG. 4 shows an example of a driver 3 l5-a that supports drive strength calibration for multi-level signaling in accordance with various examples of the present disclosure.
  • the driver 3 l5-a may be configured to receive an input signal 410 and output (e.g., drive) an output signal 415 based on the input signal 410.
  • the driver 3 l5-a may comprise multiple legs 405 (which may alternatively be referred to as fingers). In some cases, the driver 3 l5-a may receive and be configured by a control signal 420.
  • each leg 405 may comprise one or more transistors configured to drive the output signal 415 based on the input signal 410.
  • each leg 405 may comprise a p-type (e.g. PMOS) transistor and an n-type (e.g., NMOS) transistor arranged in a push-pull configuration, or in some other amplifier configuration.
  • the input signal 410 may comprise one or more bit streams.
  • the output signal 415 may be a multi-level signal in accordance with an M-ary multi-level modulation scheme.
  • the input signal 410 may comprise log2(M) parallel bit streams.
  • the output signal 415 may be a PAM4 signal
  • the input signal 410 may comprise two parallel bit streams.
  • at least some of the legs 405 e.g., a subset of the legs 405 or all of the legs 405 may be configured to each receive the bit stream as an input and drive the output signal 415 based on the bit stream.
  • Each leg 405 may have an associated impendence (e.g., source or output impedance).
  • the quantity of selected legs 405 used to drive the output signal 415— which may be referred to as active legs— may be dynamically configurable (e.g., selectable) based on the control signal 420.
  • the control signal 420 may comprise an indication (e.g., a number), which may specify and control the quantity of active legs 405.
  • the legs 405 may be in parallel with one another, and increasing the quantity of active legs 405 may decrease the impedance (e.g., source or output impedance) of the driver 3 l5-a, which may also be referred to as increasing the strength of the driver 3 l5-a. Similarly, decreasing the quantity of active legs 405 may increase the impedance of the driver 3 l5-a, which may also be referred to as decreasing the strength of the driver 3 l5-a.
  • increasing the quantity of active legs 405 may decrease the impedance (e.g., source or output impedance) of the driver 3 l5-a, which may also be referred to as increasing the strength of the driver 3 l5-a.
  • decreasing the quantity of active legs 405 may increase the impedance of the driver 3 l5-a, which may also be referred to as decreasing the strength of the driver 3 l5-a.
  • control signal 420 may be generated by and received from a controller, such as a transmitting controller 320 as described with reference to FIG. 3 A.
  • the transmitting controller 320 may adjust the impedance of the driver 3 l5-a— e.g., in connection with driver calibration techniques as described herein— by varying the control signal 420 and thus the quantity of active legs 405 of the driver 3 l5-a.
  • FIG. 5 illustrates a process 500 that supports drive strength calibration for multi- level signaling in accordance with various examples of the present disclosure.
  • process 500 may be implemented by a transmitting device 305-a, a receiving device 3 lO-a, or both, which may be examples of a transmitting device 305 and a receiving device 310 as described with reference to FIG. 3 A.
  • the transmitting device 305-a and the receiving device 3 lO-a may identify an intermediate voltage level of a multi-level modulation scheme for calibration, such as Ll or L2 of a PAM4 modulation scheme.
  • the transmitting device 305-a may identify the intermediate voltage level and signal the identified intermediate voltage level to the receiving device 3 lO-a.
  • the receiving device 3 l0-a may identify the intermediate voltage level and signal the identified intermediate voltage level to the transmitting device 305-a.
  • the transmitting device 305-a may configure a driver 315 to have an initial drive strength associated with the intermediate voltage level identified at 505.
  • the initial drive strength may represent an initial or default impedance of the driver 315 for the intermediate voltage level identified at 505.
  • the initial drive strength may be determined based on a mode register or fuse setting of the transmitting device, or may be determined by a controller at the transmitting device (e.g., a transmitting controller 320) based on one or more factors such as a range of possible drive strengths and a relationship between the intermediate voltage level identified at 505 and the highest and lowest levels of the modulation scheme (e.g., if the intermediate voltage level is Ll of a PAM4 modulation scheme, the initial drive strength may be 1/3 removed from the maximum or minimum drive strength of the driver 315, depending on whether a corresponding channel 115 is low-level or high-level terminated, as the target value for Ll may higher than L0 by an amount of voltage equal to 1/3 of the difference between L3 and L0).
  • a controller at the transmitting device e.g., a transmitting controller 320
  • the initial drive strength may be 1/3 removed from the maximum or minimum drive strength of the driver 315, depending on whether a corresponding channel 115 is low-level or high-level terminated,
  • the receiving device 3 l0-a may determine a training reference voltage for the intermediate voltage level identified at 505.
  • a controller at the receiving device 3 l0-a e.g., a receiving controller 335 may determine the training reference voltage relative to a target or ideal voltage level (e.g., as equal to a target or ideal voltage level) to ensure uniform distribution of the voltage levels of the modulation scheme across the voltage range of the modulation scheme (e.g., a difference in voltage between L3 and L0).
  • the receiving device 3 lO-a may at 310 determine the training reference voltage (e.g., based on absolute value of and the difference the highest and lowest levels of the modulation scheme and/or the quantity of voltage levels of the modulation scheme).
  • the transmitting device 305-a may determine a training reference voltage for the intermediate voltage level identified at 505 and signal the determined training reference voltage to the receiving device 3 l0-a.
  • the transmitting device 305-a may drive an output pin (e.g., a DQ pin of a memory device, or a pin coupled via a channel 115 with a DQ pin of a memory device) toward the intermediate voltage level identified at 505 using the initial drive strength as configured at 510.
  • the receiving device 3 lO-a may monitor an input pin of the receiving device 3 lO-a (e.g., a pin coupled via a channel 115 with a DQ pin of a memory device, or a DQ pin of a memory device) and transmit a feedback signal to the transmitting device 305-a.
  • monitoring the input pin may include comparing the voltage of the input pin to a reference voltage equal to the training reference voltage determined at 515, and the feedback signal may indicate whether the voltage of the input pin (and thus of the output pin driven at 515) relative to (e.g., less than, greater than, equal to) the training reference voltage determined at 515.
  • the feedback signal may be transmitted at least in part via an EDC pin of a memory device.
  • the transmitting device 305-a may adjust the drive strength of the driver 315 and monitor the feedback signal. In some cases, the transmitting device 305-a may adjust the drive strength of the driver 315 (e.g., sweep the drive strength of the driver 315) while monitoring the feedback signal in real time. In some cases, the transmitting device 305-a may adjust the drive strength of the driver 315 (e.g., in discrete increments) and monitor for distinct feedback signals associated with reach respective increment.
  • the transmitting device 305-a may adjust the drive strength until the transmitting device detects a change (e.g., a change in logic value or symbol value of the feedback signal, which may in some cases correspond to a change of voltage at a pin via which the transmitting device 305-a receives the feedback signal).
  • Adjusting the drive strength of the driver 315 may, in some cases, include adjusting the impedance of the driver 315, which may include adjusting a quantity of active legs 405 of the driver 315 (e.g., by adjusting a control signal 420) as described with reference to FIG. 4.
  • the transmitting device 305-a may determine an adjusted drive strength (e.g., adjusted impedance) of the driver 315 for the intermediate voltage level identified at 505.
  • the adjusted drive strength may be a drive strength that the driver 315 is to use (e.g., have or be configured at) when driving the output pin at the intermediate voltage level identified at 505.
  • the transmitting device 305-a may determine the adjusted drive strength as the drive strength of the driver 315 that is concurrent with or otherwise corresponds to (e.g., results in) the transmitting device 305 detecting the change to the feedback signal monitored at 530.
  • the transmitting device may configure the driver 315 to use (e.g., have or be set at) the adjusted drive strength determined at 535 when subsequently driving the output pin at the intermediate voltage level identified at 505.
  • configuring the driver 315 at 540 may comprise setting a mode register or other storage mechanism to store the adjusted drive strength determined at 535, which may include storing a quantity (e.g., a number) of legs 405 of the driver 315 to select and thereby render active when subsequently driving the output pin at the intermediate voltage level identified at 505 (e.g., by storing an associated value of the control signal 420).
  • a calibration process in accordance with the teachings described herein may be repeated for any quantity of intermediate voltage levels and for any quantity of drivers 315 and associated pins and channels 115.
  • multiple drivers 315 may be calibrated (e.g., concurrently, simultaneously, serially).
  • calibrating drivers 315 independently of one another for each voltage level may compensate for variations in the linearity of a single driver 315 or across different drivers 315 and may also compensate for variations across different channels 115.
  • the transmitting device 305-a may transmit an indication that the calibration process is complete for the intermediate voltage level. For example, the voltage of a channel 115 (such as the channel 115 that carries the feedback signal or any other channel 115) may be set or toggled, a specific sequence of symbols may be sent over the channel 115 driven by the driver 315 undergoing calibration, or a mode register of the receiving device 3 lO-a may be set, among other operations.
  • the voltage of a channel 115 such as the channel 115 that carries the feedback signal or any other channel 115
  • a specific sequence of symbols may be sent over the channel 115 driven by the driver 315 undergoing calibration
  • a mode register of the receiving device 3 lO-a may be set, among other operations.
  • FIG. 6 shows a flowchart illustrating a method 600 that supports drive strength calibration for multi-level signaling in accordance with aspects disclosed herein.
  • the operations of method 600 may be implemented by a controller or its components as described with reference to FIGs. 1-5.
  • the operations of method 600 may be performed by a transmitting controller 320 as described with reference to FIG. 3 A.
  • the controller may execute a set of codes to control the functional elements of a device (e.g., a transmitting device 305, which may comprise a memory device 110 or a host device for the memory device 110) to perform the functions described below.
  • a transmitting device 305 which may comprise a memory device 110 or a host device for the memory device 110
  • the controller may identify an intermediate voltage of a modulation scheme that includes three or more voltage levels.
  • the operations of 605 may be performed according to the methods described with reference to FIGs. 1-5.
  • the modulation scheme may be a PAM4 modulation scheme
  • the intermediate voltage level may be either a second-lowest or second-highest voltage level of the modulation scheme (e.g., Ll or L2).
  • the controller may drive, using an output driver at an initial drive strength, a voltage of an output pin toward the intermediate voltage generate an internal data clock signal for the first memory die.
  • the operations of 610 may be performed according to the methods described with reference to FIGs. 1-5.
  • the output driver may be a driver 315 as described herein, and the output pin may be included in or otherwise coupled with a channel 115 as described herein.
  • the output pin may be a DQ pin.
  • the controller may receive a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage.
  • the operations of 615 may be performed according to the methods described with reference to FIGs. 1-5.
  • the reference voltage may be a training reference voltage as described herein
  • the feedback signal may be received over an additional channel 115 as described herein.
  • the feedback signal may be received via an EDC pin, which may be included in or otherwise coupled with the additional channel 115.
  • the controller may configure the output driver to use an adjusted drive strength for the intermediate voltage based at least in part on the feedback signal.
  • the operations of 615 may be performed according to the methods described with reference to FIGs. 1-5.
  • the adjusted drive strength may correspond to an adjusted impedance of the driver 315.
  • an apparatus as described herein may perform a method or methods, such as the method 600.
  • the apparatus may include features, means, or instructions (e.g., a non-transitory computer-readable medium storing instructions executable by a processor) for identifying an intermediate voltage of a modulation scheme that includes three or more voltage levels, driving, using an output driver at an initial drive strength, a voltage of an output pin toward the intermediate voltage, receiving a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage, and configuring the output driver to use an adjusted drive strength for the intermediate voltage based on the feedback signal.
  • configuring the output driver to use the adjusted drive strength for the intermediate voltage may include operations, features, means, or instructions for determining an adjusted driver impedance for the intermediate voltage.
  • configuring the output driver to use the adjusted drive strength for the intermediate voltage may include operations, features, means, or instructions for configuring the output driver to may have the adjusted driver impedance when driving the voltage of the output pin to the intermediate voltage.
  • configuring the output driver to use the adjusted drive strength for the intermediate voltage may include operations, features, means, or instructions for configuring the output driver to use a quantity of selected legs of the output driver when driving the voltage of the output pin to the intermediate voltage, the quantity of selected legs corresponding to an amount of driver impedance.
  • Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a change in a logic value of the feedback signal, where determining the adjusted drive strength for the intermediate voltage includes adjusting a drive strength of the output driver to a threshold that is based at least in part on detecting the change in the logic value of the feedback signal.
  • Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for receiving, after configuring the output driver to use the adjusted drive strength for the intermediate voltage, a second feedback signal indicating the voltage of the output pin relative to the reference voltage and configuring the output driver to use a second adjusted drive strength for the intermediate voltage based on the second feedback signal.
  • Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for identifying a second intermediate voltage of the modulation scheme, driving, using the output driver at a second initial drive strength, the voltage of the output pin toward the second intermediate voltage, receiving a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage
  • Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for determining a lowest voltage of the modulation scheme, where the reference voltage may be based on the lowest voltage of the modulation scheme.
  • the reference voltage may be based on a difference between the highest voltage of the modulation scheme and the lowest voltage of the modulation scheme as well as a quantity of levels (e.g., an order) of the modulation scheme.
  • Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for driving, using the output driver at the adjusted drive strength, the voltage of the output pin to the intermediate voltage (e.g., during an operational phase).
  • receiving the feedback signal may include operations, features, means, or instructions for receiving the feedback signal via an EDC pin.
  • receiving the feedback signal may include operations, features, means, or instructions for receiving an indication of a logic value determined by a second device, the logic value determined based on the voltage of the output pin.
  • Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a boot or reboot of a device that includes the output pin, where driving, using the output driver at the initial drive strength, the voltage of the output pin toward the intermediate voltage may be based on detecting the boot or reboot.
  • the modulation scheme is a PAM4 scheme that includes four voltage levels that each correspond to a symbol representative of more than one bit.
  • the output pin may be a data output pin of a memory device (e.g., a DQ pin) and the feedback signal may be received from a processor (e.g., a GPU) coupled with the memory device.
  • a processor e.g., a GPU
  • the output pin may be a data output pin of a processor (e.g., a GPU) and the feedback signal may be received from a memory device coupled with the processor.
  • a processor e.g., a GPU
  • FIG. 7 shows a flowchart illustrating a method 700 that supports drive strength calibration for multi-level signaling in accordance with aspects disclosed herein.
  • the operations of method 700 may be implemented by a controller or its components as described with reference to FIGs. 1-5.
  • the operations of method 700 may be performed by a receiving controller 335 as described with reference to FIG. 3A.
  • the controller may execute a set of codes to control the functional elements of a device (e.g., a receiving device 310, which may comprise a memory device 110 or a host device for the memory device 110) to perform the functions described below.
  • a device e.g., a receiving device 310, which may comprise a memory device 110 or a host device for the memory device 110
  • the controller may determine, for an input pin of a first device, a reference voltage for an intermediate voltage of a modulation scheme that includes three or more voltage levels, the reference voltage being based at least in part on a lowest voltage of the modulation scheme.
  • the operations of 705 may be performed according to the methods described with reference to FIGs. 1-5.
  • the modulation scheme may be a PAM4 modulation scheme
  • the intermediate voltage level may be either a second-lowest or second-highest voltage level of the modulation scheme (e.g., Ll or L2).
  • the first device may be the receiving device 310
  • the input pin may be a data pin.
  • the controller may compare a voltage of the input pin to the reference voltage.
  • the operations of 710 may be performed according to the methods described with reference to FIGs. 1-5.
  • the controller may configure a reference generator (such as a reference generator 330 as described with reference to FIG. 3A) to generate the reference voltage, and a comparison circuit 325 may perform the comparison and transmit a result of the comparison to the controller.
  • a reference generator such as a reference generator 330 as described with reference to FIG. 3A
  • the controller may transmit, to a second device, a feedback signal indicating the voltage of the input pin relative to the reference voltage.
  • the operations of 715 may be performed according to the methods described with reference to FIGs. 1-5.
  • the second device may be a transmitting device 305 as descried with reference to FIG. 3 A.
  • the feedback signal may be transmitted via an EDC pin and an associated channel 115.
  • an apparatus as described herein may perform a method or methods, such as the method 700.
  • the apparatus may include features, means, or instructions (e.g., a non-transitory computer-readable medium storing instructions executable by a processor) for determining, for an input pin of a first device, a reference voltage for an intermediate voltage of a modulation scheme that includes three or more voltage levels, the reference voltage being based on a lowest voltage of the modulation scheme, comparing a voltage of the input pin to the reference voltage, and transmitting, to a second device, a feedback signal indicating the voltage of the input pin relative to the reference voltage.
  • Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a change in the voltage of the input pin that results in the voltage of the input pin crossing the reference voltage and changing a logic value of the feedback signal based on detecting the change in the voltage of the input pin.
  • Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for determining, for the input pin, a second reference voltage based on the lowest voltage and the reference voltage, the second reference voltage corresponding to a second intermediate voltage of the modulation scheme, comparing the voltage of the input pin to the second reference voltage and transmitting, to the second device, a second feedback signal indicating the voltage of the input pin relative to the second reference voltage.
  • Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a change in the voltage of the input pin that results in the voltage of the input pin crossing the reference voltage and determining to compare the voltage of the input pin to the second reference voltage based on detecting the change in the voltage of the input pin.
  • Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for receiving, from the second device, an indication that calibration for the intermediate voltage of the modulation scheme may be complete and determining to compare the voltage of the input pin to the second reference voltage based on the indication.
  • Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for determining a logic value based on the voltage of the input pin, where transmitting the feedback signal includes transmitting an indication of the logic value.
  • the modulation scheme is a PAM4 scheme that includes four voltage levels that each correspond to a symbol representative of more than one bit.
  • the input pin may be a data input pin of a memory device (e.g., a DQ pin) and the feedback signal may be transmitted to a processor (e.g., a GPU) coupled with the memory device.
  • a processor e.g., a GPU
  • the input pin may be a data input pin of a processor (e.g., a GPU) and the feedback signal may be transmitted to a memory device coupled with the processor.
  • a processor e.g., a GPU
  • an apparatus or device may perform aspects of the functions described herein.
  • the device may include an output driver coupled with an output pin of the device and having a configurable impedance.
  • the device may also include a controller in electronic communication with the output driver.
  • the controller may be operable to cause the device to: drive, using the output driver at a first impedance, a voltage of the output pin toward an intermediate voltage of a modulation scheme that includes three or more voltage levels; receive a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage; and configure the output driver to have a second impedance when driving the voltage of the output pin to the intermediate voltage based on the feedback signal.
  • the controller may be operable to cause the device to adjust the configurable impedance of the output driver until a logic value of the feedback signal changes.
  • the controller may be operable to cause the device to receive, after configuring the output driver to may have the second impedance, a second feedback signal indicating the voltage of the output pin relative to the reference voltage and configure the output driver to have a third impedance when driving the voltage of the output pin to the intermediate voltage based on the second feedback signal.
  • the controller may be operable to cause the device to drive, using the output driver at a third impedance, the voltage of the output pin toward a second intermediate voltage of the modulation scheme, receive a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage corresponding to the second intermediate voltage, and configure the output driver to have a fourth impedance when driving the voltage of the output pin to the second
  • an apparatus or device may perform aspects of the functions described herein.
  • the device may include an output driver coupled with an output pin of the device and having a configurable impedance.
  • the device may also include: means for driving, using the output driver at a first impedance, a voltage of the output pin toward an intermediate voltage of a modulation scheme that includes three or more voltage levels; means for receiving a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage; and means for configuring the output driver to have a second impedance when driving the voltage of the output pin to the intermediate voltage based at least in part on the feedback signal.
  • the device may include means for adjusting the configurable impedance of the output driver until a logic value of the feedback signal changes.
  • the device may include: means for receiving, after configuring the output driver to have the second impedance, a second feedback signal indicating the voltage of the output pin relative to the reference voltage; and means for configuring the output driver to have a third impedance when driving the voltage of the output pin to the intermediate voltage based at least in part on the second feedback signal.
  • the device may include: means for driving, using the output driver at a third impedance, the voltage of the output pin toward a second intermediate voltage of the modulation scheme; means for receiving a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage corresponding to the second intermediate voltage; and means for configuring the output driver to have a fourth impedance when driving the voltage of the output pin to the second intermediate voltage based at least in part on the second feedback signal.
  • the terms“electronic communication,”“conductive contact,”“connected,” and “coupled” may refer to a relationship between components that supports the flow of signals between the components. Components are considered in electronic communication with (or in conductive contact with or connected with or coupled with) one another if there is any conductive path between the components that can, at any time, support the flow of signals between the components. At any given time, the conductive path between components that are in electronic communication with each other (or in conductive contact with or connected with or coupled with) may be an open circuit or a closed circuit based on the operation of the device that includes the connected components.
  • the conductive path between connected components may be a direct conductive path between the components or the conductive path between connected components may be an indirect conductive path that may include intermediate components, such as switches, transistors, or other components.
  • intermediate components such as switches, transistors, or other components.
  • the flow of signals between the connected components may be interrupted for a time, for example, using one or more intermediate components such as switches or transistors.
  • the term“coupling” refers to condition of moving from an open-circuit relationship between components in which signals are not presently capable of being communicated between the components over a conductive path to a closed-circuit relationship between components in which signals are capable of being communicated between components over the conductive path.
  • a component such as a controller
  • couples other components together the component initiates a change that allows signals to flow between the other components over a conductive path that previously did not permit signals to flow.
  • isolated refers to a relationship between components in which signals are not presently capable of flowing between the components. Components are isolated from each other if there is an open circuit between them. For example, two components separated by a switch that is positioned between the components are isolated from each other when the switch is open. When a controller isolates two components, the controller affects a change that prevents signals from flowing between the components using a conductive path that previously permitted signals to flow.
  • the term“substantially” means that the modified characteristic (e.g., a verb or adjective modified by the term substantially) need not be absolute but is close enough to achieve the advantages of the characteristic.
  • the devices discussed herein, including a memory array may be formed on a semiconductor substrate, such as silicon, germanium, silicon-germanium alloy, gallium arsenide, gallium nitride, etc.
  • the substrate is a semiconductor wafer.
  • the substrate may be a silicon-on-insulator (SOI) substrate, such as silicon-on-glass (SOG) or silicon-on-sapphire (SOP), or epitaxial layers of semiconductor materials on another substrate.
  • SOI silicon-on-insulator
  • SOG silicon-on-glass
  • SOP silicon-on-sapphire
  • the conductivity of the substrate, or sub-regions of the substrate may be controlled through doping using various chemical species including, but not limited to, phosphorous, boron, or arsenic. Doping may be performed during the initial formation or growth of the substrate, by ion-implantation, or by any other doping means.
  • a switching component or a transistor discussed herein may represent a field- effect transistor (FET) and comprise a three terminal device including a source, drain, and gate.
  • the terminals may be connected to other electronic elements through conductive materials, e.g., metals.
  • the source and drain may be conductive and may comprise a heavily- doped, e.g., degenerate, semiconductor region.
  • the source and drain may be separated by a lightly-doped semiconductor region or channel. If the channel is n-type (i.e., majority carriers are signals), then the FET may be referred to as a n-type FET.
  • the FET may be referred to as a p-type FET.
  • the channel may be capped by an insulating gate oxide.
  • the channel conductivity may be controlled by applying a voltage to the gate. For example, applying a positive voltage or negative voltage to an n-type FET or a p-type FET, respectively, may result in the channel becoming conductive.
  • a transistor may be“on” or“activated” when a voltage greater than or equal to the transistor’s threshold voltage is applied to the transistor gate.
  • the transistor may be“off’ or “deactivated” when a voltage less than the transistor’s threshold voltage is applied to the transistor gate.
  • Information and signals described herein may be represented using any of a variety of different technologies and techniques.
  • data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
  • a general-purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine.
  • a processor may also be implemented as a combination of computing devices (e.g., a combination of a DSP and a microprocessor, multiple microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration).
  • the functions described herein may be implemented in hardware, software executed by a processor, firmware, or any combination thereof. If implemented in software executed by a processor, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Other examples and implementations are within the scope of the disclosure and appended claims. For example, due to the nature of software, functions described above can be implemented using software executed by a processor, hardware, firmware, hardwiring, or combinations of any of these. Features implementing functions may also be physically located at various positions, including being distributed such that portions of functions are implemented at different physical locations.
  • “or” as used in a list of items indicates an inclusive list such that, for example, a list of at least one of A, B, or C means A or B or C or AB or AC or BC or ABC (i.e., A and B and C).
  • the phrase“based on” shall not be construed as a reference to a closed set of conditions. For example, an exemplary step that is described as“based on condition A” may be based on both a condition A and a condition B without departing from the scope of the present disclosure.
  • the phrase“based on” shall be construed in the same manner as the phrase “based at least in part on.”
  • Computer-readable media includes both non-transitory computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another.
  • a non-transitory storage medium may be any available medium that can be accessed by a general purpose or special purpose computer.
  • non-transitory computer-readable media can comprise RAM, ROM, electrically erasable programmable read-only memory (EEPROM), compact disk (CD) ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other non-transitory medium that can be used to carry or store desired program code means in the form of instructions or data structures and that can be accessed by a general- purpose or special-purpose computer, or a general-purpose or special-purpose processor.
  • RAM random access memory
  • ROM read-only memory
  • EEPROM electrically erasable programmable read-only memory
  • CD compact disk
  • magnetic disk storage or other magnetic storage devices or any other non-transitory medium that can be used to carry or store desired program code means in the form of instructions
  • any connection is properly termed a computer-readable medium.
  • the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave
  • the coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave are included in the definition of medium.
  • Disk and disc include CD, laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above are also included within the scope of computer-readable media.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Dram (AREA)
  • Logic Circuits (AREA)

Abstract

Methods, systems, and devices for drive strength calibration for multi-level signaling are described. A driver may be configured to have an initial drive strength and to drive an output pin of a transmitting device toward an intermediate voltage level of a multi-level modulation scheme, where the output pin is coupled with a receiving device via a channel. The receiving device may generate, and the transmitting device may receive, a feedback signal indicating a relationship between the resulting voltage of the channel and an value for the intermediate voltage level. The transmitting device may determine and configure the driver to use an adjusted drive strength for the intermediate voltage level based on the feedback signal. The driver may be calibrated (e.g., independently) for each intermediate voltage level of the multi-level modulation scheme. Further, the driver may be calibrated for the associated channel.

Description

DRIVE STRENGTH CALIBRATION FOR MULTI-LEVEL SIGNALING
CROSS REFERENCE
[0001] The present Application for Patent claims priority to ET.S. Patent Application No. 16/538,376 by Mayer et al., entitled“DRIVE STRENGTH CALIBRATION FOR MULTI LEVEL SIGNALING,” filed August 12, 2019, and U.S. Provisional Patent Application No. 62/720,287 by Mayer et al., entitled“DRIVE STRENGTH CALIBRATION FOR MULTI LEVEL SIGNALING,” filed August 21, 2018, each of which is assigned to the assignee hereof, and each of which and is expressly incorporated by reference in its entirety herein.
BACKGROUND
[0002] The following relates generally to a system that includes at least one memory device and more specifically to drive strength calibration for multi-level signaling of a memory device.
[0003] Memory devices are widely used to store information in various electronic devices such as computers, wireless communication devices, cameras, digital displays, and the like. Information is stored by programing different states of a memory device. For example, binary devices may store one of two states, often denoted by a logic 1 or a logic 0. In other devices, more than two states may be stored. To access the stored information, a component of the device may read, or sense, at least one stored state in the memory device. To store
information, a component of the device may write, or program, the state in the memory device.
[0004] Various types of memory devices exist, including magnetic hard disks, random access memory (RAM), read-only memory (ROM), dynamic RAM (DRAM), synchronous dynamic RAM (SDRAM), ferroelectric RAM (FeRAM), magnetic RAM (MRAM), resistive RAM (RRAM), flash memory, phase change memory (PCM), and others. Memory devices may be volatile or non-volatile. Non-volatile memory, e.g., FeRAM, may maintain their stored logic state for extended periods of time even in the absence of an external power source. Volatile memory devices, e.g., DRAM, may lose their stored state over time unless they are periodically refreshed by an external power source.
[0005] Non-binary modulation schemes, in which modulation symbols each represent more than one bit of information, may be referred to, as multi-level modulation schemes, and signaling techniques in accordance with such modulation schemes may be referred to as multi-level signaling. Some memory devices may use multi-level signaling to exchange information with other devices, and drivers may be used to drive multi-level signals across communications channels. Solutions for calibrating the drive strength of a driver for multi- level signaling may be desired.
BRIEF DESCRIPTION OF THE DRAWINGS
[0006] FIG. 1 illustrates an example of a system that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
[0007] FIG. 2 shows a block diagram of a device that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
[0008] FIG. 3 A shows a block diagram of a system that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
[0009] FIG. 3B illustrates voltage distributions associated with drive strength calibration for multi-level signaling in accordance with the teachings herein.
[0010] FIG. 4 shows a block diagram of a device that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
[0011] FIG. 5 illustrates a process that supports drive strength calibration for multi-level signaling in accordance with the teachings herein.
[0012] FIGs. 6 through 7 illustrate a method or methods that support drive strength calibration for multi-level signaling in accordance with the teachings herein.
DETAILED DESCRIPTION
[0013] A memory device may communicate with another device (e.g., a host device for the memory device such as a graphics processing unit (GPET), general purpose GPET
(GPGPET), central processing unit (CPET), or other device) over one or more communications channels using multi-level signaling (e.g., signaling that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information per modulation symbol). Such a channel may couple a pin of the memory device with a pin of the other device. For example, the channel may be a data channel and may couple a data pin (e.g., DQ pin) of the memory device with a corresponding pin of the other device.
[0014] The channel may be unidirectional or bi-directional, and the memory device may act as a transmitting device for some access operations (e.g., for read operations) or as a receiving device for some access operations (e.g., for write operations), or both, with the other device correspondingly acting as a receiving device or a transmitting device for some access operations. The transmitting device— whether the memory device or the other device— may drive the channel using a driver. The driver may be configured (e.g., calibrated or trained) for multi-level (e.g., non-binary) signaling in accordance with the techniques described herein. For example, the drive strength (e.g., impedance) of the driver may be calibrated independently for each symbol (e.g., voltage level) of the modulation scheme used for multi-level signaling, independently of other drivers for other channels, or both.
[0015] For example, the transmitting device may configure the driver to drive the channel (e.g., by driving an output pin of the transmitting device) toward a desired voltage level in accordance with a multi-level modulation scheme. The driver may drive the channel toward the desired voltage level using an initial drive strength (e.g., a default or other initial drive strength associated with the desired voltage level), and the receiving device may provide a feedback signal that indicates a resulting voltage of the channel relative to a reference voltage (e.g., a target or ideal voltage) for the desired voltage level.
[0016] The transmitting device may determine an adjusted (e.g., calibrated) drive strength for the driver specific to the desired voltage level based on the feedback signal. For example, the transmitting device may adjust (e.g., sweep) the drive strength of the driver until the feedback signal indicates that the voltage of the channel has reached or crossed the reference voltage (e.g., transitioned from being less than the reference voltage to being greater than or equal to the reference voltage, or from being greater than the reference voltage to being less than or equal to the reference voltage). The transmitting device may determine the adjusted drive strength for the desired voltage level based on (e.g., as whether it is equal to) the drive strength corresponding to (e.g., concurrent with, coincident with, or otherwise resulting in) the voltage of the channel reaching, exceeding, or crossing the reference voltage.
[0017] The transmitting device may configure the driver to use (e.g., have, be set at) the adjusted drive strength when later driving the channel to (or toward) the desired voltage level of the modulation scheme. For example, the transmitting device may store (e.g., in a mode register) an indication of the adjusted drive strength.
[0018] In some cases, the driver may comprise multiple legs, each leg being associated with (e.g., having) a corresponding amount of impedance, and the transmitting device may adjust the drive strength by adjusting the quantity of selected (e.g., activated) legs of the driver. In some such cases, the transmitting device may store (e.g., as an indication of the adjusted drive strength) the quantity of legs of the driver to select when subsequently driving the channel to (or toward) the desired voltage level of the modulation scheme.
[0019] The driver may later and independently be similarly calibrated for one or more other voltage levels of the modulation scheme. For example, the driver may be calibrated (e.g., independently) for at least some if not each intermediate voltage level of the multi-level modulation scheme (e.g., each voltage level of the modulation scheme other than the lowest and highest voltage levels). Independent calibration of the driver for at least some if not each intermediate voltage level may beneficially compensate for non-linearities of the driver (e.g., a non-linear impedance) across the range of voltage levels of the modulation scheme. Further, the driver may be calibrated independent of any other driver, which may beneficially compensate for variations across channels (e.g., variations in channel impedance or other channel characteristics). Thus, the techniques herein may improve (e.g., normalize, equalize, increase, or maximize) data eye margins for one or more symbols (e.g., voltage levels) of the modulation scheme, which may, for example, improve the reliability and data rate (e.g., baud rate or bit rate) of multi -rate signaling over the channel. These and other benefits of the disclosure will be appreciated by one of ordinary skill in the art.
[0020] Features of the disclosure are described below in the context of a memory system and device with reference to FIGs. 1 and 2. Features of the disclosure are further described in the context of devices, systems, and processes for drive strength calibration for multi-level signaling with reference to FIGs. 3 through 5. These and other features of the disclosure are further illustrated by and described with reference to FIGs. 6 and 7, which include flowcharts that relate to drive strength calibration for multi-level signaling.
[0021] FIG. 1 illustrates an example of a system 100 that includes devices that support drive strength calibration for multi-level signaling in accordance with aspects disclosed herein. The system 100 may include an external memory controller 105, a memory device 110, and a plurality of channels 115 coupling the external memory controller 105 with the memory device 110. The system 100 may include one or more memory devices, but for ease of description the one or more memory devices may be described as a single memory device 110.
[0022] The system 100 may include aspects of an electronic device, such as a computing device, a mobile computing device, a wireless device, or a graphics processing device. The system 100 may be an example of a portable electronic device. The system 100 may be an example of a computer, a laptop computer, a tablet computer, a smartphone, a cellular phone, a wearable device, an internet-connected device, or the like. The memory device 110 may be a component of the system configured to store data for one or more other components of the system 100. In some examples, the system 100 is configured for bi-directional wireless communication with other systems or devices using a base station or access point. In some examples, the system 100 is capable of machine-type communication (MTC), machine-to- machine (M2M) communication, or device-to-device (D2D) communication.
[0023] At least portions of the system 100 may be examples of a host device. Such a host device may be an example of a device that uses memory to execute processes such as a computing device, a mobile computing device, a wireless device, a graphics processing device, a computer, a laptop computer, a tablet computer, a smartphone, a cellular phone, a wearable device, an internet-connected device, some other stationary or portable electronic device, or the like. In some cases, the host device may refer to the hardware, firmware, software, or a combination thereof that implements the functions of the external memory controller 105. In some cases, the external memory controller 105 may be referred to as a host or host device. In some examples, system 100 is a graphics card.
[0024] In some cases, a memory device 110 may be an independent device or component that is configured to be in communication with other components of the system 100 and provide physical memory addresses/space to potentially be used or referenced by the system 100. In some examples, a memory device 110 may be configurable to work with at least one or a plurality of different types of systems 100. Signaling between the components of the system 100 and the memory device 110 may be operable to support modulation schemes to modulate the signals, different pin designs for communicating the signals, distinct packaging of the system 100 and the memory device 110, clock signaling and synchronization between the system 100 and the memory device 110, timing conventions, and/or other factors. In some cases, the memory device 110 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
[0025] The memory device 110 may be configured to store data for the components of the system 100. In some cases, the memory device 110 may act as a slave-type device to the system 100 (e.g., responding to and executing commands provided by the system 100 through the external memory controller 105). Such commands may include an access command for an access operation, such as a write command for a write operation, a read command for a read operation, a refresh command for a refresh operation, or other commands. The memory device 110 may include two or more memory dice 160 (e.g., memory chips) to support a desired or specified capacity for data storage. The memory device 110 including two or more memory dice may be referred to as a multi-die memory or package (also referred to as multi- chip memory or package).
[0026] The system 100 may further include a processor 120, a basic input/output system (BIOS) component 125, one or more peripheral components 130, and an input/output (I/O) controller 135. The components of system 100 may be coupled with or in electronic communication with one another using a bus 140.
[0027] The processor 120 may be configured to control at least portions of the system 100. The processor 120 may be a general-purpose processor, a digital signal processor (DSP), an application-specific integrated circuit (ASIC), a field-programmable gate array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or it may be a combination of these types of components. In such cases, the processor 120 may be an example of a GPU, a GPGPU, a CPU, or a system on a chip (SoC), among other examples.
[0028] The BIOS component 125 may be a software component that includes a BIOS operated as firmware, which may initialize and run various hardware components of the system 100. The BIOS component 125 may also manage data flow between the processor 120 and the various components of the system 100, e.g., the peripheral components 130, the I/O controller 135, etc. The BIOS component 125 may include a program or software stored in read-only memory (ROM), flash memory, or any other non-volatile memory.
[0029] The peripheral component(s) 130 may be any input device or output device, or an interface for such devices, that may be integrated into or with the system 100. Examples may include disk controllers, sound controller, graphics controller, Ethernet controller, modem, universal serial bus (USB) controller, a serial or parallel port, or peripheral card slots, such as peripheral component interconnect (PCI) or accelerated graphics port (AGP) slots. The peripheral component(s) 130 may be other components as would be understood by persons of ordinary skill in the art as peripherals.
[0030] The I/O controller 135 may manage data communication between the processor 120 and the peripheral component(s) 130, input devices 145, or output devices 150. The I/O controller 135 may manage peripherals that are not integrated into or with the system 100. In some cases, the I/O controller 135 may represent a physical connection or port to external peripheral components.
[0031] The input 145 may represent a device or signal external to the system 100 that may provide information, signals, or data to the system 100 or its components. This may include a user interface or interface with or between other devices. In some cases, the input 145 may be a peripheral that interfaces with system 100 via one or more peripheral components 130 or may be managed by the I/O controller 135.
[0032] The output 150 may represent a device or signal external to the system 100 configured to receive an output from the system 100 or any of its components. Examples of the output 150 may include a display, audio speakers, a printing device, or another processor on printed circuit board, etc. In some cases, the output 150 may be a peripheral that interfaces with the system 100 via one or more peripheral components 130 or may be managed by the I/O controller 135.
[0033] The components of system 100 may be made up of general-purpose or special purpose circuitry designed to carry out their functions. This may include various circuit elements, for example, conductive lines, transistors, capacitors, inductors, resistors, amplifiers, or other active or passive elements, configured to carry out the functions described herein. In some cases, system 100 may include multiple drivers— such as off-chip drivers (OCDs)— which each may be coupled with or included in a device (e.g., the external memory controller 105 or the memory device 110) and used by the device to drive signals (e.g., multi-level signals) over a channel 115.
[0034] The memory device 110 may include a device memory controller 155 and one or more memory dice 160. Each memory die 160 may include a local memory controller 165 (e.g., local memory controller l65-a, local memory controller 165-b, and/or local memory controller 165-/V) and a memory array 170 (e.g., memory array l70-a, memory array l70-b, and/or memory array 170-/V). A memory array 170 may be a collection (e.g., a grid) of memory cells, with each memory cell being configured to store at least one bit of digital data. Features of memory arrays 170 and/or memory cells are further described with reference to FIG. 2.
[0035] The memory device 110 may be an example of a two-dimensional (2D) array of memory cells or may be an example of a three-dimensional (3D) array of memory cells. For example, a 2D memory device may include a single memory die 160. A 3D memory device may include two or more memory dice 160 (e.g., memory die l60-a, memory die l60-b, and/or any quantity of memory dice 160-/V). In a 3D memory device, a plurality of memory dice 160-A may be stacked on top of one another. In some cases, memory dice 160-/V in a 3D memory device may be referred to as decks, levels, layers, or dies. A 3D memory device may include any quantity of stacked memory dice 160-A (e.g., two high, three high, four high, five high, six high, seven high, eight high). This may increase the quantity of memory cells that may be positioned on a substrate as compared with a single 2D memory device, which in turn may reduce production costs, increase the performance of the memory array, or both. In some 3D memory device, different decks may share at least one common access line such that some decks may share at least one of a word line, a digit line, and/or a plate line.
[0036] The device memory controller 155 may include circuits or components configured to control operation of the memory device 110. As such, the device memory controller 155 may include the hardware, firmware, and software that enables the memory device 110 to perform commands and may be configured to receive, transmit, or execute commands, data, or control information related to the memory device 110. The device memory controller 155 may be configured to communicate with the external memory controller 105, the one or more memory dice 160, or the processor 120. In some cases, the memory device 110 may receive data and/or commands from the external memory controller 105.
[0037] For example, the memory device 110 may receive a write command indicating that the memory device 110 is to store certain data on behalf of a component of the system 100 (e.g., the processor 120) or a read command indicating that the memory device 110 is to provide certain data stored in a memory die 160 to a component of the system 100 (e.g., the processor 120). In some cases, the device memory controller 155 may control operation of the memory device 110 described herein in conjunction with the local memory controller 165 of the memory die 160. Examples of the components included in the device memory controller 155 and/or the local memory controllers 165 may include receivers for
demodulating signals received from the external memory controller 105, decoders for modulating and transmitting signals to the external memory controller 105, logic, decoders, amplifiers, filters, or the like. In some cases, the device memory controller 155 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling. [0038] The local memory controller 165 (e.g., local to a memory die 160) may be configured to control operations of the memory die 160. Also, the local memory controller 165 may be configured to communicate (e.g., receive and transmit data and/or commands) with the device memory controller 155. The local memory controller 165 may support the device memory controller 155 to control operation of the memory device 110 described herein. In some cases, the memory device 110 does not include the device memory controller 155, and the local memory controller 165 or the external memory controller 105 may perform the various functions described herein. As such, the local memory controller 165 may be configured to communicate with the device memory controller 155, with other local memory controllers 165, or directly with the external memory controller 105 or the processor 120. Thus, in some cases, the device memory controller 155 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling (e.g., signaling that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information per modulation symbol).
[0039] The external memory controller 105 may be configured to enable communication of information, data, and/or commands between components of the system 100 (e.g., the processor 120) and the memory device 110. The external memory controller 105 may act as a liaison between the components of the system 100 and the memory device 110 so that the components of the system 100 may not need to know the details of the memory device’s operation. The components of the system 100 may present requests to the external memory controller 105 (e.g., read commands or write commands) that the external memory controller 105 satisfies. The external memory controller 105 may convert or translate communications exchanged between the components of the system 100 and the memory device 110. In some cases, the external memory controller 105 may include a system clock that generates a common (source) system clock signal. In some cases, the external memory controller 105 may include a common data clock that generates a common (source) data clock signal. In some cases, the external memory controller 105 may support calibration of drivers used by the memory device 110 or by another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
[0040] In some cases, the external memory controller 105 or other component of the system 100, or its functions described herein, may be implemented by the processor 120. For example, the external memory controller 105 may be hardware, firmware, or software, or some combination thereof implemented by the processor 120 or other component of the system 100. Although the external memory controller 105 is depicted as being external to the memory device 110, in some cases, the external memory controller 105, or its functions described herein, may be implemented by a memory device 110. For example, the external memory controller 105 may be hardware, firmware, or software, or some combination thereof implemented by the device memory controller 155 or one or more local memory controllers 165. In some cases, the external memory controller 105 may be distributed across the processor 120 and the memory device 110 such that portions of the external memory controller 105 are implemented by the processor 120 and other portions are implemented by a device memory controller 155 or a local memory controller 165. Likewise, in some cases, one or more functions ascribed herein to the device memory controller 155 or local memory controller 165 may in some cases be performed by the external memory controller 105 (either separate from or as included in the processor 120).
[0041] The components of the system 100 may exchange information with the memory device 110 using a plurality of channels 115. In some examples, the channels 115 may enable communications between the external memory controller 105 and the memory device 110. Each channel 115 may include one or more signal paths or transmission mediums (e.g., conductors) between terminals associated with the components of system 100. For example, a channel 115 may include a first terminal including one or more pins or pads at external memory controller 105 and one or more pins or pads at the memory device 110. A pin may be an example of a conductive input or output point of a device of the system 100, and a pin may be configured to act as part of a channel. In some cases, a pin or pad of a terminal may be part of to a signal path of the channel 115. Additional signal paths may be coupled with a terminal of a channel for routing signals within a component of the system 100. For example, the memory device 110 may include signal paths (e.g., signal paths internal to the memory device 110 or its components, such as internal to a memory die 160) that route a signal from a terminal of a channel 115 to the various components of the memory device 110 (e.g., a device memory controller 155, memory dice 160, local memory controllers 165, memory arrays 170).
[0042] In some cases, channels 115 may be coupled with one or more drivers, which may be configured to drive multi-level signals over channels 115. The drivers may be coupled with (and in some cases included in) a device of the system 100, such as the external memory controller 105 or the memory device 110. The channels 115 may also each comprise one or more terminations configured to promote signal integrity. For example, a channel 115 may be low-level terminated (e.g., coupled via a resistive or other element to a ground reference or other voltage reference corresponding to a lowest voltage level of a modulation scheme) or high-level terminated (e.g., coupled via a resistive or other element to a supply voltage or other voltage reference corresponding to a highest logic level of a modulation scheme). In some cases, a driver may be configured to drive multi-level signals over a channel 115 when a device coupled with the driver acts as a transmitting device and configured to provide a high- or low-level termination for the channel 115 when the device coupled with the driver acts as a receiving device.
[0043] Channels 115 (and associated signal paths and terminals) may be dedicated to communicating specific types of information. In some cases, a channel 115 may be an aggregated channel and thus may include multiple individual channels. For example, a data channel 190 may be x4 (e.g., including four signal paths), x8 (e.g., including eight signal paths), xl6 (including sixteen signal paths), etc.
[0044] In some cases, the channels 115 may include one or more command and address (CA) channels 186. The CA channels 186 may be configured to communicate commands between the external memory controller 105 and the memory device 110 including control information associated with the commands (e.g., address information). For example, the CA channel 186 may include a read command with an address of the desired data. In some cases, the CA channels 186 may be registered on a rising clock signal edge and/or a falling clock signal edge. In some cases, a CA channel 186 may include eight or nine signal paths.
[0045] In some cases, the channels 115 may include one or more clock signal (CK) channels 188. The CK channels 188 may be configured to communicate one or more common clock signals between the external memory controller 105 and the memory device 110. Each clock signal may be configured to adjust (e.g., oscillate) between a high state and a low state and coordinate the actions of the external memory controller 105 and the memory device 110. In some cases, the clock signal may be a differential output (e.g., a CK_t signal and a CK_c signal) and the signal paths of the CK channels 188 may be configured accordingly. In some cases, the clock signal may be single ended. In some cases, the clock signal may be a 1.5 GHz signal. A CK channel 188 may include any quantity of signal paths. In some cases, the clock signal CK (e.g., a CK_t signal and a CK_c signal) may provide a timing reference for command and addressing operations for the memory device 110, or other system-wide operations for the memory device 110. The clock signal CK therefore may be variously referred to as a control clock signal CK, a command clock signal CK, or a system clock signal CK. The system clock signal CK may be generated by a system clock, which may include one or more hardware components (e.g., oscillators, crystals, logic gates, transistors, or the like).
[0046] In some cases, the channels 115 may include one or more data (e.g., DQ) channels 190. The data channels 190 may be configured to communicate data and/or control information between the external memory controller 105 and the memory device 110. For example, the data channels 190 may communicate information (e.g., bi-directional) to be written to the memory device 110 or information read from the memory device 110. The data channels 190 may communicate signals that may be modulated using a variety of different modulation schemes (e.g., NRZ, PAM4).
[0047] In some cases, the channels 115 may include one or more other channels 192 that may be dedicated to other purposes. These other channels 192 may include any quantity of signal paths.
[0048] In some cases, the other channels 192 may include one or more write clock signal (WCK) channels. Although the‘W’ in WCK may nominally stand for“write,” a write clock signal WCK (e.g., a WCK t signal and a WCK c signal) may provide a timing reference for access operations generally for the memory device 110 (e.g., a timing reference for both read and write operations). Accordingly, the write clock signal WCK may also be referred to as a data clock signal WCK. The WCK channels may be configured to communicate a common data clock signal between the external memory controller 105 and the memory device 110. The data clock signal may be configured to coordinate an access operation (e.g., a write operation or read operation) of the external memory controller 105 and the memory device 110. In some cases, the write clock signal may be a differential output (e.g., a WCK t signal and a WCK c signal) and the signal paths of the WCK channels may be configured accordingly. A WCK channel may include any quantity of signal paths. The data clock signal WCK may be generated by a data clock, which may include one or more hardware components (e.g., oscillators, crystals, logic gates, transistors, or the like).
[0049] In some cases, the other channels 192 may include one or more error detection code (EDC) channels. The EDC channels may be configured to communicate error detection signals, such as checksums, to improve system reliability. An EDC channel may include any quantity of signal paths. In some cases, an EDC channel may be configured to carry a feedback signal, such as a feedback signal related to the calibration of drivers used by the memory device 110 or another device (e.g., the external memory controller 105) to communicate over channels 115 using multi-level signaling.
[0050] The channels 115 may couple the external memory controller 105 with the memory device 110 using a variety of different architectures. Examples of the various architectures may include a bus, a point-to-point connection, a crossbar, a high-density interposer such as a silicon interposer, or channels formed in an organic substrate or some combination thereof. For example, in some cases, the signal paths may at least partially include a high-density interposer, such as a silicon interposer or a glass interposer.
[0051] Signals communicated over the channels 115 may be modulated using a variety of different modulation schemes. In some cases, a binary-symbol (or binary-level) modulation scheme may be used to modulate signals communicated between the external memory controller 105 and the memory device 110. A binary-symbol modulation scheme may be an example of a M-ary modulation scheme where M is equal to two. Each symbol of a binary- symbol modulation scheme may be configured to represent one bit of digital data (e.g., a symbol may represent a logic 1 or a logic 0). Examples of binary-symbol modulation schemes include, but are not limited to, non-retum-to-zero (NRZ), unipolar encoding, bipolar encoding, Manchester encoding, pulse amplitude modulation (PAM) having two symbols (e.g., PAM2), and/or others.
[0052] In some cases, a multi-symbol (or multi-level) modulation scheme may be used to modulate signals communicated between the external memory controller 105 and the memory device 110. A multi-symbol modulation scheme may be an example of a M-ary modulation scheme where M is greater than or equal to three. Each symbol of a multi-symbol modulation scheme may be configured to represent more than one bit of digital data (e.g., a symbol may represent a logic 00, a logic 01, a logic 10, or a logic 11). Examples of multi symbol modulation schemes include, but are not limited to, PAM4, PAM8, etc., quadrature amplitude modulation (QAM), quadrature phase shift keying (QPSK), and/or others. A multi symbol signal (e.g., a PAM4 signal) may be a signal that is modulated using a modulation scheme that includes at least three levels to encode more than one bit of information. Multi symbol modulation schemes and symbols may alternatively be referred to as non-binary, multi-bit, or higher-order modulation schemes and symbols. [0053] In some cases, devices that communicate via channels 115 using a multi-level modulation scheme may engage in a calibration (or training) routine to independently configure the drive strength of one or more associated drivers for one or more intermediate voltage levels of the multi-level modulation scheme. Doing so may equalize and thereby increase or maximize the separation between different voltage levels of the multi-level modulation scheme as driven during operation. For example, in a PAM4 modulation scheme the drive strength of a driver may be independently calibrated for two intermediate voltages levels. More specifically in a PAM4 modulation scheme a lowest voltage (which may be referred to as L0) may comprise a first symbol and represent a first non-binary logic value (e.g., 00), a first intermediate voltage (which may be referred to as Ll) may comprise a second symbol and represent a second non-binary logic value (e.g., 01), a second
intermediate voltage (which may be referred to as L2) may comprise a third symbol and represent a third non-binary logic value (e.g., 10), and a highest voltage (which may be referred to as L3) may comprise a fourth symbol and represent a fourth non-binary logic value (e.g., 11). In some examples, the drive strength of a driver may be independently calibrated for Ll, L2, or both. The lowest and highest voltages described herein, and particularly with reference to FIG. 3B, may be low or high relative to other reference voltages or signal levels in the system; such voltages may not be the lowest or highest voltages available or used by other parts of system 100.
[0054] FIG. 2 illustrates an example of a memory die 200 that supports drive strength calibration for multi-level signaling in accordance with various examples of the present disclosure. The memory die 200 may be an example of the memory dice 160 described with reference to FIG. 1. In some cases, the memory die 200 may be referred to as a memory chip, a memory device, or an electronic memory apparatus. The memory die 200 may include one or more memory cells 205 that are programmable to store different logic states. Each memory cell 205 may be programmable to store two or more states. For example, the memory cell 205 may be configured to store one bit of digital logic at a time (e.g., a logic 0 and a logic 1). In some cases, a single memory cell 205 (e.g., a multi-level memory cell) may be configured to store more than one bit of digit logic at a time (e.g., a logic 00, logic 01, logic 10, or a logic 11).
[0055] A memory cell 205 may store a charge representative of the programmable states in a capacitor. In DRAM architectures, a memory cell 205 may include a capacitor that includes a dielectric material to store a charge representative of the programmable state. In other memory architectures, other storage devices and components are possible. For example, nonlinear dielectric materials may be employed.
[0056] Operations such as reading and writing may be performed on memory cells 205 by activating or selecting access lines such as a word line 210 and/or a digit line 215. In some cases, digit lines 215 may also be referred to as bit lines. References to access lines, word lines and digit lines, or their analogues, are interchangeable without loss of understanding or operation. Activating or selecting a word line 210 or a digit line 215 may include applying a voltage to the respective line.
[0057] The memory die 200 may include the access lines (e.g., the word lines 210 and the digit lines 215) arranged in a grid-like pattern. Memory cells 205 may be positioned at intersections of the word lines 210 and the digit lines 215. By biasing a word line 210 and a digit line 215 (e.g., applying a voltage to the word line 210 or the digit line 215), a single memory cell 205 may be accessed at their intersection.
[0058] Accessing the memory cells 205 may be controlled through a row decoder 220 or a column decoder 225. For example, a row decoder 220 may receive a row address from the local memory controller 260 and activate a word line 210 based on the received row address. A column decoder 225 may receive a column address from the local memory controller 260 and may activate a digit line 215 based on the received column address. For example, the memory die 200 may include multiple word lines 210, labeled WL_l through WL_M, and multiple digit lines 215, labeled DL_l through DL_N, where M and N depend on the size of the memory array. Thus, by activating a word line 210 and a digit line 215, e.g., WL_l and DL_3, the memory cell 205 at their intersection may be accessed. The intersection of a word line 210 and a digit line 215, in either a two-dimensional or three-dimensional configuration, may be referred to as an address of a memory cell 205.
[0059] The memory cell 205 may include a logic storage component, such as capacitor 230 and a switching component 235. The capacitor 230 may be an example of a dielectric capacitor or a ferroelectric capacitor. A first node of the capacitor 230 may be coupled with the switching component 235 and a second node of the capacitor 230 may be coupled with a voltage source 240. In some cases, the voltage source 240 is a ground such as Vss. In some cases, the voltage source 240 may be an example of a plate line coupled with a plate line driver. The switching component 235 may be an example of a transistor or any other type of switch device that selectively establishes or de-establishes (e.g., ceases) electronic communication between two components.
[0060] Selecting or deselecting the memory cell 205 may be accomplished by activating or deactivating the switching component 235. The capacitor 230 may be in electronic communication with the digit line 215 using the switching component 235. For example, the capacitor 230 may be isolated from digit line 215 when the switching component 235 is deactivated, and the capacitor 230 may be coupled with digit line 215 when the switching component 235 is activated. In some cases, the switching component 235 may be or include a transistor and its operation may be controlled by applying a voltage to the transistor gate, where the voltage differential between the transistor gate and transistor source may be greater or less than a threshold voltage of the transistor. In some cases, the switching component 235 may be or include a p-type transistor or an n-type transistor. The word line 210 may be in electronic communication with the gate of the switching component 235 and may
activate/deactivate the switching component 235 based on a voltage being applied to word line 210.
[0061] A word line 210 may be a conductive line in electronic communication with a memory cell 205 that may be used to perform access operations on the memory cell 205. In some architectures, the word line 210 may be in electronic communication with a gate of a switching component 235 of a memory cell 205 and may be configured to control the switching component 235 of the memory cell. In some architectures, the word line 210 may be in electronic communication with a node of the capacitor of the memory cell 205 and the memory cell 205 may not include a switching component.
[0062] A digit line 215 may be a conductive line that connects the memory cell 205 with a sense component 245. In some architectures, the memory cell 205 may be selectively coupled with the digit line 215 during portions of an access operation. For example, the word line 210 and the switching component 235 of the memory cell 205 may be configured to couple and/or isolate the capacitor 230 of the memory cell 205 and the digit line 215. In some architectures, the memory cell 205 may be in electronic communication (e.g., constant) with the digit line 215.
[0063] The sense component 245 may be configured to detect a state (e.g., a charge) stored on the capacitor 230 of the memory cell 205 and determine a logic state of the memory cell 205 based on the stored state. The charge stored by a memory cell 205 may be small, in some cases. As such, the sense component 245 may include one or more sense amplifiers to amplify the signal output by the memory cell 205. The sense amplifiers may detect small changes in the charge of a digit line 215 during a read operation and may produce signals corresponding to a logic state 0 or a logic state 1 based on the detected charge.
[0064] During a read operation, the capacitor 230 of memory cell 205 may output a signal (e.g., discharge a charge) to its corresponding digit line 215. The signal may cause a voltage of the digit line 215 to change. The sense component 245 may be configured to compare the signal received from the memory cell 205 across the digit line 215 to a reference signal 250 (e.g., reference voltage). The sense component 245 may determine the stored state of the memory cell 205 based on the comparison. For example, in binary-signaling, if digit line 215 has a higher voltage than the reference signal 250, the sense component 245 may determine that the stored state of memory cell 205 is a logic 1 and, if the digit line 215 has a lower voltage than the reference signal 250, the sense component 245 may determine that the stored state of the memory cell 205 is a logic 0.
[0065] The sense component 245 may include various transistors or amplifiers to detect and amplify a difference in the signals. The detected logic state of memory cell 205 may be output through column decoder 225 as output 255. In some cases, the sense component 245 may be part of another component (e.g., a column decoder 225, row decoder 220). In some cases, the sense component 245 may be in electronic communication with the row decoder 220 or the column decoder 225.
[0066] The local memory controller 260 may control the operation of memory cells 205 through the various components (e.g., row decoder 220, column decoder 225, and sense component 245). The local memory controller 260 may be an example of the local memory controller 165 described with reference to FIG. 1. In some cases, one or more of the row decoder 220, column decoder 225, and sense component 245 may be co-located with the local memory controller 260. The local memory controller 260 may be configured to receive commands and/or data from an external memory controller 105 (or a device memory controller 155 described with reference to FIG. 1), translate the commands and/or data into information that can be used by the memory die 200, perform one or more operations on the memory die 200, and communicate data from the memory die 200 to the external memory controller 105 (or the device memory controller 155) in response to performing the one or more operations. The local memory controller 260 may generate row and column address signals to activate the target word line 210 and the target digit line 215. The local memory controller 260 may also generate and control various voltages or currents used during the operation of the memory die 200. In general, the amplitude, shape, or duration of an applied voltage or current discussed herein may be adjusted or varied and may be different for the various operations discussed in operating the memory die 200.
[0067] In some cases, the local memory controller 260 may be configured to perform a write operation (e.g., a programming operation) on one or more memory cells 205 of the memory die 200. During a write operation, a memory cell 205 of the memory die 200 may be programmed to store a desired logic state. In some cases, a plurality of memory cells 205 may be programmed during a single write operation. The local memory controller 260 may identify a target memory cell 205 on which to perform the write operation. The local memory controller 260 may identify a target word line 210 and a target digit line 215 in electronic communication with the target memory cell 205 (e.g., the address of the target memory cell 205). The local memory controller 260 may activate the target word line 210 and the target digit line 215 (e.g., applying a voltage to the word line 210 or digit line 215), to access the target memory cell 205. The local memory controller 260 may apply a first signal (e.g., voltage) to the digit line 215 during the write operation to store a first state (e.g., charge) in the capacitor 230 of the memory cell 205, and the first state (e.g., charge) may be indicative of a desired logic state.
[0068] In some cases, the local memory controller 260 may be configured to perform a read operation (e.g., a sense operation) on one or more memory cells 205 of the memory die 200. During a read operation, the logic state stored in a memory cell 205 of the memory die 200 may be determined. In some cases, a plurality of memory cells 205 may be sensed during a single read operation. The local memory controller 260 may identify a target memory cell 205 on which to perform the read operation. The local memory controller 260 may identify a target word line 210 and a target digit line 215 in electronic communication with the target memory cell 205 (e.g., the address of the target memory cell 205). The local memory controller 260 may activate the target word line 210 and the target digit line 215 (e.g., applying a voltage to the word line 210 or digit line 215), to access the target memory cell 205.
[0069] The target memory cell 205 may transfer a signal to the sense component 245 in response to biasing the access lines. The sense component 245 may amplify the signal. The local memory controller 260 may activate the sense component 245 (e.g., latch the sense component) and thereby compare the signal received from the memory cell 205 to the reference signal 250. Based on that comparison, the sense component 245 may determine a logic state that is stored on the memory cell 205. The local memory controller 260 may communicate the logic state stored on the memory cell 205 to the external memory controller 105 (or the device memory controller 155) as part of the read operation.
[0070] In some memory architectures, accessing the memory cell 205 may degrade or destroy the logic state stored in a memory cell 205. For example, a read operation performed in DRAM architectures may partially or completely discharge the capacitor of the target memory cell. The local memory controller 260 may perform a re-write operation or a refresh operation to return the memory cell to its original logic state. The local memory controller 260 may re-write the logic state to the target memory cell after a read operation. In some cases, the re-write operation may be considered part of the read operation. Additionally, activating a single access line, such as a word line 210, may disturb the state stored in some memory cells in electronic communication with that access line. Thus, a re-write operation or refresh operation may be performed on one or more memory cells that may not have been accessed.
[0071] The memory die 200 illustrates a two-dimensional (2D) array of memory cells. In some cases, the memory device may include three-dimensional (3D) arrays or memory cells. A 3D memory array may include two or more 2D memory arrays stacked on top of one another. In some cases, 2D memory arrays in a 3D memory array may be referred to as decks, levels, layers, or dies. A 3D memory array may include any quantity of stacked 2D memory arrays (e.g., two high, three high, four high, five high, six high, seven high, eight high). This may increase the quantity of memory cells that may be positioned on a single die or substrate as compared with a single 2D memory array, which in turn may reduce production costs, increase the performance of the memory array, or both. In some 3D memory arrays, different decks may share at least one common access line such that some decks may share at least one of a word line 210 or a digit line 215.
[0072] Memory die 200 may include or be in electronic communication with one or more drivers for communicating with another device (e.g., a host device for a memory device 110 that includes memory die 200) using a multi-level modulation scheme. For example, data read from memory cells 205 may be communicated to the host device via one or more data (e.g., DQ) channels 190 using the multi-level modulation scheme, and data written to memory cells 205 may be received from the host device via one or more data channels 190 using the multi-level modulation scheme, and each data channel 190 may be driven by an associated driver. In accordance with the techniques described herein, local memory controller 260 or another controller included in or coupled with a memory device 110 that includes memory die 200 (e.g., a device memory controller 155) may manage a calibration (or training) routine, from the perspective of either a transmitting device or a receiving device, to independently configure the drive strength of the one or more drivers for one or more intermediate voltage levels of the multi-level modulation scheme.
[0073] FIGs. 3A and 3B respectively illustrate an example of a driver calibration (or training) system 300-a and example voltage distributions 300-b for an associated driver calibration process, both of which support drive strength calibration for multi-level signaling in accordance with various examples of the present disclosure. The driver calibration system 300-a may include a transmitting device 305 and a receiving device 310, each of which may implement aspects of the driver calibration process associated with voltage distributions 300- b.
[0074] The transmitting device 305 and the receiver each may be an example of a device as described with reference to FIG. 1. For example, the transmitting device 305 may be an example of an external memory controller 105 (e.g., a GPU), and the receiving device 310 may be an example of a memory device 110 (e.g., a graphics double data rate (GDDR) memory device), or vice versa. In some cases, a single device may at times act as a transmitting device 305 and at times act as a receiving device 310.
[0075] For illustrative clarity, the transmitting device 305 and the receiving device 310 are shown in the example of driver calibration system 300-a as each coupled with one another via a first channel 1 l5-a and a second channel 115-b, but it is to be understood that the transmitting device 305 and the receiving device 310 may be coupled with one another and may exchange signals via any quantity of one or more channels 115. In some cases, the first channel 1 l5-a may be an example of a data channel 190 as described with reference to FIG.
1, and the second channel 115-b may be an example of an EDC channel as described with reference to FIG. 1, but it is to be understood that the first channel 1 l5-a and the second channel 115-b may each be any kind (e.g., same or different) of channel 115.
[0076] The transmitting device 305 may include a driver 315 and a transmitting controller 320. The transmitting controller 320 may be coupled with the driver 315 (e.g., via a bus or any other type of connection). In some cases, the transmitting controller 320 may include or be implemented by aspects of one or more of an external memory controller 105, a device memory controller 155, a local memory controller 165, or a processor 120, as described with reference to FIG. 1.
[0077] The transmitting controller 320 may be operable to configure and operate the driver 315, including to calibrate (e.g., train) and configure the drive strength of the driver 315 and to cause the driver 315 to drive the first channel 1 l5-a to or toward a desired voltage level of a multi-level modulation (or signaling) scheme. Though shown in the example of driver calibration system 300-a as included within the transmitting device 305, it is to be understood that the driver 315 may in some cases be partially or entirely external to the transmitting device 305. In some cases, the driver 315 may be an OCD.
[0078] The driver 315 may be coupled with the first channel 1 l5-a and may be configured to drive the first channel 1 l5-a to various voltages in accordance with a modulation scheme. For example, the driver 315 may be coupled with an output pin of the transmitting device 305 that is included in the first channel 1 l5-a, and the driver 315 may drive the first channel 1 l5-a to a voltage by driving the output pin to the voltage.
[0079] The driver 315 may have a configurable (e.g., adjustable) drive strength. The drive strength of the driver 315 may correspond to a configurable (e.g., adjustable) impedance (e.g., output or source impedance) of the driver 315. In some cases, the drive strength of the driver 315 may be correlated with (e.g., inversely proportional) to the output impedance of the driver 315— that is, a decreased output impedance may correspond to an increased drive strength of the driver 315, and an increased output impedance may correspond to a decreased drive strength of the driver 315.
[0080] The receiving device 310 may include a comparison circuit 325, a reference generator 330, and a receiving controller 335. The comparison circuit 325 may be coupled with the reference generator 330 and the receiving controller 335, and the reference generator 330 may also be coupled with the receiving controller 335.
[0081] The comparison circuit 325 may be coupled with the first channel 1 l5-a and may be configured to sense the voltage of the first channel 1 l5-a (e.g., by sensing the voltage of an input pin of the receiving device 310 that is included in the first channel 1 l5-a). The comparison circuit 325 may also be configured to sense a reference voltage generated by the reference generator 330, and to compare the voltage of the first channel 115 -a to the reference voltage. In some cases, the comparison circuit 325 may comprise a comparator. The comparison circuit 325 may generate an output signal based on comparing the voltage of the first channel 1 l5-a to the reference voltage. For example, the comparison circuit 325 may generate an output signal that indicates whether the voltage of the first channel 1 l5-a is higher than or lower than the reference voltage.
[0082] The receiving controller 335 may determine a desired reference voltage and may be operable to configure the reference generator 330 to generate the desired reference voltage, which may be a signaling reference voltage or a training reference voltage, or any other kind of reference voltage. The receiving controller 335 may receive the output signal generated by the comparison circuit 325 and may generate a feedback signal based on the output signal. The receiving controller 335 may be coupled with the second channel 115-b and may transmit the feedback signal to the transmitting controller 320, which may also be coupled with the second channel 115-b, via the second channel 115-b. The feedback signal may indicate whether the voltage of the first channel 1 l5-a is higher than or lower than the reference voltage.
[0083] Additionally or alternatively, in some cases, the feedback signal may indicate a symbol (e.g., a logic value) interpreted by the receiving device 310 (e.g., by the receiving controller 335) based on the voltage of the first channel 1 l5-a. In some cases, the receiving controller 335 may include or be implemented by aspects of one or more of an external memory controller 105, a device memory controller 155, a local memory controller 165, or a processor 120, as described with reference to FIG. 1.
[0084] In some cases, the driver 315 may undergo calibration for multi-level signaling in accordance with the techniques described herein. For example, FIG. 3B illustrates example voltage distributions 300-b for a driver calibration process in the context of a PAM4 modulation scheme. In the example PAM4 modulation scheme, a lowest voltage level L0 comprises a first symbol and represents a first non-binary logic value (e.g., 00), a first intermediate voltage level Ll may comprises a second symbol and represents a second non binary logic value (e.g., 01), a second intermediate voltage level L2 comprises a third symbol and represents a third non-binary logic value (e.g., 10), and a highest voltage level L3 comprises a fourth symbol and represents a fourth non-binary logic value (e.g., 11).
[0085] Voltage L0 may be any voltage level configured to be interpreted by a system (e.g., a system 100 as described with reference to FIG. 1) as the lowest voltage level of the modulation scheme. In some cases, L0 may correspond to a ground reference or a lowest (whether negative or non-negative) supply voltage of the system. In some cases, L0 may correspond to a voltage level in between the ground reference or lowest (whether negative or non-negative) supply voltage of the system and highest supply voltage of the system. For example, L0 may correspond to a non-negative voltage between ground and the highest supply voltage of the system (e.g., the highest supply voltage of the system may be 1.2V, and L0 may be 0.6V). In some cases, the driver 315 may be calibrated for L0 (e.g., the strength of the driver 315 when driving a channel 115 to L0 may be calibrated) based on an external resistor, which may be a high-precision external resistor.
[0086] Voltage L3 may be any voltage configured to be interpreted by the system as the highest voltage level of the modulation scheme, and thus, in a PAM4 modulation scheme, may be a fourth voltage level that is higher than the other three voltage levels of the modulation scheme. In some cases, L3 may correspond to the highest supply voltage of the system, which may be referred to as VDD (e.g., VDD may be 1.2V, and L3 may be 1.2V). In some cases, calibrating the driver 315 for generate L3 (e.g., calibrating the strength of the driver 315 when driving the channel to L3) may be unnecessary, as the channel 115 may be high-level terminated. In other cases, calibrating the driver 315 for generate L0 (e.g., calibrating the strength of the driver 315 when driving the channel to L0) may be
unnecessary, as the channel 115 may be low-level terminated, and the driver 315 may be calibrated for L3 (e.g., the strength of the driver 315 when driving a channel 115 to L3 may be calibrated) based on an external resistor, which may be a high-precision external resistor.
[0087] Voltage Ll and voltage L2 may each be any voltage configured to be interpreted by the system as an intermediate voltage level of the modulation scheme (e.g., between L0 and L3). In some cases, ideal or target values for Ll or L2 may be determined based at least in part on L0 and L3. For example, either the transmitting controller 320 or the receiving controller 335 (or both) may determine target values for Ll and L2. The target values for Ll and L2 may be values that result in a uniform spacing of modulating symbols of the operative modulation scheme (e.g., voltage levels that are evenly or uniformly distributed in voltage, meaning separated by uniform voltage differences) and thus may be obtained based on the difference between the highest voltage level of the modulation scheme and the lowest voltage of the modulation scheme and the quantity of intermediate voltages of the modulation scheme. For example, in the example of FIG. 3B, if L0 is 0.6 V and L3 is 1.2V, then a target value for Ll may be 0.8V and a target value for L2 may be 1.0V, as these values for Ll and L2 result in each of L0, Ll, L2, and L3 being separated from any immediately higher or lower voltage level by the same voltage difference 0.2V. In some cases, the voltage separation between voltage levels of a modulation scheme may be referred to as a symbol height, and thus the target values for intermediate voltage levels such as Ll and L2 may be those that result in a uniform (e.g., matched, substantially identical, within a threshold range, or otherwise desired) symbol height for one or more symbols of the modulation scheme.
[0088] Before calibration in accordance with the techniques described herein, the driver 315 may produce voltage levels in accordance with initial distribution 350. For example, when the driver 315 drives the first channel 115-a to L 1 using an initial drive strength for L 1 , the resulting voltage of the first channel 1 l5-a may be Ll’, and when the driver 315 drives the first channel 1 l5-a to L2 using an initial drive strength for L2, the resulting voltage of the first channel 115-a may be L2’ .
[0089] In some cases, the driver 315 may have a non-linear impedance at different output voltages, and thus, the modulation symbols (e.g., voltage levels) of initial distribution 350 may be non-uniformly spaced (e.g., evenly or uniformly distributed in voltage, meaning separated by uniform voltage differences). For example, a greater voltage difference may exist between L2’ and L3 than between LL and L2’, and a greater voltage difference may exist between LL and L2’ than between L0 and LL. In some cases, a calibration process in accordance with the techniques herein may conform (or at least improve the conformance of) the intermediate voltage levels of the modulation scheme as generated by the driver 315 with the corresponding target (or ideal) values and thereby equalize (and thus increase or maximize) the data eye margin for each associated modulation symbol.
[0090] The calibration process may use one or more training reference voltages, which may be voltage references corresponding to the target values of the intermediate voltage levels. For example, as shown in FIG. 3B, training reference voltage TR1 may correspond to the target value of Ll (e.g., 0.8V), and training reference voltage TR2 may correspond to the target value of L2 (e.g., 1.0V). The receiving controller 335 may determine the target values for Ll and L2 or receive an indication of the target value for Ll and L2 from the transmitting controller 320. The receiving controller 335may configure each training reference voltage to align with the respective target value. In some cases, the target values of Ll and L2 and thus the respective training reference voltages may be preconfigured and stored (e.g., through trim parameters, mode registers, or fuse settings at the transmitting device 305 or receiving device 310). [0091] Calibration of the driver 315 may progress through the one or more intermediate voltage levels of the modulation scheme in any order. For example, as one option the driver 315 may first be trained with a first voltage level (e.g., a highest or lowest intermediate voltage level), and training may then progress through other intermediate voltage levels in order of decreasing or increasing voltage. In some cases, the transmitting controller 320 may determine an initial voltage level for training and an order of voltage level for training based on a voltage level trained based on a precision external resistor (e.g., if a lowest voltage level of the modulation scheme is trained based on the precision external resistor, the transmitting controller 320 may determine the lowest intermediate voltage level as the initial voltage level for training, and if a highest voltage level of the modulation scheme is trained based on the precision external resistor, the transmitting controller 320 may determine the highest intermediate voltage level as the initial voltage level for training).
[0092] In some cases, the driver 315 may first be trained with respect to Ll. The transmitting controller 320 may configure the driver 315 to drive the first channel 1 l5-a to Ll using an initial (e.g., default) drive strength for Ll. The receiving controller 335 may configure the reference generator 330 to generate a reference voltage corresponding to TR1 (e.g., 0.8V). The driver 315 may drive the first channel 1 l5-a (e.g., by driving an associated output pin of the transmitting device 305) toward Ll, using the initial drive strength, for one or more symbol durations or burst lengths, and the comparison circuit 325 may compare the resulting voltage of the first channel 1 l5-a (e.g., by monitoring the voltage of an associated input pin of the receiving device 310) to the reference voltage corresponding to TR1.
[0093] The voltage of the first channel 1 l5-a as driven by the driver 315 using the initial drive strength for Ll— that is, Ll’— may be higher or lower than the target value for Ll . For example, LL may be lower than TR1 by some amount, as shown in initial distribution 350. The comparison circuit 325 may transmit to the receiving controller 335 an indication that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR1, and the receiving controller 335 may transmit to the transmitting controller 320 a feedback signal indicating that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR1.
[0094] The transmitting controller 320 may adjust the drive strength of the driver 315 (e.g., by adjusting the impedance of the driver 315) based on the feedback signal. For example, if the feedback signal indicates that the voltage of the first channel 1 l5-a is lower than TR1, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to increase the voltage of the first channel 1 l5-a (conversely, if the feedback signal indicates that the voltage of the first channel 1 l5-a is higher than TR1, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to decrease the voltage of the first channel H5-a).
[0095] Upon receiving a feedback signal indicating that the voltage of the first channel 1 l5-a has reached or crossed (transitioned from less than to greater than, or from greater than to less than) the value of TR1, the transmitting controller 320 may determine the
corresponding drive strength as an adjusted drive strength (e.g., impedance) that the driver 315 is to use when driving the first channel H5-a to Ll. In some cases, the feedback signal may indicate that the voltage of the first channel 1 l5-a has reached or crossed the value of TR1 by changing state or logic value (e.g., the voltage at an input pin of the transmitting device 305 that is included in the second channel 115-b may change from a first level to a second level).
[0096] In subsequent operation, when driving the first channel 1 l5-a to Ll, the driver 315 may be configured (e.g., by the transmitting controller 320) to use (e.g., have) the adjusted drive strength (e.g., adjusted impedance). Thus, as shown in final distribution 355, the value of the Ll when driven by the driver 315 using the adjusted drive strength may align with TR1 (at least to a greater degree than LL in initial distribution 350).
[0097] After being trained for Ll, the driver 315 may be trained for L2. The transmitting controller 320 may configure the driver 315 to drive the first channel 1 l5-a to L2 using an initial (e.g., default) drive strength for L2. The receiving controller 335 may configure the reference generator 330 to generate a reference voltage corresponding to TR2 (e.g., 1.0V). The driver 315 may drive the first channel 1 l5-a (e.g., by driving an associated output pin of the transmitting device 305) toward L2, using the initial drive strength for L2, for one or more symbol durations or burst lengths, and the comparison circuit 325 may compare the resulting voltage of the first channel 1 l5-a (e.g., by monitoring the voltage of an associated input pin of the receiving device 310) to the reference voltage corresponding to TR2.
[0098] The voltage of the first channel 1 l5-a as driven by the driver 315 using the initial drive strength for L2— that is, L2’— may be higher or lower than the target value for L2. For example, L2’ may be lower than TR2 by some amount, as shown in initial distribution 350. The comparison circuit 325 may transmit to the receiving controller 335 an indication that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR2, and the receiving controller 335 may transmit to the transmitting controller 320 a feedback signal indicating that the voltage of the first channel 1 l5-a is different (e.g., lower) than TR2.
[0099] The transmitting controller 320 may adjust the drive strength of the driver 315 (e.g., by adjusting the impedance of the driver 315) based on the feedback signal. For example, if the feedback signal indicates that the voltage of the first channel 1 l5-a is lower than TR2, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to increase the voltage of the first channel 1 l5-a (conversely, if the feedback signal indicates that the voltage of the first channel 1 l5-a is higher than TR2, the transmitting controller 320 may adjust the drive strength of the driver 315 so as to decrease the voltage of the first channel H5-a).
[0100] Upon receiving a feedback signal indicating that the voltage of the first channel 1 l5-a has reached or crossed (transitioned from less than to greater than, or from greater than to less than) the value of TR2, the transmitting controller 320 may determine the
corresponding drive strength as an adjusted drive strength (e.g., impedance) that the driver 315 is to use when driving the first channel 1 l5-a to L2. In some cases, the feedback signal may indicate that the voltage of the first channel 1 l5-a has reached or crossed the value of TR2 by changing state or logic value (e.g., the voltage at an input pin of the transmitting device 305 that is included in the second channel 115-b may change from a first level to a second level).
[0101] In subsequent operation, when driving the first channel 1 l5-a to L2, the driver 315 may be configured (e.g., by the transmitting controller 320) to use (e.g., have) the adjusted drive strength (e.g., adjusted impedance). Thus, as shown in final distribution 355, the value of the L2 when driven by the driver 315 using the adjusted drive strength may align with TR2 (at least to a greater degree than L2’ in initial distribution 350).
[0102] In some cases, when calibrating the driver 315 for a given voltage level (e.g., Ll or L2), the transmitting controller 320 may sweep (e.g., adjust the strength progressively in one direction) the strength (e.g. impedance) of the driver 315 while driving the first channel 1 l5-a. In some examples, this may occur with the comparison circuit 325 monitoring (e.g., continuously) the resulting voltage of the first channel 1 l5-a and the receiving controller 335 providing (e.g., continuously) a feedback signal, until the feedback signal changes state (e.g., logical value). [0103] In some cases, when calibrating the driver 315 for a given voltage level (e.g., Ll or L2), the transmitting controller 320 may adjust the strength (e.g., impedance) of the driver 315 in stepwise fashion according to one or more discrete increments, and the receiving controller 335 may provide a discrete feedback signal for each increment. For example, the transmitting controller 320 may receive a first feedback signal for the initial drive strength of the driver 315, then adjust the drive strength of the driver 315 by a first discrete increment, receive a second corresponding feedback signal, then adjust the drive strength of the driver 315 by a second discrete increment (e.g., identical in magnitude to the first discrete increment or based on (proportional to) a difference between the voltage of the first channel 1 l5-a and the target value as may be indicated by the first feedback signal), then receive a third corresponding feedback signal, and so on, until the transmitting controller 320 receives a feedback signal indicating that the voltage of the first channel 1 l5-a has reached or crossed the target value for the given voltage level (e.g., TR1 or TR2).
[0104] In some cases, the second channel 115-b may include a pin (e.g., an EDC pin) at the transmitting device 305, and the feedback signal may comprise a high or low voltage at the pin. Thus, thus the transmitting controller 320 may adjust the strength (e.g. impedance) of the driver 315— either by sweeping (e.g., continuously) or in discrete increments— until detecting a change in voltage at the pin (e.g., a change from the low voltage to the high voltage at the pin), as the change in voltage at the pin may indicate that the voltage of the first channel 1 l5-a has reached or crossed the target value for the given voltage level (e.g., TR1 or TR2).
[0105] In some cases, the transmitting device 305 may be a memory device, and the receiving device 310 may be a host device for the memory device (e.g., a GPU), and the receiving device 310 may control and adjust the drive strength of the driver 315 (e.g., by setting one or more mode registers of the memory device). In some cases, the receiving device 310 may determine when the voltage of the first channel 1 l5-a reaches or crosses the value of the training reference voltage for the intermediate voltage level, determine the adjusted drive strength of the driver for the intermediate voltage level based on the voltage of the first channel 115 -a reaching or crossing the value of the training reference voltage for the intermediate voltage level, and configure the driver 315 to thereafter use the adjusted drive strength for the intermediate voltage level (e.g., store the adjusted drive strength at a mode register of the memory device). Thus, in some cases, there may be no feedback signal sent, or alternatively, the feedback signal may comprise the receiving device 310 setting the adjusted drive strength at the transmitting device 305 or an indication of the adjusted drive strength (which, as drive strength and the voltage of the first channel 1 l5-a are related, may comprise an indication of the voltage of the first channel 1 l5-a when driven using the initial drive strength relative to the training reference voltage).
[0106] In some cases, the driver 315 may be trained as part of a post-manufacturing process for the transmitting device 305 (e.g., the receiving device 310 may be a test device) or an assembly process for a system that includes both the transmitting device 305 and the receiving device 310. In some cases, the driver 315 may be trained as part of a boot or reboot sequence for the transmitting device 305. For example, the transmitting controller 320 may detect a boot or reboot of the transmitting device 305 and may initiate a calibration sequence that includes the techniques described herein.
[0107] In some cases, the transmitting device 305 may include one or more mode registers (e.g., included in or otherwise in communication with the transmitting controller 320), and the transmitting controller 320 may store in a mode register an indication of the adjusted drive strength (e.g., adjusted impedance) to be used by the driver 315 when generating a desired voltage level of the modulation scheme.
[0108] It is to be understood that the driver calibration techniques described herein may be used for any quantity of voltage levels (e.g., intermediate voltage levels) of any multi-level modulation scheme. Further, although the example of driver calibration system 300-a illustrated in FIG. 3 A illustrates a single driver 315, it is further to be understood that a transmitting device 305 may include any quantity of drivers 315 and that each driver 315 may be trained (e.g., individually or a part of a group) in accordance with the techniques described herein. In some cases, the transmitting device 305 and the receiving device 310 may exchange one or more signals to coordinate which driver 315 is being trained and for which intermediate voltage level during a given time interval. Further, in some cases, multiple drivers 315 may be trained (e.g., concurrently, simultaneously). It is further to be understood that any absolute values (e.g., for various voltage levels) used herein are merely exemplary and included for the sake of illustrative clarity.
[0109] In operation, the receiving device 310 may determine the logic value represented by a voltage of the first channel 1 l5-a based on a comparison to one or more signaling reference voltages, which may be generated by the reference generator 330 and may be different than any training reference voltage. For example, if the voltage of the first channel 1 l5-a is below a first signaling reference voltage SRO, the receiving device 310 may determine that the logic value corresponds to that of L0 (e.g., 00). As another example, if the voltage of the first channel 1 l5-a is above the first signaling reference voltage SRO and below a second signaling reference voltage SR1, the receiving device 310 may determine that the logic value corresponds to that of Ll (e.g., 01). As another example, if the voltage of the first channel 1 l5-a is above the second signaling reference voltage SR1 and below a third signaling reference voltage SR2, the receiving device 310 may determine that the logic value corresponds to that of L2 (e.g., 10). As another example, if the voltage of the first channel 1 l5-a is above a third signaling reference voltage SR2, the receiving device 310 may determine that the logic value corresponds to that of L3 (e.g., 11).
[0110] As shown by final distribution 355, training reference voltages may be configured to be at a midpoint between adjacent signaling reference voltages. For example, in terms of voltage, TR1 may be equidistant from SRO and SR1, while TR2 may be equidistant from SR1 and SR2. Thus, calibration of a driver 315 in accordance with the techniques described herein may beneficially configure the driver 315 to drive a pin or other aspect of a channel 115 such that different voltages of the multi-level modulation scheme are equally separated in voltage (if signaling reference voltages are also equally separated in voltage), or at least at a midpoint between signaling reference voltages, and to thereby increase or maximize the data eye margin of the different symbols of the modulation scheme. This may reduce error rates and thereby increase effective data rates. Further, calibrating drivers 315 independently of one another for each voltage level may compensate for variations in the linearity of a single driver 315 or across different drivers 315 and may also compensate for variations across different channels 115.
[0111] FIG. 4 shows an example of a driver 3 l5-a that supports drive strength calibration for multi-level signaling in accordance with various examples of the present disclosure. The driver 3 l5-a may be configured to receive an input signal 410 and output (e.g., drive) an output signal 415 based on the input signal 410. The driver 3 l5-a may comprise multiple legs 405 (which may alternatively be referred to as fingers). In some cases, the driver 3 l5-a may receive and be configured by a control signal 420.
[0112] In some cases, each leg 405 may comprise one or more transistors configured to drive the output signal 415 based on the input signal 410. For example, each leg 405 may comprise a p-type (e.g. PMOS) transistor and an n-type (e.g., NMOS) transistor arranged in a push-pull configuration, or in some other amplifier configuration. [0113] The input signal 410 may comprise one or more bit streams. In some cases, the output signal 415 may be a multi-level signal in accordance with an M-ary multi-level modulation scheme. In some cases, the input signal 410 may comprise log2(M) parallel bit streams. For example, the output signal 415 may be a PAM4 signal, and the input signal 410 may comprise two parallel bit streams. For each bit stream included in the input signal 410, at least some of the legs 405 (e.g., a subset of the legs 405 or all of the legs 405) may be configured to each receive the bit stream as an input and drive the output signal 415 based on the bit stream.
[0114] Each leg 405 may have an associated impendence (e.g., source or output impedance). In some cases, the quantity of selected legs 405 used to drive the output signal 415— which may be referred to as active legs— may be dynamically configurable (e.g., selectable) based on the control signal 420. For example, the control signal 420 may comprise an indication (e.g., a number), which may specify and control the quantity of active legs 405.
[0115] In some cases, the legs 405 may be in parallel with one another, and increasing the quantity of active legs 405 may decrease the impedance (e.g., source or output impedance) of the driver 3 l5-a, which may also be referred to as increasing the strength of the driver 3 l5-a. Similarly, decreasing the quantity of active legs 405 may increase the impedance of the driver 3 l5-a, which may also be referred to as decreasing the strength of the driver 3 l5-a.
[0116] In some cases, the control signal 420 may be generated by and received from a controller, such as a transmitting controller 320 as described with reference to FIG. 3 A. In some cases, the transmitting controller 320 may adjust the impedance of the driver 3 l5-a— e.g., in connection with driver calibration techniques as described herein— by varying the control signal 420 and thus the quantity of active legs 405 of the driver 3 l5-a.
[0117] FIG. 5 illustrates a process 500 that supports drive strength calibration for multi- level signaling in accordance with various examples of the present disclosure. In some examples, process 500 may be implemented by a transmitting device 305-a, a receiving device 3 lO-a, or both, which may be examples of a transmitting device 305 and a receiving device 310 as described with reference to FIG. 3 A.
[0118] At 505, the transmitting device 305-a and the receiving device 3 lO-a may identify an intermediate voltage level of a multi-level modulation scheme for calibration, such as Ll or L2 of a PAM4 modulation scheme. In some cases, the transmitting device 305-a may identify the intermediate voltage level and signal the identified intermediate voltage level to the receiving device 3 lO-a. In some cases, the receiving device 3 l0-a may identify the intermediate voltage level and signal the identified intermediate voltage level to the transmitting device 305-a.
[0119] At 510, the transmitting device 305-a may configure a driver 315 to have an initial drive strength associated with the intermediate voltage level identified at 505. In some cases, the initial drive strength may represent an initial or default impedance of the driver 315 for the intermediate voltage level identified at 505. The initial drive strength may be determined based on a mode register or fuse setting of the transmitting device, or may be determined by a controller at the transmitting device (e.g., a transmitting controller 320) based on one or more factors such as a range of possible drive strengths and a relationship between the intermediate voltage level identified at 505 and the highest and lowest levels of the modulation scheme (e.g., if the intermediate voltage level is Ll of a PAM4 modulation scheme, the initial drive strength may be 1/3 removed from the maximum or minimum drive strength of the driver 315, depending on whether a corresponding channel 115 is low-level or high-level terminated, as the target value for Ll may higher than L0 by an amount of voltage equal to 1/3 of the difference between L3 and L0).
[0120] At 515, the receiving device 3 l0-a may determine a training reference voltage for the intermediate voltage level identified at 505. For example, a controller at the receiving device 3 l0-a (e.g., a receiving controller 335) may determine the training reference voltage relative to a target or ideal voltage level (e.g., as equal to a target or ideal voltage level) to ensure uniform distribution of the voltage levels of the modulation scheme across the voltage range of the modulation scheme (e.g., a difference in voltage between L3 and L0). Thus, the receiving device 3 lO-a may at 310 determine the training reference voltage (e.g., based on absolute value of and the difference the highest and lowest levels of the modulation scheme and/or the quantity of voltage levels of the modulation scheme). In some cases, the transmitting device 305-a may determine a training reference voltage for the intermediate voltage level identified at 505 and signal the determined training reference voltage to the receiving device 3 l0-a.
[0121] At 520, the transmitting device 305-a may drive an output pin (e.g., a DQ pin of a memory device, or a pin coupled via a channel 115 with a DQ pin of a memory device) toward the intermediate voltage level identified at 505 using the initial drive strength as configured at 510. [0122] At 525, the receiving device 3 lO-a may monitor an input pin of the receiving device 3 lO-a (e.g., a pin coupled via a channel 115 with a DQ pin of a memory device, or a DQ pin of a memory device) and transmit a feedback signal to the transmitting device 305-a. In some cases, monitoring the input pin may include comparing the voltage of the input pin to a reference voltage equal to the training reference voltage determined at 515, and the feedback signal may indicate whether the voltage of the input pin (and thus of the output pin driven at 515) relative to (e.g., less than, greater than, equal to) the training reference voltage determined at 515. In some cases the feedback signal may be transmitted at least in part via an EDC pin of a memory device.
[0123] At 530, the transmitting device 305-a may adjust the drive strength of the driver 315 and monitor the feedback signal. In some cases, the transmitting device 305-a may adjust the drive strength of the driver 315 (e.g., sweep the drive strength of the driver 315) while monitoring the feedback signal in real time. In some cases, the transmitting device 305-a may adjust the drive strength of the driver 315 (e.g., in discrete increments) and monitor for distinct feedback signals associated with reach respective increment. The transmitting device 305-a may adjust the drive strength until the transmitting device detects a change (e.g., a change in logic value or symbol value of the feedback signal, which may in some cases correspond to a change of voltage at a pin via which the transmitting device 305-a receives the feedback signal). Adjusting the drive strength of the driver 315 may, in some cases, include adjusting the impedance of the driver 315, which may include adjusting a quantity of active legs 405 of the driver 315 (e.g., by adjusting a control signal 420) as described with reference to FIG. 4.
[0124] At 535, the transmitting device 305-a may determine an adjusted drive strength (e.g., adjusted impedance) of the driver 315 for the intermediate voltage level identified at 505. The adjusted drive strength may be a drive strength that the driver 315 is to use (e.g., have or be configured at) when driving the output pin at the intermediate voltage level identified at 505. The transmitting device 305-a may determine the adjusted drive strength as the drive strength of the driver 315 that is concurrent with or otherwise corresponds to (e.g., results in) the transmitting device 305 detecting the change to the feedback signal monitored at 530.
[0125] At 540, the transmitting device may configure the driver 315 to use (e.g., have or be set at) the adjusted drive strength determined at 535 when subsequently driving the output pin at the intermediate voltage level identified at 505. In some cases, configuring the driver 315 at 540 may comprise setting a mode register or other storage mechanism to store the adjusted drive strength determined at 535, which may include storing a quantity (e.g., a number) of legs 405 of the driver 315 to select and thereby render active when subsequently driving the output pin at the intermediate voltage level identified at 505 (e.g., by storing an associated value of the control signal 420).
[0126] Although the example illustrated in FIG. 5 is described with reference to calibrating the drive strength of a single pin for a single voltage level, it is to be understood that a calibration process in accordance with the teachings described herein (e.g., process 500) may be repeated for any quantity of intermediate voltage levels and for any quantity of drivers 315 and associated pins and channels 115. Further, it is to be understood that multiple drivers 315 may be calibrated (e.g., concurrently, simultaneously, serially). Further, calibrating drivers 315 independently of one another for each voltage level may compensate for variations in the linearity of a single driver 315 or across different drivers 315 and may also compensate for variations across different channels 115.
[0127] In some cases, when the calibration process is complete for an intermediate voltage level, the transmitting device 305-a may transmit an indication that the calibration process is complete for the intermediate voltage level. For example, the voltage of a channel 115 (such as the channel 115 that carries the feedback signal or any other channel 115) may be set or toggled, a specific sequence of symbols may be sent over the channel 115 driven by the driver 315 undergoing calibration, or a mode register of the receiving device 3 lO-a may be set, among other operations.
[0128] FIG. 6 shows a flowchart illustrating a method 600 that supports drive strength calibration for multi-level signaling in accordance with aspects disclosed herein. The operations of method 600 may be implemented by a controller or its components as described with reference to FIGs. 1-5. For example, the operations of method 600 may be performed by a transmitting controller 320 as described with reference to FIG. 3 A. In some examples, the controller may execute a set of codes to control the functional elements of a device (e.g., a transmitting device 305, which may comprise a memory device 110 or a host device for the memory device 110) to perform the functions described below.
[0129] At 605 the controller may identify an intermediate voltage of a modulation scheme that includes three or more voltage levels. The operations of 605 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the modulation scheme may be a PAM4 modulation scheme, and the intermediate voltage level may be either a second-lowest or second-highest voltage level of the modulation scheme (e.g., Ll or L2).
[0130] At 610 the controller may drive, using an output driver at an initial drive strength, a voltage of an output pin toward the intermediate voltage generate an internal data clock signal for the first memory die. The operations of 610 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the output driver may be a driver 315 as described herein, and the output pin may be included in or otherwise coupled with a channel 115 as described herein. In some examples, the output pin may be a DQ pin.
[0131] At 615 the controller may receive a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage. The operations of 615 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the reference voltage may be a training reference voltage as described herein, and the feedback signal may be received over an additional channel 115 as described herein. In some case, the feedback signal may be received via an EDC pin, which may be included in or otherwise coupled with the additional channel 115.
[0132] At 620 the controller may configure the output driver to use an adjusted drive strength for the intermediate voltage based at least in part on the feedback signal. The operations of 615 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the adjusted drive strength may correspond to an adjusted impedance of the driver 315.
[0133] In some examples, an apparatus as described herein may perform a method or methods, such as the method 600. The apparatus may include features, means, or instructions (e.g., a non-transitory computer-readable medium storing instructions executable by a processor) for identifying an intermediate voltage of a modulation scheme that includes three or more voltage levels, driving, using an output driver at an initial drive strength, a voltage of an output pin toward the intermediate voltage, receiving a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage, and configuring the output driver to use an adjusted drive strength for the intermediate voltage based on the feedback signal.
[0134] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, configuring the output driver to use the adjusted drive strength for the intermediate voltage may include operations, features, means, or instructions for determining an adjusted driver impedance for the intermediate voltage.
[0135] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, configuring the output driver to use the adjusted drive strength for the intermediate voltage may include operations, features, means, or instructions for configuring the output driver to may have the adjusted driver impedance when driving the voltage of the output pin to the intermediate voltage.
[0136] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, configuring the output driver to use the adjusted drive strength for the intermediate voltage may include operations, features, means, or instructions for configuring the output driver to use a quantity of selected legs of the output driver when driving the voltage of the output pin to the intermediate voltage, the quantity of selected legs corresponding to an amount of driver impedance.
[0137] Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a change in a logic value of the feedback signal, where determining the adjusted drive strength for the intermediate voltage includes adjusting a drive strength of the output driver to a threshold that is based at least in part on detecting the change in the logic value of the feedback signal.
[0138] Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for receiving, after configuring the output driver to use the adjusted drive strength for the intermediate voltage, a second feedback signal indicating the voltage of the output pin relative to the reference voltage and configuring the output driver to use a second adjusted drive strength for the intermediate voltage based on the second feedback signal.
[0139] Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for identifying a second intermediate voltage of the modulation scheme, driving, using the output driver at a second initial drive strength, the voltage of the output pin toward the second intermediate voltage, receiving a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage
corresponding to the second intermediate voltage and configuring the output driver to use a second adjusted drive strength for the second intermediate voltage based on the second feedback signal.
[0140] Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for determining a lowest voltage of the modulation scheme, where the reference voltage may be based on the lowest voltage of the modulation scheme. For example, the reference voltage may be based on a difference between the highest voltage of the modulation scheme and the lowest voltage of the modulation scheme as well as a quantity of levels (e.g., an order) of the modulation scheme.
[0141] Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for driving, using the output driver at the adjusted drive strength, the voltage of the output pin to the intermediate voltage (e.g., during an operational phase).
[0142] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, receiving the feedback signal may include operations, features, means, or instructions for receiving the feedback signal via an EDC pin.
[0143] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, receiving the feedback signal may include operations, features, means, or instructions for receiving an indication of a logic value determined by a second device, the logic value determined based on the voltage of the output pin.
[0144] Some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a boot or reboot of a device that includes the output pin, where driving, using the output driver at the initial drive strength, the voltage of the output pin toward the intermediate voltage may be based on detecting the boot or reboot.
[0145] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, the modulation scheme is a PAM4 scheme that includes four voltage levels that each correspond to a symbol representative of more than one bit.
[0146] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, the output pin may be a data output pin of a memory device (e.g., a DQ pin) and the feedback signal may be received from a processor (e.g., a GPU) coupled with the memory device.
[0147] In some examples of the method 600, apparatuses, and non-transitory computer- readable medium described herein, the output pin may be a data output pin of a processor (e.g., a GPU) and the feedback signal may be received from a memory device coupled with the processor.
[0148] FIG. 7 shows a flowchart illustrating a method 700 that supports drive strength calibration for multi-level signaling in accordance with aspects disclosed herein. The operations of method 700 may be implemented by a controller or its components as described with reference to FIGs. 1-5. For example, the operations of method 700 may be performed by a receiving controller 335 as described with reference to FIG. 3A. In some examples, the controller may execute a set of codes to control the functional elements of a device (e.g., a receiving device 310, which may comprise a memory device 110 or a host device for the memory device 110) to perform the functions described below.
[0149] At 705 the controller may determine, for an input pin of a first device, a reference voltage for an intermediate voltage of a modulation scheme that includes three or more voltage levels, the reference voltage being based at least in part on a lowest voltage of the modulation scheme. The operations of 705 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the modulation scheme may be a PAM4 modulation scheme, and the intermediate voltage level may be either a second-lowest or second-highest voltage level of the modulation scheme (e.g., Ll or L2). In some cases, the first device may be the receiving device 310, and the input pin may be a data pin.
[0150] At 710 the controller may compare a voltage of the input pin to the reference voltage. The operations of 710 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the controller may configure a reference generator (such as a reference generator 330 as described with reference to FIG. 3A) to generate the reference voltage, and a comparison circuit 325 may perform the comparison and transmit a result of the comparison to the controller.
[0151] At 715 the controller may transmit, to a second device, a feedback signal indicating the voltage of the input pin relative to the reference voltage. The operations of 715 may be performed according to the methods described with reference to FIGs. 1-5. In certain examples, the second device may be a transmitting device 305 as descried with reference to FIG. 3 A. In some case, the feedback signal may be transmitted via an EDC pin and an associated channel 115.
[0152] In some examples, an apparatus as described herein may perform a method or methods, such as the method 700. The apparatus may include features, means, or instructions (e.g., a non-transitory computer-readable medium storing instructions executable by a processor) for determining, for an input pin of a first device, a reference voltage for an intermediate voltage of a modulation scheme that includes three or more voltage levels, the reference voltage being based on a lowest voltage of the modulation scheme, comparing a voltage of the input pin to the reference voltage, and transmitting, to a second device, a feedback signal indicating the voltage of the input pin relative to the reference voltage.
[0153] Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a change in the voltage of the input pin that results in the voltage of the input pin crossing the reference voltage and changing a logic value of the feedback signal based on detecting the change in the voltage of the input pin.
[0154] Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for determining, for the input pin, a second reference voltage based on the lowest voltage and the reference voltage, the second reference voltage corresponding to a second intermediate voltage of the modulation scheme, comparing the voltage of the input pin to the second reference voltage and transmitting, to the second device, a second feedback signal indicating the voltage of the input pin relative to the second reference voltage.
[0155] Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for detecting a change in the voltage of the input pin that results in the voltage of the input pin crossing the reference voltage and determining to compare the voltage of the input pin to the second reference voltage based on detecting the change in the voltage of the input pin.
[0156] Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for receiving, from the second device, an indication that calibration for the intermediate voltage of the modulation scheme may be complete and determining to compare the voltage of the input pin to the second reference voltage based on the indication.
[0157] Some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein may further include operations, features, means, or instructions for determining a logic value based on the voltage of the input pin, where transmitting the feedback signal includes transmitting an indication of the logic value.
[0158] In some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein, the modulation scheme is a PAM4 scheme that includes four voltage levels that each correspond to a symbol representative of more than one bit.
[0159] In some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein, the input pin may be a data input pin of a memory device (e.g., a DQ pin) and the feedback signal may be transmitted to a processor (e.g., a GPU) coupled with the memory device.
[0160] In some examples of the method 700, apparatuses, and non-transitory computer- readable medium described herein, the input pin may be a data input pin of a processor (e.g., a GPU) and the feedback signal may be transmitted to a memory device coupled with the processor.
[0161] It should be noted that the methods described above describe possible
implementations, and that the operations and the steps may be rearranged or otherwise modified and that other implementations are possible. Furthermore, aspects from two or more of the methods may be combined.
[0162] In some examples, an apparatus or device may perform aspects of the functions described herein. The device may include an output driver coupled with an output pin of the device and having a configurable impedance. The device may also include a controller in electronic communication with the output driver. The controller may be operable to cause the device to: drive, using the output driver at a first impedance, a voltage of the output pin toward an intermediate voltage of a modulation scheme that includes three or more voltage levels; receive a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage; and configure the output driver to have a second impedance when driving the voltage of the output pin to the intermediate voltage based on the feedback signal. [0163] In some examples, the controller may be operable to cause the device to adjust the configurable impedance of the output driver until a logic value of the feedback signal changes.
[0164] In some examples, the controller may be operable to cause the device to receive, after configuring the output driver to may have the second impedance, a second feedback signal indicating the voltage of the output pin relative to the reference voltage and configure the output driver to have a third impedance when driving the voltage of the output pin to the intermediate voltage based on the second feedback signal.
[0165] In some examples, the controller may be operable to cause the device to drive, using the output driver at a third impedance, the voltage of the output pin toward a second intermediate voltage of the modulation scheme, receive a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage corresponding to the second intermediate voltage, and configure the output driver to have a fourth impedance when driving the voltage of the output pin to the second
intermediate voltage based on the second feedback signal.
[0166] In some examples, an apparatus or device may perform aspects of the functions described herein. The device may include an output driver coupled with an output pin of the device and having a configurable impedance. The device may also include: means for driving, using the output driver at a first impedance, a voltage of the output pin toward an intermediate voltage of a modulation scheme that includes three or more voltage levels; means for receiving a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage; and means for configuring the output driver to have a second impedance when driving the voltage of the output pin to the intermediate voltage based at least in part on the feedback signal.
[0167] In some examples, the device may include means for adjusting the configurable impedance of the output driver until a logic value of the feedback signal changes.
[0168] In some examples, the device may include: means for receiving, after configuring the output driver to have the second impedance, a second feedback signal indicating the voltage of the output pin relative to the reference voltage; and means for configuring the output driver to have a third impedance when driving the voltage of the output pin to the intermediate voltage based at least in part on the second feedback signal. [0169] In some examples, the device may include: means for driving, using the output driver at a third impedance, the voltage of the output pin toward a second intermediate voltage of the modulation scheme; means for receiving a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage corresponding to the second intermediate voltage; and means for configuring the output driver to have a fourth impedance when driving the voltage of the output pin to the second intermediate voltage based at least in part on the second feedback signal.
[0170] Information and signals described herein may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof. Some drawings may illustrate signals as a single signal; however, it will be understood by a person of ordinary skill in the art that the signal may represent a bus of signals, where the bus may have a variety of bit widths.
[0171] The terms“electronic communication,”“conductive contact,”“connected,” and “coupled” may refer to a relationship between components that supports the flow of signals between the components. Components are considered in electronic communication with (or in conductive contact with or connected with or coupled with) one another if there is any conductive path between the components that can, at any time, support the flow of signals between the components. At any given time, the conductive path between components that are in electronic communication with each other (or in conductive contact with or connected with or coupled with) may be an open circuit or a closed circuit based on the operation of the device that includes the connected components. The conductive path between connected components may be a direct conductive path between the components or the conductive path between connected components may be an indirect conductive path that may include intermediate components, such as switches, transistors, or other components. In some cases, the flow of signals between the connected components may be interrupted for a time, for example, using one or more intermediate components such as switches or transistors.
[0172] The term“coupling” refers to condition of moving from an open-circuit relationship between components in which signals are not presently capable of being communicated between the components over a conductive path to a closed-circuit relationship between components in which signals are capable of being communicated between components over the conductive path. When a component, such as a controller, couples other components together, the component initiates a change that allows signals to flow between the other components over a conductive path that previously did not permit signals to flow.
[0173] The term“isolated” refers to a relationship between components in which signals are not presently capable of flowing between the components. Components are isolated from each other if there is an open circuit between them. For example, two components separated by a switch that is positioned between the components are isolated from each other when the switch is open. When a controller isolates two components, the controller affects a change that prevents signals from flowing between the components using a conductive path that previously permitted signals to flow.
[0174] As used herein, the term“substantially” means that the modified characteristic (e.g., a verb or adjective modified by the term substantially) need not be absolute but is close enough to achieve the advantages of the characteristic.
[0175] The devices discussed herein, including a memory array, may be formed on a semiconductor substrate, such as silicon, germanium, silicon-germanium alloy, gallium arsenide, gallium nitride, etc. In some cases, the substrate is a semiconductor wafer. In other cases, the substrate may be a silicon-on-insulator (SOI) substrate, such as silicon-on-glass (SOG) or silicon-on-sapphire (SOP), or epitaxial layers of semiconductor materials on another substrate. The conductivity of the substrate, or sub-regions of the substrate, may be controlled through doping using various chemical species including, but not limited to, phosphorous, boron, or arsenic. Doping may be performed during the initial formation or growth of the substrate, by ion-implantation, or by any other doping means.
[0176] A switching component or a transistor discussed herein may represent a field- effect transistor (FET) and comprise a three terminal device including a source, drain, and gate. The terminals may be connected to other electronic elements through conductive materials, e.g., metals. The source and drain may be conductive and may comprise a heavily- doped, e.g., degenerate, semiconductor region. The source and drain may be separated by a lightly-doped semiconductor region or channel. If the channel is n-type (i.e., majority carriers are signals), then the FET may be referred to as a n-type FET. If the channel is p-type (i.e., majority carriers are holes), then the FET may be referred to as a p-type FET. The channel may be capped by an insulating gate oxide. The channel conductivity may be controlled by applying a voltage to the gate. For example, applying a positive voltage or negative voltage to an n-type FET or a p-type FET, respectively, may result in the channel becoming conductive. A transistor may be“on” or“activated” when a voltage greater than or equal to the transistor’s threshold voltage is applied to the transistor gate. The transistor may be“off’ or “deactivated” when a voltage less than the transistor’s threshold voltage is applied to the transistor gate.
[0177] The description set forth herein, in connection with the appended drawings, describes example configurations and does not represent all the examples that may be implemented or that are within the scope of the claims. The term“exemplary” used herein means“serving as an example, instance, or illustration,” and not“preferred” or
“advantageous over other examples.” The detailed description includes specific details to providing an understanding of the described techniques. These techniques, however, may be practiced without these specific details. In some instances, well-known structures and devices are shown in block diagram form to avoid obscuring the concepts of the described examples.
[0178] In the appended figures, similar components or features may have the same reference label. Further, various components of the same type may be distinguished by following the reference label by a dash and a second label that distinguishes among the similar components. If just the first reference label is used in the specification, the description is applicable to any one of the similar components having the same first reference label irrespective of the second reference label.
[0179] Information and signals described herein may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
[0180] The various illustrative blocks and modules described in connection with the disclosure herein may be implemented or performed with a general-purpose processor, a DSP, an ASIC, an FPGA or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general-purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices (e.g., a combination of a DSP and a microprocessor, multiple microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration).
[0181] The functions described herein may be implemented in hardware, software executed by a processor, firmware, or any combination thereof. If implemented in software executed by a processor, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Other examples and implementations are within the scope of the disclosure and appended claims. For example, due to the nature of software, functions described above can be implemented using software executed by a processor, hardware, firmware, hardwiring, or combinations of any of these. Features implementing functions may also be physically located at various positions, including being distributed such that portions of functions are implemented at different physical locations. Also, as used herein, including in the claims,“or” as used in a list of items (for example, a list of items prefaced by a phrase such as“at least one of’ or“one or more of’) indicates an inclusive list such that, for example, a list of at least one of A, B, or C means A or B or C or AB or AC or BC or ABC (i.e., A and B and C). Also, as used herein, the phrase“based on” shall not be construed as a reference to a closed set of conditions. For example, an exemplary step that is described as“based on condition A” may be based on both a condition A and a condition B without departing from the scope of the present disclosure. In other words, as used herein, the phrase“based on” shall be construed in the same manner as the phrase “based at least in part on.”
[0182] Computer-readable media includes both non-transitory computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another. A non-transitory storage medium may be any available medium that can be accessed by a general purpose or special purpose computer. By way of example, and not limitation, non-transitory computer-readable media can comprise RAM, ROM, electrically erasable programmable read-only memory (EEPROM), compact disk (CD) ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other non-transitory medium that can be used to carry or store desired program code means in the form of instructions or data structures and that can be accessed by a general- purpose or special-purpose computer, or a general-purpose or special-purpose processor.
Also, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Disk and disc, as used herein, include CD, laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above are also included within the scope of computer-readable media.
[0183] The description herein is provided to enable a person skilled in the art to make or use the disclosure. Various modifications to the disclosure will be apparent to those skilled in the art, and the generic principles defined herein may be applied to other variations without departing from the scope of the disclosure. Thus, the disclosure is not limited to the examples and designs described herein, but is to be accorded the broadest scope consistent with the principles and novel features disclosed herein.

Claims

CLAIMS What is claimed is:
1. A method, comprising:
identifying an intermediate voltage of a modulation scheme that includes three or more voltage levels;
driving, using an output driver at an initial drive strength, a voltage of an output pin toward the intermediate voltage;
receiving a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage; and
configuring the output driver to use an adjusted drive strength for the intermediate voltage based at least in part on the feedback signal.
2. The method of claim 1, wherein configuring the output driver to use the adjusted drive strength for the intermediate voltage comprises:
determining an adjusted driver impedance for the intermediate voltage.
3. The method of claim 2, wherein configuring the output driver to use the adjusted drive strength for the intermediate voltage comprises:
configuring the output driver to have the adjusted driver impedance when driving the voltage of the output pin to the intermediate voltage.
4. The method of claim 2, wherein configuring the output driver to use the adjusted drive strength for the intermediate voltage comprises:
configuring the output driver to use a quantity of selected legs of the output driver when driving the voltage of the output pin to the intermediate voltage, the quantity of selected legs corresponding to an amount of driver impedance.
5. The method of claim 1, further comprising:
detecting a change in a logic value of the feedback signal, wherein determining the adjusted drive strength for the intermediate voltage comprises:
adjusting a drive strength of the output driver to a threshold that is based at least in part on detecting the change in the logic value of the feedback signal.
6 The method of claim 1, further comprising: receiving, after configuring the output driver to use the adjusted drive strength for the intermediate voltage, a second feedback signal indicating the voltage of the output pin relative to the reference voltage; and
configuring the output driver to use a second adjusted drive strength for the intermediate voltage based at least in part on the second feedback signal.
7. The method of claim 1, further comprising:
identifying a second intermediate voltage of the modulation scheme;
driving, using the output driver at a second initial drive strength, the voltage of the output pin toward the second intermediate voltage;
receiving a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage corresponding to the second intermediate voltage; and
configuring the output driver to use a second adjusted drive strength for the second intermediate voltage based at least in part on the second feedback signal.
8. The method of claim 1, further comprising:
determining a lowest voltage of the modulation scheme, wherein the reference voltage is based at least in part on the lowest voltage of the modulation scheme.
9. The method of claim 1, further comprising:
driving, using the output driver at the adjusted drive strength, the voltage of the output pin to the intermediate voltage.
10. The method of claim 1, wherein receiving the feedback signal comprises:
receiving the feedback signal via an error detection and correction (EDC) pin.
11. The method of claim 1, wherein receiving the feedback signal comprises:
receiving an indication of a logic value determined by a second device, the logic value determined based at least in part on the voltage of the output pin.
12. The method of claim 1, further comprising:
detecting a boot or reboot of a device that includes the output pin, wherein driving, using the output driver at the initial drive strength, the voltage of the output pin toward the intermediate voltage is based at least in part on detecting the boot or reboot.
13. The method of claim 1, wherein the modulation scheme comprises a pulse amplitude modulation (PAM) 4 scheme comprising four voltage levels that each correspond to a symbol representative of more than one bit.
14. The method of claim 1, wherein:
the output pin is a data output pin of a memory device; and
the feedback signal is received from a processor coupled with the memory device.
15. The method of claim 1, wherein:
the output pin is a data output pin of a processor; and
the feedback signal is received from a memory device coupled with the processor.
16. A method, comprising:
determining, for an input pin of a first device, a reference voltage for an intermediate voltage of a modulation scheme that includes three or more voltage levels, the reference voltage being based at least in part on a lowest voltage of the modulation scheme;
comparing a voltage of the input pin to the reference voltage; and transmitting, to a second device, a feedback signal indicating the voltage of the input pin relative to the reference voltage.
17. The method of claim 16, further comprising:
detecting a change in the voltage of the input pin that results in the voltage of the input pin crossing the reference voltage; and
changing a logic value of the feedback signal based at least in part on detecting the change in the voltage of the input pin.
18. The method of claim 16, further comprising:
determining, for the input pin, a second reference voltage based at least in part on the lowest voltage and the reference voltage, the second reference voltage corresponding to a second intermediate voltage of the modulation scheme;
comparing the voltage of the input pin to the second reference voltage; and transmitting, to the second device, a second feedback signal indicating the voltage of the input pin relative to the second reference voltage.
19. The method of claim 18, further comprising:
detecting a change in the voltage of the input pin that results in the voltage of the input pin crossing the reference voltage; and
determining to compare the voltage of the input pin to the second reference voltage based at least in part on detecting the change in the voltage of the input pin.
20. The method of claim 18, further comprising:
receiving, from the second device, an indication that calibration for the intermediate voltage of the modulation scheme is complete; and
determining to compare the voltage of the input pin to the second reference voltage based at least in part on the indication.
21. The method of claim 16, further comprising:
determining a logic value based at least in part on the voltage of the input pin, wherein transmitting the feedback signal comprises:
transmitting an indication of the logic value.
22. A device, comprising:
an output driver coupled with an output pin of the device and having a configurable impedance; and
a controller in electronic communication with the output driver, wherein the controller is operable to cause the device to:
drive, using the output driver at a first impedance, a voltage of the output pin toward an intermediate voltage of a modulation scheme that includes three or more voltage levels;
receive a feedback signal indicating the voltage of the output pin relative to a reference voltage corresponding to the intermediate voltage; and
configure the output driver to have a second impedance when driving the voltage of the output pin to the intermediate voltage based at least in part on the feedback signal.
23. The device of claim 22, wherein the controller is operable to cause the device to:
adjust the configurable impedance of the output driver until a logic value of the feedback signal changes.
24. The device of claim 22, wherein the controller is operable to cause the device to:
receive, after configuring the output driver to have the second impedance, a second feedback signal indicating the voltage of the output pin relative to the reference voltage; and
configure the output driver to have a third impedance when driving the voltage of the output pin to the intermediate voltage based at least in part on the second feedback signal.
25. The device of claim 22, wherein the controller is operable to cause the device to:
drive, using the output driver at a third impedance, the voltage of the output pin toward a second intermediate voltage of the modulation scheme;
receive a second feedback signal indicating the voltage of the output pin relative to a second reference voltage, the second reference voltage corresponding to the second intermediate voltage; and
configure the output driver to have a fourth impedance when driving the voltage of the output pin to the second intermediate voltage based at least in part on the second feedback signal.
PCT/US2019/046409 2018-08-21 2019-08-13 Drive strength calibration for multi-level signaling WO2020041049A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP19851272.5A EP3841578A4 (en) 2018-08-21 2019-08-13 Drive strength calibration for multi-level signaling
KR1020217007263A KR102455958B1 (en) 2018-08-21 2019-08-13 Drive strength compensation for multi-level signaling
KR1020227035230A KR20220142542A (en) 2018-08-21 2019-08-13 Drive strength calibration for multi-level signaling
CN201980052529.9A CN112543976B (en) 2018-08-21 2019-08-13 Drive Strength Calibration for Multi-Level Signaling

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201862720287P 2018-08-21 2018-08-21
US62/720,287 2018-08-21
US16/538,376 2019-08-12
US16/538,376 US10998011B2 (en) 2018-08-21 2019-08-12 Drive strength calibration for multi-level signaling

Publications (1)

Publication Number Publication Date
WO2020041049A1 true WO2020041049A1 (en) 2020-02-27

Family

ID=69583783

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2019/046409 WO2020041049A1 (en) 2018-08-21 2019-08-13 Drive strength calibration for multi-level signaling

Country Status (5)

Country Link
US (4) US10998011B2 (en)
EP (1) EP3841578A4 (en)
KR (2) KR20220142542A (en)
CN (1) CN112543976B (en)
WO (1) WO2020041049A1 (en)

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10963168B2 (en) * 2019-01-15 2021-03-30 Micron Technology, Inc. Memory system and operations of the same
US11431308B2 (en) * 2019-04-05 2022-08-30 Baker Hughes Oilfield Operations Llc Differential noise cancellation
US11355165B2 (en) * 2020-04-27 2022-06-07 Micron Technology, Inc. Adjusting parameters of channel drivers based on temperature
KR20220029914A (en) * 2020-09-02 2022-03-10 삼성전자주식회사 A memory device, a memory controller and memory system including them for generating data strobe signal based on pulse amplitude modulation
KR20220030001A (en) * 2020-09-02 2022-03-10 삼성전자주식회사 Multi-level signal receviver and memory system including the same
KR20220034561A (en) 2020-09-11 2022-03-18 삼성전자주식회사 Transmitter for generating multi-level signal and memory system including the same
US11450378B2 (en) * 2020-09-29 2022-09-20 Micron Technology, Inc. Apparatuses and methods of power supply control for threshold voltage compensated sense amplifiers
US11757611B2 (en) 2021-04-11 2023-09-12 Litrinium, Inc. PAM4 threshold phase engine
US11394589B1 (en) * 2021-05-17 2022-07-19 Micron Technology, Inc. Techniques for communicating multi-level signals
US11621038B2 (en) * 2021-07-21 2023-04-04 Micron Technology, Inc. Driver for non-binary signaling
KR20230064847A (en) * 2021-11-04 2023-05-11 삼성전자주식회사 Memory device, host device and method for operating the memory device
KR102692521B1 (en) * 2022-11-15 2024-08-05 고려대학교산학협력단 A single-ended pam-4 trx with ratio of level mismatch self-calibration

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030001611A1 (en) * 2001-06-28 2003-01-02 Navneet Dour Driver impedance control mechanism
US6772351B1 (en) 1999-10-19 2004-08-03 Rambus, Inc. Method and apparatus for calibrating a multi-level current mode driver
US20080088365A1 (en) 2006-10-16 2008-04-17 Samsung Electronics Co., Ltd. Semiconductor device and method for decreasing noise of output driver
US20100001758A1 (en) * 2008-07-01 2010-01-07 International Business Machines Corporation Controlling for variable impedance and voltage in a memory system
US20150023104A1 (en) * 2013-07-19 2015-01-22 Micron Technology, Inc. Apparatuses and methods for measuring an electrical characteristic of a model signal line and providing measurement information
US20160254931A1 (en) * 2015-02-27 2016-09-01 SK Hynix Inc. Termination circuit, and interface circuit and system including the same
US20170345483A1 (en) 2016-05-31 2017-11-30 Qualcomm Incorporated Periodic zq calibration with traffic-based self-refresh in a multi-rank ddr system

Family Cites Families (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7161513B2 (en) * 1999-10-19 2007-01-09 Rambus Inc. Apparatus and method for improving resolution of a current mode driver
EP1402329B1 (en) * 2000-01-06 2018-06-27 Rambus Inc. Low latency multi-level communication interface
EP1410588B1 (en) * 2000-09-05 2010-04-07 Rambus, Inc. Communication system, multilevel signal and mulitlevel signal driver using equalization or crosstalk cancellation
US7505541B1 (en) * 2003-01-17 2009-03-17 Xilinx, Inc. NRZ/PAM-4/PRML triple mode phase and data detector
US7126378B2 (en) * 2003-12-17 2006-10-24 Rambus, Inc. High speed signaling system with adaptive transmit pre-emphasis
US6960952B2 (en) * 2003-09-11 2005-11-01 Rambus, Inc. Configuring and selecting a duty cycle for an output driver
US7308058B2 (en) * 2003-10-27 2007-12-11 Rambus Inc. Transparent multi-mode PAM interface
CN100454435C (en) * 2003-11-13 2009-01-21 威盛电子股份有限公司 Output driving strength correcting circuit and method for DRAM
US7233164B2 (en) * 2003-12-17 2007-06-19 Rambus Inc. Offset cancellation in a multi-level signaling system
US7522663B2 (en) * 2005-03-10 2009-04-21 Stmicroelectronics, Inc. Burst error limiting feedback equalizer system and method for multidimensional modulation systems
KR100933846B1 (en) * 2008-05-30 2009-12-24 주식회사 하이닉스반도체 Voltage generator and nonvolatile memory device having same
KR100974216B1 (en) * 2008-10-14 2010-08-06 주식회사 하이닉스반도체 Trimming Circuit of Semiconductor Memory Apparatus
US8804809B2 (en) * 2011-09-12 2014-08-12 Transwitch Corporation Techniques for setting feedback coefficients of a PAM-N decision feedback equalizer
US8750406B2 (en) * 2012-01-31 2014-06-10 Altera Corporation Multi-level amplitude signaling receiver
US8922245B2 (en) * 2012-08-10 2014-12-30 Rambus Inc. Power saving driver design
KR20140028904A (en) * 2012-08-31 2014-03-10 에스케이하이닉스 주식회사 Voltage generating circuit for replica
US8981844B2 (en) * 2013-01-10 2015-03-17 Analog Devices Global Narrow voltage range multi-level output pulse modulated amplifier with one-bit hysteresis quantizer
CN104283518B (en) * 2013-07-11 2018-11-06 三星显示有限公司 Technique, voltage and temperature are resistant to difference channel
US9369128B1 (en) * 2014-08-15 2016-06-14 Altera Corporation Circuits and methods for impedance calibration
US20160162214A1 (en) * 2014-12-08 2016-06-09 James A McCall Adjustable low swing memory interface
CN115865583A (en) * 2015-10-15 2023-03-28 拉姆伯斯公司 PAM-4DFE architecture with symbol-conversion dependent DFE tap values
US10333617B2 (en) * 2016-12-23 2019-06-25 X Development Llc Fast adaptive nested modulation
US10972319B2 (en) * 2018-09-12 2021-04-06 Texas Instruments Incorporated Clockless decision feedback equalization (DFE) for multi-level signals

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6772351B1 (en) 1999-10-19 2004-08-03 Rambus, Inc. Method and apparatus for calibrating a multi-level current mode driver
US9998305B2 (en) * 1999-10-19 2018-06-12 Rambus Inc. Multi-PAM output driver with distortion compensation
US20030001611A1 (en) * 2001-06-28 2003-01-02 Navneet Dour Driver impedance control mechanism
US20080088365A1 (en) 2006-10-16 2008-04-17 Samsung Electronics Co., Ltd. Semiconductor device and method for decreasing noise of output driver
US20100001758A1 (en) * 2008-07-01 2010-01-07 International Business Machines Corporation Controlling for variable impedance and voltage in a memory system
US20150023104A1 (en) * 2013-07-19 2015-01-22 Micron Technology, Inc. Apparatuses and methods for measuring an electrical characteristic of a model signal line and providing measurement information
US20160254931A1 (en) * 2015-02-27 2016-09-01 SK Hynix Inc. Termination circuit, and interface circuit and system including the same
US20170345483A1 (en) 2016-05-31 2017-11-30 Qualcomm Incorporated Periodic zq calibration with traffic-based self-refresh in a multi-rank ddr system

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP3841578A4

Also Published As

Publication number Publication date
US20220375518A1 (en) 2022-11-24
US20210319811A1 (en) 2021-10-14
US10998011B2 (en) 2021-05-04
CN112543976B (en) 2024-06-21
US11443779B2 (en) 2022-09-13
US11688435B2 (en) 2023-06-27
KR102455958B1 (en) 2022-10-18
EP3841578A4 (en) 2021-12-01
EP3841578A1 (en) 2021-06-30
CN112543976A (en) 2021-03-23
KR20220142542A (en) 2022-10-21
US20230386527A1 (en) 2023-11-30
US20200066309A1 (en) 2020-02-27
KR20210033051A (en) 2021-03-25

Similar Documents

Publication Publication Date Title
US11688435B2 (en) Drive strength calibration for multi-level signaling
US11531632B2 (en) Multi-level receiver with termination-off mode
US12027231B2 (en) Offset cancellation
US11500794B2 (en) Training procedure for receivers associated with a memory device
EP3891609A1 (en) Multi-level signaling for a memory device
US20210397381A1 (en) Receive-side crosstalk cancelation
US20230013927A1 (en) Multi-voltage operation for driving a multi-mode channel
EP3864653A1 (en) Adapting channel current
US11923023B2 (en) Debug capabilities of a memory system with a pin
US20240303157A1 (en) Memory die fault detection using a calibration pin
CN115428076A (en) Data inversion technique

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 19851272

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 20217007263

Country of ref document: KR

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 2019851272

Country of ref document: EP

Effective date: 20210322