WO2018162479A1 - On-chip supercapacitor with silicon nanostructure - Google Patents

On-chip supercapacitor with silicon nanostructure Download PDF

Info

Publication number
WO2018162479A1
WO2018162479A1 PCT/EP2018/055471 EP2018055471W WO2018162479A1 WO 2018162479 A1 WO2018162479 A1 WO 2018162479A1 EP 2018055471 W EP2018055471 W EP 2018055471W WO 2018162479 A1 WO2018162479 A1 WO 2018162479A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
silicon
mno2
tin
nanostructures
Prior art date
Application number
PCT/EP2018/055471
Other languages
French (fr)
Inventor
Xuyuan Chen
Pai LU
Per Alfred ØHLCKERS
Original Assignee
University College Of Southeast Norway
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University College Of Southeast Norway filed Critical University College Of Southeast Norway
Priority to CN201880016550.9A priority Critical patent/CN110462773B/en
Priority to EP18709548.4A priority patent/EP3593370B1/en
Priority to US16/491,298 priority patent/US11101082B2/en
Publication of WO2018162479A1 publication Critical patent/WO2018162479A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/22Electrodes
    • H01G11/26Electrodes characterised by their structure, e.g. multi-layered, porosity or surface features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/02Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof using combined reduction-oxidation reactions, e.g. redox arrangement or solion
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/22Electrodes
    • H01G11/30Electrodes characterised by their material
    • H01G11/32Carbon-based
    • H01G11/36Nanostructures, e.g. nanofibres, nanotubes or fullerenes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/22Electrodes
    • H01G11/30Electrodes characterised by their material
    • H01G11/46Metal oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/66Current collectors
    • H01G11/68Current collectors characterised by their material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/66Current collectors
    • H01G11/70Current collectors characterised by their structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/84Processes for the manufacture of hybrid or EDL capacitors, or components thereof
    • H01G11/86Processes for the manufacture of hybrid or EDL capacitors, or components thereof specially adapted for electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G11/00Hybrid capacitors, i.e. capacitors having different positive and negative electrodes; Electric double-layer [EDL] capacitors; Processes for the manufacture thereof or of parts thereof
    • H01G11/22Electrodes
    • H01G11/26Electrodes characterised by their structure, e.g. multi-layered, porosity or surface features
    • H01G11/28Electrodes characterised by their structure, e.g. multi-layered, porosity or surface features arranged or disposed on a current collector; Layers or phases between electrodes and current collectors, e.g. adhesives
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E60/00Enabling technologies; Technologies with a potential or indirect contribution to GHG emissions mitigation
    • Y02E60/13Energy storage using capacitors

Definitions

  • the present invention relates to so-called supercapacitors comprising electrodes with a nanostructure scaffold. Such supercapacitors have been shown to exhibit impressive properties that may be exploited in various applications.
  • the present invention relates to an on-chip supercapacitor that is produced with a method, which is compatible with the fabrication methods for on-chip electric circuitry.
  • a group of supercapacitors are called pseudocapacitors.
  • Supercapacitors are high-capacity capacitors with capacitance values much higher than other capacitors.
  • Pseudocapacitors are supercapacitors consisting of both electrical double layer (EDCL) capacitance effect and pseudocapacitance effect, the latter using an electrochemical active material giving an electron charge-transfer between electrolyte and electrode coming from a de-solvated and adsorbed ion.
  • EDCL electrical double layer
  • an object of the present invention may be to provide a supercapacitor with a nanostructure electrode, which offers improved capacitance and energy density. Another object of the present invention may be to provide a method of producing such a supercapacitor.
  • an object of the present invention may be to provide a conformal coating on the nanostructures, for improved capacitor characteristics.
  • Supercapacitors are often referred to as electrochemical capacitors and include both electrical double layer capacitors (EDLC) and pseudocapacitor, the latter also having an electrochemical active material. Supercapacitors are different from conventional dielectric and electrolytic capacitors.
  • Publication US20140301020 discuss a mesoporous nanocrystalline film architecture for capacitive storage devices.
  • the present invention is based on providing a layer of manganese dioxide on an elongated / one-dimensional silicon nanostructure that has a layer of titanium nitride (TiN).
  • TiN titanium nitride
  • the layer of titanium nitride functions as a current collector, while the manganese dioxide layer functions as an electrochemical active material, creating a pseudocapacitor structure.
  • the TiN layer which is coated on the Si nanostructure, fulfills two technical objects. One is as a protective passivation layer to avoid the corrosion of electrolyte, and the other is as a current collector.
  • a ternary composite electrode structure based on silicon elongated / one-dimensional nanostructures coated with the titanium nitride nano-layer current collector and manganese dioxide (MnO2) capacitive functional nano-layer.
  • the silicon nanostructure electrode scaffold endow an improved surface gain for energy storage, which is better than that of a flat silicon substrate.
  • the nano-layer of titanium nitride current collector ensures low series resistance and both chemical and mechanical stability of silicon.
  • the conformal and uniform coating of manganese dioxide results in high utilization of active material and a large surface area of active redox centres.
  • the possible packing or density of the one-dimensional silicon nanostructures will depend on the thickness of the first and second layers. On one hand, it is desirable to obtain a high density of the silicon nanostructures, while on the other hand, the density should preferably not be so high that the deposited layers will abut against layers of neighboring nanostructures.
  • the nanorods are arranged in a structured manner, so that they, with their layers, do not abut against each other.
  • an arbitrary arrangement of elongated / one-dimensional nanostructures be it nanowires or nanorods or other elongated structures, will also be usable for producing a supercapacitor according to the present invention.
  • the two layers are conformal. In that way, one prevents that some excessively thick portions of layers result in contact with neighboring
  • an on- chip supercapacitor having an electrode comprising one-dimensional silicon (Si) nanostructures that are coated with a first layer of titanium nitride (TiN). According to the invention, it further comprises a second layer of manganese dioxide (MnO2) deposited on the first layer.
  • Si silicon
  • TiN titanium nitride
  • MnO2 manganese dioxide
  • on-chip as in “on-chip supercapacitors”, it is herein meant capacitors that are produced on silicon chips, produced from silicon wafers, either as independent units or as capacitors in Si-based integrated circuits. In the latter case, the capacitors can typically constitute a functional part of the integrated circuit.
  • one-dimensional silicon nanostructure is herein meant a nanostructure of silicon having an elongated, thin shape, such as a hair (by means of shape, not by means of dimension), with an aspect ratio above 5.
  • Such silicon structures are often referred to in the art as silicon nanorods or nanowires.
  • the one-dimensional silicon nanostructures can extend upright from a silicon base in a pre-determined pattern. That is, the
  • nanostructures can be produced in predetermined positions on the silicon substrate. This may be done by a top-down or bottom-up method.
  • the pattern will exhibit a systematic layout of the nanostructures, such as parallel rows. Such rows are often referred to as nanorod arrays.
  • the predetermined pattern is such that the nanorods are arranged with a mutual distance between them, so that they are substantially not in contact with each other. Such a distance is appropriate for increasing the capacitance of the supercapacitor.
  • Such a mutual distance should advantageously allow for coating of the current collector layer (TiN), and active material layer (MnO2), and thus provide a large capacitance of the supercapacitor.
  • the second layer can be a substantially conformal layer.
  • conformal layer shall mean that the outer surface of the conformal layer is substantially parallel with the inner surface of the same layer. Moreover, conformal layer means in the context of the present invention that the coated layer can maintain the morphology of the original template, and the thickness of the coated layer is substantially or nearly identical around the silicon nanostructure.
  • the second layer has been coated onto the first layer with an electro-less chemical deposition process.
  • electro-less chemical deposition process Such embodiments will be discussed in detail with reference to example
  • the said electroless chemical deposition process may include exposing the nanostructures with the first layer to a solution of KMnO 4 that is exposed to an atmosphere containing N2H4 vapor.
  • the solution may be an aqueous solution.
  • the concentration of N2H 4 vapor can in some embodiments be within the range of 1 -10 vol%. In such embodiments and in other embodiments, the gas pressure can be within the range of 1 -3 atmospheres.
  • the N2H4 vapor can be mixed with an inert gas, such as argon (Ar).
  • an inert gas such as argon (Ar).
  • a method of providing an on-chip supercapacitor electrode on a silicon substrate comprises the following steps:
  • step c) may comprise an electroless chemical deposition process.
  • the second layer is a conformal layer.
  • step c) of the method can include the following step:
  • the KMnO 4 -containing solution can advantageously be an aqueous solution.
  • Step i) may advantageously include performing step c) for a reaction period of between 6 and 12 hours.
  • Supercapacitors are different from the conventional dielectric capacitors from the viewpoint of energy storage mechanism, which stores energy by formation of electric double layer (thickness in nanometer scale) between electrode and electrolyte interface (electric double layer supercapacitor), or by reversible faradic reaction between active electrode material and electrolyte at their interface (pseudo- capacitor).
  • the Si/TiN/MnO2 electrode is used to configure a pseudo-capacitor.
  • Fig. 1 depicts a principle perspective view of silicon nanorod arrays produced in a silicon wafer
  • Fig. 2 is an enlarged cross section view of one nanorod, having a first and a second layer deposited onto it;
  • Fig. 3a to Fig. 3d principally illustrate the production of coated silicon
  • Fig. 4 is a current-voltage diagram for a supercapacitor according to prior art and a supercapacitor according to the invention
  • Fig. 5 is a current-voltage diagram for a supercapacitor according to prior art and for two supercapacitors according to the invention
  • Fig. 6 depicts capacitance retention for three different on-chip super- capacitors, of which one is according to prior art and the other two are according to the present invention
  • Fig. 7 schematically illustrates a setup for performing the MnO2 deposition step
  • Fig. 8 schematically illustrates an alternative setup for performing the MnO2 deposition step.
  • Fig. 1 illustrates silicon nanorod arrays 1 comprising silicon nanorods 3 extending upwards from a silicon base 5.
  • the nanorods 3 can typically be produced with deep reactive ion etching (DRIE) in a silicon wafer.
  • Typical heights of the nanorods 3 can be between 3 and 6 ⁇ . In some embodiments, typical height is 5 ⁇ .
  • Typical widths or diameters of the nanorod trunks can be between 0,2 to 1 ,5 ⁇ , more typically about 0,5 ⁇ .
  • Fig. 2 depicts a cross section through one of the nanorods 3.
  • the silicon nanorod 3 has been coated with a first layer 10 and a second layer 20.
  • the first layer 10 is a titanium nitride (TiN) layer.
  • the second layer 20 is a manganese dioxide (MnO2) layer.
  • FIG. 1 and Fig. 2 are principle drawings only, in which layer thickness, aspect ratios, shape etc. not necessarily are correct.
  • the first layer 10 of TiN can advantageously be between 10 and 50 nm thick, preferably between 20 and 40 nm, and more preferably about 30 nm thick.
  • the second layer 20 of MnO2 can advantageously be between 50 and 150 nm thick, preferably between 70 and 120 nm, and more preferably between 80 and 100 nm thick.
  • nanorods and the first and second layers are suggested herein, embodiments having other dimensions may also fall within the scope of the present invention.
  • Fig. 3a to Fig. 3d principally depicts the steps of producing a silicon nanorod array coated with the first and second layer, according to an embodiment of the present invention. All four figures are cross section side views through an upper part of a silicon wafer 7.
  • Fig. 3a principally depicts a part of a silicon wafer 7, which has not yet been processed.
  • a DRIE process deep reactive ion etching
  • silicon material is removed from the wafer, leaving a plurality of silicon nanorods 3 extending in an upright orientation, from the silicon base 5, as shown in Fig. 3b.
  • the shape of the nanorods 3 in a more realistic embodiment may have a larger aspect ratio (length/diameter) than what is shown in Fig. 3b. Also, their shape may be less coned, i.e. more symmetrical.
  • Fig. 3c depicts the nanorods 3 after having been coated with the first layer 10, comprising TiN.
  • Fig. 3d depicts the nanorods 3 having been coated also with the second layer, comprising MnO2. Fabrication of TiN coated silicon nanorod array scaffold
  • a cyclic DRIE (deep reactive ion etching) process can be used. Such a process is known to the person skilled in the art, and will not be discussed in detail herein. While the DRIE process is a so-called top-down process, where silicon material is removed to obtain remaining nanorods, one may also employ a bottom-up process to produce the elongated nanostructures.
  • DRIE deep reactive ion etching
  • the silicon nanorods After producing the silicon nanorods, they are coated with a layer of TiN. This can advantageously be performed with an atomic layer deposition (ALD) process. This is also a process known to the skilled person. Details of these processes, for the production of the nanorods used with an embodiment of the present invention can be found in the following two papers:
  • Lu P. Lu, P. Ohlckers, L. Mueller, S. Leopold, M. Hoffmann, K. Grigoras, J. Ahopelto, M. Prunnila, X. Y. Chen
  • Lu P. Lu, P. Ohlckers, L. Mueller, S. Leopold, M. Hoffmann, K. Grigoras, J. Ahopelto, M. Prunnila, X. Y. Chen
  • the MnO2 layer can be produced with an electrochemical deposition (ED) method.
  • ED electrochemical deposition
  • a layer of MnO2 can be deposited on the Si-NR/TiN (silicon nanorod titanium nitride) scaffold by a galvanostatic process at a current density of 0.1 - 0.8, preferably 0.4 mA cm 2 for 10-40, preferably 12-20 minutes, conducted in an aqueous solution of 0.005-0.02, preferably 0.01 M
  • Mn(CH 3 COO) 2 and 0.01 -0.04, preferably 0.02 M Na 2 SO performed in a three- electrode system (Ag/AgCI (in saturated KCI) reference electrode and Pt foil counter electrode) at room temperature.
  • the MnO2 layer can be produced with an electroless chemical deposition (CD) of MnO2.
  • CD electroless chemical deposition
  • Such deposition can in some embodiments be performed at room temperature by a modified method disclosed in "Nanoporous metal/oxide hybrid electrodes for electrochemical supercapacitors” , Chen et al., Nature nanotechnology 6, 201 1 , 232-236.
  • Si-NR/TiN (silicon nanorods with titanium nitride layer) samples can be floated on or submerged in an aqueous solution (e.g. 200 mL) containing 1 to 4 mM, preferably 2 mM KMnO 4 and 2 to 10 mM, preferably 5 mM KOH in a first beaker (e.g. a 200 mL beaker).
  • aqueous solution e.g. 200 mL
  • 1 to 4 mM preferably 2 mM KMnO 4 and 2 to 10 mM, preferably 5 mM KOH in a first beaker (e.g. a 200 mL beaker).
  • Hydrazine for instance 400 mL 40-50 wt% hydrazine, can be loaded in a second beaker (e.g. a 500 mL beaker).
  • the first and second beakers can be placed in a sealed chamber.
  • the volatile is HU as the reductant is introduced to the KMnO 4 solution, thus giving rise to MnO2 grown onto the Si-NR/TiN scaffold.
  • temperatures outside room temperatures instead of performing the above process in room temperature, one may also use temperatures outside room temperatures. For instance, one may use a temperature within the range of 20 to 80 °C.
  • a process pressure different from ambient pressure will require a pressure vessel.
  • the process time may be within the range of 1 to 12 hours.
  • An elevated pressure and/or elevated temperature will reduce the needed process time. This may be advantageous in particular in a chip production line at a fabric.
  • the face of the wafer where the TiN coated nanorods are provided faces down into the solution.
  • the scaffold is wetted with the KMnO 4 solution.
  • the electroless chemical deposition results in far better MnO2 layer conformity, as compared to the electrochemical deposition process discussed above.
  • Characterization by use of energy-dispersive X-ray spectroscopy (EDX) has shown that in one embodiment, the atomic percentage of Mn in the nanorod tip is close to that in the nanorod trunk (13,2 % vs. 12,4 %, respectively).
  • EDX energy-dispersive X-ray spectroscopy
  • This deposition method for obtaining a conformal layer of MnO2 on the silicon TiN nanostructure scaffold is suitable for implementation in a silicon integrated circuit production line.
  • the process can then be performed as three-step batch process:
  • Silicon wafers can be etched by DRIE on a silicon etching production line;
  • MnO2 growth can be provided by holding the fabricated Si wafer, with the Si- TiN scaffold down on a KMnO 4 solution (in a suitably sized container, the size depending on the production scale), in a MnO2 deposition production line.
  • the hydrazine atmosphere in step (3) can be provided by steaming the liquid hydrazine. Both sealed or opened reaction container can be used.
  • the critical point is to keep the hydrazine concentration sufficiently constant by continuous feeding of new hydrazine steam.
  • Fig. 7 and Fig. 8 schematically illustrate two methods of performing the MnO2 deposition step.
  • hydrazine gas is flowed into a reaction chamber 100 through a hydrazine inlet, and back out from the reaction chamber through a hydrazine outlet.
  • Two wafers 105 are shown, on top of a KMnO 4 solution, as discussed above.
  • a first beaker 1 12 of hydrazine is instead placed inside a sealed reaction chamber together with a second beaker 1 10 with the solution of KMnO4, with the wafers 105.
  • MnO2 layer Other methods of applying the MnO2 layer are also feasible.
  • the electroless chemical deposition method is preferred, as it produces the most conformal layer on the silicon-TiN- nanorod scaffold.
  • the one-dimensional silicon nanostructures may be laid out in a predetermined pattern, such as nanorod arrays.
  • a compactness of up to the range of 1 .0-2.0 10 6 nanorods/mm 2 can be suitable for the electroless chemical deposition method.
  • electrochemical deposition process a compactness up to the range of 0.5-1 .0 10 6 nanorods/mm 2 can be appropriate.
  • Fig. 4 depicts two current-voltage-curves for two different supercapacitors with silicon nanorods coated with a TiN layer, measured at 100 mV/s.
  • One curve represents an embodiment having only the TiN layer (as known from prior art).
  • the other curve is for an embodiment according to the invention, wherein a MnO2 layer is applied onto the TiN layer.
  • the two substantially flat lines close to the zero current value represent the current-voltage diagram for the embodiment without the MnO2 layer.
  • the two other lines represent the current-voltage diagram for the embodiment according to the invention, having the MnO2 layer.
  • This capacitor was produced by applying the MnO2 layer by means of 16 minutes of electrochemical deposition.
  • the calculated capacitance for the embodiment having this Si-TiN-MnO2 scaffold electrode is 28,4 mF/cm 2 , as evaluated at 100 mV/s scan rate. This is about 30 times higher than that of the Si-TiN electrode.
  • Fig. 5 also shows current-voltage curves, corresponding to the diagram discussed above.
  • the current-voltage curve of three different capacitors is plotted.
  • the curve encapsulating the smallest area represents a capacitor having silicon nanorods coated with SiN, but without any further layer (prior art).
  • the two lines (“ED-16min") closest to this curve represent a capacitor with an electrode made of Si nanorods coated with TiN and a MnO2 layer deposited by means of the electrochemical deposition method for 16 minutes.
  • CD-8h represent the current-voltage curve for an embodiment where the MnO2 layer has been coated onto the TiN layer by means of the developed electroless chemical deposition method for 8 hours.
  • the areal capacitance (78,1 mF/cm 2 at 10 mV/s) for the CD-8h embodiment is about 2 times as large as the areal capacitance for the ED-16min embodiment (39,3 mF/cm 2 at 10 mV/s), and about 70 times larger than that of the prior art embodiment lacking the MnO2 layer (1 ,15 mF/cm 2 at 10 mV/s).
  • Fig. 6 depicts capacitance retention for three different on-chip super- capacitors, after 2000 charge and discharge cycles.
  • the upper is a supercapacitor with silicon nanorods provided with TiN and MnO2, wherein the MnO2 layer is loaded with an 8 hours exposure to electroless chemical deposition ("CD-8h” curve).
  • the middle curve represents similar nanorods, however having the MnO2 layer deposited onto the TiN layer by means of 16 minutes electrochemical deposition process ("ED-16min" curve).
  • the lower curve represents the capacitance retention of a supercapacitor having the silicon nanorods with only the TiN layer (i.e. no MnO2 layer), for comparison. It should be noted that although the curves for all three embodiments starts at the 100 % level, they do not exhibit the same
  • the MnO2 layer deposited by means of the developed electroless chemical deposition both increases capacitance and increases capacitance retention. Also, due to the conformal deposition of this layer, one may use a silicon-TiN scaffold with relatively densely packed nanorods, without the MnO2 layer resulting in contact between adjacent nanorods.
  • the silicon nanorod TiN scaffold exhibits large mechanical stability. Thus, it assists the outer layer of MnO2 to tolerate the volume variation that occurs during the redox reaction with solvated sodium ions. This synergetic effect results in an improved cycling performance of the electrode according to the invention.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Nanotechnology (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Computer Hardware Design (AREA)
  • Electric Double-Layer Capacitors Or The Like (AREA)
  • Semiconductor Memories (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

An on-chip supercapacitor having an electrode comprising one-dimensional silicon (Si) nanostructures (3) coated with a first layer (10) of titanium nitride (TiN). It further comprises a second layer (20) of manganese dioxide (MnO2)deposited on the first layer. An associated method is also disclosed.

Description

ON-CHIP SUPERCAPACITOR WITH SILICON NANOSTRUCTURE
Technical Field
[0001 ] The present invention relates to so-called supercapacitors comprising electrodes with a nanostructure scaffold. Such supercapacitors have been shown to exhibit impressive properties that may be exploited in various applications. In particular, the present invention relates to an on-chip supercapacitor that is produced with a method, which is compatible with the fabrication methods for on-chip electric circuitry.
[0002] A group of supercapacitors are called pseudocapacitors. Supercapacitors are high-capacity capacitors with capacitance values much higher than other capacitors. Pseudocapacitors are supercapacitors consisting of both electrical double layer (EDCL) capacitance effect and pseudocapacitance effect, the latter using an electrochemical active material giving an electron charge-transfer between electrolyte and electrode coming from a de-solvated and adsorbed ion. (Reference: Conway, Brian Evans (1999), Electrochemical Supercapacitors: Scientific Fundamentals and Technological Applications (in German), Berlin, Germany: Springer, pp. 1 -8, ISBN 0306457369).
Background Art
[0003] Capacitive units referred to as supercapacitors have been developed, which exploit nanostructure electrodes to obtain high energy densities. However, since overloading (excessive deposition of materials) of the pseudo-capacitive materials that are applied on the electrodes usually causes weak electric conductivity and sluggish ionic conductivity, the obtained capacitance of pseudo-capacitive electrodes is still far below the theoretical values. Thus, an object of the present invention may be to provide a supercapacitor with a nanostructure electrode, which offers improved capacitance and energy density. Another object of the present invention may be to provide a method of producing such a supercapacitor.
[0004] In particular, an object of the present invention may be to provide a conformal coating on the nanostructures, for improved capacitor characteristics. [0005] Supercapacitors are often referred to as electrochemical capacitors and include both electrical double layer capacitors (EDLC) and pseudocapacitor, the latter also having an electrochemical active material. Supercapacitors are different from conventional dielectric and electrolytic capacitors.
[0006] The article «Fiber Supercapacitors Made of Nanowire-Fiber Hybrid Structures for Wearable/Flexible Energy Storage», J. Bae, Angewandte Chemie. Int. Ed. 50 (201 1 ) 1683-1687, discloses a solution where an array of ZnO nanowires was coated with MnO2 for use in a supercapacitor.
[0007] Silicon as such is not electrochemically stable in commercially available electrolytes. Thus, to employ silicon nanostructures for supercapacitor application, the silicon must be protected by a passivation layer. To fabricate an effective passivation layer on one-dimensional silicon nanostructures has been shown to be difficult. Consequently, there are few references in the prior art describing the use of silicon one-dimensional nanostructures in supercapacitors.
[0008] The article "Nano fabricated silicon nanorod array with titanium nitride coating for on-chip supercapacitors" , Lu, Electrochemistry Communications 70 (2016), 51 -55, discuss silicon nanorod arrays coated with TiN for use in a supercapacitor.
[0009] Publication US20140301020 discuss a mesoporous nanocrystalline film architecture for capacitive storage devices.
Summary of invention
[0010] The present invention is based on providing a layer of manganese dioxide on an elongated / one-dimensional silicon nanostructure that has a layer of titanium nitride (TiN). As used with a supercapacitor according to the invention, the layer of titanium nitride functions as a current collector, while the manganese dioxide layer functions as an electrochemical active material, creating a pseudocapacitor structure.
[001 1 ] In supercapacitors according to the present invention, the TiN layer, which is coated on the Si nanostructure, fulfills two technical objects. One is as a protective passivation layer to avoid the corrosion of electrolyte, and the other is as a current collector. [0012] According to the invention, there is provided a ternary composite electrode structure based on silicon elongated / one-dimensional nanostructures coated with the titanium nitride nano-layer current collector and manganese dioxide (MnO2) capacitive functional nano-layer. The silicon nanostructure electrode scaffold endow an improved surface gain for energy storage, which is better than that of a flat silicon substrate. The nano-layer of titanium nitride current collector ensures low series resistance and both chemical and mechanical stability of silicon. The conformal and uniform coating of manganese dioxide results in high utilization of active material and a large surface area of active redox centres.
[0013] The possible packing or density of the one-dimensional silicon nanostructures (their mutual distance) will depend on the thickness of the first and second layers. On one hand, it is desirable to obtain a high density of the silicon nanostructures, while on the other hand, the density should preferably not be so high that the deposited layers will abut against layers of neighboring nanostructures.
[0014] Of the same reason, it is preferred that the nanorods are arranged in a structured manner, so that they, with their layers, do not abut against each other. However, an arbitrary arrangement of elongated / one-dimensional nanostructures, be it nanowires or nanorods or other elongated structures, will also be usable for producing a supercapacitor according to the present invention.
[0015] To prevent mutual contact between neighboring elongated nanostructures, it is further preferred that the two layers are conformal. In that way, one prevents that some excessively thick portions of layers result in contact with neighboring
structures.
[0016] According to a first aspect of the present invention, there is provided an on- chip supercapacitor having an electrode comprising one-dimensional silicon (Si) nanostructures that are coated with a first layer of titanium nitride (TiN). According to the invention, it further comprises a second layer of manganese dioxide (MnO2) deposited on the first layer.
[0017] With the term "on-chip", as in "on-chip supercapacitors", it is herein meant capacitors that are produced on silicon chips, produced from silicon wafers, either as independent units or as capacitors in Si-based integrated circuits. In the latter case, the capacitors can typically constitute a functional part of the integrated circuit. [0018] With the term one-dimensional silicon nanostructure, is herein meant a nanostructure of silicon having an elongated, thin shape, such as a hair (by means of shape, not by means of dimension), with an aspect ratio above 5. Such silicon structures are often referred to in the art as silicon nanorods or nanowires.
[0019] In some embodiments, the one-dimensional silicon nanostructures can extend upright from a silicon base in a pre-determined pattern. That is, the
nanostructures, often referred to as nanorods when arranged according to this embodiment, can be produced in predetermined positions on the silicon substrate. This may be done by a top-down or bottom-up method. Typically, the pattern will exhibit a systematic layout of the nanostructures, such as parallel rows. Such rows are often referred to as nanorod arrays. Moreover, the predetermined pattern is such that the nanorods are arranged with a mutual distance between them, so that they are substantially not in contact with each other. Such a distance is appropriate for increasing the capacitance of the supercapacitor. Such a mutual distance should advantageously allow for coating of the current collector layer (TiN), and active material layer (MnO2), and thus provide a large capacitance of the supercapacitor.
[0020] In preferred embodiments, the second layer can be a substantially conformal layer.
[0021 ] As used herein, the term "conformal layer" shall mean that the outer surface of the conformal layer is substantially parallel with the inner surface of the same layer. Moreover, conformal layer means in the context of the present invention that the coated layer can maintain the morphology of the original template, and the thickness of the coated layer is substantially or nearly identical around the silicon nanostructure.
[0022] Advantageously, according to some embodiments, the second layer has been coated onto the first layer with an electro-less chemical deposition process. Such embodiments will be discussed in detail with reference to example
embodiments further below.
[0023] In particular embodiments, the said electroless chemical deposition process may include exposing the nanostructures with the first layer to a solution of KMnO4 that is exposed to an atmosphere containing N2H4 vapor. Advantageously, the solution may be an aqueous solution. [0024] The concentration of N2H4 vapor can in some embodiments be within the range of 1 -10 vol%. In such embodiments and in other embodiments, the gas pressure can be within the range of 1 -3 atmospheres.
[0025] Typically, in some embodiments, the N2H4 vapor can be mixed with an inert gas, such as argon (Ar).
[0026] According to a second aspect of the present invention, there is provided a method of providing an on-chip supercapacitor electrode on a silicon substrate. The method comprises the following steps:
[0027] a) providing a plurality of one-dimensional silicon nanostructures on a
substrate;
[0028] b) coating the one-dimensional silicon nanostructures with a first layer of titanium nitride (TiN);
[0029] c) coating a second layer of manganese dioxide (MnO2) onto the first layer.
[0030] In some embodiments of the method according to the second aspect of the invention, step c) may comprise an electroless chemical deposition process.
[0031 ] Advantageously, the second layer is a conformal layer.
[0032] In some embodiments, step c) of the method can include the following step:
[0033] i) in a reaction chamber, exposing the one-dimensional silicon nanostructures (3) to a solution containing KMnO4, wherein the solution is exposed to N2H4 gas.
[0034] The KMnO4-containing solution can advantageously be an aqueous solution.
[0035] Step i) may advantageously include performing step c) for a reaction period of between 6 and 12 hours.
[0036] Supercapacitors are different from the conventional dielectric capacitors from the viewpoint of energy storage mechanism, which stores energy by formation of electric double layer (thickness in nanometer scale) between electrode and electrolyte interface (electric double layer supercapacitor), or by reversible faradic reaction between active electrode material and electrolyte at their interface (pseudo- capacitor). In the supercapacitor provided according to the present invention, the Si/TiN/MnO2 electrode is used to configure a pseudo-capacitor.
Brief description of drawings
[0037] While a general discussion of the present invention has been given above, some more detailed examples of embodiment are given in the following with reference to the drawings, in which
[0038] Fig. 1 depicts a principle perspective view of silicon nanorod arrays produced in a silicon wafer;
[0039] Fig. 2 is an enlarged cross section view of one nanorod, having a first and a second layer deposited onto it;
[0040] Fig. 3a to Fig. 3d principally illustrate the production of coated silicon
nanostructures used in a supercapacitor according to the present invention;
[0041 ] Fig. 4 is a current-voltage diagram for a supercapacitor according to prior art and a supercapacitor according to the invention;
[0042] Fig. 5 is a current-voltage diagram for a supercapacitor according to prior art and for two supercapacitors according to the invention;
[0043] Fig. 6 depicts capacitance retention for three different on-chip super- capacitors, of which one is according to prior art and the other two are according to the present invention;
[0044] Fig. 7 schematically illustrates a setup for performing the MnO2 deposition step; and
[0045] Fig. 8 schematically illustrates an alternative setup for performing the MnO2 deposition step.
Detailed description of the invention
[0046] Fig. 1 illustrates silicon nanorod arrays 1 comprising silicon nanorods 3 extending upwards from a silicon base 5. The nanorods 3 can typically be produced with deep reactive ion etching (DRIE) in a silicon wafer. Typical heights of the nanorods 3 can be between 3 and 6 μιτι. In some embodiments, typical height is 5 μηη. Typical widths or diameters of the nanorod trunks can be between 0,2 to 1 ,5 μιτι, more typically about 0,5 μιτι.
[0047] Fig. 2 depicts a cross section through one of the nanorods 3. The silicon nanorod 3 has been coated with a first layer 10 and a second layer 20. According to the invention, the first layer 10 is a titanium nitride (TiN) layer. Also according to the present invention, the second layer 20 is a manganese dioxide (MnO2) layer.
[0048] As the skilled person will appreciate, the illustrations of Fig. 1 and Fig. 2 are principle drawings only, in which layer thickness, aspect ratios, shape etc. not necessarily are correct.
[0049] The first layer 10 of TiN can advantageously be between 10 and 50 nm thick, preferably between 20 and 40 nm, and more preferably about 30 nm thick. The second layer 20 of MnO2 can advantageously be between 50 and 150 nm thick, preferably between 70 and 120 nm, and more preferably between 80 and 100 nm thick.
[0050] While some dimensions of the nanorods and the first and second layers are suggested herein, embodiments having other dimensions may also fall within the scope of the present invention.
[0051 ] Fig. 3a to Fig. 3d principally depicts the steps of producing a silicon nanorod array coated with the first and second layer, according to an embodiment of the present invention. All four figures are cross section side views through an upper part of a silicon wafer 7.
[0052] Fig. 3a principally depicts a part of a silicon wafer 7, which has not yet been processed. With a DRIE process (deep reactive ion etching), silicon material is removed from the wafer, leaving a plurality of silicon nanorods 3 extending in an upright orientation, from the silicon base 5, as shown in Fig. 3b. As the skilled person will appreciate, the shape of the nanorods 3 in a more realistic embodiment may have a larger aspect ratio (length/diameter) than what is shown in Fig. 3b. Also, their shape may be less coned, i.e. more symmetrical.
[0053] Fig. 3c depicts the nanorods 3 after having been coated with the first layer 10, comprising TiN. Finally, Fig. 3d depicts the nanorods 3 having been coated also with the second layer, comprising MnO2. Fabrication of TiN coated silicon nanorod array scaffold
[0054] To produce the nanorods in a silicon wafer, a cyclic DRIE (deep reactive ion etching) process can be used. Such a process is known to the person skilled in the art, and will not be discussed in detail herein. While the DRIE process is a so-called top-down process, where silicon material is removed to obtain remaining nanorods, one may also employ a bottom-up process to produce the elongated nanostructures.
[0055] After producing the silicon nanorods, they are coated with a layer of TiN. This can advantageously be performed with an atomic layer deposition (ALD) process. This is also a process known to the skilled person. Details of these processes, for the production of the nanorods used with an embodiment of the present invention can be found in the following two papers:
[0056] Lu (P. Lu, P. Ohlckers, L. Mueller, S. Leopold, M. Hoffmann, K. Grigoras, J. Ahopelto, M. Prunnila, X. Y. Chen), "Nano fabricated silicon nanorod array with titanium nitride coating for on-chip supercapacitors" Electrochem. Commun. 70 (2016) 51-55; and
[0057] Mueller (L. Mueller, I. Kapplinger, S. Biermann, W. Brode, M. Hoffmann, J.), « Infrared emitting nanostructures for highly efficient microhotplates» , Micromech. Microeng. 24 (2014) 035014.
Coating of MnO2 pseudo-capacitive layer by electrochemical deposition
[0058] In order to obtain a high areal capacitance, one wants to obtain sufficient mass loading of MnO2 anchored to the trunks of the nanorods.
[0059] In one embodiment, the MnO2 layer can be produced with an electrochemical deposition (ED) method. Advantageously, a layer of MnO2 can be deposited on the Si-NR/TiN (silicon nanorod titanium nitride) scaffold by a galvanostatic process at a current density of 0.1 - 0.8, preferably 0.4 mA cm2 for 10-40, preferably 12-20 minutes, conducted in an aqueous solution of 0.005-0.02, preferably 0.01 M
Mn(CH3COO)2 and 0.01 -0.04, preferably 0.02 M Na2SO , performed in a three- electrode system (Ag/AgCI (in saturated KCI) reference electrode and Pt foil counter electrode) at room temperature. [0060] While the use of the electrochemical deposition method to coat the nanorods produces supercapacitors having good properties, the anticipated surface gain endowed by the Si-TiN nanorods scaffold has not been fully attained. Results have shown that MnO2 tends to clog at the top portions of the nanorods. It is expected that this is a result of the inhomogeneous electric field distribution during the electrochemical deposition.
Coating of MnO2 pseudo-capacitive layer by electroless chemical deposition
[0061 ] In an alternative embodiment, the MnO2 layer can be produced with an electroless chemical deposition (CD) of MnO2. Such deposition can in some embodiments be performed at room temperature by a modified method disclosed in "Nanoporous metal/oxide hybrid electrodes for electrochemical supercapacitors" , Chen et al., Nature nanotechnology 6, 201 1 , 232-236.
[0062] Specifically, Si-NR/TiN (silicon nanorods with titanium nitride layer) samples can be floated on or submerged in an aqueous solution (e.g. 200 mL) containing 1 to 4 mM, preferably 2 mM KMnO4 and 2 to 10 mM, preferably 5 mM KOH in a first beaker (e.g. a 200 mL beaker).
[0063] Hydrazine, for instance 400 mL 40-50 wt% hydrazine, can be loaded in a second beaker (e.g. a 500 mL beaker). The first and second beakers can be placed in a sealed chamber. During the reaction process, preferably between 6 and 12 hours, the volatile is HU as the reductant is introduced to the KMnO4 solution, thus giving rise to MnO2 grown onto the Si-NR/TiN scaffold.
[0064] Instead of performing the above process in room temperature, one may also use temperatures outside room temperatures. For instance, one may use a temperature within the range of 20 to 80 °C.
[0065] One may advantageously perform the above deposition process at ambient pressure, i.e. at 1 atmosphere. One may in some embodiments perform the process within a pressure range of 1 to 3 atm. A process pressure different from ambient pressure will require a pressure vessel.
[0066] The process time may be within the range of 1 to 12 hours. [0067] An elevated pressure and/or elevated temperature will reduce the needed process time. This may be advantageous in particular in a chip production line at a fabric.
[0068] When floating the wafers on the KMnO4 solution, the face of the wafer where the TiN coated nanorods are provided faces down into the solution. I.e. the scaffold is wetted with the KMnO4 solution. One may also submerge the entire wafer into the solution, but then the opposite side of the wafer would be contaminated by the KMnO4 solution, which normally may not be preferred.
[0069] During this deposition process, where MnO2 is grown or deposited onto the Si-TiN scaffold, the N2H4 vapor diffuses into the liquid KMnO4 solution, and the MnO2 will be formed by the reaction between KMnO4 and N2H4 on TiN layer.
[0070] During this deposition process, the following reaction takes place, resulting in the conformal MnO2 layer on the TiN layer:
4KMnO4 + 3N2H4 4MnO2 + 3N2 + 4H2O + 4KOH
[0071 ] The electroless chemical deposition results in far better MnO2 layer conformity, as compared to the electrochemical deposition process discussed above. Characterization by use of energy-dispersive X-ray spectroscopy (EDX) has shown that in one embodiment, the atomic percentage of Mn in the nanorod tip is close to that in the nanorod trunk (13,2 % vs. 12,4 %, respectively). Thus, by using the CD layer deposition process, a conformal layer of MnO2 is provided to the TiN coated silicon nanorod scaffold.
[0072] This deposition method, for obtaining a conformal layer of MnO2 on the silicon TiN nanostructure scaffold is suitable for implementation in a silicon integrated circuit production line. The process can then be performed as three-step batch process:
(1 ) Silicon wafers can be etched by DRIE on a silicon etching production line;
(2) ALD (atomic layer deposition) TiN growth can be performed on an ALD
production line; (3) MnO2 growth can be provided by holding the fabricated Si wafer, with the Si- TiN scaffold down on a KMnO4 solution (in a suitably sized container, the size depending on the production scale), in a MnO2 deposition production line.
[0073] The hydrazine atmosphere in step (3) can be provided by steaming the liquid hydrazine. Both sealed or opened reaction container can be used. The critical point is to keep the hydrazine concentration sufficiently constant by continuous feeding of new hydrazine steam.
[0074] Fig. 7 and Fig. 8 schematically illustrate two methods of performing the MnO2 deposition step. In Fig. 7, hydrazine gas is flowed into a reaction chamber 100 through a hydrazine inlet, and back out from the reaction chamber through a hydrazine outlet. Two wafers 105 are shown, on top of a KMnO4 solution, as discussed above. In Fig. 8, a first beaker 1 12 of hydrazine is instead placed inside a sealed reaction chamber together with a second beaker 1 10 with the solution of KMnO4, with the wafers 105.
[0075] Other methods of applying the MnO2 layer are also feasible. One may for instance use electrochemical plating. However, the electroless chemical deposition method is preferred, as it produces the most conformal layer on the silicon-TiN- nanorod scaffold.
[0076] Due to the different results from the different methods of depositing the MnO2 layer (electrochemical deposition and electroless chemical deposition discussed above), different compactness of the silicon nanostructures may be employed. As discussed above, the one-dimensional silicon nanostructures may be laid out in a predetermined pattern, such as nanorod arrays. In such nanorod array embodiments, a compactness of up to the range of 1 .0-2.0 106 nanorods/mm2 can be suitable for the electroless chemical deposition method. With the electrochemical deposition process, a compactness up to the range of 0.5-1 .0 106 nanorods/mm2 can be appropriate.
Capacitance with and without MnO2 layer and with different MnO2 layers
[0077] Fig. 4 depicts two current-voltage-curves for two different supercapacitors with silicon nanorods coated with a TiN layer, measured at 100 mV/s. One curve represents an embodiment having only the TiN layer (as known from prior art). The other curve is for an embodiment according to the invention, wherein a MnO2 layer is applied onto the TiN layer. In this diagram, the two substantially flat lines close to the zero current value, represent the current-voltage diagram for the embodiment without the MnO2 layer. The two other lines represent the current-voltage diagram for the embodiment according to the invention, having the MnO2 layer. This capacitor was produced by applying the MnO2 layer by means of 16 minutes of electrochemical deposition. This figure clearly demonstrates how the MnO2 layer significantly contributes to the areal capacitance (compare the significantly larger area enclosed by the Si-TiN-MnO2 scaffold with the Si-TiN scaffold). The calculated capacitance for the embodiment having this Si-TiN-MnO2 scaffold electrode is 28,4 mF/cm2, as evaluated at 100 mV/s scan rate. This is about 30 times higher than that of the Si-TiN electrode.
[0078] Fig. 5 also shows current-voltage curves, corresponding to the diagram discussed above. In this diagram, the current-voltage curve of three different capacitors is plotted. Referring to Fig. 5, the curve encapsulating the smallest area (appearing almost as two parallel lines or one line at the zero current level), represents a capacitor having silicon nanorods coated with SiN, but without any further layer (prior art). The two lines ("ED-16min") closest to this curve represent a capacitor with an electrode made of Si nanorods coated with TiN and a MnO2 layer deposited by means of the electrochemical deposition method for 16 minutes. Finally, the uppermost and lowermost lines ("CD-8h") represent the current-voltage curve for an embodiment where the MnO2 layer has been coated onto the TiN layer by means of the developed electroless chemical deposition method for 8 hours. As can be seen in this figure, the areal capacitance (78,1 mF/cm2 at 10 mV/s) for the CD-8h embodiment is about 2 times as large as the areal capacitance for the ED-16min embodiment (39,3 mF/cm2 at 10 mV/s), and about 70 times larger than that of the prior art embodiment lacking the MnO2 layer (1 ,15 mF/cm2 at 10 mV/s).
Capacitance retention
[0079] Fig. 6 depicts capacitance retention for three different on-chip super- capacitors, after 2000 charge and discharge cycles. Of the three curves, the upper is a supercapacitor with silicon nanorods provided with TiN and MnO2, wherein the MnO2 layer is loaded with an 8 hours exposure to electroless chemical deposition ("CD-8h" curve). The middle curve represents similar nanorods, however having the MnO2 layer deposited onto the TiN layer by means of 16 minutes electrochemical deposition process ("ED-16min" curve). The lower curve represents the capacitance retention of a supercapacitor having the silicon nanorods with only the TiN layer (i.e. no MnO2 layer), for comparison. It should be noted that although the curves for all three embodiments starts at the 100 % level, they do not exhibit the same
capacitance. I.e. the diagram merely illustrate the capacitance retention rate.
[0080] It is clear that the retention rate of the "CD-8h" curve is significantly less than the "ED-16min" curve, even if both represents supercapacitors having the MnO2 layer on the TiN layer. While all three curves drop rapidly during the approximately 200 first cycles, the "CD-8h" curve flattens out at about 98 % of the initial capacitance value. The "ED-16min" curve flattens out at about 96-97 %.
[0081 ] With regard to the lower curve, representing the TiN layered silicon nanorod arrays without any further layer, the main reason for capacitance fading is the gradual oxidation of TiN in aqueous electrolyte. This problem can be alleviated by conformal coating of MnO2 on the TiN layer, as a protecting layer. Since the embodiment represented by the "CD-8h" curve (8 hours chemical deposition of MnO2) provides a more conformal and uniform MnO2 layer than the embodiment represented by the "ED-16min" curve (16 minutes electrochemical deposition of MnO2), better
capacitance stability is provided.
[0082] Thus, the MnO2 layer deposited by means of the developed electroless chemical deposition, as discussed above, both increases capacitance and increases capacitance retention. Also, due to the conformal deposition of this layer, one may use a silicon-TiN scaffold with relatively densely packed nanorods, without the MnO2 layer resulting in contact between adjacent nanorods.
[0083] The silicon nanorod TiN scaffold exhibits large mechanical stability. Thus, it assists the outer layer of MnO2 to tolerate the volume variation that occurs during the redox reaction with solvated sodium ions. This synergetic effect results in an improved cycling performance of the electrode according to the invention.

Claims

Claims
1 . An on-chip supercapacitor having an electrode comprising one-dimensional silicon (Si) nanostructures (3) coated with a first layer (10) of titanium nitride (TiN), characterized in that it further comprises a second layer (20) of manganese dioxide (MnO2) deposited on the first layer.
2. An on-chip supercapacitor according to claim 1 , characterized in that the one-dimensional silicon nanostructures (3) extend upright from a silicon base (5) in a pre-determined pattern.
3. An on-chip supercapacitor according to claim 1 or claim 2, characterized in that the second layer (20) is a substantially conformal layer.
4. An on-chip supercapacitor according to claim 1 , 2 or 3, characterized in that the second layer (20) has been coated onto the first layer (10) with an electro- less chemical deposition process.
5. An on-chip supercapacitor according to claim 4, characterized in that the said electroless chemical deposition process includes exposing the nanostructures (3) with the first layer (10) to a solution of KMnO4 that is exposed to an atmosphere containing N2H4 vapor.
6. An on-chip supercapacitor according to claim 5, characterized in that the concentration of N2H4 vapor is within the range of 1 -10 vol% and that the gas pressure is within the range of 1 -3 atmospheres.
7. A method of providing an on-chip supercapacitor electrode on a silicon substrate, comprising the following steps: a) providing a plurality of one-dimensional silicon nanostructures (3) on a substrate (5); b) coating the one-dimensional silicon nanostructures (3) with a first layer (10) of titanium nitride (TiN); characterized in that the method further comprises the following step: c) coating a second layer (20) of manganese dioxide (MnO2) onto the first layer (10).
8. A method according to claim 7, characterized in that step c) comprises an electroless chemical deposition process.
9. A method according to claim 7 or claim 8, characterized in that the second layer (20) is a conformal layer.
10. A method according to claim 8 or claim 9, characterized in that step c) includes the following step: i) in a reaction chamber, exposing the one-dimensional silicon
nanostructures (3) to a solution containing KMnO4, wherein the solution is exposed to N2H4 gas.
1 1 . A method according to claim 10, characterized in that step i) includes performing step c) for a reaction period of between 6 and 12 hours.
PCT/EP2018/055471 2017-03-07 2018-03-06 On-chip supercapacitor with silicon nanostructure WO2018162479A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN201880016550.9A CN110462773B (en) 2017-03-07 2018-03-06 On-chip supercapacitor with silicon nanostructures
EP18709548.4A EP3593370B1 (en) 2017-03-07 2018-03-06 On-chip supercapacitor with silicon nanostructure
US16/491,298 US11101082B2 (en) 2017-03-07 2018-03-06 On-chip supercapacitor with silicon nanostructure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
NO20170334 2017-03-07
NO20170334A NO343382B1 (en) 2017-03-07 2017-03-07 On-chip supercapacitor With Silicon nanostructure

Publications (1)

Publication Number Publication Date
WO2018162479A1 true WO2018162479A1 (en) 2018-09-13

Family

ID=61599147

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2018/055471 WO2018162479A1 (en) 2017-03-07 2018-03-06 On-chip supercapacitor with silicon nanostructure

Country Status (5)

Country Link
US (1) US11101082B2 (en)
EP (1) EP3593370B1 (en)
CN (1) CN110462773B (en)
NO (1) NO343382B1 (en)
WO (1) WO2018162479A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110092346A (en) * 2019-04-17 2019-08-06 西安交通大学 A kind of silicon substrate MEMS supercapacitor and preparation method thereof
WO2021123493A1 (en) * 2019-12-20 2021-06-24 Aalto University Foundation Sr An electrode
US12033796B2 (en) 2017-03-07 2024-07-09 University Of South-Eastern Norway Deposited carbon film on etched silicon for on-chip supercapacitor

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112331492A (en) * 2020-11-02 2021-02-05 马鞍山安慧智电子科技有限公司 Preparation method of self-supporting porous silicon/ZnO composite material
JP2024506896A (en) 2021-02-08 2024-02-15 マクダーミッド エンソン インコーポレイテッド Methods and wet chemical compositions for forming diffusion barriers
GB2626051A (en) * 2022-07-29 2024-07-10 Guangdong Brunp Recycling Technology Co Ltd Coating method for lithium nickel cobalt manganese oxide positive electrode material
CN115275143A (en) * 2022-07-29 2022-11-01 广东邦普循环科技有限公司 Coating method of nickel cobalt lithium manganate positive electrode material

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010144153A2 (en) * 2009-01-09 2010-12-16 The Regents Of The University Of California Mesoporous nanocrystalline film architecture for capacitive storage devices
US20140233152A1 (en) * 2011-12-27 2014-08-21 Donald S. Gardner Fabrication of porous silicon electrochemical capacitors
US20150092318A1 (en) * 2013-09-27 2015-04-02 CHEN Zhaohui High voltage high power energy storage devices, systems, and associated methods

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3800726B2 (en) * 1997-05-22 2006-07-26 カシオ計算機株式会社 Electric double layer capacitor
KR100537512B1 (en) 2003-09-01 2005-12-19 삼성에스디아이 주식회사 carbon-nano tube structure and manufacturing method thereof and field emitter and display device both adopting the same
US20080248192A1 (en) 2006-09-11 2008-10-09 Long Jeffrey W Electroless deposition of nanoscale manganese oxide on ultraporous carbon nanoarchitectures
KR20110008398A (en) 2009-07-20 2011-01-27 삼성전자주식회사 Layer structure, capacitor including the layer structure and method of manufacturing the same
CA2712051A1 (en) 2010-08-12 2012-02-12 The Governors Of The University Of Alberta Method of fabricating a carbon nanotube array
US8780526B2 (en) 2010-06-15 2014-07-15 Applied Nanostructured Solutions, Llc Electrical devices containing carbon nanotube-infused fibers and methods for production thereof
CN102468056B (en) * 2010-11-11 2014-11-05 中国科学院青岛生物能源与过程研究所 Electrode material of supercapacitor, and manufacturing method and application of electrode material
US20120236467A1 (en) 2011-03-16 2012-09-20 Vanderbilt University, Center For Technology Transfer And Commercialization Ultracapacitor, methods of manufacturing and applications of the same
US8503161B1 (en) 2011-03-23 2013-08-06 Hrl Laboratories, Llc Supercapacitor cells and micro-supercapacitors
JP5961496B2 (en) 2011-09-16 2016-08-02 株式会社半導体エネルギー研究所 Power storage device
WO2013037951A1 (en) 2011-09-16 2013-03-21 Danmarks Tekniske Universitet Catalyst deposition for the preparation of carbon nanotubes
US9099273B2 (en) 2011-10-05 2015-08-04 Lightlab Sweden Ab Method for manufacturing nanostructures and cathode for field emission lighting arrangement
CN102737859A (en) 2012-07-06 2012-10-17 海博瑞恩电子科技无锡有限公司 Manufacturing method of three-dimensional MEMS (micro-electromechanical systems) super capacitor based on silicon-based deep etching process
SG11201502983SA (en) 2012-10-17 2015-05-28 Univ Singapore Technology & Design High specific capacitance and high power density of printed flexible micro-supercapacitors
US9053843B2 (en) 2013-01-22 2015-06-09 Bluestone Technologies (Cayman) Limited Graphene hybrid structures for energy storage applications
US20160107178A1 (en) 2013-05-28 2016-04-21 Massachusetts Institute Of Technology Electrospraying systems and associated methods
US9728344B2 (en) 2013-09-04 2017-08-08 Oregon State University Energy storage device including a redox-enhanced electrolyte
US9640332B2 (en) * 2013-12-20 2017-05-02 Intel Corporation Hybrid electrochemical capacitor
CN107683516A (en) 2014-10-17 2018-02-09 芬兰国家技术研究中心股份公司 It is suitable as the method that the blank, ultracapacitor and manufacture porous silicon of the body of ultracapacitor are rolled up
ES2935063T3 (en) 2014-11-18 2023-03-01 Univ California Interconnected Porous Composite Material of Carbon Based Corrugated Netting (ICCN)
EP3067313A1 (en) 2015-03-09 2016-09-14 Consejo Superior De Investigaciones Cientificas Electrode material comprising silicon nanowires covered by mesoporous oxide nanostructured coating and ionic liguid electrolytes for energy storage applications
WO2018162580A2 (en) 2017-03-07 2018-09-13 University College Of Southeast Norway Deposited carbon film on etched silicon for on-chip supercapacitor

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010144153A2 (en) * 2009-01-09 2010-12-16 The Regents Of The University Of California Mesoporous nanocrystalline film architecture for capacitive storage devices
US20140301020A1 (en) 2009-01-09 2014-10-09 The Regents Of The University Of California Mesoporous nanocrystalline film architecture for capacitive storage devices
US20140233152A1 (en) * 2011-12-27 2014-08-21 Donald S. Gardner Fabrication of porous silicon electrochemical capacitors
US20150092318A1 (en) * 2013-09-27 2015-04-02 CHEN Zhaohui High voltage high power energy storage devices, systems, and associated methods

Non-Patent Citations (9)

* Cited by examiner, † Cited by third party
Title
CHEN ET AL.: "Nanoporous metal/oxide hybrid electrodes for electrochemical supercapacitors", NATURE NANOTECHNOLOGY, vol. 6, 2011, pages 232 - 236
CONWAY, BRIAN EVANS: "Electrochemical Supercapacitors: Scientific Fundamentals and Technological Applications", 1999, SPRINGER, pages: 1 - 8
J. BAE: "Fiber Supercapacitors Made of Nanowire-Fiber Hybrid Structures for Wearable/Flexible Energy Storage", ANGEWANDTE CHEMIE. INT. ED., vol. 50, 2011, pages 1683 - 1687
L. MUELLER; I. KAPPLINGER; S. BIERMANN; W. BRODE; M. HOFFMANN, J.: "Infrared emitting nanostructures for highly efficient microhotplates", MICROMECH. MICROENG., vol. 24, 2014, pages 035014
LU PAI ET AL: "Nano fabricated silicon nanorod array with titanium nitride coating for on-chip supercapacitors", ELECTROCHEMISTRY COMMUNICATIONS, ELSEVIER, AMSTERDAM, NL, vol. 70, 4 July 2016 (2016-07-04), pages 51 - 55, XP029684831, ISSN: 1388-2481, DOI: 10.1016/J.ELECOM.2016.07.002 *
LU: "Nano fabricated silicon nanorod array with titanium nitride coating for on-chip supercapacitors", ELECTROCHEMISTRY COMMUNICATIONS, vol. 70, 2016, pages 51 - 55, XP029684831, DOI: doi:10.1016/j.elecom.2016.07.002
P. LU; P. OHLCKERS; L. MUELLER; S. LEOPOLD; M. HOFFMANN; K. GRIGORAS; J. AHOPELTO; M. PRUNNILA; X. Y. CHEN: "Nano fabricated silicon nanorod array with titanium nitride coating for on-chip supercapacitors", ELECTROCHEM. COMMUN, vol. 70, 2016, pages 51 - 55, XP029684831, DOI: doi:10.1016/j.elecom.2016.07.002
XINGYOU LANG ET AL: "Nanoporous metal/oxide hybrid electrodes for electrochemical supercapacitors", NATURE NANOTECHNOLOGY, vol. 6, no. 4, 20 February 2011 (2011-02-20), GB, pages 232 - 236, XP055480804, ISSN: 1748-3387, DOI: 10.1038/nnano.2011.13 *
ZHENG WEN ET AL: "High-performance solid-state on-chip supercapacitors based on Si nanowires coated with ruthenium oxide via atomic layer deposition", JOURNAL OF POWER SOURCES, vol. 341, 2 December 2016 (2016-12-02), pages 1 - 10, XP029863962, ISSN: 0378-7753, DOI: 10.1016/J.JPOWSOUR.2016.11.093 *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US12033796B2 (en) 2017-03-07 2024-07-09 University Of South-Eastern Norway Deposited carbon film on etched silicon for on-chip supercapacitor
CN110092346A (en) * 2019-04-17 2019-08-06 西安交通大学 A kind of silicon substrate MEMS supercapacitor and preparation method thereof
CN110092346B (en) * 2019-04-17 2022-06-07 西安交通大学 Silicon-based MEMS super capacitor and preparation method thereof
WO2021123493A1 (en) * 2019-12-20 2021-06-24 Aalto University Foundation Sr An electrode
US12106901B2 (en) 2019-12-20 2024-10-01 Aalto University Foundation Sr Electrode

Also Published As

Publication number Publication date
CN110462773B (en) 2022-04-15
EP3593370B1 (en) 2021-05-19
US20200035420A1 (en) 2020-01-30
CN110462773A (en) 2019-11-15
US11101082B2 (en) 2021-08-24
NO20170334A1 (en) 2018-09-10
NO343382B1 (en) 2019-02-18
EP3593370A1 (en) 2020-01-15

Similar Documents

Publication Publication Date Title
EP3593370B1 (en) On-chip supercapacitor with silicon nanostructure
Ortaboy et al. MnO x-decorated carbonized porous silicon nanowire electrodes for high performance supercapacitors
JP7142649B2 (en) Porous solid material and manufacturing method
Singh et al. Unique hydrogenated Ni/NiO core/shell 1D nano-heterostructures with superior electrochemical performance as supercapacitors
Wang et al. Fabrication of a symmetric micro supercapacitor based on tubular ruthenium oxide on silicon 3D microstructures
EP3593371B1 (en) Deposited carbon film on etched silicon for on-chip supercapacitor
Lamiel et al. 3D hierarchical mesoporous NiCo 2 S 4@ Ni (OH) 2 core–shell nanosheet arrays for high performance supercapacitors
KR20090088427A (en) Electrode for use with double electric layer electrochemical capacitors having high specific parameters
US8426067B2 (en) Composite electrode for electricity storage device, method for producing the same and electricity storage device
Rani et al. Fabrication of binder-free TiO 2 nanofiber electrodes via electrophoretic deposition for low-power electronic applications
Kang et al. Simple fabrication of nickel sulfide nanostructured electrode using alternate dip-coating method and its supercapacitive properties
US11858816B2 (en) Dendritic materials with hierarchical porosity
KR20110040637A (en) Method for preparing silicon nanowire/zinc oxide core/shell nanocomposite and solar cell comprising the nanocomposite
EP4229664B1 (en) Direct growth cross-linked carbon nanotubes on microstructured metal substrate for supercapacitor application
KR101439788B1 (en) Fabrication of three dimensional network of carbon nanotubes oriented metal or metal oxide nano-structures by electrochemical method
Liu et al. Passivation of silicon nanowires with Ni particles and a PEDOT/MnO X composite for high-performance aqueous supercapacitors
Grigoras et al. Porous silicon for energy storage at microscale: Supercapacitors
KR101539541B1 (en) Capacitor electrode including cobalt hydroxide-graphine oxide composite, and capacitor electrode
Tagsin et al. Synthesis and supercapacitor characteristics of hydrothermally-deposited MnO 2 films and chemically Co-deposited MnO 2-polyaniline films on stainless-steel substrates
Lebedev et al. Fabrication technology of CNT-Nickel Oxide based planar pseudocapacitor for MEMS and NEMS
Bolotov et al. The formation of nanocomposites carbon nanotubes/porous silicon for supercapacitor electrodes
Debbab et al. Behavior Study of Annealing Temperature on Microstructure and Wettability of Electrodeposited ZnO Thin Films for Microcapacitor Application
Özkan Self-ordered arrays of “spaced” nanotubes and their applications in energy conversion
Lobinsky et al. Red-ox reactions in aqueous solutions of Co (OAc)^ sub 2^ and K^ sub 2^ S^ sub 2^ O^ sub 8^ and synthesis of CoOOH nanolayers by the SILD method
Lu et al. Combining Nanostructured Carbon Electrodes and Ionic Liquid Electrolytes to Develop New Electrochemical Capacitors

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 18709548

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 2018709548

Country of ref document: EP

Effective date: 20191007