WO2016025767A1 - Switched power stage and a method for controlling the latter - Google Patents

Switched power stage and a method for controlling the latter Download PDF

Info

Publication number
WO2016025767A1
WO2016025767A1 PCT/US2015/045147 US2015045147W WO2016025767A1 WO 2016025767 A1 WO2016025767 A1 WO 2016025767A1 US 2015045147 W US2015045147 W US 2015045147W WO 2016025767 A1 WO2016025767 A1 WO 2016025767A1
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
inductor
reference voltage
current
output voltage
Prior art date
Application number
PCT/US2015/045147
Other languages
French (fr)
Inventor
Hassan Ihs
Taner Dosluoglu
Original Assignee
Endura Technologies LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Endura Technologies LLC filed Critical Endura Technologies LLC
Priority to EP15831702.4A priority Critical patent/EP3180845B1/en
Priority to CN201580049616.0A priority patent/CN106716805B/en
Publication of WO2016025767A1 publication Critical patent/WO2016025767A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/1566Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators with means for compensating against rapid load changes, e.g. with auxiliary current source, with dual mode control or with inductance variation

Definitions

  • the present disclosure generally relates to power stages and voltage converters, and especially to DC-DC converters or switched voltage regulators, capable of varying output voltage and cun-ent as a function a processing load of circuits powered by such a converter.
  • Switched voltage converters are used to convert between differing DC voltages in a wide range of applications.
  • step-down converters are used to provide a reduced voltage from a higher voltage supply.
  • Typical uses of switched power stages comprise DC-DC converters in particular for battery-operated devices, power stage for class-D amplifiers including audio amplifiers, motor drive circuits, photovoltaic inverters, etc.
  • Such a switched power stage is schematically shown in Figure 1.
  • the power stage PWS comprises switches SW1, SW2 which are used to alternately connect a first terminal of an inductor LI to a supply voltage IV and to a k-low voltage such as ground voltage, at a switching frequency.
  • a second terminal of the inductor LI is connected to a load LD and linked to the ground by a capacitor CI.
  • the switches SW1 , SW2 are controlled by respective signals SH and SL provided by a control circuit CTL, so that when the switch SW1 is turned on, the switch SW2 is turned off and conversely.
  • the current ripple of the inductor should to be taken into account to reduce switching core loss of the inductor and keep the peak current within the maximum cun-ent rating of the inductor and the battery.
  • the optimization of switching losses while maintaining the average current loads closer to the maximum rating constrains the range of inductor values appropriate for a given input to output voltage ratio and operating frequency.
  • the inductor should typically be sized to 1 ⁇ or larger to meet these constraints.
  • Such a big inductor cannot be compact and integrated in a semiconductor chip.
  • a circuit of the powered device is activated, it should be powered on in a very short time, inducing a sudden rise of the current drawn by the device.
  • One way to follow such a current draw is to reduce the size of the inductor LI .
  • components of small height and reduced surface on printed-circuit boards are used to manufacture thin and small devices.
  • This generally serves to reduce the size of inductor LI and capacitor CI, and thus to increase the commutation frequency of the switches SW1, SW2, which increases the energy losses in the switches.
  • Embodiments of the disclosure relate to a method for operating a switching power regulator, comprising: comparing a regulator output voltage with a first reference voltage; operating the switching power regulator in a pulse frequency modulation (PFM) mode if the regulator output voltage is less than the first reference voltage; comparing the regulator output voltage with a second reference voltage, the second reference voltage greater than the first reference voltage; and operating the switching power regulator in a pulse width modulation (PWM) mode if the regulator output voltage is less than the second reference voltage and greater than the first reference voltage.
  • PFM pulse frequency modulation
  • FIG. 1 Another embodiments of the disclosure relate to a method of generating a regulated voltage, comprising: generating an output voltage from a high voltage source; providing an inductor having a first terminal and a second terminal linked to a low voltage source by a capacitor, the second inductor terminal supplying the output voltage to a load; generating command signals as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage; and connecting the first inductor terminal exclusively either to the high input voltage or the low voltage or to the inductor second terminal, as a function of the command signals; wherein when the output voltage is lower than the reference voltage reduced by a tolerance voltage, the first inductor terminal is connected to the high voltage source for a clock period in accordance with the command signals, and wherein when the output voltage is greater than the reference voltage reduced by a tolerance voltage and lower than the reference voltage, the first inductor terminal is connected to the high voltage source for a first period, and connected
  • a switched power stage providing a regulated output voltage
  • the power stage comprising: an inductor having a first inductor terminal and a second inductor terminal forming an output of the power stage, a capacitor linking the second inductor terminal to the low voltage source, a switching device linking the first inductor terminal exclusively either to a high voltage source, or to a low voltage source, or to the second inductor terminal, and a control circuit for generating command signals controlling the switching device as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage, with the control circuit configured to control the switching device to: connect the first inductor terminal to the high voltage source for a clock period, when the output voltage is lower than the reference voltage reduced by a tolerance voltage, and generate a current pulse in the inductor by connecting the first inductor terminal to the high voltage source for a first period, and connecting the first inductor terminal to the
  • Figure 1 previously described is a circuit diagram of a conventional switched power stage
  • Figure 2 is a circuit diagram of a switched power stage according to an embodiment
  • Figures 3A, 3B, 3C are simplified circuit diagrams of the switched power stage, illustrating operating modes of the power stage
  • Figure 4 is a circuit diagram of a control circuit of the switched power stage, according to an embodiment
  • Figures 5A, 5B, 5C, 5D show variations curves of signals as a function of time illustrating an operating mode of the switched power stage, according to an embodiment
  • Figure 6 is a flow chart of a process implemented in the control circuit of the switched power stage, according to an embodiment
  • Figures 7 A, 7B, 7C show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies
  • Figures 8A to 8F show variations curves of signals illustrating a first operating case of the switched power stage
  • Figure 9 shows a part of the curve of Figure 8B stretched out in time
  • Figures 10A, 10B, IOC show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies in a second operating case
  • Figure 1 1 shows a part of the curve of Figure 10B stretched out in time
  • Figure 12 is a circuit diagram of a circuit of the control circuit, according to another embodiment.
  • Figure 13 is a flow chart of another example of a process implemented in the control circuit of the switched power stage, according to another embodiment
  • Figures 14A to 14E show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies, according to another embodiment
  • Figure 15 shows a part of the curve of Figure 14B stretched out in time
  • Figures 16 A, 16B, 16C show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies in a fifth operating mode, according to an embodiment
  • Figures 17A, 17B, 17C show variations curves of signals as a function of time illustrating operation of the switched power stage, at power on under high current drawn by the load, according to an embodiment
  • Figures 18A, 18B, 18C show variations curves of signals as a function of time illustrating operation of the switched power stage, at power on under low current drawn by the load, according to an embodiment
  • Figures 19A, 19B, 19C show variations curves of signals as a function of time illustrating operation of the switched power stage, under a fast from high to low transition of the current drawn by the load, according to an embodiment
  • Figures 20A, 20B, 20C show variations curves of signals as a function of time illustrating operation of the switched power stage, under a fast low to high transition of the current drawn by the load, according to an embodiment
  • Figure 21 is a circuit diagram of a switched power stage according to another embodiment.
  • FIG. 2 is a circuit diagram of a switched power stage according to an embodiment.
  • a switched power stage PWSl of this embodiment which is a step-down type converter, includes switches SWl, SW2, SW3, an inductor LI, a capacitor CI and a control circuit CTL controlling the switches SWl , SW2, SW3.
  • a first terminal of the switch SWl is connected to a voltage source providing an input voltage IV.
  • a second terminal of the switch SWl is connected to a first terminal of the inductor LI, a first terminal of the switch SW2 and a first terminal of the switch SW3.
  • a second terminal of the switch SW2 is connected to a low voltage source, e.g. the ground.
  • a second terminal of the inductor LI is connected to a second terminal of the switch SW3, and to a first terminal of the capacitor CI, which supplies an output voltage OV to a terminal of a load LD having another terminal connected to the ground.
  • the output voltage OV is lower than the input voltage IV.
  • the second terminal of the capacitor CI is connected to the ground.
  • the control circuit CTL may receive a measure signal of output voltage OV an input voltage IV.
  • current intensity measures of the current LI flowing through the inductor LI may be provided to the control circuit CTL with input and output voltages IV, OV.
  • a measure signal of a current intensity of the current 01 flowing through load LD could also be provided to control circuit CTL.
  • the control circuit CTL outputs control signals SH, SL and SB, for controlling the switches SWl, SW2 and SW3, respectively.
  • the control circuit CTL is configured to generate the control signals SH, SL, SB as a function of input and output voltages IV, OV, and the inductor current LI, and possibly the load current 01.
  • the control signals SH, SL, SB are exclusive in closing the switches SWl, SW2, SW3, so that at any time not more than one of the switches SWl , SW2, SW3 is closed whereas the others of the switches SWl, SW2, SW3 are open. For this to happen, the control circuit CTL may turn off all the switches SWl, SW2, SW3 before turning on one of the latter. However some applications may require simultaneous closing of the switches SW3 and SWl or SW3 and SW2. Such a control of switches does not generate any power loss, in contrast with simultaneous closing of the switches SWl and SW2 which would directly link the voltage source IV to ground.
  • the switches SWl, SW2, SW3 may be formed with MOSFET transistors, with a p-channel MOS transistor forming the switch SWl and n-channel MOS transistors forming the switches SW2 and SW3.
  • Measurement of the inductor current LI could be performed in any one the switches SWl, SW2 and SW3.
  • FIGs 3 A, 3B, 3C illustrate the operation of the switched power stage PWS1.
  • the switch SWl is turned on, whereas the switches SW2 and SW3 are open.
  • a current flows from the voltage source supplying input voltage IV to the ground the inductor LI, through the capacitor CI which charges and through the load LD.
  • the switch SW2 is turned on, whereas the switches SW1 and SW3 are open.
  • a current flows through the inductor LI, through capacitor CI which discharges and through the load LD to the ground.
  • FIG. 4 is a circuit diagram of the control circuit CTL according to an embodiment.
  • the control circuit CTL comprises a logic circuit LC, an analog-to-digital converter ADCl, a current comparator CCP, a gate drive circuit GTD1 and a voltage comparator circuit OVC.
  • the converter ADCl receives the input voltage IV and converts this voltage into a digital signal DIV representative of the value of the voltage IV.
  • the input voltage digital signal DIV is provided to the logic circuit LC.
  • the current comparator CCP receives the current LI from the inductor LI and a current maximum value IMX and provides to the logic circuit LC a binary signal OCP, for example equal to 1 or 0, as a function of the comparison result of the inductor current LI with the maximum value IMX.
  • the circuit OVC comprises a reference voltage generator VGN and a voltage comparator VCP1.
  • the comparator VCP1 receives the output voltage OV and a reference voltage Vrf from the generator VGN, and provides to the logic circuit LC a binary signal PM, for example equal to 1 or 0, as a function of the comparison result of the output voltage OV with the reference voltage Vrf.
  • the value of the reference voltage Vrf may be adjusted by a digital signal DVrf corresponding to a digital value of the reference voltage Vrf, provided by the logic circuit LC to the voltage comparator circuit OVC.
  • the logic circuit LC may include a look-up table LUT providing regulation parameters as a function of the digital values DIV and DVrf of the input voltage IV and the reference voltage Vrf.
  • the logic circuit CTL receives a clock signal CK and is configured to generate the control signals SH, SL, SB as a function of the signals OCP and PM.
  • the gate drive circuit GTDl is configured to appropriately adapt the control signals SH, SL, SB to control switches SW1, SW2 and SW3.
  • the gate drive circuit GTD may be omitted is the switches SW1, SW2 and SW3 can be controlled directly by logical signals generated by the logic circuit LC.
  • the logic circuit LC may be a wired logic circuit.
  • Figures 5A, 5B, 5C and 5D show variations curves of signals as a function of time, illustrating operation of the control circuit CTL and the power stage PWS1.
  • the control circuit CTL is configured to send series of consecutive pulses PH, PL having a square shape on its outputs SH, SL to obtain current pulses PLI in the inductor LI, the current pulses PLI having a saw-tooth or triangular waveform.
  • Figure 5A represents one of the pulses PH of the signal SH
  • Figure 5B represents one of the pulses PL of the signal SL
  • Figure 5C represents pulses PB of the signal SB
  • Figure 5D represents a corresponding pulse PLI of the current LI in the inductor LI.
  • the inductor current LI is null during the pulses PB.
  • the rising edge of the pulse PLI corresponds to the pulse PH
  • the falling edge of the pulse PLI corresponds to the pulse PL.
  • the slope of the rising edge of the pulse PLI is determined by the duration p-Ts of the pulse PH and the slope of the falling edge of the pulse PLI corresponds to the duration q-Ts of the pulse PL, p and q being positive integer numbers and Ts being the period of the clock signal CK or another clock signal derived from the clock signal CK and defining a timing resolution.
  • Ts may be chosen as small as possible to get small parasitic capacities and inductances.
  • the numbers p and q may be chosen large enough to obtain pulses PLI in the inductor LI large enough for the pulse being not be filtered out by the power stage PWS1.
  • the durations p Ts and q-Ts should be greater than the switching time of the switches SWl, SW2, SW3 (for example greater than 10 ns). If the switches SWl, SW2, SW3 are implemented by MOSFET transistors, the durations p-Ts and q-Ts should be greater than the switching time of the transistors.
  • the numbers p and q are defined by the look-up table LUT as a function of the digital values DIV, DVrf of the input voltage IV and the reference voltage Vrf. The reference voltage Vrf may have a fixed value. Then the table LUT is configured to provide the numbers p and q as a function of the value DIV only.
  • FIG. 6 is a flow chart of an example of a process executed by the logic circuit LC to control the switches SWl, SW2, SW3, according to an embodiment.
  • This process comprises steps SI to S5.
  • the inductor current intensity LI is compared with a maximum value IMX. If the current intensity LI is greater than the maximum value IMX, step S2 is performed, otherwise step S3 is performed.
  • a pulse PL is sent to the output SL to control the switch SW2.
  • the output voltage OV is compared with the reference voltage Vrf. If the output voltage OV is lower than the reference voltage Vrf, step S4 is performed, otherwise step S5 is performed.
  • step S4 pulses PH and PL are successively sent to the outputs SH and SL, respectively, to generate a pulse PLI in the inductor current LI as shown in Figures 5 A, 5B and 5D.
  • step S5 a pulse PB is sent to the output SB.
  • the process is performed again from step SI after steps S2, S4 and S5.
  • the switched power stage PWS1 is mainly controlled according to two distinct modes, namely a pulse frequency modulation mode (PFM), and a pulse width modulation mode (PWM).
  • PFM mode is activated when the current OI drawn by the load LD is lower than a current threshold ITH. In this mode, steps SI, S3, and alternately steps S4 and S5 are carried out.
  • the PWM mode is activated when the current OI drawn by the load LD is greater than the current threshold ITH. In this mode, only steps S 1 , S3 and S4 are carried out. Step S2 may be carried out at any time when needed to avoid over currents in the inductor LI .
  • the comparison performed at step SI may be performed by the comparator CCP. Thus step SI may comprise or consist in testing the binary signal OCP. In a same manner, the comparison performed at step S3 may be performed by the comparator VCP1. Thus the step S3 may comprise or consist in testing the binary signal PM.
  • Figures 7 A, 7B, 7C show variations curves of the inductor current LI as a function of time, when the switched power stage PWSl is controlled in pulse frequency modulation mode (PFM), i.e. when the current OI drawn by the load LD is lower than the current threshold ITH.
  • Figure 7A corresponds to the ideal case which is an instable state for the switched power stage PWSl .
  • the ratio OV/IV of the output voltage OV to the input voltage IV is equal to the ratio p/(p+q), p Ts being the duration of the pulse PH (i.e. the time when the switch SW1 is closed) and q-Ts being the duration of the pulse PL (i.e. the time when the switch SW2 is closed).
  • the time between two pulses PLI corresponds to the time when the switch SW3 is closed. More generally the switched power stage PWSl controlled in PFM mode operates as represented by Figure 7B and 7C due to variations of the current OI drawn by the load LD.
  • the current LI reaches a negative value -dll at the end of the pulse PLI.
  • the current LI progressively reaches 0 A.
  • the ratio OV/IV the output voltage OV to the input voltage IV is greater than the ratio p/(p+q).
  • the current LI remains at a positive value +dI2 at the end of the pulse PL.
  • Figures 8A to 8F show variation curves of signals illustrating a first operating case of the switched power stage PWSl, the current OI drawn by the load increasing by steps.
  • the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have the form shown in Figure 7B, i.e. the falling edge of the pulses PLI in the inductor current LI reaches a negative value.
  • Figure 8A shows theoretical curves of the output voltage OV and the switching frequency SWF of the switches SW1, SW2, SW3 as a function of the output current 01.
  • Figure 8B shows variations of the output current 01 drawn by the load LD as a function of time.
  • Figure 8C shows variations current LI in the inductor LI as a function of time.
  • Figure 8D shows variations of the output voltage OV as a function of time.
  • Figures 8E and 8F show variations of the signals SH, SB controlling the switches SW1 and SW3, respectively, as a function of time.
  • the output current 01 grows by steps in three steps from about 0.5 A to 2.5 A.
  • the power stage PWS1 is operated in PFM mode, and the switching frequency SWF (i.e. frequency of pulses PLI) linearly increases as a function of the output current 01 (see Figures 8A, 8E and 8F).
  • the frequency SWF may be defined by the following equation:
  • SWF (2L-OI) / (OV-p-q s 2 ) (1)
  • L is the inductance of the inductor LI .
  • the current threshold ITH may be defined by the following equation:
  • ITH (IV-p-q s) / (2L-(p+q)) (2)
  • FIG. 9 A view stretched out in time of the current LI when the current OI is greater than the current threshold value ITH is shown in Figure 9.
  • the power stage PWS1 is operated in PWM mode. In this mode, the pulses PLI are successively generated without carrying out step S5 between them, the switch SW3 being kept open.
  • the switching frequency SWF remains at a constant value defined by the following equation:
  • Figures 1 OA to IOC show variation curves of signals as a function of time, illustrating a second operating case of the switched power stage PWS1, the current OI drawn by the load increasing by steps.
  • the pulses PLI generated in the current LI have the form shown in Figure 7C, i.e. the falling edge of the pulses PLI only reaches a positive value.
  • Figure 10A shows variations of the output current OI drawn by the load LD.
  • Figure 10B shows variations of the inductor current LI and the output current OI.
  • Figure IOC shows variations of the output voltage OV.
  • the output current OI grows by steps in three steps from about 0.5 A to 2 A.
  • the output voltage OV is regulated close to the reference voltage Vrf ( ⁇ 1 V), for example at a value less than 1% from the reference voltage.
  • the pulses PLI generated in the current LI have the form shown in Figure 7C.
  • the power stage PWS1 is always operated in PFM mode, since the output voltage OV is sometimes greater than the reference voltage Vrf, regardless the output current 01 with respect to the current threshold ITH.
  • the inductor cun-ent LI remains higher than the output current 01. This results in closing and opening the switch SW3 at a high rate even when the output current 01 is greater than the current threshold ITH.
  • this operating case can produce high conduction losses.
  • the look-up table LUT is defined so as to avoid the operating case in which the falling edge of the pulses PLI only reaches a positive value ( Figures 7C and 1 1).
  • the table LUT specifies values of parameters p and q such that p/(p+q) ⁇ OV/IV ( ⁇ Vrf/IV).
  • FIG. 12 is a circuit diagram of the voltage comparator circuit according to another embodiment.
  • the voltage comparator circuit OVC1 of Figure 12 comprises a reference voltage generator VGN1, the voltage comparator VCP1 and another voltage comparator VCP2.
  • the generator VGN1 is configured to generate a first reference voltage Vrf and a second reference voltage which may be derived from the reference voltage, e.g. equal to Vrf - Vtl.
  • the voltage Vtl may be set to a fraction of the reference voltage Vrf, smaller than an admitted regulation error for the output voltage OV.
  • the voltage Vtl is set for example to a value in the interval from 0.5% to 1.5% of the reference voltage Vrf.
  • the comparator VCP1 receives the output voltage OV and the first reference voltage Vrf from the generator VGN1.
  • the comparator VCP1 provides to the logic circuit LC the binary signal PM, for example equal to 1 or 0, as a function of the comparison result of the output voltage OV with the first reference voltage Vrf.
  • the comparator VCP2 receives the output voltage OV and the second reference voltage Vrf - Vtl from the generator VGN1.
  • the comparator VCP2 provides to the logic circuit LC a binary signal EXP for example equal to 1 or 0, as a function of the comparison result of the output voltage OV with the second reference voltage Vrf - Vtl.
  • FIG 13 is a flow chart of an example of a process executed by the logic circuit LC of the switched power stage PWSl to control switches SWl, SW2, SW3, according to another embodiment.
  • This process comprises steps SI to S5 as previously described referring to Figure 6, and additional steps S6 and S7.
  • Step S6 is performed after step SI and before step S3, when the inductor current LI is not greater than the maximum value IMX.
  • the output voltage OV is compared with the second reference voltage Vrf Vtl. If the output voltage OV is lower than the second reference voltage Vrf Vtl, step S7 is performed, otherwise step S3 is performed.
  • the switch SWl is closed for the period Ts.
  • step S6 The comparison performed at step S6 may be performed by the voltage comparator VCP2, the step S6 then comprising or consisting in testing the value of the binary signal EXP.
  • step S3 is carried out only when the output voltage OV is greater than or equal to the second reference voltage Vrf - Vtl and lower than the first reference voltage Vrf.
  • Figures 14A to 14E show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWSl, when the logic circuit LC performs the process of Figure 13 and the current OI drawn by the load is increased by steps.
  • the values of the parameters p and q are defined by the lookup table LUT such that the pulses PLI generated in the current LI have the form shown in Figure 7A or 7B, i.e. the end of falling edge of the pulses PLI is null or negative.
  • Figure 14A shows the variations of the output current OI drawn by the load LD.
  • Figure 14B shows the variations of the inductor current LI and the output current OI.
  • Figure 14C shows the variations of the output voltage OV.
  • Figures 14D and 14E show the variations of the signals SH, SB controlling the switches SWl and SW3, respectively.
  • the output current 01 grows by steps in three steps from about 0.5 A to 2.5 A (above the current threshold value ITH).
  • the power stage is operated in PFM mode.
  • the switching frequency of the switches SWl ( Figure 14D), SW2 and SW3 ( Figure 14E) is increased as the output current 01 drawn by the load LD increases.
  • FIG. 15 shows when steps S4, S5 and S7 are performed.
  • the pulses PH introduced at step S7 avoid the drop of the output voltage OV appearing in Figure 8D when the output current 01 exceeds the current threshold ITH.
  • Figures 16A to 16C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 when the current 01 drawn by the load is varied by steps to be successively equal to respective low and high values, the logic circuit LC performing the process of Figure 13.
  • the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have the form shown in Figure 7A or 7B, i.e. the end of the falling edge of the pulses PLI is null or negative.
  • Figure 16A shows the variations of the output current 01 drawn by the load LD.
  • Figure 16B shows the variations of the inductor current LI and the output current 01.
  • Figure 16C shows the variations of the output voltage OV.
  • the inductor LI undergoes a current jump reaching about 10 A ( Figure 16B).
  • the output voltage OV rises up to the reference voltage Vrf (about 1 A).
  • the output current 01 remains below 0.2 A, and the inductor current LI fluctuates between -0.2 and +0.2 A.
  • the output current 01 jumps to about 3 A.
  • the output voltage OV is regulated at the voltage Vrf with variations lower than +/- 1% of the reference voltage.
  • the inductor current LI is set into a free-wheeling state by means of the switch SW3 which is closed.
  • the capacitor CI is not charged anymore and the output voltage OV starts to decay until it is regulated again by switching the switches SW1, SW2, SW3.
  • the inductor LI act as a simple charge pump and the regulation loop of the output voltage is of the first order. Current flows either from the switch SW1 to the load LD or from the load to the switch SW2 or does not flow at all. Therefore the regulation takes place around a stable balance point.
  • Figures 17A to 17C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 at startup under high load current 01, the logic circuit LC performing the process of Figure 13.
  • the values of the parameters p and q are defined by the look-up table LUT such that the end of the falling edge of the pulses PLI is null or negative (the pulses PLI have the form shown in Figure 7A or 7B).
  • Figure 17A shows the variations of the output current 01 drawn by the load LD.
  • Figure 17B shows the variations of the inductor current LI and the output current 01.
  • Figure 17C shows the variations of the output voltage OV.
  • the output voltage OV grows from 0 V to the reference voltage Vrf (set to 1 V). For this time, the output current 01 grows from 0 A to 3 A.
  • the inductor current LI jumps from 0 A to about 5 A, and then varies forming saw teeth between about 4 and 6 A, the frequency of the saw teeth increasing until the output voltage OV reaches the reference voltage Vrf.
  • the output current 01 and voltage OV do not show any overshoot and remain substantially constant.
  • Figures 18A to 18C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 at startup under low load current OI, the logic circuit LC performing the process of Figure 13.
  • the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have a falling edge reaching 0 A or a negative value (as shown in Figure 7A or 7B).
  • Figure 18A shows the variations of the output current 01 drawn by the load LD.
  • Figure 18B shows the variations of the inductor current LI and the output current 01.
  • Figure 18C shows the variations of the output voltage OV.
  • the output voltage OV grows linearly from 0 V to the reference voltage Vrf (set to 1 V). For this time, the output current 01 grows linearly from 0 A to 0.2 A.
  • the inductor current LI jumps from 0 A to about 5 A, and then varies forming saw teeth between about 3.5 and 6 A, the frequency of the saw teeth increasing until the output voltage OV reaches the reference voltage Vrf.
  • the output voltage OV reaches the reference voltage Vrf
  • the output voltage OV is regulated in PFM mode and remains substantially constant without any overshoot together with the output current 01, whereas the inductor current LI varies showing pulses PLI separated by periods for which the switch SW3 is closed.
  • Figures 19A to 19C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS 1 under a drop of the output current 01 drawn by the load LD, the logic circuit LC performing the process of Figure 13.
  • the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have a falling edge reaching 0 A or a negative value (as shown in Figure 7 A or 7B).
  • Figure 19A shows the variations of the output current 01 drawn by the load LD.
  • Figure 19B shows the variations of the inductor current LI and the output current 01.
  • Figure 19C shows the variations of the output voltage OV.
  • the output current 01 is established at 3 A.
  • the output voltage is regulated (between 0.99 and 1.01 V) at the reference voltage Vrf set to 1 V.
  • the inductor current LI in Figure 19B shows that the operating mode PWM is activated with corrections performed at step S7. Then the output current 01 falls to about 0 A.
  • the output voltage OV shows a small jump to less than 1.02 V and then is regulated between 1 and 1.01 V.
  • the inductor current LI in Figure 19B shows pulses PLI separated by pulses PB revealing that the operating mode PFM is activated.
  • Figures 20A to 20C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 under a jump of the load current 01, the logic circuit LC performing the process of Figure 13.
  • the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have a falling edge reaching 0 A or a negative value (as shown in Figure 7A or 7B).
  • Figure 20A shows the variations of the output current 01 drawn by the load LD.
  • Figure 20B shows the variations of the inductor current LI and the output current 01.
  • Figure 20C shows the variations of the output voltage OV.
  • the output current 01 is first established at about 0 A.
  • the output voltage is regulated (between 1 and 1.05 V) at the reference voltage Vrf set to 1 V.
  • the inductor current LI in Figure 20B shows pulses PLI separated by pulses PB revealing that the operating mode PFM is activated.
  • the output current 01 jumps to about 3 A ( Figure 20C).
  • the output voltage OV shows a small drop to about 0.985 V and then is regulated between 0.99 and 1.005 V.
  • the inductor current LI in Figure 20B shows that the operating mode PWM is activated with pulses PLI at step S4 and corrections performed at steps S5 and S7.
  • Figures 14C, 16C, 17C, 18C, 19C and 20C show that the output voltage OV is accurately regulated close to the reference voltage Vrf (with an error of less than 2%) without overshoot, even at startup and when the switched power stage PWS1 is subjected to large and sudden variations of the output current OI drawn by the load LD.
  • Figure 21 represents a switched power stage PWS2 according to another embodiment.
  • the power stage PWS2 differs from the power stage PWS1 in that it comprises one or more current comparators CCP for detecting an overcurrent (greater than the maximum current value IMX) in a branch connected to one of the switches SW1, SW2, SW3.
  • Each of the current comparator CCP activates the signal OCP when the current received is greater than the maximum current value IMX.
  • steps SI and S2 and the use of the signal OCP are not involved in the regulation of the output voltage OV itself, but is merely intended to protect the inductor LI against overcurrent. Since such overcuiTents do not necessarily occur, steps SI and S2 or the use of the signal OCP may be omitted. In addition, such a protection could be performed using many other known means.
  • the power stage may be used only in PFM or PWM mode.
  • PWM mode a standby state (switch SW3 is not necessarily open between two pulses PLI.
  • inductor LI may be formed by several inductors connected in series, and a respective switch may be connected in parallel to each inductor as switch SW3.
  • the switches connected in parallel with the inductors may be controlled separately to adjust the inductance of the power stage.
  • each junction node between two inductors may be linked to ground by a capacitor.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)

Abstract

The disclosure relates to a method of generating an output voltage from a high input voltage and a command signal, the method comprising: generating an output voltage from a high voltage source; providing an inductor having a first terminal and a second terminal linked to a low voltage source by a capacitor, the second inductor terminal supplying the output voltage to a load; generating command signals as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage; and connecting the first inductor terminal exclusively either to the high input voltage or the low voltage or to the inductor second terminal, as a function of the command signals.

Description

SWITCHED POWER STAGE AND A METHOD FOR CONTROLLING THE LATTER BACKGROUND OF THE INVENTION
[0001] The present disclosure generally relates to power stages and voltage converters, and especially to DC-DC converters or switched voltage regulators, capable of varying output voltage and cun-ent as a function a processing load of circuits powered by such a converter.
[0002] Switched voltage converters are used to convert between differing DC voltages in a wide range of applications. Among switched voltage converters, step-down converters are used to provide a reduced voltage from a higher voltage supply. Typical uses of switched power stages comprise DC-DC converters in particular for battery-operated devices, power stage for class-D amplifiers including audio amplifiers, motor drive circuits, photovoltaic inverters, etc. Such a switched power stage is schematically shown in Figure 1. The power stage PWS comprises switches SW1, SW2 which are used to alternately connect a first terminal of an inductor LI to a supply voltage IV and to a k-low voltage such as ground voltage, at a switching frequency. A second terminal of the inductor LI is connected to a load LD and linked to the ground by a capacitor CI. The switches SW1 , SW2 are controlled by respective signals SH and SL provided by a control circuit CTL, so that when the switch SW1 is turned on, the switch SW2 is turned off and conversely.
[0003] In battery-operated devices such as mobile phones, smart phones, digital tablets, there is a need to increase the battery life. To this purpose, the circuits of the device that are not used are powered off or receive a reduced power. Thus the supply cun-ent requested by the device may dramatically vary. When one or more circuits of the device are deactivated, the cunent drawn by the device may drop very shortly, thus resulting in a voltage overshoot if the supplied current does not follow this drop. This voltage overshoot may be reduced by increasing the size of the capacitor CI .
[0004] In addition to the voltage overshoot, the current ripple of the inductor should to be taken into account to reduce switching core loss of the inductor and keep the peak current within the maximum cun-ent rating of the inductor and the battery. The optimization of switching losses while maintaining the average current loads closer to the maximum rating constrains the range of inductor values appropriate for a given input to output voltage ratio and operating frequency. For a DC-DC converter operating with 1 Mhz or slower PWM control, the inductor should typically be sized to 1 μΗ or larger to meet these constraints. Such a big inductor cannot be compact and integrated in a semiconductor chip. Conversely when a circuit of the powered device is activated, it should be powered on in a very short time, inducing a sudden rise of the current drawn by the device. One way to follow such a current draw is to reduce the size of the inductor LI .
[0005] Preferably, components of small height and reduced surface on printed-circuit boards are used to manufacture thin and small devices. This generally serves to reduce the size of inductor LI and capacitor CI, and thus to increase the commutation frequency of the switches SW1, SW2, which increases the energy losses in the switches.
[0006] Further, each new generation of processors used in such portable devices tends to be more powerful while being smaller and operating at lower supply voltages. In addition, to increase their life by reducing the current supplied by each battery cell, the number of battery cells assembled both in series and in parallel within the batteries tends to increase. Accordingly the input voltage of the DC-DC converter tends to increase whereas the output voltage to be supplied to the devices tends to decrease, which requires a bigger inductor. This results in subjecting the inductor to conflicting requirements. BRIEF SUMMARY OF THE INVENTION
[0007] Embodiments of the disclosure relate to a method for operating a switching power regulator, comprising: comparing a regulator output voltage with a first reference voltage; operating the switching power regulator in a pulse frequency modulation (PFM) mode if the regulator output voltage is less than the first reference voltage; comparing the regulator output voltage with a second reference voltage, the second reference voltage greater than the first reference voltage; and operating the switching power regulator in a pulse width modulation (PWM) mode if the regulator output voltage is less than the second reference voltage and greater than the first reference voltage.
[0008] Other embodiments of the disclosure relate to a method of generating a regulated voltage, comprising: generating an output voltage from a high voltage source; providing an inductor having a first terminal and a second terminal linked to a low voltage source by a capacitor, the second inductor terminal supplying the output voltage to a load; generating command signals as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage; and connecting the first inductor terminal exclusively either to the high input voltage or the low voltage or to the inductor second terminal, as a function of the command signals; wherein when the output voltage is lower than the reference voltage reduced by a tolerance voltage, the first inductor terminal is connected to the high voltage source for a clock period in accordance with the command signals, and wherein when the output voltage is greater than the reference voltage reduced by a tolerance voltage and lower than the reference voltage, the first inductor terminal is connected to the high voltage source for a first period, and connected to the low voltage source for a second period adjacent to the first period in accordance with the command signals; wherein the first period is the clock period multiplied by a first positive integer number, and the second period is the clock period multiplied by a second positive integer number, the first and second integer numbers being defined such that the ratio of the first integer number to a sum of the first and second integer numbers is lower or equal to the ratio of the output voltage to the high voltage.
[0009] Yet other embodiments of the disclosure relate to a switched power stage providing a regulated output voltage, the power stage comprising: an inductor having a first inductor terminal and a second inductor terminal forming an output of the power stage, a capacitor linking the second inductor terminal to the low voltage source, a switching device linking the first inductor terminal exclusively either to a high voltage source, or to a low voltage source, or to the second inductor terminal, and a control circuit for generating command signals controlling the switching device as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage, with the control circuit configured to control the switching device to: connect the first inductor terminal to the high voltage source for a clock period, when the output voltage is lower than the reference voltage reduced by a tolerance voltage, and generate a current pulse in the inductor by connecting the first inductor terminal to the high voltage source for a first period, and connecting the first inductor terminal to the low voltage source for a second period adjacent to the first period, when the output voltage is lower than the reference voltage and greater than the reference voltage reduced by the tolerance voltage.
[0010] These and other aspects of the invention are more fully comprehended upon review of this disclosure. BRIEF DESCRIPTION OF THE FIGURES
[0011] The foregoing summary, as well as the following detailed description of the invention, will be better understood when read in conjunction with the appended drawings. For the purpose of illustrating the invention, there are shown in the drawings embodiments which are presently preferred. It should be understood, however, that the invention is not limited to the precise arrangements and instrumentalities shown.
[0012] In the drawings:
[0013] Figure 1 previously described is a circuit diagram of a conventional switched power stage,
[0014] Figure 2 is a circuit diagram of a switched power stage according to an embodiment,
[0015] Figures 3A, 3B, 3C are simplified circuit diagrams of the switched power stage, illustrating operating modes of the power stage,
[0016] Figure 4 is a circuit diagram of a control circuit of the switched power stage, according to an embodiment,
[0017] Figures 5A, 5B, 5C, 5D show variations curves of signals as a function of time illustrating an operating mode of the switched power stage, according to an embodiment,
[0018] Figure 6 is a flow chart of a process implemented in the control circuit of the switched power stage, according to an embodiment,
[0019] Figures 7 A, 7B, 7C show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies,
[0020] Figures 8A to 8F show variations curves of signals illustrating a first operating case of the switched power stage,
[0021] Figure 9 shows a part of the curve of Figure 8B stretched out in time, [0022] Figures 10A, 10B, IOC show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies in a second operating case,
[0023] Figure 1 1 shows a part of the curve of Figure 10B stretched out in time,
[0024] Figure 12 is a circuit diagram of a circuit of the control circuit, according to another embodiment,
[0025] Figure 13 is a flow chart of another example of a process implemented in the control circuit of the switched power stage, according to another embodiment,
[0026] Figures 14A to 14E show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies, according to another embodiment,
[0027] Figure 15 shows a part of the curve of Figure 14B stretched out in time,
[0028] Figures 16 A, 16B, 16C show variations curves of signals as a function of time illustrating operation of the switched power stage, when current drawn from the load varies in a fifth operating mode, according to an embodiment,
[0029] Figures 17A, 17B, 17C show variations curves of signals as a function of time illustrating operation of the switched power stage, at power on under high current drawn by the load, according to an embodiment,
[0030] Figures 18A, 18B, 18C show variations curves of signals as a function of time illustrating operation of the switched power stage, at power on under low current drawn by the load, according to an embodiment, [0031] Figures 19A, 19B, 19C show variations curves of signals as a function of time illustrating operation of the switched power stage, under a fast from high to low transition of the current drawn by the load, according to an embodiment,
[0032] Figures 20A, 20B, 20C show variations curves of signals as a function of time illustrating operation of the switched power stage, under a fast low to high transition of the current drawn by the load, according to an embodiment,
[0033] Figure 21 is a circuit diagram of a switched power stage according to another embodiment.
DETAILED DESCRIPTION
[0034] Figure 2 is a circuit diagram of a switched power stage according to an embodiment. Referring to Figure 2, a switched power stage PWSl of this embodiment, which is a step-down type converter, includes switches SWl, SW2, SW3, an inductor LI, a capacitor CI and a control circuit CTL controlling the switches SWl , SW2, SW3. A first terminal of the switch SWl is connected to a voltage source providing an input voltage IV. A second terminal of the switch SWl is connected to a first terminal of the inductor LI, a first terminal of the switch SW2 and a first terminal of the switch SW3. A second terminal of the switch SW2 is connected to a low voltage source, e.g. the ground. A second terminal of the inductor LI is connected to a second terminal of the switch SW3, and to a first terminal of the capacitor CI, which supplies an output voltage OV to a terminal of a load LD having another terminal connected to the ground. The output voltage OV is lower than the input voltage IV. The second terminal of the capacitor CI is connected to the ground. The control circuit CTL may receive a measure signal of output voltage OV an input voltage IV. In some embodiments, current intensity measures of the current LI flowing through the inductor LI may be provided to the control circuit CTL with input and output voltages IV, OV. In some embodiments a measure signal of a current intensity of the current 01 flowing through load LD could also be provided to control circuit CTL. The control circuit CTL outputs control signals SH, SL and SB, for controlling the switches SWl, SW2 and SW3, respectively. The control circuit CTL is configured to generate the control signals SH, SL, SB as a function of input and output voltages IV, OV, and the inductor current LI, and possibly the load current 01. The control signals SH, SL, SB are exclusive in closing the switches SWl, SW2, SW3, so that at any time not more than one of the switches SWl , SW2, SW3 is closed whereas the others of the switches SWl, SW2, SW3 are open. For this to happen, the control circuit CTL may turn off all the switches SWl, SW2, SW3 before turning on one of the latter. However some applications may require simultaneous closing of the switches SW3 and SWl or SW3 and SW2. Such a control of switches does not generate any power loss, in contrast with simultaneous closing of the switches SWl and SW2 which would directly link the voltage source IV to ground.
[0035] For example, the switches SWl, SW2, SW3 may be formed with MOSFET transistors, with a p-channel MOS transistor forming the switch SWl and n-channel MOS transistors forming the switches SW2 and SW3. Measurement of the inductor current LI could be performed in any one the switches SWl, SW2 and SW3.
[0036] Figures 3 A, 3B, 3C illustrate the operation of the switched power stage PWS1. In Figure 3 A, the switch SWl is turned on, whereas the switches SW2 and SW3 are open. Thus a current flows from the voltage source supplying input voltage IV to the ground the inductor LI, through the capacitor CI which charges and through the load LD. [0037] In Figure 3B, the switch SW2 is turned on, whereas the switches SW1 and SW3 are open. Thus a current flows through the inductor LI, through capacitor CI which discharges and through the load LD to the ground.
[0038] In Figure 3C, the switch SW3 is turned on, whereas switches SW1 and SW2 are open. Thus current flows in the loop formed by the inductor LI and the capacitor CI discharges through the load LD. In this state, the load current OI is exclusively supplied by capacitor CI .
[0039] Figure 4 is a circuit diagram of the control circuit CTL according to an embodiment. The control circuit CTL comprises a logic circuit LC, an analog-to-digital converter ADCl, a current comparator CCP, a gate drive circuit GTD1 and a voltage comparator circuit OVC. The converter ADCl receives the input voltage IV and converts this voltage into a digital signal DIV representative of the value of the voltage IV. The input voltage digital signal DIV is provided to the logic circuit LC. The current comparator CCP receives the current LI from the inductor LI and a current maximum value IMX and provides to the logic circuit LC a binary signal OCP, for example equal to 1 or 0, as a function of the comparison result of the inductor current LI with the maximum value IMX. The circuit OVC comprises a reference voltage generator VGN and a voltage comparator VCP1. The comparator VCP1 receives the output voltage OV and a reference voltage Vrf from the generator VGN, and provides to the logic circuit LC a binary signal PM, for example equal to 1 or 0, as a function of the comparison result of the output voltage OV with the reference voltage Vrf. The value of the reference voltage Vrf may be adjusted by a digital signal DVrf corresponding to a digital value of the reference voltage Vrf, provided by the logic circuit LC to the voltage comparator circuit OVC. The logic circuit LC may include a look-up table LUT providing regulation parameters as a function of the digital values DIV and DVrf of the input voltage IV and the reference voltage Vrf. The logic circuit CTL receives a clock signal CK and is configured to generate the control signals SH, SL, SB as a function of the signals OCP and PM. The gate drive circuit GTDl is configured to appropriately adapt the control signals SH, SL, SB to control switches SW1, SW2 and SW3. The gate drive circuit GTD may be omitted is the switches SW1, SW2 and SW3 can be controlled directly by logical signals generated by the logic circuit LC. The logic circuit LC may be a wired logic circuit.
[0040] Figures 5A, 5B, 5C and 5D show variations curves of signals as a function of time, illustrating operation of the control circuit CTL and the power stage PWS1. According to an embodiment, the control circuit CTL is configured to send series of consecutive pulses PH, PL having a square shape on its outputs SH, SL to obtain current pulses PLI in the inductor LI, the current pulses PLI having a saw-tooth or triangular waveform. Figure 5A represents one of the pulses PH of the signal SH, Figure 5B represents one of the pulses PL of the signal SL, Figure 5C represents pulses PB of the signal SB and Figure 5D represents a corresponding pulse PLI of the current LI in the inductor LI. The inductor current LI is null during the pulses PB. The rising edge of the pulse PLI corresponds to the pulse PH, and the falling edge of the pulse PLI corresponds to the pulse PL. The slope of the rising edge of the pulse PLI is determined by the duration p-Ts of the pulse PH and the slope of the falling edge of the pulse PLI corresponds to the duration q-Ts of the pulse PL, p and q being positive integer numbers and Ts being the period of the clock signal CK or another clock signal derived from the clock signal CK and defining a timing resolution. Thus the period Ts may be chosen as small as possible to get small parasitic capacities and inductances. In contrast, the numbers p and q may be chosen large enough to obtain pulses PLI in the inductor LI large enough for the pulse being not be filtered out by the power stage PWS1. The durations p Ts and q-Ts should be greater than the switching time of the switches SWl, SW2, SW3 (for example greater than 10 ns). If the switches SWl, SW2, SW3 are implemented by MOSFET transistors, the durations p-Ts and q-Ts should be greater than the switching time of the transistors. The numbers p and q are defined by the look-up table LUT as a function of the digital values DIV, DVrf of the input voltage IV and the reference voltage Vrf. The reference voltage Vrf may have a fixed value. Then the table LUT is configured to provide the numbers p and q as a function of the value DIV only.
[0041] Figure 6 is a flow chart of an example of a process executed by the logic circuit LC to control the switches SWl, SW2, SW3, according to an embodiment. This process comprises steps SI to S5. At step SI, the inductor current intensity LI is compared with a maximum value IMX. If the current intensity LI is greater than the maximum value IMX, step S2 is performed, otherwise step S3 is performed. At step S2, a pulse PL is sent to the output SL to control the switch SW2. At step S3, the output voltage OV is compared with the reference voltage Vrf. If the output voltage OV is lower than the reference voltage Vrf, step S4 is performed, otherwise step S5 is performed. At step S4, pulses PH and PL are successively sent to the outputs SH and SL, respectively, to generate a pulse PLI in the inductor current LI as shown in Figures 5 A, 5B and 5D. At step S5, a pulse PB is sent to the output SB. The process is performed again from step SI after steps S2, S4 and S5. Thus the switched power stage PWS1 is mainly controlled according to two distinct modes, namely a pulse frequency modulation mode (PFM), and a pulse width modulation mode (PWM). The PFM mode is activated when the current OI drawn by the load LD is lower than a current threshold ITH. In this mode, steps SI, S3, and alternately steps S4 and S5 are carried out. The PWM mode is activated when the current OI drawn by the load LD is greater than the current threshold ITH. In this mode, only steps S 1 , S3 and S4 are carried out. Step S2 may be carried out at any time when needed to avoid over currents in the inductor LI . [0042] The comparison performed at step SI, may be performed by the comparator CCP. Thus step SI may comprise or consist in testing the binary signal OCP. In a same manner, the comparison performed at step S3 may be performed by the comparator VCP1. Thus the step S3 may comprise or consist in testing the binary signal PM.
[0043] Figures 7 A, 7B, 7C show variations curves of the inductor current LI as a function of time, when the switched power stage PWSl is controlled in pulse frequency modulation mode (PFM), i.e. when the current OI drawn by the load LD is lower than the current threshold ITH. Figure 7A corresponds to the ideal case which is an instable state for the switched power stage PWSl . In this case the ratio OV/IV of the output voltage OV to the input voltage IV is equal to the ratio p/(p+q), p Ts being the duration of the pulse PH (i.e. the time when the switch SW1 is closed) and q-Ts being the duration of the pulse PL (i.e. the time when the switch SW2 is closed). The time between two pulses PLI corresponds to the time when the switch SW3 is closed. More generally the switched power stage PWSl controlled in PFM mode operates as represented by Figure 7B and 7C due to variations of the current OI drawn by the load LD. In Figure 7B, the current LI reaches a negative value -dll at the end of the pulse PLI. Then in a standby state, i.e. when switch SW3 is closed, the current LI progressively reaches 0 A. In the operating case of Figure 7B, the ratio OV/IV the output voltage OV to the input voltage IV is greater than the ratio p/(p+q). In Figure 7C, the current LI remains at a positive value +dI2 at the end of the pulse PL. Then in the standby state, when switch SW3 is closed, the current LI progressively reaches 0 A. In the operating case of Figure 7C, the ratio OV/IV of the output voltage OV to the input voltage IV is smaller than the ratio p/(p+q).
[0044] Figures 8A to 8F show variation curves of signals illustrating a first operating case of the switched power stage PWSl, the current OI drawn by the load increasing by steps. In this operating case, the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have the form shown in Figure 7B, i.e. the falling edge of the pulses PLI in the inductor current LI reaches a negative value. Figure 8A shows theoretical curves of the output voltage OV and the switching frequency SWF of the switches SW1, SW2, SW3 as a function of the output current 01. Figure 8B shows variations of the output current 01 drawn by the load LD as a function of time. Figure 8C shows variations current LI in the inductor LI as a function of time. Figure 8D shows variations of the output voltage OV as a function of time. Figures 8E and 8F show variations of the signals SH, SB controlling the switches SW1 and SW3, respectively, as a function of time. In Figure 8B, the output current 01 grows by steps in three steps from about 0.5 A to 2.5 A. In Figures 8 A and 8D, the output voltage OV is regulated close to the set point value defined by the reference voltage Vrf (= 1 V in the example of Figures 8A and 8D) until the current reaches a current threshold ITH. Before the output current 01 reaches the current threshold ITH, the power stage PWS1 is operated in PFM mode, and the switching frequency SWF (i.e. frequency of pulses PLI) linearly increases as a function of the output current 01 (see Figures 8A, 8E and 8F). In PFM mode, the frequency SWF may be defined by the following equation:
[0045] SWF = (2L-OI) / (OV-p-q s2) (1)
[0046] where L is the inductance of the inductor LI . The current threshold ITH may be defined by the following equation:
[0047] ITH = (IV-p-q s) / (2L-(p+q)) (2)
[0048] A view stretched out in time of the current LI when the current OI is greater than the current threshold value ITH is shown in Figure 9. As long as the output current 01 remains above the current threshold ITH, the power stage PWS1 is operated in PWM mode. In this mode, the pulses PLI are successively generated without carrying out step S5 between them, the switch SW3 being kept open. When the output current 01 is greater than the current threshold ITH, the switching frequency SWF remains at a constant value defined by the following equation:
[0049] SWF = 1 / ((p+q) s) (3)
[0050] (p+q)-Ts corresponding to the duration of the pulses PLI. When the output current OI reaches the threshold ITH, the output voltage OV undergoes a drop from the reference voltage Vrf (~ 1 V) to about 90% of the voltage Vrf with an undershoot before reaching and remaining at about 93% of the voltage Vrf. Therefore, in PWM operating mode, it is not possible to reach the set point value Vrf, even with the switch SW3 kept open. This is due to regulation and commutation losses appearing when the output current OI drawn by the load LD is high (above the current threshold ITH).
[0051] Figures 1 OA to IOC show variation curves of signals as a function of time, illustrating a second operating case of the switched power stage PWS1, the current OI drawn by the load increasing by steps. In this operating case, the pulses PLI generated in the current LI have the form shown in Figure 7C, i.e. the falling edge of the pulses PLI only reaches a positive value. Figure 10A shows variations of the output current OI drawn by the load LD. Figure 10B shows variations of the inductor current LI and the output current OI. Figure IOC shows variations of the output voltage OV. In Figures 10A and 10B, the output current OI grows by steps in three steps from about 0.5 A to 2 A. In Figure IOC, the output voltage OV is regulated close to the reference voltage Vrf (~ 1 V), for example at a value less than 1% from the reference voltage. In Figure 11 showing a view stretched out in time of the current LI, the pulses PLI generated in the current LI have the form shown in Figure 7C. In this operating case, the power stage PWS1 is always operated in PFM mode, since the output voltage OV is sometimes greater than the reference voltage Vrf, regardless the output current 01 with respect to the current threshold ITH. In this operating case, the inductor cun-ent LI remains higher than the output current 01. This results in closing and opening the switch SW3 at a high rate even when the output current 01 is greater than the current threshold ITH. Thus this operating case can produce high conduction losses.
[0052] According to an embodiment, the look-up table LUT is defined so as to avoid the operating case in which the falling edge of the pulses PLI only reaches a positive value (Figures 7C and 1 1). Thus the table LUT specifies values of parameters p and q such that p/(p+q) < OV/IV (~ Vrf/IV).
[0053] Figure 12 is a circuit diagram of the voltage comparator circuit according to another embodiment. The voltage comparator circuit OVC1 of Figure 12 comprises a reference voltage generator VGN1, the voltage comparator VCP1 and another voltage comparator VCP2. The generator VGN1 is configured to generate a first reference voltage Vrf and a second reference voltage which may be derived from the reference voltage, e.g. equal to Vrf - Vtl. The voltage Vtl may be set to a fraction of the reference voltage Vrf, smaller than an admitted regulation error for the output voltage OV. The voltage Vtl is set for example to a value in the interval from 0.5% to 1.5% of the reference voltage Vrf. The comparator VCP1 receives the output voltage OV and the first reference voltage Vrf from the generator VGN1. The comparator VCP1 provides to the logic circuit LC the binary signal PM, for example equal to 1 or 0, as a function of the comparison result of the output voltage OV with the first reference voltage Vrf. The comparator VCP2 receives the output voltage OV and the second reference voltage Vrf - Vtl from the generator VGN1. The comparator VCP2 provides to the logic circuit LC a binary signal EXP for example equal to 1 or 0, as a function of the comparison result of the output voltage OV with the second reference voltage Vrf - Vtl.
[0054] Figure 13 is a flow chart of an example of a process executed by the logic circuit LC of the switched power stage PWSl to control switches SWl, SW2, SW3, according to another embodiment. This process comprises steps SI to S5 as previously described referring to Figure 6, and additional steps S6 and S7. Step S6 is performed after step SI and before step S3, when the inductor current LI is not greater than the maximum value IMX. At step S6, the output voltage OV is compared with the second reference voltage Vrf Vtl. If the output voltage OV is lower than the second reference voltage Vrf Vtl, step S7 is performed, otherwise step S3 is performed. At step S7, the switch SWl is closed for the period Ts. The process is performed again from step SI after steps S2, S4, S5 and S7. The comparison performed at step S6 may be performed by the voltage comparator VCP2, the step S6 then comprising or consisting in testing the value of the binary signal EXP. Thus step S3 is carried out only when the output voltage OV is greater than or equal to the second reference voltage Vrf - Vtl and lower than the first reference voltage Vrf.
[0055] Figures 14A to 14Eshow variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWSl, when the logic circuit LC performs the process of Figure 13 and the current OI drawn by the load is increased by steps. In the operating case illustrated by Figures 14A to 14E, the values of the parameters p and q are defined by the lookup table LUT such that the pulses PLI generated in the current LI have the form shown in Figure 7A or 7B, i.e. the end of falling edge of the pulses PLI is null or negative. Figure 14A shows the variations of the output current OI drawn by the load LD. Figure 14B shows the variations of the inductor current LI and the output current OI. Figure 14C shows the variations of the output voltage OV. Figures 14D and 14E show the variations of the signals SH, SB controlling the switches SWl and SW3, respectively. In Figure 14A, the output current 01 grows by steps in three steps from about 0.5 A to 2.5 A (above the current threshold value ITH). In Figure 14C, the output voltage OV is regulated close to the set point value defined by the reference voltage Vrf (= 1 V in the example of Figure 14C) even when the output current 01 reaches and exceeds the current threshold ITH. When the output current 01 is lower than the current threshold ITH, the power stage is operated in PFM mode. The switching frequency of the switches SWl (Figure 14D), SW2 and SW3 (Figure 14E) is increased as the output current 01 drawn by the load LD increases. When the output current 01 exceeds the current threshold value ITH, the power stage PWS 1 is operated in PWM mode. A view stretched out in time of the inductor current LI variations when the output current 01 exceeds the current threshold value ITH is shown in Figure 15. Figure 15 shows when steps S4, S5 and S7 are performed. The pulses PH introduced at step S7 avoid the drop of the output voltage OV appearing in Figure 8D when the output current 01 exceeds the current threshold ITH.
[0056] It should be observed in Figure 14B that the inductor current LI has an average value substantially following the output current 01. Thus the power stage PWS1 has an improved efficiency due to lower conduction losses even when a high current 01 is drawn by the load LD.
[0057] Figures 16A to 16C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 when the current 01 drawn by the load is varied by steps to be successively equal to respective low and high values, the logic circuit LC performing the process of Figure 13. In the operating case illustrated by Figures 16A to 16C, the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have the form shown in Figure 7A or 7B, i.e. the end of the falling edge of the pulses PLI is null or negative. Figure 16A shows the variations of the output current 01 drawn by the load LD. Figure 16B shows the variations of the inductor current LI and the output current 01. Figure 16C shows the variations of the output voltage OV. When the power stage PWS1 is powered on, the inductor LI undergoes a current jump reaching about 10 A (Figure 16B). For that time, the output voltage OV rises up to the reference voltage Vrf (about 1 A). At first and third steps, the output current 01 remains below 0.2 A, and the inductor current LI fluctuates between -0.2 and +0.2 A. At second and fourth steps, the output current 01 jumps to about 3 A. At these steps, the output voltage OV is regulated at the voltage Vrf with variations lower than +/- 1% of the reference voltage. At each occurrence of an overvoltage in the output voltage OV, the inductor current LI is set into a free-wheeling state by means of the switch SW3 which is closed. Thus the capacitor CI is not charged anymore and the output voltage OV starts to decay until it is regulated again by switching the switches SW1, SW2, SW3. The inductor LI act as a simple charge pump and the regulation loop of the output voltage is of the first order. Current flows either from the switch SW1 to the load LD or from the load to the switch SW2 or does not flow at all. Therefore the regulation takes place around a stable balance point.
[0058] Figures 17A to 17C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 at startup under high load current 01, the logic circuit LC performing the process of Figure 13. In the operating case illustrated by Figures 17A to 17C, the values of the parameters p and q are defined by the look-up table LUT such that the end of the falling edge of the pulses PLI is null or negative (the pulses PLI have the form shown in Figure 7A or 7B). Figure 17A shows the variations of the output current 01 drawn by the load LD. Figure 17B shows the variations of the inductor current LI and the output current 01. Figure 17C shows the variations of the output voltage OV. In Figure 17A, the output voltage OV grows from 0 V to the reference voltage Vrf (set to 1 V). For this time, the output current 01 grows from 0 A to 3 A. When the output voltage OV begins to grow, the inductor current LI jumps from 0 A to about 5 A, and then varies forming saw teeth between about 4 and 6 A, the frequency of the saw teeth increasing until the output voltage OV reaches the reference voltage Vrf. When the output voltage OV reaches the reference voltage Vrf, the output current 01 and voltage OV do not show any overshoot and remain substantially constant.
[0059] Figures 18A to 18C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 at startup under low load current OI, the logic circuit LC performing the process of Figure 13. In this operating case, the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have a falling edge reaching 0 A or a negative value (as shown in Figure 7A or 7B). Figure 18A shows the variations of the output current 01 drawn by the load LD. Figure 18B shows the variations of the inductor current LI and the output current 01. Figure 18C shows the variations of the output voltage OV. In Figure 18A, the output voltage OV grows linearly from 0 V to the reference voltage Vrf (set to 1 V). For this time, the output current 01 grows linearly from 0 A to 0.2 A. When the output voltage OV begins to grows, the inductor current LI jumps from 0 A to about 5 A, and then varies forming saw teeth between about 3.5 and 6 A, the frequency of the saw teeth increasing until the output voltage OV reaches the reference voltage Vrf. When the output voltage OV reaches the reference voltage Vrf, the output voltage OV is regulated in PFM mode and remains substantially constant without any overshoot together with the output current 01, whereas the inductor current LI varies showing pulses PLI separated by periods for which the switch SW3 is closed.
[0060] Figures 19A to 19C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS 1 under a drop of the output current 01 drawn by the load LD, the logic circuit LC performing the process of Figure 13. In the operating of Figures 19A to 19C, the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have a falling edge reaching 0 A or a negative value (as shown in Figure 7 A or 7B). Figure 19A shows the variations of the output current 01 drawn by the load LD. Figure 19B shows the variations of the inductor current LI and the output current 01. Figure 19C shows the variations of the output voltage OV. In Figure 19C, the output current 01 is established at 3 A. In Figure 19A, the output voltage is regulated (between 0.99 and 1.01 V) at the reference voltage Vrf set to 1 V. For that time, the inductor current LI in Figure 19B shows that the operating mode PWM is activated with corrections performed at step S7. Then the output current 01 falls to about 0 A. At this time, the output voltage OV shows a small jump to less than 1.02 V and then is regulated between 1 and 1.01 V. For that time, the inductor current LI in Figure 19B shows pulses PLI separated by pulses PB revealing that the operating mode PFM is activated.
[0061] Figures 20A to 20C show variation curves of signals as a function of time, illustrating the behavior of the switched power stage PWS1 under a jump of the load current 01, the logic circuit LC performing the process of Figure 13. In the operating case of Figures 20A to 20C, the values of the parameters p and q are defined by the look-up table LUT such that the pulses PLI generated in the current LI have a falling edge reaching 0 A or a negative value (as shown in Figure 7A or 7B). Figure 20A shows the variations of the output current 01 drawn by the load LD. Figure 20B shows the variations of the inductor current LI and the output current 01. Figure 20C shows the variations of the output voltage OV. In Figure 20C, the output current 01 is first established at about 0 A. In Figure 20A, the output voltage is regulated (between 1 and 1.05 V) at the reference voltage Vrf set to 1 V. For that time, the inductor current LI in Figure 20B shows pulses PLI separated by pulses PB revealing that the operating mode PFM is activated. Then the output current 01 jumps to about 3 A (Figure 20C). At this time, the output voltage OV shows a small drop to about 0.985 V and then is regulated between 0.99 and 1.005 V. For that time, the inductor current LI in Figure 20B shows that the operating mode PWM is activated with pulses PLI at step S4 and corrections performed at steps S5 and S7.
[0062] Figures 14C, 16C, 17C, 18C, 19C and 20C show that the output voltage OV is accurately regulated close to the reference voltage Vrf (with an error of less than 2%) without overshoot, even at startup and when the switched power stage PWS1 is subjected to large and sudden variations of the output current OI drawn by the load LD.
[0063] Figure 21 represents a switched power stage PWS2 according to another embodiment. The power stage PWS2 differs from the power stage PWS1 in that it comprises one or more current comparators CCP for detecting an overcurrent (greater than the maximum current value IMX) in a branch connected to one of the switches SW1, SW2, SW3. Each of the current comparator CCP activates the signal OCP when the current received is greater than the maximum current value IMX.
[0064] It will be appreciated by those skilled in the art that changes could be made to the embodiments described above without departing from the broad inventive concept thereof. It is understood, therefore, that this invention is not limited to the particular embodiments disclosed, but it is intended to cover modifications within the spirit and scope of the present invention as defined by the appended claims.
[0065] In particular, other methods for controlling the switches SW1, SW2, SW3 may be derived from the methods disclosed to regulate the output voltage as a function of a reference voltage. [0066] Further, steps SI and S2 and the use of the signal OCP are not involved in the regulation of the output voltage OV itself, but is merely intended to protect the inductor LI against overcurrent. Since such overcuiTents do not necessarily occur, steps SI and S2 or the use of the signal OCP may be omitted. In addition, such a protection could be performed using many other known means.
[0067] In some applications, the power stage may be used only in PFM or PWM mode. In PWM mode, a standby state (switch SW3 is not necessarily open between two pulses PLI.
[0068] Further, it may desirable in some applications to control the switched power stage with pulses PLI having a falling edge remaining positive as in Figure 7C. To this puipose the content of the table LUT may be defined such that the numbers p and q satisfy the equation p/(p+q) > OV/IV.
[0069] Further, the present invention is not limited to a power stage with a single inductor. Thus inductor LI may be formed by several inductors connected in series, and a respective switch may be connected in parallel to each inductor as switch SW3. The switches connected in parallel with the inductors may be controlled separately to adjust the inductance of the power stage. Moreover, each junction node between two inductors may be linked to ground by a capacitor.
[0070] Although the invention has been discussed with respect to various embodiments, it should be recognized that the invention comprises the novel and non-obvious claims supported by this disclosure.

Claims

What is claimed is:
1. A method for operating a switching power regulator, comprising:
comparing a regulator output voltage with a first reference voltage;
operating the switching power regulator in a pulse frequency modulation (PFM) mode if the regulator output voltage is less than the first reference voltage;
comparing the regulator output voltage with a second reference voltage, the second reference voltage greater than the first reference voltage; and
operating the switching power regulator in a pul se width modulation (PWM) mode if the regulator output voltage is less than the second reference voltage and greater than the first reference voltage.
2. The method of claim 1, further comprising operating the switching power regulator in a bypass mode if the regulator output voltage is greater than the second reference voltage level.
3. The method of claim 2, wherein, during operation of the switching power regulator in the bypass mode, ends of an output inductor of the switching power regulator are connected.
4. The method of claim 3, wherein the ends of the output inductor are connect by way of a bypass switch.
5. The method of claim 1 , wherein the first reference voltage is equal to a difference between the second reference voltage and a tolerance voltage.
6. The method of claim 1, wherein the tolerance voltage is a positive voltage.
7. The method of claim 1, wherein the tolerance voltage is a negative voltage.
8. The method of claim 1, wherein the tolerance voltage has an absolute magnitude within 0 percent of the second reference voltage.
9. The method of claim 1, wherein the switching power regulator includes at least one inductor with a first terminal coupled to a node between a high side switch and a low side switch connected in series, the first terminal of the inductor coupled to a first voltage source with the high side switch closed and the low side switch open, the first temiinal of the inductor coupled to a second voltage source, having a voltage lower than voltage of the first voltage source, with the high side switch open and the low side switch closed, the method further comprising determining an indication of inductor current, and operating the switching power regulator with the high side switch open and the low side switch closed, without regard to results of comparisons of the regulator output voltage with the first reference voltage and the second reference voltage, when the indication of inductor current is greater than a first value.
10. A method of generating a regulated voltage, comprising:
generating an output voltage from a high voltage source;
providing an inductor having a first terminal and a second temiinal linked to a low voltage source by a capacitor, the second inductor terminal supplying the output voltage to a load;
generating command signals as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage; and
connecting the first inductor terminal exclusively either to the high input voltage or the low voltage or to the inductor second terminal, as a function of the command signals; wherein when the output voltage is lower than the reference voltage reduced by a tolerance voltage, the first inductor terminal is connected to the high voltage source for a clock period in accordance with the command signals, and wherein when the output voltage is greater than the reference voltage reduced by a tolerance voltage and lower than the reference voltage, the first inductor terminal is connected to the high voltage source for a first period, and connected to the low voltage source for a second period adjacent to the first period in accordance with the command signals;
wherein the first period is the clock period multiplied by a first positive integer number, and the second period is the clock period multiplied by a second positive integer number, the first and second positive integer numbers being defined such that the ratio of the first integer number to a sum of the first and second positive integer numbers is lower or equal to the ratio of the output voltage to the high voltage.
11. The method according to claim 10, further comprising connecting the first inductor terminal to the second inductor terminal for the clock period, when the output voltage is greater than the reference voltage.
12. The method according to claim 10, comprising connecting the first inductor terminal to the low voltage source for the clock period, when a current in the inductor is greater than a current threshold value.
13. A switched power stage providing a regulated output voltage, the power stage comprising:
an inductor having a first inductor terminal and a second inductor terminal forming an output of the power stage, a capacitor linking the second inductor terminal to the low voltage source, a switching device linking the first inductor terminal exclusively either to a high voltage source, or to a low voltage source, or to the second inductor terminal, and
a control circuit for generating command signals controlling the switching device as a function of a high voltage supplied by the high voltage source and the output voltage, to reduce a difference between the output voltage and a reference voltage lower than the high voltage, with the control circuit configured to control the switching device to:
connect the first inductor terminal to the high voltage source for a clock period, when the output voltage is lower than the reference voltage reduced by a tolerance voltage, and
generate a current pulse in the inductor by connecting the first inductor terminal to the high voltage source for a first period, and connecting the first inductor terminal to the low voltage source for a second period adjacent to the first period, when the output voltage is lower than the reference voltage and greater than the reference voltage reduced by the tolerance voltage.
14. The power stage according to claim 13, wherein the control circuit is configured to control the switching device to generate a current pulse in the inductor by successively connecting the first inductor terminal to the high voltage source for a first period and to the low voltage source for a second period adjacent to the first period, when the output voltage is lower than the reference voltage.
15. The power stage according to claim 14, wherein the current pulse generated in the inductor has a triangular shape.
16. The power stage according to claim 14, wherein the control circuit comprises a voltage generator for generating the reference voltage, and a comparator for comparing the output voltage with the reference voltage.
17. The power stage according to claim 14, wherein the first period is determined by multiplying the clock period by a first positive integer number, and the second period is determined by multiplying the clock period by a second positive integer number, the control circuit comprising a lookup table defining the first and second integer numbers as a function of a first ratio of the output voltage to the high voltage such that a second ratio of the first integer number to a sum of the first and second integer numbers is lower or equal to the first ratio.
18. The power stage according to claim 13, wherein the control circuit is configured to control the switching device to connect the first inductor temiinal to the second inductor terminal for the clock period, when the output voltage is greater than the reference voltage.
19. The power stage according to claim 13, further comprising a voltage generator for generating the reference voltage and the reference voltage reduced by the tolerance voltage, a first voltage comparator for comparing the output voltage with the reference voltage, and a second voltage comparator for comparing the output voltage with the reference voltage reduced by the tolerance voltage.
20. The power stage according to claim 13, further comprising a current comparator for comparing a current in the inductor with a current threshold value, the control circuit being configured to control the switching device to connect the first inductor terminal to the low voltage source for the clock period, when the current in the inductor is greater than the current threshold value.
PCT/US2015/045147 2014-08-13 2015-08-13 Switched power stage and a method for controlling the latter WO2016025767A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
EP15831702.4A EP3180845B1 (en) 2014-08-13 2015-08-13 Switched power stage and a method for controlling the latter
CN201580049616.0A CN106716805B (en) 2014-08-13 2015-08-13 Switching power grade and method for controlling switching power grade

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201462037061P 2014-08-13 2014-08-13
US62/037,061 2014-08-13
US14/593,830 US9496787B2 (en) 2014-08-13 2015-01-09 Switched power stage and a method for controlling the latter
US14/593,830 2015-01-09

Publications (1)

Publication Number Publication Date
WO2016025767A1 true WO2016025767A1 (en) 2016-02-18

Family

ID=55302875

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2015/045147 WO2016025767A1 (en) 2014-08-13 2015-08-13 Switched power stage and a method for controlling the latter

Country Status (4)

Country Link
US (1) US9496787B2 (en)
EP (1) EP3180845B1 (en)
CN (1) CN106716805B (en)
WO (1) WO2016025767A1 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9478977B2 (en) * 2014-05-27 2016-10-25 Skyworks Solutions, Inc. Overcurrent protection device and overcurrent protection method for electronic modules
US9755518B2 (en) * 2016-02-05 2017-09-05 Qualcomm Incorporated Current measurments in switching regulators
KR101923690B1 (en) * 2016-11-11 2018-11-29 엘에스산전 주식회사 Synthetic test circuit for submodule performance test in a power compensator and testing method thereof
US10686367B1 (en) * 2019-03-04 2020-06-16 Psemi Corporation Apparatus and method for efficient shutdown of adiabatic charge pumps
US11444577B2 (en) * 2019-06-07 2022-09-13 Samsung Electronics Co., Ltd. Boost amplifier
US11664731B2 (en) 2019-08-13 2023-05-30 Chaoyang Semiconductor (Shanghai) Co., Ltd. Configurable-speed multi-phase DC/DC switching converter with hysteresis-less phase shedding and inductor bypass

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1189222A (en) * 1997-09-03 1999-03-30 Hitachi Ltd Voltage converter circuit
JP2007202273A (en) * 2006-01-25 2007-08-09 Ricoh Co Ltd Switching regulator
US20080291711A1 (en) * 2007-04-25 2008-11-27 Advanced Analogic Technologies, Inc. Step-down switching regulator with freewheeling diode
JP2009254009A (en) * 2008-04-01 2009-10-29 Mitsumi Electric Co Ltd Dc-dc converter and semiconductor integrated circuit for power supply control
US20110221407A1 (en) * 2010-03-09 2011-09-15 Renesas Electronics Corporation Dc-dc converter and control method thereof

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1213822B1 (en) * 2000-12-05 2006-08-02 Infineon Technologies AG Frequency limitation and overload detection in a voltage regulator
US7439721B2 (en) * 2005-06-03 2008-10-21 Intersil Americas Inc. Constant-on-time power-supply controller and related system and method
US7977926B2 (en) * 2007-07-06 2011-07-12 Advanced Analogic Technologies, Inc. Boost and up-down switching regulator with synchronous freewheeling MOSFET
US8030910B2 (en) * 2008-01-04 2011-10-04 Synopsys, Inc. DC-DC converter
US8450988B2 (en) * 2010-10-05 2013-05-28 Maxim Integrated Products, Inc. Systems and methods for controlling inductive energy in DC-DC converters
JP5771982B2 (en) * 2010-12-27 2015-09-02 ミツミ電機株式会社 Switching power supply
US8614567B2 (en) * 2011-01-05 2013-12-24 Analog Devices, Inc. Voltage regulator structures and methods with bootstrapped bias capacitor
CN103311893B (en) * 2012-03-12 2017-03-15 上海华虹集成电路有限责任公司 The current foldback circuit of Switching Power Supply
US9071136B2 (en) * 2012-03-30 2015-06-30 Qualcomm Incorporated System and method for suppression of peaking in an external LC filter of a buck regulator
JP6209022B2 (en) * 2013-08-27 2017-10-04 リコー電子デバイス株式会社 Switching regulator
JP6262478B2 (en) * 2013-09-13 2018-01-17 ローム株式会社 Power supply circuit and its control circuit, electronic equipment
US9502978B2 (en) * 2014-08-13 2016-11-22 Endura Technologies LLC Switched power stage and a method for controlling the latter

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1189222A (en) * 1997-09-03 1999-03-30 Hitachi Ltd Voltage converter circuit
JP2007202273A (en) * 2006-01-25 2007-08-09 Ricoh Co Ltd Switching regulator
US20080291711A1 (en) * 2007-04-25 2008-11-27 Advanced Analogic Technologies, Inc. Step-down switching regulator with freewheeling diode
JP2009254009A (en) * 2008-04-01 2009-10-29 Mitsumi Electric Co Ltd Dc-dc converter and semiconductor integrated circuit for power supply control
US20110221407A1 (en) * 2010-03-09 2011-09-15 Renesas Electronics Corporation Dc-dc converter and control method thereof

Also Published As

Publication number Publication date
CN106716805B (en) 2019-05-17
EP3180845A4 (en) 2018-03-07
EP3180845A1 (en) 2017-06-21
US20160049861A1 (en) 2016-02-18
EP3180845B1 (en) 2019-05-01
US9496787B2 (en) 2016-11-15
CN106716805A (en) 2017-05-24

Similar Documents

Publication Publication Date Title
US9502978B2 (en) Switched power stage and a method for controlling the latter
EP3485560B1 (en) Balancing techniques and circuits for charge pumps
US9647557B2 (en) Three phases controller for buck-boost regulators
US9496787B2 (en) Switched power stage and a method for controlling the latter
US8269471B2 (en) Method for DC/DC conversion and DC/DC converter arrangement including four switching phases
US9048742B2 (en) Systems and methods for adjusting current consumption of control chips to reduce standby power consumption of power converters
US8441231B2 (en) Bidirectional hysteretic power converter
US9385600B2 (en) Low-loss step-up and step-down voltage converter
US9054596B2 (en) Device for synchronous DC-DC conversion and synchronous DC-DC converter
US8018212B1 (en) Buck-boost regulator
US9859793B2 (en) Switched power stage with inductor bypass and a method for controlling same
TWI396373B (en) Analog variable-frequency controller and dc-dc switching converter with thereof
KR20080076831A (en) Switching regulator
US7851941B2 (en) Method and system for a multiple output capacitive buck/boost converter
US9531270B2 (en) Power management circuit and method
Peter et al. Analysis and design of a ground isolated switched capacitor DC-DC converter
US20060181246A1 (en) Circuit and method for processing a supply voltage with voltage peaks
US20080258687A1 (en) High Efficiency PWM Switching Mode with High Accuracy Linear Mode Li-Ion Battery Charger
US20140333277A1 (en) Fast transient buck regulator with dynamic charge/discharge capability
Wu et al. A monolithic high-voltage Li-Ion battery charger with sharp mode transition and partial current control technique
US9857819B1 (en) System and methods for multi-input switching regulator
EP2717446A1 (en) Powering down switching regulator using a ramped reference voltage
Xiao et al. A switched-capacitor DC-DC converter with embedded fast NMOS-LDOs achieving low noise, low output voltage ripple and fast response
Wey et al. Design of ultra-wide-load, high-efficient DC-DC buck converters
US11552624B1 (en) Constant amplitude ramp generator

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 15831702

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

REEP Request for entry into the european phase

Ref document number: 2015831702

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2015831702

Country of ref document: EP