WO2015130476A2 - Method and apparatus for efficient implementation of common neuron models - Google Patents

Method and apparatus for efficient implementation of common neuron models Download PDF

Info

Publication number
WO2015130476A2
WO2015130476A2 PCT/US2015/015637 US2015015637W WO2015130476A2 WO 2015130476 A2 WO2015130476 A2 WO 2015130476A2 US 2015015637 W US2015015637 W US 2015015637W WO 2015130476 A2 WO2015130476 A2 WO 2015130476A2
Authority
WO
WIPO (PCT)
Prior art keywords
neuron model
neuron
instances
memory
state variables
Prior art date
Application number
PCT/US2015/015637
Other languages
French (fr)
Other versions
WO2015130476A3 (en
Inventor
Anthony Sarah
Jeffrey Alexander LEVIN
Jeffrey Baginsky Gehlhaar
Original Assignee
Qualcomm Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Incorporated filed Critical Qualcomm Incorporated
Priority to EP15707008.7A priority Critical patent/EP3111378A2/en
Priority to CN201580010482.1A priority patent/CN106068519B/en
Priority to JP2016554451A priority patent/JP2017510890A/en
Priority to KR1020167023030A priority patent/KR20160125967A/en
Priority to CA2937945A priority patent/CA2937945A1/en
Publication of WO2015130476A2 publication Critical patent/WO2015130476A2/en
Publication of WO2015130476A3 publication Critical patent/WO2015130476A3/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N3/00Computing arrangements based on biological models
    • G06N3/02Neural networks
    • G06N3/04Architecture, e.g. interconnection topology
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N3/00Computing arrangements based on biological models
    • G06N3/02Neural networks
    • G06N3/10Interfaces, programming languages or software development kits, e.g. for simulating neural networks
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N3/00Computing arrangements based on biological models
    • G06N3/02Neural networks
    • G06N3/04Architecture, e.g. interconnection topology
    • G06N3/045Combinations of networks
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N3/00Computing arrangements based on biological models
    • G06N3/02Neural networks
    • G06N3/08Learning methods

Definitions

  • Certain aspects of the present disclosure generally relate to artificial nervous systems and, more particularly, to methods and apparatus for efficient implementation of common neuron models.
  • An artificial neural network which may comprise an interconnected group of artificial neurons (i.e., neural processing units), is a computational device or represents a method to be performed by a computational device.
  • Artificial neural networks may have corresponding structure and/or function in biological neural networks.
  • artificial neural networks may provide innovative and useful computational techniques for certain applications in which traditional computational techniques are cumbersome, impractical, or inadequate. Because artificial neural networks can infer a function from observations, such networks are particularly useful in applications where the complexity of the task or data makes the design of the function by conventional techniques burdensome.
  • One type of artificial neural network is the spiking neural network, which incorporates the concept of time into its operating model, as well as neuronal and synaptic state, thereby providing a rich set of behaviors from which computational function can emerge in the neural network.
  • Spiking neural networks are based on the concept that neurons fire or "spike" at a particular time or times based on the state of the neuron, and that the time is important to neuron function.
  • a neuron fires, it generates a spike that travels to other neurons, which, in turn, may adjust their states based on the time this spike is received, In other words, information may be encoded in the relative or absolute timing of spikes in the neural network.
  • Certain aspects of the present disclosure provide a method for operating an artificial nervous system.
  • the method generally includes allocating a first memory layout for parameters and state variables of instances of a first neuron model, allocating a second memor ⁇ ' layout different from the first memor ⁇ ' layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
  • the apparatus generally includes a first circuit configured to allocate a first memor layout for parameters and state variables of instances of a first neuron model, a second circuit configured to allocate a second memor ⁇ ' layout different from the first memor ⁇ ' layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and a third circuit configured to update state variables for at least one instance of at least one of the first neuron model or die second neuron model when operating the artificial nervous system.
  • the apparatus generally includes means for allocating a first memor ⁇ ' layout for parameters and state variables of instances of a first neuron model, means for allocating a second memory layout different from the first memor ⁇ ' layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and means for updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
  • the computer program product generally includes a non-transitory computer-readable medium (e.g., a storage device) having instructions executable to allocate a first memory layout for parameters and state variables of instances of a first neuron model, al locate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
  • a non-transitory computer-readable medium e.g., a storage device having instructions executable to allocate a first memory layout for parameters and state variables of instances of a first neuron model, al locate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
  • FIG. 1 il lustrates an example network of neurons in accordance with certain aspects of the present disclosure.
  • FIG. 2 illustrates an example processing unit (neuron) of a computational network (neural system or neural network), in accordance with certain aspects of the present disclosure.
  • FIG. 3 illustrates an example spike-timing dependent plasticity (STDP) curve, in accordance with certain aspects of the present disclosure.
  • STDP spike-timing dependent plasticity
  • FIG. 4 is an example graph of state for an artificial neuron, illustrating a positive regime and a negative regime for defining behavior of the neuron, in accordance with certain aspects of the present disclosure
  • FIG. 5 illustrates an example memory layout for each instance of a complex neuron model, in accordance with certain aspects of the present disclosure.
  • FIG. 6 illustrates an example memory layout for each instance of a common neuron model, in accordance with certain aspects of the present disclosure.
  • FIG. 7 is a flow diagram of example operations for operating an artificial nervous system, in accordance with certain aspects of the present disclosure.
  • FIG. 7A illustrates example means capable of performing the operations shown in FIG. 7.
  • FIG. 8 illustrates an example implementation for operating an artificial nervous system using a general-purpose processor, in accordance with certain aspects of the present disclosure.
  • FIG. 9 illustrates an example implementation for operating an artificial nervous system where a memory may be interfaced with individual distributed processing units, in accordance with certain aspects of the present disclosure.
  • FIG. 10 illustrates an example implementation for operating an artificial nervous system based on distributed memories and distributed processing units, in accordance with certain aspects of the present disclosure.
  • FIG. 1 1 illustrates an example implementation of an artificial nervous system, in accordance with certain aspects of the present disclosure
  • FIG. 12 is a block diagram of an example hardware implementation for an artificial nervous system, in accordance with certain aspects of the present disclosure.
  • an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein, in addition, the scope of the disclosure is intended to cover such an apparatus or method which is practiced using other structure, functionality, or structure and functionality in addition to or other than the various aspects of the disclosure set forth herein. It should be understood that any aspect of the disclosure disclosed herein may be embodied by one or more elements of a claim.
  • FIG. 1 illustrates an example neural system 100 with multiple levels of neurons in accordance with certain aspects of the present disclosure
  • the neural system 100 may comprise a level of neurons 102 connected to another level of neurons 106 though a network of synaptic connections 104 (i.e., feed- forward connections), For simplicity, only two levels of neurons are illustrated in FIG. 1, although fewer or more levels of neurons may exist in a typical neural system. It should be noted that some of the neurons may connect to other neurons of the same layer through lateral connections. Furthermore, some of the neurons may connect back to a neuron of a previous layer through feedback connections.
  • each neuron in the level 102 may receive an input signal 108 that may be generated by a plurality of neurons of a previous level (not shown in FIG. 1).
  • the signal 108 may represent an input (e.g., an input current) to the level 102 neuron.
  • Such inputs may be accumulated on the neuron membrane to charge a membrane potential.
  • the neuron may tire and generate an output spike to be transferred to the next level of neurons (e.g., the level 106).
  • Such behavior can be emulated or simulated in hardware and/or software, including analog and digital implementations.
  • an action potential In biological neurons, the output spike generated when a neuron fires is referred to as an action potential.
  • This electrical signal is a relatively rapid, transient, all-or nothing nerve impulse, having an amplitude of roughly 100 mV and a duration of about 1 ms.
  • every action potential has basically the same amplitude and duration, and thus, the information in the signal is represented only by the frequency and number of spikes (or the time of spikes), not by the amplitude.
  • the information carried by an action potential is determined by the spike, the neuron that spiked, and the time of the spike relative to one or more other spikes.
  • the transfer of spikes from one level of neurons to another may be achie ved through the network of synaptic connections (or simply "synapses") 104, as illustrated in FIG. 1.
  • the synapses 104 may receive output signals (i.e., spikes) from the level 102 neurons (pre-synaptic neurons relative to the synapses 104). For certain aspects, these signals may be scaled according to adjustable synaptic weights wi i,! li ' ,. , ., ' + ⁇ ' (where P is a total number of synaptic connections between the neurons of levels 102 and 106). For other aspects, the synapses 104 may not apply any synaptic weights.
  • the (scaled) signals may be combined as an input signal of each neuron in the level 106 (post-synaptic neurons relative to the synapses 104). Every neuron in the level 106 may generate output spikes 110 based on the corresponding combined input signal. The output spikes 1 10 may be then transferred to another level of neurons using another network of synaptic connections (not shown in FIG. 1).
  • Biological synapses may be classified as either electrical or chemical. While electrical synapses are used primarily to send excitatory signals, chemical synapses can mediate either excitatory or inhibitory (hyperpolarizing) actions in postsynaptic neurons and can also serve to amplify neuronal signals.
  • Excitatory signals typically depolarize the membrane potential (i.e., increase the membrane potential with respect to the resting potential). If enough excitatory signals are received within a certain period to depolarize the membrane potential above a threshold, an action potential occurs in the postsynaptic neuron. In contrast, inhibitory signals generally hyperpolarize (i.e., lower) the membrane potential.
  • Inhibitor ⁇ ' signals if strong enough, can counteract the sum of excitatory signals and prevent the membrane potential from reaching threshold.
  • synaptic inhibition can exert powerful control over spontaneously active neurons.
  • a spontaneously active neuron refers to a neuron that spikes without further input, for example, due to its dynamics or feedback, By suppressing the spontaneous generation of action potentials in these neurons, synaptic inhibition can shape the pattern of firing in a neuron, which is generally referred to as sculpturing.
  • the various synapses 104 may act as any combination of excitatory or inhibitory synapses, depending on the behavior desired.
  • the neural system 100 may be emulated by a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device (PLD), discrete gate or transistor logic, discrete hardware components, a software module executed by a processor, or any combination thereof.
  • the neural system 100 may be utilized in a large range of applications, such as image and pattern recognition, machine learning, motor control, and the like.
  • Each neuron in the neural system 100 may be implemented as a neuron circuit.
  • the neuron membrane charged to the threshold value initiating the output spike may be implemented, for example, as a capacitor that integrates an electrical current flowing through it.
  • the capacitor may be eliminated as the electrical current integrating device of the neuron circuit, and a smaller memristor element may be used in its place.
  • This approach may be applied in neuron circuits, as well as in various other applications where bulky capacitors are utilized as electrical current integrators, in addition, each of the synapses 104 may be implemented based on a memristor element, wherein synaptic weight changes may relate to changes of the memristor resistance. With nanometer feature-sized memristors, the area of neuron circuit and synapses may be substantially reduced, which may make implementation of a very large-scale neural system hardware implementation practical.
  • Functionality of a neural processor that emulates the neural system 100 may depend on weights of synaptic connections, which may control strengths of connections between neurons.
  • the synaptic weights may be stored in a non-volatile memory in order to preserve functionality of the processor after being powered down.
  • the synaptic weight memory may be implemented on a separate external chip from the main neural processor chip.
  • the synaptic weight memory may be packaged separately from the neural processor chip as a replaceable memory card. This may provide diverse functionalities to the neural processor, wherein a particular functionality may be based on synaptic weights stored in a memory card currently attached to the neural processor.
  • FIG. 2 illustrates an example 200 of a processing unit (e.g., an artificial neuron 202) of a computational network (e.g., a neural system or a neural network) in accordance with certain aspects of the present disclosure.
  • the neuron 202 may correspond to any of the neurons of levels 102 and 106 from FIG. 1.
  • the neuron 202 may receive multiple input signals 204j-201 ⁇ 2 ( j - . v ), which may be signals external to the neural system, or signals generated by other neurons of the same neural system, or both.
  • the input signal may be a current or a voltage, real-valued or complex- valued.
  • the input signal may comprise a numerical value with a fixed-point or a floating-point representation.
  • These input signals may be delivered to the neuron 202 through synaptic connections that scale the signals according to adjustable synaptic weights 206 ⁇ -206 ⁇ ( w, - w N ), where N may be a total number of input connections of the neuron 202.
  • the neuron 202 may combine the scaled input signals and use the combined scaled inputs to generate an output signal 208 (i.e., a signal y).
  • the output signal 208 may be a current, or a voltage, real-valued or complex-valued.
  • the output signal may comprise a numerical value with a fixed-point or a floating-point representation.
  • the output signal 208 may be then transferred as an input signal to other neurons of the same neural system, or as an input signal to the same neuron 202, or as an output of the neural system.
  • the processing unit may be emulated by an electrical circuit, and its input and output connections may be emulated by wires with synaptic circuits.
  • the processing unit, its input and output connections may also be emulated by a software code.
  • the processing unit may also be emulated by an electric circuit, whereas its input and output connections may be emulated by a software code.
  • the processing unit in the computational network may comprise an analog electrical circuit.
  • the processing unit may comprise a digital electrical circuit.
  • the processing unit may comprise a mixed-signal electrical circuit with both analog and digital components.
  • the computational network may comprise processing units in any of the aforementioned forms.
  • the computational network (neural system or neural network) using such processing units may be utilized in a large range of applications, such as image and pattern recognition, machine learning, motor control, and the like.
  • synaptic weights may be initialized with random values and increased or decreased according to a learning rule.
  • the learning rule are the spike -timing-depeiideiit plasticity (STDP) learning rule, the Hebb rule, the Oja rule, the Bienenstock-Copper-Munro (BCM) rule, etc.
  • STDP spike -timing-depeiideiit plasticity
  • BCM Bienenstock-Copper-Munro
  • the weights may settle to one of two values (i.e., a bimodal distribution of weights). This effect can be utilized to reduce the number of bits per synaptic weight, increase the speed of reading and writing from/to a memory storing the synaptic weights, and to reduce power consumption of the synaptic memory,
  • synapse types may comprise non-plastic synapses (no changes of weight and delay), plastic synapses (weight may change), structural delay plastic synapses (weight and delay may change), fully plastic synapses (weight, delay and connectivity may change), and variations thereupon (e.g., delay may change, but no change in weight or connectivity).
  • non-plastic synapses may not require plasticit functions to be executed (or waiting for such functions to complete).
  • delay and weight plasticity may be subdivided into operations that may operate in together or separately, in sequence or in parallel.
  • Different types of synapses may have different lookup tables or formulas and parameters for each of the different plasticity types that apply. Thus, the methods would access the relevant tables for the synapse' s type.
  • spike-timing dependent structural plasticity may be executed independently of synaptic plasticity.
  • Structural plasticity may be executed even if there is no change to weight magnitude (e.g., if the weight has reached a minimum or maximum value, or it is not changed due to some other reason) since structural plasticity (i.e., an amount of delay change) may be a direct function of pre-post spike time difference. Alternatively, it may be set as a function of the weight change amount or based on conditions relating to bounds of the weights or weight changes. For example, a synaptic delay may change only when a weight change occurs or if weights reach zero, but not if the weights are maxed out. However, it can be advantageous to have independent functions so that these processes can be parallelized reducing the number and o verlap of memory accesses.
  • Plasticity is the capacity of neurons and neural networks in the brain to change their synaptic connections and behavior in response to new information, sensory stimulation, development, damage, or dysfunction. Plasticity is important to learning and memory in biology, as well as to computational neuroscience and neural networks. Various forms of plasticity have been studied, such as synaptic plasticity (e.g., according to the Hebbian theory), spike-timing-dependent plasticity (STDP), non-synaptic plasticity, activity-dependent plasticity, structural plasticity, and homeostatic plasticity.
  • synaptic plasticity e.g., according to the Hebbian theory
  • STDP spike-timing-dependent plasticity
  • non-synaptic plasticity non-synaptic plasticity
  • activity-dependent plasticity e.g., structural plasticity
  • homeostatic plasticity e.g., homeostatic plasticity
  • STDP is a learning process that adjusts the strength of synaptic connections between neurons, such as those in the brain.
  • the connection strengths are adjusted based on the relative timing of a particular neuron's output and received input spikes (i.e., action potentials).
  • LTP long-term potentiation
  • LTD long-term depression
  • a neuron Since a neuron generally produces an output spike when many of its inputs occur within a brief period (i.e., being sufficiently cumulative to cause the output,), the subset of inputs that typically remains includes those that tended to be correlated in time. In addition, since the inputs that occur before the output spike are strengthened, the inputs that provide the earliest sufficiently cumulative indication of correlation will eventually become the final input to the neuron.
  • the STDP learning rule may effectively adapt a synaptic weight of a synapse connecting a pre- synaptic neuron to a post-synaptic neuron as a function of time difference between spike time t of the pre-synaptic neuron and spike time t of the post-synaptic neuron (i.e., t J>0 ⁇ t - i nre ).
  • a typical formulation of the STDP is to increase the synaptic weight (i.e., potentiate the synapse) if the time difference is positive (the pre-synaptic neuron fires before the post-synaptic neuron), and decrease the synaptic weight (i.e., depress the synapse) if the time difference is negative (the post-synaptic neuron fires before the pre-synaptic neuron).
  • a change of the synaptic weight over time may be typically achieved using an exponential decay, as given by, where k + and k are time constants for positive a negative time difference, respectively, + and a_ are corresponding scaling magnitudes, and // is an offset that may be applied to the positive time difference and/or the negative time difference.
  • FIG. 3 illustrates a example graph 300 of a synaptic weight change as a function of relative timing of pre-synaptic and post-synaptic spikes in accordance with STDP.
  • a pre-synaptic neuron fires before a post-synaptic neuron
  • a corresponding synaptic weight may be increased, as illustrated in a portion 302 of the graph 300.
  • This weight increase can be referred to as an LTP of the synapse.
  • the reverse order of firing may reduce the synaptic weight, as illustrated in a portion 304 of the graph 300, causing an LTD of the synapse.
  • a negative offset ⁇ may be applied to the LTP (causal) portion 302 of the STOP graph.
  • the offset value ⁇ can be computed to reflect the frame boundary.
  • a first input spike (pulse) in the frame may be considered to decay over time either as modeled by a post-synaptic potential directly or in terms of the effect on neural state. If a second input spike (pulse) in the frame is considered correlated or relevant of a particular time frame, then the relevant times before and after the frame may be separated at that time frame boundary and treated differently in plasticity terms by offsetting one or more parts of the STDP curve such that the value in the relevant times may be different (e.g., negative for greater than one frame and positive for less than one frame). For example, the negative offset may be set to offset LTP such that the curve actually goes below zero at a pre-post time greater than the frame time and it is thus part of LTD instead of LTP.
  • A. good neuron model may have rich potential behavior in terms of two computational regimes: coincidence detection and functional computation. Moreover, a good neuron model should have two elements to allow temporal coding: arrival time of inputs affects output time and coincidence detection can have a narrow time window. Finally, to be computationally attractive, a good neuron model may have a closed-form solution in continuous time and have stable behavior including near attractors and saddle points.
  • a useful neuron model is one that is practical and that can be used to model rich, realistic and biologically-consistent behaviors, as well as be used to both engineer and reverse engineer neural circuits.
  • a neuron model may depend on events, such as an input arrival, output spike or other event whether internal or external.
  • events such as an input arrival, output spike or other event whether internal or external.
  • a state machine that can exhibit complex behaviors may be desired. If the occurrence of an event itself, separate from the input contribution (if any) can influence the state machine and constrain dynamics subsequent to the event, then the future state of the system is not only a function of a state and input, but rather a function of a state, event, and input.
  • a neuron n may be modeled as a spiking leaky- integrate-and- fire neuron with a membrane voltage v n (t) governed by the following dynamics, where a and ⁇ are parameters, w m consult is a synaptic weight for the synapse connecting a pre-synaptic neuron m to a post-synaptic neuron n, and y m (t) is the spiking output of the neuron sn that may be delayed by dendritic or axonal delay according to At m n until arrival at the neuron n's soma.
  • a time delay may be incurred if there is a difference between a depolarization threshold v, and a peak spike voltage v k .
  • neuron soma dynamics can be governed by the pair of differential equations for voltage and recovery, where v is a membrane potential, w is a membrane recovery variable, k is a parameter that describes time scale of the membrane potential v , a is a parameter that describes time scale of the recover ⁇ ' variable , h is a parameter that describes sensitivity of the recovery variable u to the sub-threshold fluctuations of the membrane potential v, v r is a membrane resting potential, / is a synaptic current, and C is a membrane's capacitance.
  • the neuron is defined to spike when v > v peak .
  • the Hunzinger Cold neuron model is a minimal dual-regime spiking linear dynamical model that can reproduce a rich variety of neural behaviors.
  • the model 's one- or two-dimensional linear dynamics can have two regimes, wherein the time constant (and coupling) can depend on the regime.
  • the time constant negative by convention, represents leaky channel dynamics generally acting to return a cell to rest in biologically-consistent linear fashion.
  • the time constant in the supra-threshold regime positive by convention, reflects anti-leaky channel dynamics generally driving a cell to spike while incurring latency in spike-generation.
  • the dynamics of the model may be divided into two (or more) regimes. These regimes may be called the negative regime 402 (also interchangeably referred to as the leaky-integrate-and-fire (LIF) regime, not to be confused with the LIF neuron model) and the positive regime 404 (also interchangeably referred to as the anti-leaky-integrate-and-fire (ALIF) regime, not to be confused with the ALIF neuron model).
  • the negative regime 402 the state tends toward rest (v..) at the time of a future event.
  • the model In this negative regime, the model generally exhibits temporal input detection properties and other sub-threshold behavior.
  • the positive regime 404 the state tends toward a spiking event (v,).
  • the model exhibits computational properties, such as incurring a latency to spike depending on subsequent input events. Formulation of dynamics in terms of events and separation of the dynamics into these two regimes are fundamental characteristics of the model.
  • Linear dual-regime bi-dimensional dynamics (for states and u ) may be defined by convention as, dv
  • the model state is defined by a membrane potential (voltage) v and recovery current u .
  • the regime is essentially determined by the model state. There are subtle, but important aspects of the precise and general definition, but for the moment, consider the model to be in the positive regime 404 if the voltage v is above a threshold (v + ) and otherwise in the negative regime 402,
  • the regime-dependent time constants include ⁇ __ which is the negative regime time constant, and r + which is the positive regime time constant.
  • the recovery current time constant T U is typically independent of regime.
  • the negative regime time constant ⁇ _ is typically specified as a negative quantity to reflect decay so that the same expression for voltage evolution may be used as for the positive regime in which the exponent and ⁇ . will generally be positive, as will be ⁇ ,. .
  • the dynamics of the two state elements may be coupled at events by transformations offsetting the states from their null-clines, where the transformation variables are
  • ⁇ , ⁇ , ⁇ and v_ , v + are parameters.
  • the two values for v may be the base for reference voltages for the two regimes.
  • the parameter v_ is the base voltage for the negative regime, and the membrane potential will generally decay toward v.. in the negative regime.
  • the parameter v,_ is the base voltage for the positive regime, and the membrane potential will generally tend away from v + in the positive regime.
  • the null-clines for v and u are given by the negative of the transformation variables q 0 and r , respectively.
  • the parameter ⁇ is a scale factor controlling the slope of the u null-cline.
  • the parameter ⁇ is typically set equal to - v_ .
  • the parame ter ⁇ is a resistance value controlling the slope of the v null-clines in both regimes.
  • the ⁇ P time-constant parameters control not only the exponential decays, but also the null-cline slopes in each regime separately.
  • the model is defined to spike when the voltage v reaches a value v s .
  • the state is typically reset at a reset event (which technically may be one and the same as the spike event):
  • the reset voltage v is typically set to .
  • the model state may be updated only upon events, such as upon an input (pre-synaptic spike) or output (post-synaptic spike). Operations may also be performed at any particular time (whether or not there is input or output).
  • the time of a post-synaptic spike may be anticipated so the time to reach a particular state may be determined in advance without iterative techniques or Numerical Methods (e.g., the Euler numerical method). Given a prior voltage state v 0 , the time delay until voltage state v f is reached is given by
  • a spike is defined as occurring at the time the voltage state v reaches v s . If a spike is defined as occurring at the time the voltage state v reaches v s , then the closed-form solution for the amount of time, or relative delay, until a spike occurs as measured from the time that the voltage is at a given state v is ⁇ ⁇ log if v > v. .
  • v f is typically set to parameter v _ , although other variations may be possible.
  • the regime and the coupling p may be computed upon events.
  • the regime and coupling (transformation) variables may be defined based on the state at the time of the last (prior) event.
  • the regime and coupling variable may be defined based on the state at the time of the next (current) event.
  • An event update is an update where states are updated based on events or "event update” (at particular moments).
  • a step update is an update when the model is updated at intervals (e.g., 1ms). This does not necessarily require iterative methods or Numerical methods.
  • An event-based implementation is also possible at a limited time resolution in a step-based simulator by only updating the model if an event occurs at or between steps or by "step-event" update.
  • a useful neural network model such as one composed of the artificial neurons 102, 106 of FIG. 1 , may encode information via any of various suitable neural coding schemes, such as coincidence coding, temporal coding or rate coding.
  • coincidence coding information is encoded in the coincidence (or temporal proximity) of action potentials (spiking activity) of a neuron population.
  • temporal coding a neuron encodes information through the precise timing of action potentials (i.e., spikes) whether in absolute time or relative time. Information may thus be encoded in the relative timing of spikes among a population of neurons.
  • rate coding involves coding the neural information in the firing rate or population firing rate.
  • a neuron model can perform temporal coding, then it can also perform rate coding (since rate is just a function of timing or inter-spike intervals).
  • rate coding since rate is just a function of timing or inter-spike intervals.
  • a good neuron model should have two elements: (1) arrival time of inputs affects output time; and (2) coincidence detection can have a narrow time window. Connection delays provide one means to expand coincidence detection to temporal pattern decoding because by appropriately delaying elements of a. temporal pattern, the elements may be brought into timing coincidence.
  • a synaptic input whether a Dirac delta function or a shaped post-synaptic potential (PSP), whether excitatory (EPSP) or inhibitory (IPSP)— has a time of arrival (e.g., the time of the delta function or the start or peak of a step or other input function), which may be referred to as the input time.
  • a neuron output i.e., a spike
  • That output time may be the time of the peak of the spike, the start of the spike, or any other time in relation to the output waveform.
  • the overarching principle is that the output time depends on the input time.
  • An input to a neuron model may include Dirac delta functions, such as inputs as currents, or conductance-based inputs. In the latter case, the contribution to a neuron state may be continuous or state-dependent.
  • Certain aspects of the present disclosure provide an implementation of commonly used neuron models in a hardware platform and means for specifying unique parameter values for each neuron instance in a neural network (artificial nervous system).
  • neuron models There are many neuron models with varying degrees of flexibility and complexity.
  • the neuron models presented in this disclosure are not meant to be an exhaustive list by any means, but instead to provide a basis for the exposition of the proposed solution for hardware im lementation.
  • LIF Leaky Integrate-and- Fire
  • v m is the membrane potential
  • v r is the resting membrane potential
  • C m is the membrane capacitance
  • R m is the membrane resistance
  • f is the previous spike time
  • t r is the refractory period
  • I is the input synaptic current.
  • bi-stable neuron model Another commonly used neuron model is the bi-stable neuron model. Although the bi-stable neuron model exists in many manifestations, a simplified version is provided in the present disclosure. The governing equations for the simplified bistable neuron model can be defined as: and
  • v m is the membrane potential
  • r ⁇ is the spiking period time constant
  • a ⁇ - is the activity function
  • I s is the input synaptic current.
  • the method based on Piecewise Linear Neuron Modeling is a highly flexible framework for defining neuron models.
  • the price of this flexibility is complexity. More specifically, the method requires a. large number of parameters and state variables to represent a rich set of different neuron models. The number of parameters and state variables are so large that both the parameters and state variables cannot be stored together as part of a single neuron instance. This requires that the parameter variables determining the dynamics or type of the neuron be shared among groups of neurons.
  • the equations associated with this framework may oftentimes be more computationally expensive than the simple governing equations of the common neurons.
  • the common neuron models are much simpler than the neuron models created with the Piecewise Linear Neuron Modeling framework, their representation in a memory' can be more compact.
  • the compactness of these common neuron models is such tha both their parameter and state variables require the same or less memory as the state variables only of neurons created using the Piecewise Linear Neuron Modeling framework.
  • the memory needed to store only the state variables of neurons created with the Piecewise Linear Neuron Modeling framework is greater than or equal to the amount of memory needed to store both the parameter and state variables of the common neuron models.
  • FIG. 5 The memory layout for instances of neurons created using the Piecewise Linear Neuron Modeling framework is illustrated in FIG. 5. It can be observed from FIG. 5 that the parameter variables are stored in a shared memory 502, which dictates that subsets of neuron instances in the netw ork share the same dynamics.
  • FIG. 5 illustrates an example memory layout 500 for each instance of a neuron model created using the Piecewise Linear Neuron Modeling framework, in accordance with certain aspects of the present disclosure.
  • Each neuron instance can be assigned a type that corresponds to a location in the shared memory 502 where the parameter values are stored.
  • Each neuron instance also has some amount of memory allocated to its specific state variables, i.e., a memory 504 illustrated in FIG. 5.
  • FIG. 6 illustrates an example 600 of a memory layout 602 for instances of common neurons, in accordance with certain aspects of the present disclosure. It can be observed from FIG. 6 that both the parameter and state variables of instances of common neurons are stored in the same memory reserved for only the state variables of neuron instances created using the Piecewise Linear Neuron Modeling framework. Therefore, there exists no notion of a neuron type for common neurons, and each instance of common neuron may have unique dynamics.
  • FIG. 6 il lustrates the memory layout 602 for each instance of the common neuron model. In contrast to the neuron instances created using the Piecewise Linear Neuron Modeling framework, the separate parameter values can be stored for each instance of common neurons. f 0083] FIG. 5 and FIG.
  • FIG. 6 illustrate that the memory reserved for state variables of each neuron instance created using the Piecewise Linear Neuron Modeling framework may be reused by each common neuron instance. This allows the same memory to be used for either the state variables of a neuron created using the Piecewise Linear Neuron Modeling framework or for both the parameter and state variables of a common neuron. Hence, an additional memory flag may be needed to indicate whether a common neuron instance or an instance created using the Piecewise Linear Neuron Modeling framework is currently stored in a memory. Extensions
  • the memory reserved for the state variables of complex neurons may also be used to store both the parameter and state variables of common neurons, it is possible to design a neural network of common neurons where each neuron has unique dynamics.
  • each neuron has unique dynamics.
  • a neural network can be created where every neuron has unique dynamics and is more biologically accurate than networks that do not have full neural heterogeneity.
  • the memory reserved for the state variables of complex neurons may also be used to store both the parameter and state variables of common neurons, it is possible to have a neural network that consists of both complex and common neurons.
  • certain parts of a neural network may require the complex dynamics made possible by the Piecewise Linear N euron Modeling framework and other parts of the neural network may not.
  • the common neuron models may be utilized for those parts of the neural network that do not need complex dynamics. Then, a "hybrid' ' ' neural network would exist where parts of the network are realized using neurons with complex dynamics and other parts of the network are implemented using common neurons with simpler dynamics.
  • the memory reserved for the state variables of complex neurons may also be used to store both the parameters and state variables of common neurons, it is possible to dynamically exchange a complex neuron for a common neuron and vice versa. For example, it may be desirable to have simpler or more complex dynamics in certain parts of the neural network based on certain statistics. For those parts of the neural network where it is deemed that less complex dynamics are needed, the memory that stored the state variables for the complex neurons may be dynamically rewritten with the parameter and state variables of a common neuron. The converse is also possible where the memory used for the parameter and state variables of a common neuron may be rewritten with the state variables of a complex neuron when more complex dynamics are needed.
  • the parameter and state variables of common neurons are stored as part of the neuron instance itself, it is possible to dynamically change the parameter values and, therefore, the dynamics of the common neuron instance. For example, it may be desirable to have a subset of neurons in the neural network that behave differently based on statistics of the neural network. These statistics may include, for example, an average spi king rate of the subset and whether the rate exceeds a certain value because of over or under stimulation. Then, the parameters of the common neurons in the subset may be dynamically changed in order to reach a new, more appropriate average spiking rate,
  • FIG. 7 is a flow diagram of example operations 700 for operating an artificial nervous system in accordance with certain aspects of the present disclosure.
  • the operations 700 may be performed in hardware (e.g., by one or more neural processing units, such as a neuromorphic processor), in software, or in firmware.
  • the artificial nervous system may be modeled on any of various biological or imaginary nervous systems, such as a visual nervous system, an auditory nervous system, the hippocampus, etc.
  • the operations 700 may begin, at 702, by allocating a first memory layout for parameters and state variables of instances of a first neuron model.
  • a second memory layout different from the first memor layout may be allocated for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model.
  • state variables for at least one instance of at least one of the first neuron model or the second neuron model may be updated when operating the artificial nervous system.
  • the first memory layout may comprise a shared memory for storing the parameters shared among at least a subset of the instances of the first neuron model.
  • the first memory layout may further comprise a state variable memory for storing the state variables of the instances of the first neuron model.
  • the second memory layout may comprise a common memory for storing both the parameters and the state variables of the instances of the second neuron model.
  • At least a portion of the state variable memory may be rewritten with parameters and state variables of at least a subset of the instances of the second neuron model. It may be indicated by a flag if state variables of at least one instance of the first neuron model or parameters and state variables of at least one instance of the second neuron model are stored in the state variable memory.
  • At least a portion of the common memory may be rewritten with state variables of at least a. subset of the instances of the first neuron model.
  • a subset of the parameters in the second memory layout may be unique for each artificial neuron associated with an instance of the second neuron model,
  • state variables of one or more instances of the first neuron model and state variables of one or more instances of the second neuron model may be simultaneously updated when operating the artificial nervous system.
  • the parameters of the instances of the second neuron model may be dynamically modified when operating the artificial nervous system.
  • FIG. 8 illustrates an example block diagram 800 of the aforementioned method for operating an artificial nervous system using a general-purpose processor 802 in accordance with certain aspects of the present disclosure.
  • Variables neural signals
  • synaptic weights and/or system parameters associated with a computational network (neural network) may be stored in a memory block 804, while instructions related executed at the general -purpose processor 802 may be loaded from a program memory 806.
  • the instructions loaded into the general- purpose processor 802 may comprise code for allocating a first memory layout for parameters and state variables of instances of a first neuron model, for allocating a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and for updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
  • FIG. 9 illustrates an example block diagram 900 of the aforementioned method for operating an artificial nervous system
  • a memory 902 can be interfaced via an interconnection network 904 with individual (distributed) processing units (neural processors) 906 of a computational network (neural network) in accordance with certain aspects of the present disclosure.
  • Variables (neural signals), synaptic weights, and/or system parameters associated with the computational network (neural network) may be stored in the memor 902, and may be loaded from the memory 902 via connection(s) of the interconnection network 904 into each processing unit (neural processor) 906.
  • the processing unit 906 may be configured to allocate a first memory layout for parameters and state variables of instances of a first neuron model, to allocate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and to update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system,
  • FIG. 10 illustrates an example block diagram 1000 of the aforementioned method for operating an artificial nervous system based on distributed weight memories 1002 and distributed processing units (neural processors) 1004 in accordance with certain aspects of the present disclosure.
  • one memory bank 1002 may be directly interfaced with one processing unit 1004 of a computational network (neural network), wherein that memory bank 1002 may store variables (neural signals), synaptic weights, and/or system parameters associated with that processing unit (neural processor) 1004.
  • the processing unit(s) 1004 may be configured to allocate a first memory layout for parameters and state variables of instances of a first neuron model, to allocate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and to update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
  • FIG. 1 1 illustrates an example implementation of a neural network 1 100 in accordance with certain aspects of the present disclosure.
  • the neural network 1 100 may comprise a plurality of local processing units 1102 that may perform various operations of methods described above.
  • Each processing unit 1102 may comprise a local state memory 1104 and a local parameter memory 1 106 that store parameters of the neural network.
  • the processing unit 1 102 may comprise a memory 1 108 with a local (neuron) model program, a memory 1110 with a local learning program, and a local connection memor 1 112.
  • each local processing unit 1102 may be interfaced with a unit 1114 for configuration processing that may provide configuration for local memories of the local processing unit, and with routing connection processing elements 1116 that provide routing between the local processing units 1102.
  • each local processing unit 1 102 may be configured to determine parameters of the neural network based upon desired one or more functional features of the neural network, and develop the one or more functional features towards the desired functional features as the determined parameters are further adapted, tuned and updated.
  • FIG. 12 is a block diagram 1200 of an example hardware implementation for an artificial nervous system, in accordance with certain aspects of the present disclosure.
  • STDP updating as described above, may occur in an Effect Plasticity Updates and Reassemble block 1202.
  • the updated synaptic weights may be stored, via a. cache line interface 1204, in an off-chip memory, e.g., dynamic random access memory (DRAM) 1206.
  • DRAM dynamic random access memory
  • a typical artificial nervous system there are many more synapses than artificial neurons, and for a large neural network, processing the synapse updates in an efficient manner is desired.
  • the large number of synapses may suggest storing the synaptic weight and other parameters in a memory (e.g., DRAM 1206).
  • SN super neuron
  • the neurons may forward those spikes to the post-synaptic neurons through DRAM lookups to determine the post- synaptic neurons and corresponding neural weights,
  • the synapse ordering may be kept consecutively in memory based, for example, on fan-out from a neuron.
  • the Effect Plasticity Updates and Reassemble block 1202 may query the super neurons in an effort to obtain the pre- and post-synaptic spike times, again reducing the amount of state memory involved.
  • DRAM 1206 illustrated in FIG. 12 may be organized as the memory layout 500 from FIG. 5 (i.e., the first memory layout) for instances of neurons created using the Piecewise Linear Neuron Modeling framework.
  • DRAM 1206 illustrated in FIG. 12 may be organized as the memory layout 604 from FIG. 6 (i.e., the second memory layout) for instances of common neurons.
  • the various operations of methods described above may be performed by any suitable means capable of performing the corresponding functions.
  • the means may include various hardware and/or software component(s) and/or module(s), including, but not limited to a circuit, an application specific integrated circuit (ASIC), or processor.
  • ASIC application specific integrated circuit
  • the various operations may be performed by one or more of the various processors shown in FIGS. 8-12.
  • FIGS. 8-12 Generally, where there are operations illustrated in figures, those operations may have corresponding counterpart means-plus- function components with similar numbering. For example, operations 700 illustrated in FIG. 7 correspond to means 700A illustrated in FIG. 7A.
  • means for displaying may include a display (e.g., a monitor, flat screen, touch screen, and the like), a printer, or any other suitable means for outputting data for visual depiction (e.g., a table, chart, or graph).
  • Means for processing, means for receiving, means for tracking, means for adjusting, means for updating, or means for determining may comprise a processing system, which may include one or more processors or processing units.
  • Means for sensing may include a sensor.
  • Means for storing may include a memory or any other suitable storage device (e.g., RAM), which may be accessed by the processing system.
  • the term "determining" encompasses a wide variety of actions.
  • determining may include calculating, computing, processing, deriving, investigating, looking up (e.g., looking up in a. table, a database or another data structure), ascertaining, and the like. Also, “determining” may include receiving (e.g., receiving information), accessing (e.g., accessing data in a memory), and the like. Also, “determining” may include resolving, selecting, choosing, establishing, and the like.
  • a phrase referring to "at least one of a list of items refers to any combination of those items, including single members.
  • "at least one of a, b, or c" is intended to cover a, b, c, a-b, a-c, b-c, and a-b-c.
  • DSP digital signal processor
  • ASIC application specific integrated circuit
  • FPGA field programmable gate array signal
  • PLD programmable logic device
  • a general- purpose processor may be a microprocessor, but in the alternative, the processor may be any commercially available processor, controller, microcontroller, or state machine.
  • a processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
  • a software module may reside in any form of storage medium that is known in the art. Some examples of storage media, that may be used include random access memory (RAM), read only memory (ROM), flash memor ⁇ ' , EPROM memory, EEPROM memory, registers, a hard disk, a removable disk, a CD-ROM and so forth.
  • RAM random access memory
  • ROM read only memory
  • flash memor ⁇ ' flash memor ⁇ '
  • EPROM memory EEPROM memory
  • registers a hard disk, a removable disk, a CD-ROM and so forth.
  • a software module may comprise a single instruction, or many instructions, and may be distributed over several different code segments, among different programs, and across multiple storage media.
  • a storage medium may be coupled to a processor such that the processor can read information from, and write information to, the storage medium.
  • the storage medium may be integral to the processor.
  • the methods disclosed herein comprise one or more steps or actions for achieving the described method.
  • the method steps and/or actions may be interchanged with one another without departing from the scope of the claims.
  • the order and/or use of specific steps and/or actions may be modified without departing from the scope of the claims.
  • an example hardware configuration may comprise a processing system in a device.
  • the processing system may be implemented with, a bus architecture.
  • the bus may include any number of interconnecting buses and bridges depending on the specific application of the processing system and the overall design constraints.
  • the bus may link together various circuits including a processor, machine-readable media, and a bus interface.
  • the bus interface may be used to connect a network adapter, among other things, to the processing system via the bus.
  • the network adapter may be used to implement signal processing functions.
  • a user interface e.g., keypad, display, mouse, joystick, etc.
  • the bus may also link various other circuits such as timing sources, peripherals, voltage regulators, power management circuits, and the like, which, are well known in the art, and therefore, will not be described any further.
  • the processor may be responsible for managing the bus and general processing, including the execution of software stored on the machine-readable media.
  • the processor may be implemented with one or more general-purpose and/or special- purpose processors. Examples include microprocessors, microcontrollers, DSP processors, and other circuitr that can execute software.
  • Software shall be construed broadly to mean instructions, data, or any combination thereof, whether referred to as software, firmware, middleware, microcode, hardware description language, or otherwise.
  • Machine-readable media may include, by way of example, RAM (Random Access Memory), flash memory, ROM (Read Only Memory), PROM (Programmable Read-Only Memory) * EPROM (Erasable Programmable Read-Only Memory), EEPROM (Electrically Erasable Programmable Read-Only Memory), registers, magnetic disks, optical disks, hard drives, or any other suitable storage medium, or any combination thereof,
  • RAM Random Access Memory
  • ROM Read Only Memory
  • PROM Programmable Read-Only Memory
  • EPROM Erasable Programmable Read-Only Memory
  • EEPROM Electrically Erasable Programmable Read-Only Memory
  • registers magnetic disks, optical disks, hard drives, or any other suitable storage medium, or any combination thereof
  • the machine-readable media may be embodied in a computer- program product.
  • the computer-program product may comprise packaging materials.
  • the machine-readable media may be part of the processing system separate from the processor.
  • the machine-readable media, or any portion thereof may be external to the processing system.
  • the machine-readable media may include a transmission line, a carrier wave modulated by data, and/or a computer product separate from the device, all which may be accessed by the processor through the bus interface.
  • the machine-readable media, or any portion thereof may be integrated into the processor, such as the case may be with cache and/or general register files,
  • the processing system may be configured as a general-purpose processing system with one or more microprocessors providing the processor functionality and external memory providing at least a. portion of the machine-readable media, all linked together with other supporting circuitry through an external bus architecture.
  • the processing system may be implemented with an ASIC (Application Specific Integrated Circuit) with the processor, the bus interface, the user interface, supporting circuitry, and at least a portion of the machine-readable media integrated into a single chip, or with one or more FPGAs (Field Programmable Gate Arrays), PLDs (Programmable Logic Devices), controllers, state machines, gated logic, discrete hardware components, or any other suitable circuitry, or any combination of circuits that can perform the various functionality described throughout this disclosure.
  • ASIC Application Specific Integrated Circuit
  • the machine-readable media may comprise a number of software modules.
  • the software modules include instructions that, when executed by the processor, cause the processing system to perform various functions.
  • the software modules may include a transmission module and a receiving module.
  • Each software module may reside in a single storage device or be distributed across multiple storage devices.
  • a software module may be loaded into RAM from a hard drive when a triggering event occurs.
  • the processor may load some of the instructions into cache to increase access speed.
  • One or more cache lines may then be loaded into a general register file for execution by the processor.
  • Computer- readable media include both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another.
  • a storage medium may be any available medium that can be accessed by a computer.
  • such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer.
  • any connection is properly termed a computer-readable medium.
  • Disk and disc include compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk, and Blu-ray® disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers.
  • computer-readable media may comprise non-transitory computer-readable media (e.g., tangible media).
  • computer-readable media may comprise transitory computer-readable media, (e.g., a signal). Combinations of the above should also be included within the scope of computer-readable media.
  • certain aspects may comprise a computer program product for performing the operations presented herein.
  • a computer program product may comprise a computer readable medium having instructions stored (and/or encoded) thereon, the instructions being executable by one or more processors to perforai the operations described herein.
  • the computer program product may include packaging material.
  • modules and/or other appropriate means for performing the methods and techniques described herein can be downloaded and/or otherwise obtained by a device as applicable,
  • a device can be coupled to a server to facilitate the transfer of means for performing the methods described herein.
  • various methods described herein can be provided via storage means (e.g., RAM, ROM, a physical storage medium such as a compact disc (CD) or floppy disk, etc.), such that a device can obtain the various methods upon coupling or providing the storage means to the device.
  • storage means e.g., RAM, ROM, a physical storage medium such as a compact disc (CD) or floppy disk, etc.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Computing Systems (AREA)
  • General Health & Medical Sciences (AREA)
  • General Physics & Mathematics (AREA)
  • Computational Linguistics (AREA)
  • Data Mining & Analysis (AREA)
  • Evolutionary Computation (AREA)
  • Biomedical Technology (AREA)
  • Molecular Biology (AREA)
  • Artificial Intelligence (AREA)
  • General Engineering & Computer Science (AREA)
  • Biophysics (AREA)
  • Mathematical Physics (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Health & Medical Sciences (AREA)
  • Image Analysis (AREA)
  • Semiconductor Memories (AREA)
  • Stored Programmes (AREA)
  • User Interface Of Digital Computer (AREA)

Abstract

Certain aspects of the present disclosure support efficient implementation of common neuron models. In an aspect, a first memory layout can be allocated for parameters and state variables of instances of a first neuron model, and a second memory layout different from the first memory layout can be allocated for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model.

Description

METHOD AND APPARATUS FOR EFFICIENT IMPLEMENTATION OF
COMMON NEURON MODELS
CLAIM OF PRIORITY UNDER 35 U.S.C. § 119
[0001] This application claims benefit of U.S. Provisional Patent Application Serial No. 61/946,051, filed February 28, 2014, and U.S. Patent Application Serial No. 14/267,394, filed May 1, 2014, both of which are herein incorporated by reference in their entirety.
BACKGROUND
Field
[0002 ] Certain aspects of the present disclosure generally relate to artificial nervous systems and, more particularly, to methods and apparatus for efficient implementation of common neuron models.
Background
[0003] An artificial neural network, which may comprise an interconnected group of artificial neurons (i.e., neural processing units), is a computational device or represents a method to be performed by a computational device. Artificial neural networks may have corresponding structure and/or function in biological neural networks. However, artificial neural networks may provide innovative and useful computational techniques for certain applications in which traditional computational techniques are cumbersome, impractical, or inadequate. Because artificial neural networks can infer a function from observations, such networks are particularly useful in applications where the complexity of the task or data makes the design of the function by conventional techniques burdensome.
[0004] One type of artificial neural network is the spiking neural network, which incorporates the concept of time into its operating model, as well as neuronal and synaptic state, thereby providing a rich set of behaviors from which computational function can emerge in the neural network. Spiking neural networks are based on the concept that neurons fire or "spike" at a particular time or times based on the state of the neuron, and that the time is important to neuron function. When a neuron fires, it generates a spike that travels to other neurons, which, in turn, may adjust their states based on the time this spike is received, In other words, information may be encoded in the relative or absolute timing of spikes in the neural network.
SUMMARY
10005] Certain aspects of the present disclosure provide a method for operating an artificial nervous system. The method generally includes allocating a first memory layout for parameters and state variables of instances of a first neuron model, allocating a second memor}' layout different from the first memor}' layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
[0006] Certain aspects of the present disclosure provide an apparatus for operating an artificial nervous system. The apparatus generally includes a first circuit configured to allocate a first memor layout for parameters and state variables of instances of a first neuron model, a second circuit configured to allocate a second memor}' layout different from the first memor}' layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and a third circuit configured to update state variables for at least one instance of at least one of the first neuron model or die second neuron model when operating the artificial nervous system.
[0007] Certain aspects of the present disclosure provide an apparatus for operating an artificial nervous system. The apparatus generally includes means for allocating a first memor}' layout for parameters and state variables of instances of a first neuron model, means for allocating a second memory layout different from the first memor}' layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and means for updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
[0008] Certain aspects of the present disclosure provide a computer program product for operating an artificial nervous system. The computer program product generally includes a non-transitory computer-readable medium (e.g., a storage device) having instructions executable to allocate a first memory layout for parameters and state variables of instances of a first neuron model, al locate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
BRIEF DESCRIPTION OF THE DRAWINGS
[0009] So that the manner in which the above-recited features of the present disclosure can be understood in detail, a more particular description, briefly summarized above, may be had by reference to aspects, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only certain typical aspects of this disclosure and are therefore not to be considered limiting of its scope, for the description may admit to other equally effective aspects.
|0010] FIG. 1 il lustrates an example network of neurons in accordance with certain aspects of the present disclosure.
[0011] FIG. 2 illustrates an example processing unit (neuron) of a computational network (neural system or neural network), in accordance with certain aspects of the present disclosure.
[0012] FIG. 3 illustrates an example spike-timing dependent plasticity (STDP) curve, in accordance with certain aspects of the present disclosure.
[0013] FIG. 4 is an example graph of state for an artificial neuron, illustrating a positive regime and a negative regime for defining behavior of the neuron, in accordance with certain aspects of the present disclosure,
[0014] FIG. 5 illustrates an example memory layout for each instance of a complex neuron model, in accordance with certain aspects of the present disclosure.
[0015] FIG. 6 illustrates an example memory layout for each instance of a common neuron model, in accordance with certain aspects of the present disclosure. [0016] FIG. 7 is a flow diagram of example operations for operating an artificial nervous system, in accordance with certain aspects of the present disclosure.
[0017] FIG. 7A illustrates example means capable of performing the operations shown in FIG. 7.
[0018] FIG. 8 illustrates an example implementation for operating an artificial nervous system using a general-purpose processor, in accordance with certain aspects of the present disclosure.
[0019] FIG. 9 illustrates an example implementation for operating an artificial nervous system where a memory may be interfaced with individual distributed processing units, in accordance with certain aspects of the present disclosure.
[0020] FIG. 10 illustrates an example implementation for operating an artificial nervous system based on distributed memories and distributed processing units, in accordance with certain aspects of the present disclosure.
[0021] FIG. 1 1 illustrates an example implementation of an artificial nervous system, in accordance with certain aspects of the present disclosure,
[0022] FIG. 12 is a block diagram of an example hardware implementation for an artificial nervous system, in accordance with certain aspects of the present disclosure.
DETAILED DESCRIPTION
[0023] Various aspects of the disclosure are described more fully hereinafter with reference to the accompanying drawings. This disclosure may, however, be embodied in many different forms and should not be construed as limited to any specific structure or function presented throughout this disclosure. Rather, these aspects are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the disclosure to those skilled in the art. Based on the teachings herein one skilled in the art should appreciate that the scope of the disclosure is intended to cover any aspect of the disclosure disclosed herein, whether implemented independently of or combined with any other aspect of the disclosure. For example, an apparatus may be implemented or a method may be practiced using any number of the aspects set forth herein, in addition, the scope of the disclosure is intended to cover such an apparatus or method which is practiced using other structure, functionality, or structure and functionality in addition to or other than the various aspects of the disclosure set forth herein. It should be understood that any aspect of the disclosure disclosed herein may be embodied by one or more elements of a claim.
[0024] The word "exemplary" is used herein to mean "serving as an example, instance, or illustration." Any aspect described herein as "exemplary" is not necessarily to be construed as preferred or advantageous over other aspects,
[0025] Although particular aspects are described herein, many variations and permutations of these aspects fall within the scope of the disclosure. Although some benefits and advantages of the preferred aspects are mentioned, the scope of the disclosure is not intended to be limited to particular benefits, uses or objectives. Rather, aspects of the disclosure are intended to be broadly applicable to different technologies, system configurations, networks and protocols, some of which are illustrated by way of example in the figures and in the following description of the preferred aspects. The detailed description and drawings are merely illustrative of the disclosure rather than limiting, the scope of the disclosure being defined by the appended claims and equivalents thereof.
AN EXAMPLE NEURAL SYSTEM
[0026] FIG. 1 illustrates an example neural system 100 with multiple levels of neurons in accordance with certain aspects of the present disclosure, The neural system 100 may comprise a level of neurons 102 connected to another level of neurons 106 though a network of synaptic connections 104 (i.e., feed- forward connections), For simplicity, only two levels of neurons are illustrated in FIG. 1, although fewer or more levels of neurons may exist in a typical neural system. It should be noted that some of the neurons may connect to other neurons of the same layer through lateral connections. Furthermore, some of the neurons may connect back to a neuron of a previous layer through feedback connections.
[0027] As illustrated in FIG. 1 , each neuron in the level 102 may receive an input signal 108 that may be generated by a plurality of neurons of a previous level (not shown in FIG. 1). The signal 108 may represent an input (e.g., an input current) to the level 102 neuron. Such inputs may be accumulated on the neuron membrane to charge a membrane potential. When the membrane potential reaches its threshold value, the neuron may tire and generate an output spike to be transferred to the next level of neurons (e.g., the level 106). Such behavior can be emulated or simulated in hardware and/or software, including analog and digital implementations.
[0028] In biological neurons, the output spike generated when a neuron fires is referred to as an action potential. This electrical signal is a relatively rapid, transient, all-or nothing nerve impulse, having an amplitude of roughly 100 mV and a duration of about 1 ms. In a particular aspect of a neural system having a series of connected neurons (e.g., the transfer of spikes from one level of neurons to another in FIG. 1), every action potential has basically the same amplitude and duration, and thus, the information in the signal is represented only by the frequency and number of spikes (or the time of spikes), not by the amplitude. The information carried by an action potential is determined by the spike, the neuron that spiked, and the time of the spike relative to one or more other spikes.
[0029] The transfer of spikes from one level of neurons to another may be achie ved through the network of synaptic connections (or simply "synapses") 104, as illustrated in FIG. 1. The synapses 104 may receive output signals (i.e., spikes) from the level 102 neurons (pre-synaptic neurons relative to the synapses 104). For certain aspects, these signals may be scaled according to adjustable synaptic weights wii,! li' ,. , ., '' (where P is a total number of synaptic connections between the neurons of levels 102 and 106). For other aspects, the synapses 104 may not apply any synaptic weights. Further, the (scaled) signals may be combined as an input signal of each neuron in the level 106 (post-synaptic neurons relative to the synapses 104). Every neuron in the level 106 may generate output spikes 110 based on the corresponding combined input signal. The output spikes 1 10 may be then transferred to another level of neurons using another network of synaptic connections (not shown in FIG. 1).
[0030] Biological synapses may be classified as either electrical or chemical. While electrical synapses are used primarily to send excitatory signals, chemical synapses can mediate either excitatory or inhibitory (hyperpolarizing) actions in postsynaptic neurons and can also serve to amplify neuronal signals. Excitatory signals typically depolarize the membrane potential (i.e., increase the membrane potential with respect to the resting potential). If enough excitatory signals are received within a certain period to depolarize the membrane potential above a threshold, an action potential occurs in the postsynaptic neuron. In contrast, inhibitory signals generally hyperpolarize (i.e., lower) the membrane potential. Inhibitor}' signals, if strong enough, can counteract the sum of excitatory signals and prevent the membrane potential from reaching threshold. In addition to counteracting synaptic excitation, synaptic inhibition can exert powerful control over spontaneously active neurons. A spontaneously active neuron refers to a neuron that spikes without further input, for example, due to its dynamics or feedback, By suppressing the spontaneous generation of action potentials in these neurons, synaptic inhibition can shape the pattern of firing in a neuron, which is generally referred to as sculpturing. The various synapses 104 may act as any combination of excitatory or inhibitory synapses, depending on the behavior desired.
[0031] The neural system 100 may be emulated by a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array (FPGA) or other programmable logic device (PLD), discrete gate or transistor logic, discrete hardware components, a software module executed by a processor, or any combination thereof. The neural system 100 may be utilized in a large range of applications, such as image and pattern recognition, machine learning, motor control, and the like. Each neuron in the neural system 100 may be implemented as a neuron circuit. The neuron membrane charged to the threshold value initiating the output spike may be implemented, for example, as a capacitor that integrates an electrical current flowing through it.
[0032] In an aspect, the capacitor may be eliminated as the electrical current integrating device of the neuron circuit, and a smaller memristor element may be used in its place. This approach may be applied in neuron circuits, as well as in various other applications where bulky capacitors are utilized as electrical current integrators, in addition, each of the synapses 104 may be implemented based on a memristor element, wherein synaptic weight changes may relate to changes of the memristor resistance. With nanometer feature-sized memristors, the area of neuron circuit and synapses may be substantially reduced, which may make implementation of a very large-scale neural system hardware implementation practical. [0033] Functionality of a neural processor that emulates the neural system 100 may depend on weights of synaptic connections, which may control strengths of connections between neurons. The synaptic weights may be stored in a non-volatile memory in order to preserve functionality of the processor after being powered down. In an aspect, the synaptic weight memory may be implemented on a separate external chip from the main neural processor chip. The synaptic weight memory may be packaged separately from the neural processor chip as a replaceable memory card. This may provide diverse functionalities to the neural processor, wherein a particular functionality may be based on synaptic weights stored in a memory card currently attached to the neural processor.
|0034] FIG. 2 illustrates an example 200 of a processing unit (e.g., an artificial neuron 202) of a computational network (e.g., a neural system or a neural network) in accordance with certain aspects of the present disclosure. For example, the neuron 202 may correspond to any of the neurons of levels 102 and 106 from FIG. 1. The neuron 202 may receive multiple input signals 204j-20½ ( j - . v ), which may be signals external to the neural system, or signals generated by other neurons of the same neural system, or both. The input signal may be a current or a voltage, real-valued or complex- valued. The input signal may comprise a numerical value with a fixed-point or a floating-point representation. These input signals may be delivered to the neuron 202 through synaptic connections that scale the signals according to adjustable synaptic weights 206Ι-206ΛΓ ( w, - wN ), where N may be a total number of input connections of the neuron 202.
[0035] The neuron 202 may combine the scaled input signals and use the combined scaled inputs to generate an output signal 208 (i.e., a signal y). The output signal 208 may be a current, or a voltage, real-valued or complex-valued. The output signal may comprise a numerical value with a fixed-point or a floating-point representation. The output signal 208 may be then transferred as an input signal to other neurons of the same neural system, or as an input signal to the same neuron 202, or as an output of the neural system.
[0036] The processing unit (neuron 202) may be emulated by an electrical circuit, and its input and output connections may be emulated by wires with synaptic circuits. The processing unit, its input and output connections may also be emulated by a software code. The processing unit may also be emulated by an electric circuit, whereas its input and output connections may be emulated by a software code. In an aspect, the processing unit in the computational network may comprise an analog electrical circuit. In another aspect, the processing unit may comprise a digital electrical circuit. In yet another aspect, the processing unit may comprise a mixed-signal electrical circuit with both analog and digital components. The computational network may comprise processing units in any of the aforementioned forms. The computational network (neural system or neural network) using such processing units may be utilized in a large range of applications, such as image and pattern recognition, machine learning, motor control, and the like.
[0037] During the course of training a neural network, synaptic weights (e.g., the weights Wp' !+1 ; from FIG. 1 and/or the weights 2061-206JV from FIG. 2) may be initialized with random values and increased or decreased according to a learning rule. Some examples of the learning rule are the spike -timing-depeiideiit plasticity (STDP) learning rule, the Hebb rule, the Oja rule, the Bienenstock-Copper-Munro (BCM) rule, etc. Very often, the weights may settle to one of two values (i.e., a bimodal distribution of weights). This effect can be utilized to reduce the number of bits per synaptic weight, increase the speed of reading and writing from/to a memory storing the synaptic weights, and to reduce power consumption of the synaptic memory,
Synapse Type
[0038] In hardware and software models of neural networks, processing of synapse related functions can be based on synaptic type. Synapse types may comprise non- plastic synapses (no changes of weight and delay), plastic synapses (weight may change), structural delay plastic synapses (weight and delay may change), fully plastic synapses (weight, delay and connectivity may change), and variations thereupon (e.g., delay may change, but no change in weight or connectivity). The advantage of this is that processing can be subdivided. For example, non-plastic synapses may not require plasticit functions to be executed (or waiting for such functions to complete). Similarly, delay and weight plasticity may be subdivided into operations that may operate in together or separately, in sequence or in parallel. Different types of synapses may have different lookup tables or formulas and parameters for each of the different plasticity types that apply. Thus, the methods would access the relevant tables for the synapse' s type.
[0039] There are further implications of the fact that spike-timing dependent structural plasticity may be executed independently of synaptic plasticity. Structural plasticity may be executed even if there is no change to weight magnitude (e.g., if the weight has reached a minimum or maximum value, or it is not changed due to some other reason) since structural plasticity (i.e., an amount of delay change) may be a direct function of pre-post spike time difference. Alternatively, it may be set as a function of the weight change amount or based on conditions relating to bounds of the weights or weight changes. For example, a synaptic delay may change only when a weight change occurs or if weights reach zero, but not if the weights are maxed out. However, it can be advantageous to have independent functions so that these processes can be parallelized reducing the number and o verlap of memory accesses.
DETERMINATION OF SYNAPTIC PLASTICITY
[0040] Neuroplasticity (or simply "plasticity") is the capacity of neurons and neural networks in the brain to change their synaptic connections and behavior in response to new information, sensory stimulation, development, damage, or dysfunction. Plasticity is important to learning and memory in biology, as well as to computational neuroscience and neural networks. Various forms of plasticity have been studied, such as synaptic plasticity (e.g., according to the Hebbian theory), spike-timing-dependent plasticity (STDP), non-synaptic plasticity, activity-dependent plasticity, structural plasticity, and homeostatic plasticity.
[0041] STDP is a learning process that adjusts the strength of synaptic connections between neurons, such as those in the brain. The connection strengths are adjusted based on the relative timing of a particular neuron's output and received input spikes (i.e., action potentials). Under the STDP process, long-term potentiation (LTP) may occur if an input spike to a certain neuron tends, on average, to occur immediately before that neuron's output spike. Then, that particular input is made somewhat stronger. In contrast, long-term depression (LTD) may occur if an input spike tends, on average, to occur immediately after an output spike. Then, that particular input is made somewhat weaker, hence the name "spike-timing-dependent plasticity." Consequently, inputs that might be the cause of the post-synaptic neuron's excitation are made even more likely to contribute in the future, whereas inputs that are not the cause of the postsynaptic spike are made less likely to contribute in the future. The process continues until a subset of the initial set of connections remains, while the influence of all others is reduced to zero or near zero.
[0042] Since a neuron generally produces an output spike when many of its inputs occur within a brief period (i.e., being sufficiently cumulative to cause the output,), the subset of inputs that typically remains includes those that tended to be correlated in time. In addition, since the inputs that occur before the output spike are strengthened, the inputs that provide the earliest sufficiently cumulative indication of correlation will eventually become the final input to the neuron.
[0043] The STDP learning rule may effectively adapt a synaptic weight of a synapse connecting a pre- synaptic neuron to a post-synaptic neuron as a function of time difference between spike time t of the pre-synaptic neuron and spike time t of the post-synaptic neuron (i.e., tJ>0^t - inre ). A typical formulation of the STDP is to increase the synaptic weight (i.e., potentiate the synapse) if the time difference is positive (the pre-synaptic neuron fires before the post-synaptic neuron), and decrease the synaptic weight (i.e., depress the synapse) if the time difference is negative (the post-synaptic neuron fires before the pre-synaptic neuron).
[0044] In the STDP process, a change of the synaptic weight over time may be typically achieved using an exponential decay, as given by,
Figure imgf000012_0001
where k+ and k are time constants for positive a negative time difference, respectively, + and a_ are corresponding scaling magnitudes, and // is an offset that may be applied to the positive time difference and/or the negative time difference.
[0045] FIG. 3 illustrates a example graph 300 of a synaptic weight change as a function of relative timing of pre-synaptic and post-synaptic spikes in accordance with STDP. If a pre-synaptic neuron fires before a post-synaptic neuron, then a corresponding synaptic weight may be increased, as illustrated in a portion 302 of the graph 300. This weight increase can be referred to as an LTP of the synapse. It can be observed from the graph portion 302 that the amount of LTP may decrease roughly exponentially as a function of the difference between pre-synaptic and post-synaptic spike times. The reverse order of firing may reduce the synaptic weight, as illustrated in a portion 304 of the graph 300, causing an LTD of the synapse.
[0046] As illustrated in the graph 300 in FIG. 3, a negative offset μ may be applied to the LTP (causal) portion 302 of the STOP graph. A point of cross-over 306 of the x- axis (y=0) may be configured to coincide with the maximum time lag for considering correlation for causal inputs from layer i-1 (presynaptic layer). In the case of a frame- based input (i.e., an input is in the form of a frame of a particular duration comprising spikes or pulses), the offset value μ can be computed to reflect the frame boundary. A first input spike (pulse) in the frame may be considered to decay over time either as modeled by a post-synaptic potential directly or in terms of the effect on neural state. If a second input spike (pulse) in the frame is considered correlated or relevant of a particular time frame, then the relevant times before and after the frame may be separated at that time frame boundary and treated differently in plasticity terms by offsetting one or more parts of the STDP curve such that the value in the relevant times may be different (e.g., negative for greater than one frame and positive for less than one frame). For example, the negative offset may be set to offset LTP such that the curve actually goes below zero at a pre-post time greater than the frame time and it is thus part of LTD instead of LTP.
NEURON MODELS AND OPERATION
[0047] There are some general principles for designing a useful spiking neuron model. A. good neuron model may have rich potential behavior in terms of two computational regimes: coincidence detection and functional computation. Moreover, a good neuron model should have two elements to allow temporal coding: arrival time of inputs affects output time and coincidence detection can have a narrow time window. Finally, to be computationally attractive, a good neuron model may have a closed-form solution in continuous time and have stable behavior including near attractors and saddle points. In other words, a useful neuron model is one that is practical and that can be used to model rich, realistic and biologically-consistent behaviors, as well as be used to both engineer and reverse engineer neural circuits.
[0048] A neuron model may depend on events, such as an input arrival, output spike or other event whether internal or external. To achieve a rich behavioral repertoire, a state machine that can exhibit complex behaviors may be desired. If the occurrence of an event itself, separate from the input contribution (if any) can influence the state machine and constrain dynamics subsequent to the event, then the future state of the system is not only a function of a state and input, but rather a function of a state, event, and input.
[0049] In an aspect, a neuron n may be modeled as a spiking leaky- integrate-and- fire neuron with a membrane voltage vn (t) governed by the following dynamics,
Figure imgf000014_0001
where a and β are parameters, wm„ is a synaptic weight for the synapse connecting a pre-synaptic neuron m to a post-synaptic neuron n, and ym (t) is the spiking output of the neuron sn that may be delayed by dendritic or axonal delay according to Atm n until arrival at the neuron n's soma.
[0050] It should be noted that there is a delay from the time when sufficient input to a post-synaptic neuron is established until the time when the post-synaptic neuron actually fires, in a dynamic spiking neuron model, such as Izhikevich's simple model, a time delay may be incurred if there is a difference between a depolarization threshold v, and a peak spike voltage v k . For example, in the simple model, neuron soma dynamics can be governed by the pair of differential equations for voltage and recovery, where v is a membrane potential, w is a membrane recovery variable, k is a parameter that describes time scale of the membrane potential v , a is a parameter that describes time scale of the recover}' variable , h is a parameter that describes sensitivity of the recovery variable u to the sub-threshold fluctuations of the membrane potential v, vr is a membrane resting potential, / is a synaptic current, and C is a membrane's capacitance. In accordance with this model, the neuron is defined to spike when v > vpeak .
Hunzinger Cold Model
[0051] The Hunzinger Cold neuron model is a minimal dual-regime spiking linear dynamical model that can reproduce a rich variety of neural behaviors. The model 's one- or two-dimensional linear dynamics can have two regimes, wherein the time constant (and coupling) can depend on the regime. In the sub-threshold regime, the time constant, negative by convention, represents leaky channel dynamics generally acting to return a cell to rest in biologically-consistent linear fashion. The time constant in the supra-threshold regime, positive by convention, reflects anti-leaky channel dynamics generally driving a cell to spike while incurring latency in spike-generation.
[0052] As illustrated in FIG. 4, the dynamics of the model may be divided into two (or more) regimes. These regimes may be called the negative regime 402 (also interchangeably referred to as the leaky-integrate-and-fire (LIF) regime, not to be confused with the LIF neuron model) and the positive regime 404 (also interchangeably referred to as the anti-leaky-integrate-and-fire (ALIF) regime, not to be confused with the ALIF neuron model). In the negative regime 402, the state tends toward rest (v..) at the time of a future event. In this negative regime, the model generally exhibits temporal input detection properties and other sub-threshold behavior. In the positive regime 404, the state tends toward a spiking event (v,). In this positive regime, the model exhibits computational properties, such as incurring a latency to spike depending on subsequent input events. Formulation of dynamics in terms of events and separation of the dynamics into these two regimes are fundamental characteristics of the model.
[0053] Linear dual-regime bi-dimensional dynamics (for states and u ) may be defined by convention as, dv
v + q (5) dt du
- u + r (6) dt
where qa and r are the linear transformation variables for coupling.
00 4 The symbol p is used herein to denote the dynamics regime with the convention to replace the symbol p with the sign "-" or "+" for the negative and positive regimes, respectively, when discussing or expressing a relation for a specific regime.
[0055] The model state is defined by a membrane potential (voltage) v and recovery current u . In basic form, the regime is essentially determined by the model state. There are subtle, but important aspects of the precise and general definition, but for the moment, consider the model to be in the positive regime 404 if the voltage v is above a threshold (v+ ) and otherwise in the negative regime 402,
[0056] The regime-dependent time constants include τ __ which is the negative regime time constant, and r+ which is the positive regime time constant. The recovery current time constant TU is typically independent of regime. For convenience, the negative regime time constant τ_ is typically specified as a negative quantity to reflect decay so that the same expression for voltage evolution may be used as for the positive regime in which the exponent and τ . will generally be positive, as will be τ,. .
[0057] The dynamics of the two state elements may be coupled at events by transformations offsetting the states from their null-clines, where the transformation variables are
T pu -v P (7)
Figure imgf000016_0001
where δ , ε , β and v_ , v+ are parameters. The two values for v„are the base for reference voltages for the two regimes. The parameter v_ is the base voltage for the negative regime, and the membrane potential will generally decay toward v.. in the negative regime. The parameter v,_ is the base voltage for the positive regime, and the membrane potential will generally tend away from v+ in the positive regime.
[0058] The null-clines for v and u are given by the negative of the transformation variables q 0 and r , respectively. The parameter δ is a scale factor controlling the slope of the u null-cline. The parameter ε is typically set equal to - v_ . The parame ter β is a resistance value controlling the slope of the v null-clines in both regimes. The τ P time-constant parameters control not only the exponential decays, but also the null-cline slopes in each regime separately.
[0059] The model is defined to spike when the voltage v reaches a value vs .
Subsequently, the state is typically reset at a reset event (which technically may be one and the same as the spike event):
v = v _ (9) « = Μ + Δ« (10) where v and Au are parameters. The reset voltage v is typically set to .
[0060] By a principle of momentary coupling, a closed-form solution is possible not only for state (and with a single exponential term), but also for the time required to reach a particular state. The closed-form state solutions are v(/ + At) - {y(t) + qp
Figure imgf000017_0001
■■■■ qp (1 1)
Af
ail At ) (//{/ ) r )(> τ" r (12)
[0061] Therefore, the model state may be updated only upon events, such as upon an input (pre-synaptic spike) or output (post-synaptic spike). Operations may also be performed at any particular time (whether or not there is input or output).
[0062] Moreover, by the momentary coupling principle, the time of a post-synaptic spike may be anticipated so the time to reach a particular state may be determined in advance without iterative techniques or Numerical Methods (e.g., the Euler numerical method). Given a prior voltage state v0 , the time delay until voltage state v f is reached is given by
Figure imgf000018_0001
[0063] If a spike is defined as occurring at the time the voltage state v reaches vs , then the closed-form solution for the amount of time, or relative delay, until a spike occurs as measured from the time that the voltage is at a given state v is τ¥ log if v > v..
v + q . (14)
GO otherwise where vf is typically set to parameter v _ , although other variations may be possible.
10064] The above definitions of the model dynamics depend on whether the model is in the positive or negative regime. As mentioned, the coupling and the regime p may be computed upon events. For purposes of state propagation, the regime and coupling (transformation) variables may be defined based on the state at the time of the last (prior) event. For purposes of subsequently anticipating spike output time, the regime and coupling variable may be defined based on the state at the time of the next (current) event.
10065] There are several possible implementations of the Cold model, and executing the simulation, emulation or model in time. This includes, for example, event-update, step-event update, and step-update modes. An event update is an update where states are updated based on events or "event update" (at particular moments). A step update is an update when the model is updated at intervals (e.g., 1ms). This does not necessarily require iterative methods or Numerical methods. An event-based implementation is also possible at a limited time resolution in a step-based simulator by only updating the model if an event occurs at or between steps or by "step-event" update. NEURAL CODING
[0066] A useful neural network model, such as one composed of the artificial neurons 102, 106 of FIG. 1 , may encode information via any of various suitable neural coding schemes, such as coincidence coding, temporal coding or rate coding. In coincidence coding, information is encoded in the coincidence (or temporal proximity) of action potentials (spiking activity) of a neuron population. In temporal coding, a neuron encodes information through the precise timing of action potentials (i.e., spikes) whether in absolute time or relative time. Information may thus be encoded in the relative timing of spikes among a population of neurons. In contrast, rate coding involves coding the neural information in the firing rate or population firing rate.
[0067] If a neuron model can perform temporal coding, then it can also perform rate coding (since rate is just a function of timing or inter-spike intervals). To provide for temporal coding, a good neuron model should have two elements: (1) arrival time of inputs affects output time; and (2) coincidence detection can have a narrow time window. Connection delays provide one means to expand coincidence detection to temporal pattern decoding because by appropriately delaying elements of a. temporal pattern, the elements may be brought into timing coincidence.
Arrival time
[0068] In a good neuron model, the time of arrival of an input should have an effect on the time of output. A synaptic input— whether a Dirac delta function or a shaped post-synaptic potential (PSP), whether excitatory (EPSP) or inhibitory (IPSP)— has a time of arrival (e.g., the time of the delta function or the start or peak of a step or other input function), which may be referred to as the input time. A neuron output (i.e., a spike) has a time of occurrence (wherever it is measured, e.g., at the soma, at a point along the axon, or at an end of the axon), which may be referred to as the output time. That output time may be the time of the peak of the spike, the start of the spike, or any other time in relation to the output waveform. The overarching principle is that the output time depends on the input time.
[0069] One might at first glance think that all neuron models conform to this principle, but this is generally not true. For example, rate-based models do not have this feature. Many spiking models also do not generally conform. A leaky-integrate-and- fire (LIF) model does not fire any faster if there are extra inputs (beyond threshold). Moreover, models that might conform if modeled at very high timing resolution often will not conform when timing resolution is limited, such as to 1 ms steps,
Inputs
[0070] An input to a neuron model may include Dirac delta functions, such as inputs as currents, or conductance-based inputs. In the latter case, the contribution to a neuron state may be continuous or state-dependent.
SYSTEM FOR EFFICIENT IMPLE MENTATION OF COMMON NEURON
MODELS
[0071] Although many different neuron models have been proposed in the neuroscience community, researchers of spiking neural networks tend to use only a limited subset of them. These common neuron models can be chosen based primarily on either flexibility or computational efficiency since the more flexible neurons are usually more computationally intensive to simulate, To achieve computational efficiency, the researcher may first determine which capabilities of the model are needed and which are superfluous. After that, the researcher may implement the simplified version of the neuron model for their particular network (e.g., the neural network 100 from FIG. 1) or application.
[0072] The process of identifying which features of a neuron model are needed for a particular neural network and how best to simplify the neuron model for efficient simulation can be difficult. In addition, repeating this process for different neural networks or applications can be time-consuming.
[0073] Certain aspects of the present disclosure provide an implementation of commonly used neuron models in a hardware platform and means for specifying unique parameter values for each neuron instance in a neural network (artificial nervous system).
Common Neuron Models
[0074] There are many neuron models with varying degrees of flexibility and complexity. The neuron models presented in this disclosure are not meant to be an exhaustive list by any means, but instead to provide a basis for the exposition of the proposed solution for hardware im lementation.
[0075] One of the most commonly used neuron models is the Leaky Integrate-and- Fire (LIF) neuron model. The governing equations for the LIF neuron model can be defined as:
Figure imgf000021_0001
where vm is the membrane potential, vr is the resting membrane potential, Cm is the membrane capacitance, Rm is the membrane resistance, f is the previous spike time, tr is the refractory period and I is the input synaptic current.
[0076] Another commonly used neuron model is the bi-stable neuron model. Although the bi-stable neuron model exists in many manifestations, a simplified version is provided in the present disclosure. The governing equations for the simplified bistable neuron model can be defined as:
Figure imgf000021_0002
and
Figure imgf000021_0003
where, vm is the membrane potential, r^ is the spiking period time constant, A{-) is the activity function and Is is the input synaptic current.
Efficient Implementation of Common Neuron Models [0077] The method based on Piecewise Linear Neuron Modeling is a highly flexible framework for defining neuron models. However, the price of this flexibility is complexity. More specifically, the method requires a. large number of parameters and state variables to represent a rich set of different neuron models. The number of parameters and state variables are so large that both the parameters and state variables cannot be stored together as part of a single neuron instance. This requires that the parameter variables determining the dynamics or type of the neuron be shared among groups of neurons. In addition, the equations associated with this framework may oftentimes be more computationally expensive than the simple governing equations of the common neurons.
Native Implementation of Governing Equations
[0078] The method based on Piecewise Linear Neuron Modeling is able to produce the same governing dynamics as the common neuron models. However, the common neuron models are so often used and the governing equations so simple that a native implementation is justified. Instead of reusing the equations tha govern the neuron models created by the Piecewise Linear Neuron Modeling framework, the governing equations for the common neurons are implemented natively in the hardware. In turn, neural networks (artificial nervous systems) made up of common neurons instead of those created using the Piecewise Linear Neuron Modeling framework may be simulated more efficiently.
Reuse of State Memory
[0079] Since the common neuron models are much simpler than the neuron models created with the Piecewise Linear Neuron Modeling framework, their representation in a memory' can be more compact. In fact, the compactness of these common neuron models is such tha both their parameter and state variables require the same or less memory as the state variables only of neurons created using the Piecewise Linear Neuron Modeling framework. In other words, the memory needed to store only the state variables of neurons created with the Piecewise Linear Neuron Modeling framework is greater than or equal to the amount of memory needed to store both the parameter and state variables of the common neuron models. [0080] The memory layout for instances of neurons created using the Piecewise Linear Neuron Modeling framework is illustrated in FIG. 5. It can be observed from FIG. 5 that the parameter variables are stored in a shared memory 502, which dictates that subsets of neuron instances in the netw ork share the same dynamics.
[0081] FIG. 5 illustrates an example memory layout 500 for each instance of a neuron model created using the Piecewise Linear Neuron Modeling framework, in accordance with certain aspects of the present disclosure. Each neuron instance can be assigned a type that corresponds to a location in the shared memory 502 where the parameter values are stored. Each neuron instance also has some amount of memory allocated to its specific state variables, i.e., a memory 504 illustrated in FIG. 5.
|0082] FIG. 6 illustrates an example 600 of a memory layout 602 for instances of common neurons, in accordance with certain aspects of the present disclosure. It can be observed from FIG. 6 that both the parameter and state variables of instances of common neurons are stored in the same memory reserved for only the state variables of neuron instances created using the Piecewise Linear Neuron Modeling framework. Therefore, there exists no notion of a neuron type for common neurons, and each instance of common neuron may have unique dynamics. FIG. 6 il lustrates the memory layout 602 for each instance of the common neuron model. In contrast to the neuron instances created using the Piecewise Linear Neuron Modeling framework, the separate parameter values can be stored for each instance of common neurons. f 0083] FIG. 5 and FIG. 6 illustrate that the memory reserved for state variables of each neuron instance created using the Piecewise Linear Neuron Modeling framework may be reused by each common neuron instance. This allows the same memory to be used for either the state variables of a neuron created using the Piecewise Linear Neuron Modeling framework or for both the parameter and state variables of a common neuron. Hence, an additional memory flag may be needed to indicate whether a common neuron instance or an instance created using the Piecewise Linear Neuron Modeling framework is currently stored in a memory. Extensions
'.' // Heterogeneity of Neural Dynamics
[0084] Since the memory reserved for the state variables of complex neurons (those created using the Piecewise Linear Neuron Modeling framework) may also be used to store both the parameter and state variables of common neurons, it is possible to design a neural network of common neurons where each neuron has unique dynamics. For example, there are neural networks known to exist in biology that have a high level of neural heterogeneity, In other words, the dynamics of nearly ever}' neuron can be slightly different from other neurons in the network. By utilizing common neurons, a neural network can be created where every neuron has unique dynamics and is more biologically accurate than networks that do not have full neural heterogeneity.
Simultaneous Simulation of Common and Complex Neurons
10085] Since the memory reserved for the state variables of complex neurons (those created using the Piecewise Linear Neuron Modeling framework) may also be used to store both the parameter and state variables of common neurons, it is possible to have a neural network that consists of both complex and common neurons. For example, certain parts of a neural network may require the complex dynamics made possible by the Piecewise Linear N euron Modeling framework and other parts of the neural network may not. In accordance to certain aspects of the present disclosure, the common neuron models may be utilized for those parts of the neural network that do not need complex dynamics. Then, a "hybrid''' neural network would exist where parts of the network are realized using neurons with complex dynamics and other parts of the network are implemented using common neurons with simpler dynamics.
Dynamic Exchange of Common and Complex Neurons
[0086] Since the memory reserved for the state variables of complex neurons (those created using the Piecewise Linear Neuron Modeling framework) may also be used to store both the parameters and state variables of common neurons, it is possible to dynamically exchange a complex neuron for a common neuron and vice versa. For example, it may be desirable to have simpler or more complex dynamics in certain parts of the neural network based on certain statistics. For those parts of the neural network where it is deemed that less complex dynamics are needed, the memory that stored the state variables for the complex neurons may be dynamically rewritten with the parameter and state variables of a common neuron. The converse is also possible where the memory used for the parameter and state variables of a common neuron may be rewritten with the state variables of a complex neuron when more complex dynamics are needed.
Dynamic Modification of Common Neuron Dynamics
[0087] Since the parameter and state variables of common neurons are stored as part of the neuron instance itself, it is possible to dynamically change the parameter values and, therefore, the dynamics of the common neuron instance. For example, it may be desirable to have a subset of neurons in the neural network that behave differently based on statistics of the neural network. These statistics may include, for example, an average spi king rate of the subset and whether the rate exceeds a certain value because of over or under stimulation. Then, the parameters of the common neurons in the subset may be dynamically changed in order to reach a new, more appropriate average spiking rate,
[0088] FIG. 7 is a flow diagram of example operations 700 for operating an artificial nervous system in accordance with certain aspects of the present disclosure. The operations 700 may be performed in hardware (e.g., by one or more neural processing units, such as a neuromorphic processor), in software, or in firmware. The artificial nervous system may be modeled on any of various biological or imaginary nervous systems, such as a visual nervous system, an auditory nervous system, the hippocampus, etc.
[0089] The operations 700 may begin, at 702, by allocating a first memory layout for parameters and state variables of instances of a first neuron model. At 704, a second memory layout different from the first memor layout may be allocated for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model. At 706, state variables for at least one instance of at least one of the first neuron model or the second neuron model may be updated when operating the artificial nervous system. [0090] According to certain aspects of the present disclosure, the first memory layout may comprise a shared memory for storing the parameters shared among at least a subset of the instances of the first neuron model. The first memory layout may further comprise a state variable memory for storing the state variables of the instances of the first neuron model. The second memory layout may comprise a common memory for storing both the parameters and the state variables of the instances of the second neuron model.
[0091] In an aspect of the present disclosure, at least a portion of the state variable memory may be rewritten with parameters and state variables of at least a subset of the instances of the second neuron model. It may be indicated by a flag if state variables of at least one instance of the first neuron model or parameters and state variables of at least one instance of the second neuron model are stored in the state variable memory.
[0092] In an aspect of the present disclosure, at least a portion of the common memory may be rewritten with state variables of at least a. subset of the instances of the first neuron model. In an aspect, a subset of the parameters in the second memory layout may be unique for each artificial neuron associated with an instance of the second neuron model,
[0093] In an aspect, state variables of one or more instances of the first neuron model and state variables of one or more instances of the second neuron model may be simultaneously updated when operating the artificial nervous system. In another aspect, the parameters of the instances of the second neuron model may be dynamically modified when operating the artificial nervous system.
[0094] FIG. 8 illustrates an example block diagram 800 of the aforementioned method for operating an artificial nervous system using a general-purpose processor 802 in accordance with certain aspects of the present disclosure. Variables (neural signals), synaptic weights, and/or system parameters associated with a computational network (neural network) may be stored in a memory block 804, while instructions related executed at the general -purpose processor 802 may be loaded from a program memory 806. In an aspect of the present disclosure, the instructions loaded into the general- purpose processor 802 may comprise code for allocating a first memory layout for parameters and state variables of instances of a first neuron model, for allocating a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and for updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
[0095] FIG. 9 illustrates an example block diagram 900 of the aforementioned method for operating an artificial nervous system where a memory 902 can be interfaced via an interconnection network 904 with individual (distributed) processing units (neural processors) 906 of a computational network (neural network) in accordance with certain aspects of the present disclosure. Variables (neural signals), synaptic weights, and/or system parameters associated with the computational network (neural network) may be stored in the memor 902, and may be loaded from the memory 902 via connection(s) of the interconnection network 904 into each processing unit (neural processor) 906. In an aspect of the present disclosure, the processing unit 906 may be configured to allocate a first memory layout for parameters and state variables of instances of a first neuron model, to allocate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and to update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system,
[0096] FIG. 10 illustrates an example block diagram 1000 of the aforementioned method for operating an artificial nervous system based on distributed weight memories 1002 and distributed processing units (neural processors) 1004 in accordance with certain aspects of the present disclosure. As illustrated in FIG. 10, one memory bank 1002 may be directly interfaced with one processing unit 1004 of a computational network (neural network), wherein that memory bank 1002 may store variables (neural signals), synaptic weights, and/or system parameters associated with that processing unit (neural processor) 1004. In an aspect of the present disclosure, the processing unit(s) 1004 may be configured to allocate a first memory layout for parameters and state variables of instances of a first neuron model, to allocate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model, and to update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
[0097] FIG. 1 1 illustrates an example implementation of a neural network 1 100 in accordance with certain aspects of the present disclosure. As illustrated in FIG. 11, the neural network 1 100 may comprise a plurality of local processing units 1102 that may perform various operations of methods described above. Each processing unit 1102 may comprise a local state memory 1104 and a local parameter memory 1 106 that store parameters of the neural network. In addition, the processing unit 1 102 may comprise a memory 1 108 with a local (neuron) model program, a memory 1110 with a local learning program, and a local connection memor 1 112. Furthermore, as illustrated in FIG. 11, each local processing unit 1102 may be interfaced with a unit 1114 for configuration processing that may provide configuration for local memories of the local processing unit, and with routing connection processing elements 1116 that provide routing between the local processing units 1102.
[0098] According to certain aspects of the present disclosure, each local processing unit 1 102 may be configured to determine parameters of the neural network based upon desired one or more functional features of the neural network, and develop the one or more functional features towards the desired functional features as the determined parameters are further adapted, tuned and updated.
[0099] FIG. 12 is a block diagram 1200 of an example hardware implementation for an artificial nervous system, in accordance with certain aspects of the present disclosure. STDP updating, as described above, may occur in an Effect Plasticity Updates and Reassemble block 1202. For certain aspects, the updated synaptic weights may be stored, via a. cache line interface 1204, in an off-chip memory, e.g., dynamic random access memory (DRAM) 1206.
[0100] In a typical artificial nervous system, there are many more synapses than artificial neurons, and for a large neural network, processing the synapse updates in an efficient manner is desired. The large number of synapses may suggest storing the synaptic weight and other parameters in a memory (e.g., DRAM 1206). When artificial neurons generate spikes in a so-called "super neuron (SN)," the neurons may forward those spikes to the post-synaptic neurons through DRAM lookups to determine the post- synaptic neurons and corresponding neural weights, To enable fast and efficient lookup, the synapse ordering may be kept consecutively in memory based, for example, on fan-out from a neuron. Later when processing STDP updates in block 1202, efficiency may dictate processing the updates based on a forward fan-out given this memory layout since the DRAM or a large lookup table need not be searched to determine the reverse mapping for LTP updates. The approach shown in FIG. 12 facilitates this. The Effect Plasticity Updates and Reassemble block 1202 may query the super neurons in an effort to obtain the pre- and post-synaptic spike times, again reducing the amount of state memory involved.
|0101] In an aspect of the present disclosure, DRAM 1206 illustrated in FIG. 12 may be organized as the memory layout 500 from FIG. 5 (i.e., the first memory layout) for instances of neurons created using the Piecewise Linear Neuron Modeling framework. In another aspect of the present disclosure, DRAM 1206 illustrated in FIG. 12 may be organized as the memory layout 604 from FIG. 6 (i.e., the second memory layout) for instances of common neurons.
[0102] The various operations of methods described above may be performed by any suitable means capable of performing the corresponding functions. The means may include various hardware and/or software component(s) and/or module(s), including, but not limited to a circuit, an application specific integrated circuit (ASIC), or processor. For example, the various operations may be performed by one or more of the various processors shown in FIGS. 8-12. Generally, where there are operations illustrated in figures, those operations may have corresponding counterpart means-plus- function components with similar numbering. For example, operations 700 illustrated in FIG. 7 correspond to means 700A illustrated in FIG. 7A.
[0103] For example, means for displaying may include a display (e.g., a monitor, flat screen, touch screen, and the like), a printer, or any other suitable means for outputting data for visual depiction (e.g., a table, chart, or graph). Means for processing, means for receiving, means for tracking, means for adjusting, means for updating, or means for determining may comprise a processing system, which may include one or more processors or processing units. Means for sensing may include a sensor. Means for storing may include a memory or any other suitable storage device (e.g., RAM), which may be accessed by the processing system. [0104] As used herein, the term "determining" encompasses a wide variety of actions. For example, "determining"' may include calculating, computing, processing, deriving, investigating, looking up (e.g., looking up in a. table, a database or another data structure), ascertaining, and the like. Also, "determining" may include receiving (e.g., receiving information), accessing (e.g., accessing data in a memory), and the like. Also, "determining" may include resolving, selecting, choosing, establishing, and the like.
[0105] As used herein, a phrase referring to "at least one of a list of items refers to any combination of those items, including single members. As an example, "at least one of a, b, or c" is intended to cover a, b, c, a-b, a-c, b-c, and a-b-c.
[0106] The various illustrative logical blocks, modules, and circuits described in connection with the present disclosure may be implemented or performed with a general purpose processor, a digital signal processor (DSP), an application specific integrated circuit (ASIC), a field programmable gate array signal (FPGA) or other programmable logic device (PLD), discrete gate or transistor logic, discrete hardware components or any combination thereof designed to perform the functions described herein. A general- purpose processor may be a microprocessor, but in the alternative, the processor may be any commercially available processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
[0107] The steps of a method or algorithm described in connection with the present disclosure may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module may reside in any form of storage medium that is known in the art. Some examples of storage media, that may be used include random access memory (RAM), read only memory (ROM), flash memor}', EPROM memory, EEPROM memory, registers, a hard disk, a removable disk, a CD-ROM and so forth. A software module may comprise a single instruction, or many instructions, and may be distributed over several different code segments, among different programs, and across multiple storage media. A storage medium may be coupled to a processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. [0108] The methods disclosed herein comprise one or more steps or actions for achieving the described method. The method steps and/or actions may be interchanged with one another without departing from the scope of the claims. In other words, unless a specific order of steps or actions is specified, the order and/or use of specific steps and/or actions may be modified without departing from the scope of the claims.
[0109] The functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in hardware, an example hardware configuration may comprise a processing system in a device. The processing system may be implemented with, a bus architecture. The bus may include any number of interconnecting buses and bridges depending on the specific application of the processing system and the overall design constraints. The bus may link together various circuits including a processor, machine-readable media, and a bus interface. The bus interface may be used to connect a network adapter, among other things, to the processing system via the bus. The network adapter may be used to implement signal processing functions. For certain aspects, a user interface (e.g., keypad, display, mouse, joystick, etc.) may also be connected to the bus. The bus may also link various other circuits such as timing sources, peripherals, voltage regulators, power management circuits, and the like, which, are well known in the art, and therefore, will not be described any further.
[OilOj The processor may be responsible for managing the bus and general processing, including the execution of software stored on the machine-readable media. The processor may be implemented with one or more general-purpose and/or special- purpose processors. Examples include microprocessors, microcontrollers, DSP processors, and other circuitr that can execute software. Software shall be construed broadly to mean instructions, data, or any combination thereof, whether referred to as software, firmware, middleware, microcode, hardware description language, or otherwise. Machine-readable media may include, by way of example, RAM (Random Access Memory), flash memory, ROM (Read Only Memory), PROM (Programmable Read-Only Memory)* EPROM (Erasable Programmable Read-Only Memory), EEPROM (Electrically Erasable Programmable Read-Only Memory), registers, magnetic disks, optical disks, hard drives, or any other suitable storage medium, or any combination thereof, The machine-readable media may be embodied in a computer- program product. The computer-program product may comprise packaging materials.
[0111 ] In a hardware implementation, the machine-readable media may be part of the processing system separate from the processor. However, as those skilled in the art wili readily appreciate, the machine-readable media, or any portion thereof, may be external to the processing system. By way of example, the machine-readable media may include a transmission line, a carrier wave modulated by data, and/or a computer product separate from the device, all which may be accessed by the processor through the bus interface. Alternatively, or in addition, the machine-readable media, or any portion thereof, may be integrated into the processor, such as the case may be with cache and/or general register files,
[0112] The processing system may be configured as a general-purpose processing system with one or more microprocessors providing the processor functionality and external memory providing at least a. portion of the machine-readable media, all linked together with other supporting circuitry through an external bus architecture. Alternatively, the processing system may be implemented with an ASIC (Application Specific Integrated Circuit) with the processor, the bus interface, the user interface, supporting circuitry, and at least a portion of the machine-readable media integrated into a single chip, or with one or more FPGAs (Field Programmable Gate Arrays), PLDs (Programmable Logic Devices), controllers, state machines, gated logic, discrete hardware components, or any other suitable circuitry, or any combination of circuits that can perform the various functionality described throughout this disclosure. Those skilled in the art will recognize how best to implement the described functionality for the processing system depending on the particular application and the overall design constraints imposed on the overall system.
[0113] The machine-readable media may comprise a number of software modules. The software modules include instructions that, when executed by the processor, cause the processing system to perform various functions. The software modules may include a transmission module and a receiving module. Each software module may reside in a single storage device or be distributed across multiple storage devices. By way of example, a software module may be loaded into RAM from a hard drive when a triggering event occurs. During execution of the software module, the processor may load some of the instructions into cache to increase access speed. One or more cache lines may then be loaded into a general register file for execution by the processor. When referring to the functionality of a software module below, it will be understood that such functionality is implemented by the processor when executing instructions from that software module.
[0114] If implemented in software, the functions may be stored or transmitted over as one or more instructions or code on a computer-readable medium. Computer- readable media include both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another. A storage medium may be any available medium that can be accessed by a computer. By way of example, and not limitation, such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer. Also, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared (IR), radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Disk and disc, as used herein, include compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk, and Blu-ray® disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Thus, in some aspects computer-readable media may comprise non-transitory computer-readable media (e.g., tangible media). In addition, for other aspects computer-readable media may comprise transitory computer-readable media, (e.g., a signal). Combinations of the above should also be included within the scope of computer-readable media.
[0115] Thus, certain aspects may comprise a computer program product for performing the operations presented herein. For example, such a computer program product may comprise a computer readable medium having instructions stored (and/or encoded) thereon, the instructions being executable by one or more processors to perforai the operations described herein. For certain aspects, the computer program product may include packaging material.
[0116] Further, it should be appreciated that modules and/or other appropriate means for performing the methods and techniques described herein can be downloaded and/or otherwise obtained by a device as applicable, For example, such a device can be coupled to a server to facilitate the transfer of means for performing the methods described herein. Alternatively, various methods described herein can be provided via storage means (e.g., RAM, ROM, a physical storage medium such as a compact disc (CD) or floppy disk, etc.), such that a device can obtain the various methods upon coupling or providing the storage means to the device. Moreover, any other suitable technique for providing the methods and techniques described herein to a. device can be utilized.
[0117] It is to be understood that the claims are not limited to the precise configuration and components illustrated above. Various modifications, changes and variations may be made in the arrangement, operation and details of the methods and apparatus described above without departing from the scope of the claims.

Claims

1. A method for operating an artificial nervous system, comprising: allocating a first memory layout for parameters and sta te variables of instances of a first neuron model; allocating a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model; and updating state variabl es for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system,
2. The method of claim 1 , wherein: the first memory layout comprises a shared memory for storing the parameters shared among at least a subset of the instances of the first neuron model, the first memory layout further comprises a state variable memory for storing the state variables of the instances of the first neuron model, and the second memory layout comprises a common memory for storing both the parameters and the state variables of the instances of the second neuron model.
3. The method of claim 2 , further comprising: rewriting at least a portion of the state variable memory with parameters and state variables of at least a subset of the instances of the second neuron model,
4. The method of claim 3, further comprising: indicating by a flag if state variables of at least one instance of the first neuron model or parameters and state variables of at least one instance of the second neuron model are stored in the state variable memory.
5. The method of claim 2, further comprising: 5 rewriting at least a portion of the common memory with state variables of at least a subset of the instances of the first neuron model.
6. The method of claim 1, wherein a subset of the parameters in the second memory layout is unique for each artificial neuron associated with an instance of the second neuron model.
7. The method of claim 1 , further comprising: updating simultaneously state variables of one or more instances of the first neuron model and state variables of one or more instances of the second neuron model when operating the artificial nervous system.
8. The method of claim 1, further comprising: dynamically modifying the parameters of the instances of the second neuron model when operating the artificial nervous system,
9. An apparatus for operating an artificial nervous system, comprising: a first circuit configured to allocate a first memory layout for parameters and state variables of instances of a first neuron model; a second circuit configured to allocate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model; and a third circuit configured to update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system,
10. The apparatus of claim 9, wherein: the first memory layout comprises a shared memory for storing the parameters shared among at least a subset of t he instances of the first neuron model the first memory layout further comprises a state variable memory for storing the state variables of the instances of the first neuron model, and the second memory layout comprises a common memory for storing both the parameters and the state variables of the instances of the second neuron model.
1 L The apparatus of claim 10, further comprising: a fourth circuit configured to rewrite at l east a portion of the state variable memory with parameters and state variables of at least a subset of the instances of the second neuron model.
12. The apparatus of claim 11, further comprising: a fifth circuit configured to indicate by a. flag if state variables of at least one instance of the first neuron model or parameters and state variables of at least one instance of the second neuron model are stored in the state variable memory.
13. The apparatus of claim 10, further comprising: a fourth circuit configured to rewrite at least a portion of the common memory with state variables of at least a subset of the instances of the first neuron model.
14. The apparatus of claim 9, wherein a subset of the parameters in the second memory layout is unique for each artifici al neuron associated with an instance of the second neuron model.
15. The apparatus of claim 9, further comprising: a fourth circuit configured to update simultaneously state variables of one or more instances of the first neuron model and state variables of one or more instances of the second neuron model when operating the artificial nervous system.
16. The apparatus of claim 9, further comprising: a fourth circuit configured to dynamically modify the parameters of the instances of the second neuron model when operating the artificial nervous system.
17. An apparatus for operating an artificial nervous system, comprising: means for allocating a first memory layout for parameters and state variables of instances of a first neuron model; J / means for allocating a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron mode! having a different complexity than the first neuron model; and means for updating state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system,
18. The apparatus of claim 17, wherein: the first memory layout comprises a shared memory for storing the parameters shared among at leas t a subset of the instances of the first neuron model, the first memory layout further comprises a. state variable memory for storing the state variables of the instances of the first neuron model, and the second memory layout comprises a common memory for storing both the parameters and the state vari ables of the instances of the second neuron model.
19. The apparatus of claim 18, further comprising: means for rewriting at least a portion of the state variable memory with parameters and state variables of at least a subset of the instances of the second neuron model.
20. The apparatus of claim 19, further comprising: means for indicating by a flag if state variables of at least one instance of the first neuron model or parameters and state variables of at least one instance of the second neuron model are stored in the state variable memory.
21. The apparatus of claim 18, further comprising: means for rewriting at least a portion of the common memory with state variables of at least a subset of the instances of the first neuron model.
22. The apparatus of claim 17, wherein a subset of the parameters in the second memory layout is unique for each artificial neuron associated with an instance of the second neuron model .
23. The apparatus of claim 17, further comprising: means for updating simultaneously state variables of one or more instances of the first neuron model and state variables of one or more instances of the second neuron model when operating the artificial nervous system.
24. The apparatus of claim 17, further comprising: means for dynamically modifying the parameters of the instances of the second neuron model when operating the artificial nervous system.
25. A computer program product for operating an artificial nervous system, comprising a non-transitory computer-readable medium having instructions executable to: allocate a first memory layout for parameters and state variables of instances of a first neuron model; allocate a second memory layout different from the first memory layout for parameters and state variables of instances of a second neuron model having a different complexity than the first neuron model: and update state variables for at least one instance of at least one of the first neuron model or the second neuron model when operating the artificial nervous system.
26. The computer program product of claim 25, wherein: the first memory layout comprises a shared memory for storing the parameters shared among at least a subset of the instances of the first neuron model, the first memory layout further comprises a state variable memory for storing the state variables of the instances of the first neuron model, and the second memory layout comprises a common memory for storing both the parameters and the state variables of the instances of the second neuron model.
27. The computer program product of claim 26, wherein the computer-readable medium further comprising code for: rewriting at least a portion of the state variable memory with parameters and state variables of at least a subset of the instances of the second neuron model.
28. The computer program product of claim 27, wherein the computer-readable medium further comprising code for: indicating by a flag if state variables of at least one instance of the first neuron model or parameters and state variables of at least one instance of the second neuron model are stored in the state variable memory.
29. The computer program product of claim 26, wherein the computer-readable medium further comprising code for: rewriting at least a portion of the common memory with state variables of at least a subset of the instances of the first neuron model .
30. The computer program product of claim 25, wherein a subset of the parameters in the second memory layout is unique for each artificial neuron associated with an instance of the second neuron model.
31. The computer program product of claim 25, wherein the computer-readable medium further comprising code for: updating simultaneously state variables of one or more instances of the first neuron model and state variables of one or more instances of the second neuron model when operating the artificial nervous system.
32. The computer program product of claim 25, wherein the computer-readable medium further comprising code for: dynamically modifying the parameters of the instances of the second neuron model when operating the artificial nervous system.
PCT/US2015/015637 2014-02-28 2015-02-12 Method and apparatus for efficient implementation of common neuron models WO2015130476A2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
EP15707008.7A EP3111378A2 (en) 2014-02-28 2015-02-12 Method and apparatus for efficient implementation of common neuron models
CN201580010482.1A CN106068519B (en) 2014-02-28 2015-02-12 For sharing the method and apparatus of neuron models efficiently realized
JP2016554451A JP2017510890A (en) 2014-02-28 2015-02-12 Method and apparatus for efficient implementation of a general neuron model
KR1020167023030A KR20160125967A (en) 2014-02-28 2015-02-12 Method and apparatus for efficient implementation of common neuron models
CA2937945A CA2937945A1 (en) 2014-02-28 2015-02-12 Method and apparatus for efficient implementation of common neuron models

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US201461946051P 2014-02-28 2014-02-28
US61/946,051 2014-02-28
US14/267,394 US9672464B2 (en) 2014-02-28 2014-05-01 Method and apparatus for efficient implementation of common neuron models
US14/267,394 2014-05-01

Publications (2)

Publication Number Publication Date
WO2015130476A2 true WO2015130476A2 (en) 2015-09-03
WO2015130476A3 WO2015130476A3 (en) 2015-10-22

Family

ID=54006937

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2015/015637 WO2015130476A2 (en) 2014-02-28 2015-02-12 Method and apparatus for efficient implementation of common neuron models

Country Status (7)

Country Link
US (1) US9672464B2 (en)
EP (1) EP3111378A2 (en)
JP (1) JP2017510890A (en)
KR (1) KR20160125967A (en)
CN (1) CN106068519B (en)
CA (1) CA2937945A1 (en)
WO (1) WO2015130476A2 (en)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10068170B2 (en) * 2013-09-23 2018-09-04 Oracle International Corporation Minimizing global error in an artificial neural network
KR102372423B1 (en) * 2017-05-16 2022-03-10 한국전자통신연구원 Apparatus for sharing parameter and method for using the same
US11507806B2 (en) * 2017-09-08 2022-11-22 Rohit Seth Parallel neural processor for Artificial Intelligence
US11195079B2 (en) * 2017-11-22 2021-12-07 Intel Corporation Reconfigurable neuro-synaptic cores for spiking neural network
US11347998B2 (en) * 2018-02-26 2022-05-31 Fredric William Narcross Nervous system on a chip
CN108830379B (en) * 2018-05-23 2021-12-17 电子科技大学 Neural morphology processor based on parameter quantification sharing
CN109886384B (en) * 2019-02-15 2021-01-05 北京工业大学 Bionic navigation method based on mouse brain hippocampus grid cell reconstruction
US11270195B2 (en) 2019-03-05 2022-03-08 International Business Machines Corporation Neuromorphic computing in dynamic random access memory
WO2021137601A1 (en) 2019-12-30 2021-07-08 매니코어소프트주식회사 Program optimization method based on reinforcement learning

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5222196A (en) * 1990-02-20 1993-06-22 International Business Machines Corporation Neural network shell for application programs
JPH05128083A (en) * 1991-10-31 1993-05-25 Ricoh Co Ltd Signal processor
US6167390A (en) * 1993-12-08 2000-12-26 3M Innovative Properties Company Facet classification neural network
TW538381B (en) * 2000-07-13 2003-06-21 Ibm Method and circuits for associating a norm to each component of an input pattern presented to a neural network
EP1172763A3 (en) 2000-07-13 2008-11-05 International Business Machines Corporation Method and circuits for associating a norm to each component of an input pattern presented to a neural network
US8027942B2 (en) * 2000-12-13 2011-09-27 International Business Machines Corporation Method and circuits for associating a complex operator to each component of an input pattern presented to an artificial neural network
JP4710931B2 (en) 2008-07-09 2011-06-29 ソニー株式会社 Learning device, learning method, and program
US8655815B2 (en) 2010-05-19 2014-02-18 The Regents Of The University Of California Neural processing unit
US8650008B2 (en) 2010-08-05 2014-02-11 International Business Machines Corporation Method and system of developing corner models for various classes on nonlinear systems
KR101888468B1 (en) 2011-06-08 2018-08-16 삼성전자주식회사 Synapse for a function cell of spike-timing-dependent plasticity(stdp), the function cell of spike-timing-dependent plasticity, and a neuromorphic circuit using the function cell of spike-timing-dependent plasticity
US9111224B2 (en) * 2011-10-19 2015-08-18 Qualcomm Incorporated Method and apparatus for neural learning of natural multi-spike trains in spiking neural networks
US9111225B2 (en) * 2012-02-08 2015-08-18 Qualcomm Incorporated Methods and apparatus for spiking neural computation
US9256215B2 (en) 2012-07-27 2016-02-09 Brain Corporation Apparatus and methods for generalized state-dependent learning in spiking neuron networks
US9256823B2 (en) 2012-07-27 2016-02-09 Qualcomm Technologies Inc. Apparatus and methods for efficient updates in spiking neuron network

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
None
See also references of EP3111378A2

Also Published As

Publication number Publication date
WO2015130476A3 (en) 2015-10-22
CA2937945A1 (en) 2015-09-03
KR20160125967A (en) 2016-11-01
US9672464B2 (en) 2017-06-06
CN106068519B (en) 2018-12-18
US20150248607A1 (en) 2015-09-03
EP3111378A2 (en) 2017-01-04
CN106068519A (en) 2016-11-02
JP2017510890A (en) 2017-04-13

Similar Documents

Publication Publication Date Title
US9542643B2 (en) Efficient hardware implementation of spiking networks
US10339041B2 (en) Shared memory architecture for a neural simulator
US9672464B2 (en) Method and apparatus for efficient implementation of common neuron models
WO2015178977A2 (en) In situ neural network co-processing
WO2015020802A2 (en) Computed synapses for neuromorphic systems
WO2015142503A2 (en) Implementing a neural-network processor
WO2015053864A1 (en) Compiling network descriptions to multiple platforms
US9959499B2 (en) Methods and apparatus for implementation of group tags for neural models
WO2015167765A2 (en) Temporal spike encoding for temporal learning
EP3066619A1 (en) Implementing synaptic learning using replay in spiking neural networks
US20150278685A1 (en) Probabilistic representation of large sequences using spiking neural network
US20150046381A1 (en) Implementing delays between neurons in an artificial nervous system
US20150269479A1 (en) Conversion of neuron types to hardware
US20140310216A1 (en) Method for generating compact representations of spike timing-dependent plasticity curves
US9460384B2 (en) Effecting modulation by global scalar values in a spiking neural network
WO2015148210A2 (en) Plastic synapse management
EP3058517A1 (en) Dynamically assigning and examining synaptic delay
US9342782B2 (en) Stochastic delay plasticity
US9418332B2 (en) Post ghost plasticity
WO2014197175A2 (en) Efficient implementation of neural population diversity in neural system
EP3055814A2 (en) Method and apparatus to control and monitor neural model execution remotely

Legal Events

Date Code Title Description
DPE1 Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101)
ENP Entry into the national phase

Ref document number: 2937945

Country of ref document: CA

REEP Request for entry into the european phase

Ref document number: 2015707008

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2015707008

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 20167023030

Country of ref document: KR

Kind code of ref document: A

ENP Entry into the national phase

Ref document number: 2016554451

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 15707008

Country of ref document: EP

Kind code of ref document: A2

REG Reference to national code

Ref country code: BR

Ref legal event code: B01A

Ref document number: 112016019861

Country of ref document: BR

ENP Entry into the national phase

Ref document number: 112016019861

Country of ref document: BR

Kind code of ref document: A2

Effective date: 20160826