WO2014146721A1 - Bipolar double voltage cell and multilevel converter with such a cell - Google Patents

Bipolar double voltage cell and multilevel converter with such a cell Download PDF

Info

Publication number
WO2014146721A1
WO2014146721A1 PCT/EP2013/056101 EP2013056101W WO2014146721A1 WO 2014146721 A1 WO2014146721 A1 WO 2014146721A1 EP 2013056101 W EP2013056101 W EP 2013056101W WO 2014146721 A1 WO2014146721 A1 WO 2014146721A1
Authority
WO
WIPO (PCT)
Prior art keywords
cell
energy storage
switching units
storage element
voltage
Prior art date
Application number
PCT/EP2013/056101
Other languages
French (fr)
Inventor
Kalle ILVES
Original Assignee
Abb Ab
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Abb Ab filed Critical Abb Ab
Priority to US14/763,140 priority Critical patent/US9461557B2/en
Priority to PCT/EP2013/056101 priority patent/WO2014146721A1/en
Publication of WO2014146721A1 publication Critical patent/WO2014146721A1/en

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/483Converters with outputs that each can have more than two voltages levels
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/12Arrangements for reducing harmonics from ac input or output
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/02Conversion of ac power input into dc power output without possibility of reversal
    • H02M7/04Conversion of ac power input into dc power output without possibility of reversal by static converters
    • H02M7/06Conversion of ac power input into dc power output without possibility of reversal by static converters using discharge tubes without control electrode or semiconductor devices without control electrode
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/483Converters with outputs that each can have more than two voltages levels
    • H02M7/4835Converters with outputs that each can have more than two voltages levels comprising two or more cells, each including a switchable capacitor, the capacitors having a nominal charge voltage which corresponds to a given fraction of the input voltage, and the capacitors being selectively connected in series to determine the instantaneous output voltage
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J3/00Circuit arrangements for ac mains or ac distribution networks
    • H02J3/36Arrangements for transfer of electric power between ac networks via a high-tension dc link
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E60/00Enabling technologies; Technologies with a potential or indirect contribution to GHG emissions mitigation
    • Y02E60/60Arrangements for transfer of electric power between AC networks or generators via a high voltage DC link [HVCD]

Definitions

  • the present invention generally relates to converter cells. More particularly the present invention relates to a cell for use in a phase arm of a multilevel converter converting between alternating current (AC) and direct current (DC) as well as to such a multilevel converter .
  • AC alternating current
  • DC direct current
  • BACKGROUND Voltage source converters are of interest to use in a number of different power transmission environments. They may for instance be used as voltage source
  • HVDC high voltage direct current
  • alternating current power transmission systems such as flexible alternating current transmission system
  • FACTS Fluorescent Equivalent Analog to AC converters
  • Static VAR compensators In order to reduce harmonic distortion in the output of power electronic converters, where the output voltages can assume several discrete levels, so called
  • converters where a number of cascaded converter cells, each comprising a number of switching units and one or two energy storage units in the form of DC capacitor have been proposed. These converters are also known as chain-link converters. Converter cells in such a converter may for instance be of the half-bridge, full-bridge or clamped double cell type .
  • a half-bridge cell provides a unipolar voltage
  • a converter using full- bridge cells will be able to both block fault currents caused by DC faults and are able to provide bipolar voltage contributions.
  • each section comprises an energy storage element having a positive and a negative end and a pair of switching units in parallel with the energy storage element.
  • the junction between the switching units of a section furthermore provides a cell connection terminal.
  • a further switching unit connects the negative end of one of the energy storage elements with the positive end of the other energy storage element.
  • a description of the cell has also been made in WO 2011/067120. This type of cell is advantageous in that it has fewer components than the full-bridge cell and that it allows fault current limitation. However, the voltage
  • the modular multilevel converter is thus a promising topology for high-voltage high-power applications.
  • the cells can thus be seen as low-voltage ac-dc converters with capacitive energy storages.
  • capacitive energy storages are a driving factor of the size, weight, and cost of the converter. For this reason it is important to ensure that the stored energy in the converter is distributed as evenly among the cells as possible. During nominal operation, large amounts of energy is moved between the arms in the converter.
  • the present invention is directed towards providing cells that enable a reduction of the number of
  • This object is according to a first aspect achieved through a cell for use in a phase arm of a multilevel converter converting between alternating current (AC) and direct current (DC) .
  • the cell comprises
  • first group of series connected switching units which first group is connected in parallel with a first energy storage element, where a junction between a first and a second switching unit of the first group forms a first cell connection terminal, and
  • the object is according to a second aspect achieved by a multilevel converter configured to convert between alternating current (AC) and direct current (DC) .
  • the multilevel converter comprises
  • the present invention has a number of advantages. It provides a cell having low conduction losses because of a low number of components in the conduction path. The cell also provides a good fault current handling capability and has bipolar voltage contribution
  • fig. 1 schematically shows a multilevel converter connected between two poles
  • fig. 2 schematically shows the structure of a double voltage contribution cell that is used in the
  • fig. 3 shows a current path through the double voltage contribution cell in a first switching state
  • fig. 4 shows a current path through the double voltage contribution cell in a second switching state
  • fig. 5 shows a current path through the double voltage contribution cell in a third switching state
  • fig. 6 shows a current path through the double voltage contribution cell in a fourth switching state
  • fig. 7 shows a first fault current path through the double voltage contribution cell during fault current operation
  • fig. 8 shows a second fault current path through the double voltage contribution cell during fault current operation
  • fig. 9 shows a comparison of the performance of the converter cell in fig. 2 with three known converter cells
  • fig. 10 schematically shows the insertion of energy storage elements by a phase arm using the cells in fig. 2.
  • Fig. 1 shows a block schematic outlining an example of a voltage source converter 10, which may be provided as an interface between a direct current (DC) power system and an alternating current (AC) power system, such as an interface between AC and DC power transmission systems.
  • a DC power transmission system may be a High Voltage Direct Current (HVDC) power transmission system and an AC system may be a flexible alternating current transmission system (FACTS) .
  • the voltage source may be provided as an interface between a direct current (DC) power system and an alternating current (AC) power system, such as an interface between AC and DC power transmission systems.
  • a DC power transmission system may be a High Voltage Direct Current (HVDC) power transmission system and an AC system may be a flexible alternating current transmission system (FACTS) .
  • HVDC High Voltage Direct Current
  • FACTS flexible alternating current transmission system
  • converter 10 is a multilevel converter configured to convert between AC and DC. It here includes a group of branches in the form of phase legs connected in
  • phase legs PL1, PL2, PL3 in order to enable connection to a three-phase AC transmission system. It should however be realized that as an alternative there may be for instance only two phase legs.
  • Each phase leg PL1, PL2 and PL3 has a first and second end point. In a converter of the type depicted in fig. 1 the first end points of all the phase legs PL1, PL2 PL3 are connected to the first DC pole PI, while the second end points are connected to the second DC pole P2.
  • Each phase leg PL1, PL2, PL3 of the voltage source converter 10 further includes a lower and upper phase leg half, often denoted phase arm, and at the junction where the phase arms of a phase leg meet, there is provided an AC terminal.
  • a first phase leg PL1 having an upper phase arm and a lower phase arm
  • a second phase leg PL2 having an upper phase arm and a lower phase arm
  • a third phase leg PL3 having an upper phase arm and a lower phase arm.
  • first AC terminal AC1 At the junction between the upper and lower phase arms of the first phase leg PL1 there is provided a first AC terminal AC1, at the junction between the upper and lower phase arms of the second phase leg PL2 there is provided a second AC terminal AC2 and at the junction between the upper and lower phase arms of the third phase leg PL3 there is provided a third AC terminal AC3.
  • Each AC terminal AC1, AC2, AC3 is here connected to the
  • each phase arm furthermore includes one current limiting inductor Lul, Lu2, Lu3, Lll, L12, and L13 connected to the corresponding DC pole PI and P2.
  • Each phase arm furthermore includes a number of cells .
  • the voltage source converter 10 in fig. 1 is only one example of a multilevel converter where the invention may be used. It is for instance possible to provide the three phase legs in series with each other between the two poles, where these then make up a first set of phase legs. It is then possible to provide a second set of series-connected phase legs in parallel with the first set. In this case the midpoints of the phase legs of the first set forms primary AC terminals and the midpoints of the phase legs of the second set forms secondary AC terminals for the three phases.
  • Yet another realization of a multilevel converter is a static VAR compensator.
  • the phase arms of the voltage source converter 10 in the example in fig. 1 comprise cells.
  • a cell is a unit that may be switched for providing a voltage that contributes to the voltage on the corresponding AC terminal.
  • a cell then comprises one or more energy storage elements, for instance in the form of
  • capacitors, and the cell may be switched to provide a voltage contribution corresponding to the voltage of the energy storage element or a zero voltage
  • each cell comprises switching units, such as pairs of transistors with antiparallel diodes.
  • switching units such as pairs of transistors with antiparallel diodes.
  • the cells are with advantage connected in series or in cascade in a phase arm.
  • the upper phase arm of the first phase leg PL1 includes five cells Clul, C2ul, C3ul, C4ul and C5ul
  • the lower phase arm of the first phase leg PL1 includes five cells Clll, C211, C311, C411 and C511.
  • the upper phase arm of the second phase leg PL2 includes five cells Clu2, C2u2, C3u2, C4u2 and C5u2, while the lower phase arm of the second phase leg PL2 includes five cells C112, C212, C312, C412 and C512.
  • the upper phase arm of the third phase leg PL3 includes five cells Clu3, C2u3, C3u3, C4u3 and C5u3 while the lower phase arm of the third phase leg PL3 includes five cells C113, C213, C313, C413 and C513.
  • the number of cells provided in fig. 1 is only an example. It therefore has to be stressed that the number of cells in a phase arm may vary. It is often favorable to have many more cells in each phase arm, especially in HVDC applications. A phase arm may for instance comprise hundreds of cells. There may however also be fewer.
  • Control of each cell in a phase arm is normally done through providing the cell with a control signal directed towards controlling the contribution of that cell to meeting a reference voltage.
  • the reference voltage may be provided for obtaining a waveform on the AC terminal of a phase leg, for instance a sine wave. In order to control the cells there is therefore a control unit 12.
  • the control unit 12 is provided for controlling all the phase arms of the converter. However, in order to simplify the figure only the control of the upper phase arm of the first phase leg PL is indicated in fig. 1.
  • phase arms are controlled in a similar manner in order to form output waveforms on the three AC terminals AC1, AC2 and AC3.
  • the first DC pole PI furthermore has a first potential +DC that may be positive, while the second DC pole P2 has a second potential -DC that may be negative.
  • the first pole PI may therefore also be termed a positive pole, while the second pole P2 may be termed negative pole .
  • inductors are optional.
  • the modular multilevel converter is a promising
  • the cells are low-voltage ac-dc converters with capacitive energy storage
  • capacitive energy storage elements are a driving factor of the size, weight, and cost of the converter .
  • the cells used in the converter 10 are of the previously mentioned half-bridge, full-bridge and clamped double cell types. However, they all have some shortcomings.
  • the half-bridge cell has the advantage that it requires the least number of semiconductors. However, it is unable to block fault currents due to DC faults and to provide bipolar voltage contributions.
  • the full-bridge cell may appear as a
  • the full-bridge cell is bipolar in that it is able to insert both positive and negative voltages, which makes it possible to operate the converter with modulation indices above unity.
  • a disadvantage with the full-bridge cell is, however, that it requires twice the number of semiconductors compared to the half-bridge cell.
  • the double-clamped cell makes an attractive choice.
  • the combined power rating of the semiconductors is lower compared to the full-bridge cell but is still able to block both positive and negative currents.
  • the double-clamped cell can, however, not insert negative voltages, which means that the amplitude of the
  • contribution ability is to ensure that energy stored in the converter is distributed as evenly among the phase arms as possible. During nominal operation, large amounts of energy is moved between the phase arms in the converter. These energy oscillations can, however, be reduced or even eliminated if cells that can insert a negative voltage are used.
  • An embodiment of the invention therefore provides a new cell type to be used in a multilevel converter.
  • a multilevel converter comprising at least one such new cell is provided.
  • Fig. 2 shows a double voltage contribution cell DVC that is used in the converter 10.
  • the cell is designated as a double voltage contribution cell, because it is a cell with the ability to provide two energy storage element voltages for contributing to the forming of an AC voltage on an AC terminal of a phase leg. It thus has two energy storage elements that are used in the cell in order to provide voltages for the converter.
  • the voltage contributions of the cell can furthermore be bipolar, i.e. both positive and negative. The cell may therefore also be termed bipolar double voltage contribution cell.
  • the cell DVC comprises a first section SEC1 comprising a first energy storage element CI, here in the form of a first capacitor CI, which is connected in parallel with a first group of switching units.
  • This first energy storage element CI provides a voltage Udm, and therefore has a positive and negative end, where the positive end has a higher potential than the negative end.
  • the first group includes two series-connected switching units SW1 and SW2 (shown as dashed boxes) . These two switching units SW1 and SW2 may be realized in the form of a switching element, which may be an IGBT (Insulated Gate Bipolar Transistor) transistor, together with an anti-parallel unidirectional
  • IGBT Insulated Gate Bipolar Transistor
  • the first switching unit SW1 is therefore provided as a first transistor Tl with a first anti-parallel diode Dl .
  • the first diode Dl is connected between the emitter and collector of the transistor Tl and has a direction of conductivity from the emitter to the collector as well as towards the positive end of the first energy storage element CI.
  • the second switching unit SW2 is provided as a second transistor T2 with a second anti- parallel diode D2.
  • the second diode D2 is connected in the same way in relation to the first energy storage element CI as the first diode Dl, i.e. conducts current towards the positive end of the first energy storage element CI.
  • the first switching unit SW1 is furthermore connected to the positive end of the first energy storage element CI, while the second switching unit SW2 is connected to the negative end of the first energy storage element C2.
  • the second section comprises a second group of switching units connected in series with each other.
  • This second group of switching units is connected in parallel with a second energy storage element C2.
  • the second group includes a third switching unit SW3 and a fourth switching unit SW4. Also these may be realized in the form of a switching element, which may be an IGBT (Insulated Gate Bipolar Transistor) transistor, together with an anti-parallel unidirectional
  • the third switching unit SW3 is in this case provided through a third transistor T3 with anti-parallel third diode D3 and the fourth switching unit SW4 is provided through a fourth transistor T4 with fourth anti-parallel diode D4.
  • this second energy storage element C2 provides a voltage Udm, with advantage the same voltage as the first energy storage element, and therefore has a positive and negative end, where the positive end has a higher potential than the negative end.
  • the fourth switching unit SW4 is in this case connected to the negative end of the second energy storage element C2, while the third switching unit SW3 is connected to the positive end of the second energy storage element C2.
  • the current conducting direction of both diodes D3 and D4 is towards the positive end of the second energy storage element C2.
  • This interconnecting section ISEC comprises a third group of series-connected switching units, which group comprises a fifth, sixth and seventh switching unit SW5, SW6 and SW7. Also these may be realized in the form of a switching element, which may be an IGBT (Insulated Gate Bipolar Transistor) transistor, together with an anti-parallel unidirectional
  • the fifth switching unit SW5 is in this case provided through a fifth transistor T5 with anti-parallel fifth diode D5
  • the sixth switching unit SW6 is provided through a sixth transistor T6 with anti-parallel sixth diode D6
  • the seventh switching unit SW7 is provided through a seventh transistor T7 with anti-parallel seventh diode D7.
  • the fifth, sixth and seventh switching units SW5, SW6 and SW7 thereby form a string or a branch, which branch or string stretches from the positive end of the first energy storage element CI to the negative end of the second energy storage element C2. This means that a first end of the third group of switching units, i.e.
  • a first end of the string or branch is connected to the positive end of the first energy storage element CI, while a second end of the third group of switching units, i.e. a second end of the string or branch, is connected to the negative end of the second energy storage element C2.
  • the fifth and sixth switching units SW5 and SW6 are furthermore connected in parallel with the first energy storage element CI and the sixth and seventh energy storage elements SW6 and SW7 are at the same time connected in parallel with the second energy storage element C2. This means that the junction between the fifth and sixth switching units SW5 and SW6 is
  • the diodes D5, D6 and D7 of the interconnecting section ISEC all have a direction of current conduction towards the positive end of the first energy storage element CI .
  • This cell DVC comprises a first cell connection
  • the first cell connection terminal TEDVCl provides a connection to a junction between the first and the second switching units SW1 and SW2, while the second cell connection terminal TEDVC2 provides a connection to a junction between the third and fourth switching units SW3 and SW4.
  • the junction between the first and the second switching units SW1 and SW2 thus provides or forms the first cell connection terminal TEDVCl and the junction between the third and fourth switching units SW3 and SW4 provides or forms the second cell connection terminal TEDVC2.
  • the first cell connection terminal TEDVCl may face the first pole and thereby couple the cell to the first pole, while the second cell connection terminal TEDVC2 may face the AC terminal of the phase leg and thereby couple the cell to this AC terminal. If being connected in the negative phase arm, the second cell connection terminal TEDVC2 may face the second pole and thereby couple the cell to the second pole, while the first cell
  • connection terminal TEDVC1 may face the AC terminal of the phase leg, and thereby couple the cell to this AC terminal.
  • This type of connection is a preferred connection of the cell into a phase arm.
  • couple or coupling is intended to indicate that more components, such as more cells and inductors, may be connected between the pole and the cell, while the expression connect or connecting is intended to indicate a direct connection between two components such as two cells.
  • the cell DVC has a number of operational states, in order to be employed in the forming of an AC voltage on the AC terminal of a phase leg. Four of these states may be preferred.
  • the switching units of the double voltage contribution cell are thus controllable to provide a number of AC voltage contribution states when operated in a voltage forming operating mode.
  • the cell DVC provides a voltage contribution based on both the first and the second energy storage elements CI and C2 and more particularly a voltage contribution that is a sum of the voltages provided by the first and second energy storage
  • the first state is a first type of voltage contribution state, which is a positive voltage contribution state.
  • the voltage contribution of the first state is thus positive and in this case provided as a voltage contribution of +2Udm.
  • the first, fourth and sixth switching units SW1, SW4 and SW6 are on while the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are off. More particularly, the first, fourth and sixth switching elements Tl, T4 and T6 of the first, fourth and sixth switching units SW1, SW4 and SW6 are on while the second, third, fifth and seventh switching elements T2, T3, T5 and T7 of the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are off.
  • Fig. 3 shows a current path between the first and the second cell connection terminal in this first state. As can be seen in fig. 3, this state causes the first and second energy storage elements CI and C2 to be
  • a second voltage contribution state S2 which is also a state of the first type
  • the cell DVC also provides a voltage contribution of both the first and the second energy storage elements CI and C2.
  • the voltage contribution is a voltage contribution caused by the first energy storage element CI being connected in parallel with the second energy storage element C2.
  • this voltage contribution of the second state is a positive voltage contribution and is obtained when the first, fourth, fifth and seventh switching units SW1, SW4, SW5 and SW7 are on while the second, third and sixth switching units SW2, SW3 and SW6 are off.
  • the second state is more particularly obtained when the first, fourth, fifth and seventh switching elements Tl, T4, T5 and T7 of the first, fourth, fifth and seventh switching units SW1, SW4, SW5 and SW7 are on while the second, third and sixth switching elements T2, T3 and T6 of the second, third and sixth switching units SW2, SW3 and SW6 are off.
  • Fig. 4 shows a current path between the first and the second cell connection terminal in this second state. As can be seen in fig.
  • this state causes the first and second energy storage elements CI and C2 to be connected in parallel between the first and second cell connection terminals TEDVC1 and TEDVC2, with the first orientation, here through the positive ends of the energy storage elements CI and C2 being connected to the first cell connection terminal TEDVC1 and the negative ends of the energy storage elements CI and C2 connected to the second cell connection terminal
  • the second state provides an intermediate voltage level of +Udm.
  • the second state also ensures that the charge of the cell is distributed evenly between the two capacitors, which improves the
  • the second, third and sixth switching units SW2, SW3 and SW6 are on, while the first, fourth, fifth and seventh
  • the third state is more particularly obtained when the second, third and sixth switching elements T2, T3 and T6 of the second, third and sixth switching units SW2, SW3 and SW6 are on, while the first, fourth, fifth and seventh switching elements Tl, T4, T5 and T7 of the first, fourth, fifth and seventh switching units SW1, SW4, SW5 and SW7 are off.
  • Fig. 5 shows a current path between the first and the second cell connection terminal in this third state. As can be seen in fig. 5, this state causes the first and second cell connection terminals to be interconnected at the same potential. Both of the capacitors CI and C2 are thus bypassed in this state. Also in this state a current passing through the cell only passes three semiconductors.
  • a fourth state S4 provides, just as the second state, a voltage contribution of both the first and the second energy storage elements CI and C2 caused by the first energy storage element CI being connected in parallel with the second energy storage element C2.
  • this voltage contribution of the fourth state is a second type of voltage contribution state providing a second type of voltage contribution that is a negative voltage contribution.
  • the voltage contribution is in this case a voltage contribution of -Udm and is obtained when the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are on, while the first, fourth, and sixth switching units SW1, SW4 and SW6 are off.
  • the fourth state is more particularly obtained when the second, third, fifth and seventh switching elements T2, T3, T5 and T7 of the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are on, while the first, fourth, and sixth switching elements Tl, T4 and T6 of the first, fourth and sixth switching units SW1, SW4 and SW6 are off.
  • Fig. 6 shows a current path between the first and the second cell connection terminal in this fourth state. As can be seen in fig.
  • this state is thus caused by the first and second energy storage elements CI C2 being connected in parallel between the first and second cell connection terminals TEDVCl and TEDVC2, with the negative ends of the energy storage elements CI and C2 connected to the first cell connection terminal TEDVCl and the positive ends of the energy storage elements CI and C2 connected to the second cell connection terminal TEDVC2.
  • the switching units are thus controllable to connect the energy storage elements between the first and second cell connection terminals with a second orientation, which is with the negative end facing the first cell connection terminal and the positive end facing the second cell connection terminal.
  • this second orientation is an orientation that is the opposite of the first orientation.
  • the switching units SW5 and SW7 are conducting in parallel also when the negative voltage level is used. This means that the current rating of SW5 and SW7 is only half of the arm current.
  • the devices in the double voltage contribution cell DVC corresponds to 6 full switches rated for the arm current.
  • a current passing through the cell also here only passes three semiconductors.
  • the different switching units may have different switching frequencies.
  • the switching frequency of SW5, SW6, and SW7 will be twice as high compared to SWl, SW2, SW3 and SW7.
  • bipolar devices such as IGBTs this could possibly be disadvantageous.
  • SiC-devices i.e. devices of Silicon Carbide, where the switching frequency is not so critical .
  • Fig. 7 shows a first fault current path through the double voltage contribution cell during fault current operation
  • fig. 8 shows a second fault current path through the double voltage contribution cell during fault current operation.
  • fault current operation FCO all the switching elements Tl, T2, T3, T4, T5, T6 and T7 of all the sections SEC1, SEC2 and ISEC are turned off. They are thus turned off if a fault current due to a DC fault runs through the phase arm, where a DC fault may be a pole-to-pole fault or a pole-to-ground fault. That is, when a failure occurs, all of the switching units are turned off.
  • a fault current enters the first cell connection terminal TEDVC1, as can be seen in fig. 7, it will then run via the first diode Dl of the first switching unit SW1, through the first energy storage element CI, through the sixth diode D6 of the sixth switching unit SW6, through the second energy storage element C2, through the fourth diode D4 of the fourth switching unit SW4 and out from the cell DVC via the second cell connection terminal TEDVC2. It can in this way be observed that the cell inserts the energy storage elements CI and C2 in series in the fault current path, which provides a fault current limitation. A positive current will thus be conducted through the diodes in such a way that the capacitors appear to be series connected.
  • a fault current enters the second cell connection terminal TEDVC2, as can be seen in fig. 8, it will then run via the third diode D3 of the third switching unit SW3 in parallel over the first and second energy storage elements CI and C2 via the fifth and seventh diodes D5 and D7 of the fifth and seventh switching units SW5 and SW7 through the second diode D2 of the second switching unit SW2 and out from the cell DVC via the first cell connection terminal TEDVC1. It can in this way be observed that the cell inserts the two energy storage elements in parallel in the fault current path, which likewise provides a fault current limitation. A negative current will in a similar manner be directed through the diodes in such a way that the current is charging the capacitors CI and C2 as if they were connected in parallel.
  • the proposed cell requires more semiconductors than the double-clamped cell. However, if the preferred
  • the double voltage contribution cell may be considered to be an extension of the double-clamped cell. This makes the double voltage contribution cell into a 4- level cell, with two positive voltage levels, one zero voltage level, and one negative voltage level.
  • the variations in the capacitor voltages should be taken into account.
  • the control of the alternating voltage is straightforward and can easily be performed if the control unit 12 is a feed-forward controller. It is also possible to control the time average of the capacitor voltages.
  • the sum of the capacitor voltages in each arm should, however, always be higher than the requested voltage that should be inserted in the corresponding arm.
  • the sum of the capacitor voltages in the upper arm may be denoted v u and may also be referred to as the available voltage in the upper arm.
  • the sum of the capacitor voltages in the lower arm may be denoted and may be referred to as the available voltage in the lower arm.
  • V l The peak-value of the inserted voltage is referred to as V l and is given by
  • V, ⁇ V d +V, (1)
  • V d is the pole-to-pole voltage of the dc link
  • V s is the peak value of the alternating voltage at the AC terminal.
  • the voltage V s can be related to V d as
  • the semiconductors must be rated for the peak value of the current that is flowing through each arm.
  • the arm currents can be considered to be sum of an alternating component related to the AC side and a circulating component flowing between the DC poles. As it is possible to control the circulating current, it can be assumed that the circulating current is a direct current.
  • the peak-value of the arm currents can then be expressed as where 7 d is the circulating current and I s is the peak value of the AC side current.
  • the direct current I d can be expressed as a function of the modulation index and the amplitude of the alternating current s fflCOs((p) (5)
  • the combined power rating of the semiconductors can be expressed in relation to the power transfer capability of the converter. Assuming a sinusoidal voltage at the AC terminal, the apparent power transfer per each phase leg can be expressed as
  • the combined power rating of the semiconductors can be found by first calculating the power rating of each arm and then multiplying the results with the number of semiconductors per capacitor.
  • the power rating of one arm can be expressed as
  • the power rating per transferred MVA is found by dividing P arm in (10) with S ph n (8). Accordingly,
  • the dimensioning case is when cos((p) is equal to 1.
  • the combined power rating of the semiconductors can be compared between the different implementations by multiplying P arm with the number of equally rated semiconductors, i.e. switching units, per arm. That is, for the half-bridge arm is multiplied by 2, for the full-bridge arm is multiplied by 4, for the double-clamped cell P arm i-S multiplied by 2.75, and for the double voltage contribution cell P arm i-S multiplied by 3.
  • the normalized values of the combined power rating of the semiconductors are shown as functions of the modulation index in Fig. 9. Fig.
  • FIG. 9 shows the combined power rating 14 of a half-bridge cell, the combined power rating 16 of a clamped double-cell, the combined power rating 18 of a double voltage cell and the combined power rating 20 of a full-bridge cell.
  • PSCAD/EMTDC Power System Computer Aided Design/Electromagnetic Transients including DC
  • one phase leg may be simulated with 4 double voltage contribution cells per arm. As every double voltage contribution cell has two capacitors, this means that each arm can generate a 9- level voltage waveform.
  • the modulation index was chosen to be The reason for this is that at this
  • the differential mode component in the arm energies is canceled out at active power transfer which minimizes the energy variations.
  • the load was considered to be a passive resistive- capacitive load.
  • the reactive power generated by the load capacitor matched exactly the reactive power consumption of the arm inductors.
  • the load was chosen in this way in order to fully illustrate the
  • the amplitude of the alternating voltage was 10.7 kV, and the amplitude of the alternating current was 2.67 kA. Consequently, 14.3 MVA was transferred to the load.
  • the cell capacitors were 3.3 mF dc-capacitors with a nominal voltage of 2.45 kV. This means that the nominal energy storage to power transfer ratio was 11.2 kJ/MVA.
  • Fig. 10 shows the number of inserted capacitors in the upper arm as a function of time t in seconds s. A negative number indicates that capacitors are
  • the double voltage contribution cell makes it possible to operate the converter with a modulation index that is higher than unity which has a significant impact on the energy variations in the converter arms.
  • An evenly distributed energy in a multilevel converter is of interest because this allows the size of the capacitors to be lowered.
  • One first type of balancing involves distributing the energy as evenly as possible between the upper and lower phase arms of a phase leg.
  • a second type of balancing involves distributing the energy as evenly as possible between the cells in each phase arm.
  • the balance between the phase arms is influenced by the modulation index, where a modulation index above 1 provides a significant improvement of the balance.
  • a modulation index above 1 is only possible with cells able to provide negative voltages. It can thus be seen that the ability of the double voltage contribution cell to provide negative voltage contributions is measure that improves the first type of balancing.
  • DC voltage may vary in certain applications. Also this may require cells with the ability to provide negative voltage contributions.
  • Embodiments of the invention are thus able to provide a number of advantages, such as: a cell that enables the provision of a converter with a lower number of components than a converter based on the full-bridge cell,
  • the switching elements were for instance exemplified as being IGBTs. It should however be realized that other types of transistors may be used, like Field Effect Transistors (FET) . Furthermore a switching unit may also be realized in the form of a Reverse Conduction IGBT (RC-IGBT) or a Bi-mode IGBT (BIGT) . For this reason it should also be realized that a switching element and anti-parallel unidirectional conducting element may be provided as separate components or circuits as well as separate functions within a

Abstract

A multilevel converter cell (DVC) comprises a first section (SEC1) with a first group of series connected switching units in parallel with a first energy storage element (C1), where a junction between a first and a second switching unit (SW1, SW2) forms one cell connection terminal (TEDVC1), a second section (SEC2) with a second group of series connected switching units in parallel with a second energy storage element (C2), where a junction between a third and a fourth switching unit (SW3, SW4) forms another cell connection terminal (TEDVC2), and an interconnecting section (ISEC) with a third group of series-connected switching units comprising a fifth, sixth and seventh switching unit (SW5, SW6, SW7), with the fifth and sixth switching units (SW5, SW6) connected in parallel with the first energy storage element and the sixth and seventh switching units (SW6, SW7) connected in parallel with the second energy storage element (C2).

Description

BIPOLAR DOUBLE VOLTAGE CELL AND MULTILEVEL CONVERTER WITH SUCH A CELL
FIELD OF INVENTION
The present invention generally relates to converter cells. More particularly the present invention relates to a cell for use in a phase arm of a multilevel converter converting between alternating current (AC) and direct current (DC) as well as to such a multilevel converter .
BACKGROUND Voltage source converters are of interest to use in a number of different power transmission environments. They may for instance be used as voltage source
converters in direct current power transmission systems such as high voltage direct current (HVDC) and
alternating current power transmission systems, such as flexible alternating current transmission system
(FACTS) . They may also be used as reactive compensation circuits such as Static VAR compensators. In order to reduce harmonic distortion in the output of power electronic converters, where the output voltages can assume several discrete levels, so called
multilevel converters have been proposed. In
particular, converters where a number of cascaded converter cells, each comprising a number of switching units and one or two energy storage units in the form of DC capacitor have been proposed. These converters are also known as chain-link converters. Converter cells in such a converter may for instance be of the half-bridge, full-bridge or clamped double cell type .
A half-bridge cell provides a unipolar voltage
contribution to the converter and offers the simplest structure of the chain link converter. This type is described by Marquardt, ' ew Concept for high voltage- Modular multilevel converter', IEEE 2004 and A.
Lesnicar, R. Marquardt, "A new modular voltage source inverter topology", EPE 2003. This module is effective in that the number of components is low. However, there are a few problems with the half-bridge topology in that the fault current blocking ability in the case of a DC fault, such as a DC pole-to-pole or a DC pole-to-ground fault, is limited and that it is unable to provide bipolar voltage contributions.
One way to address this is through the use of full- bridge cells. This type of cell is for instance
described in WO 2011/012174. A converter using full- bridge cells will be able to both block fault currents caused by DC faults and are able to provide bipolar voltage contributions.
However, the use of full-bridge cells doubles the number of components compared with a half-bridge cell.
One way to reduce the number of components is through the use of clamped double cells or clamp-double
submodules. These cells have two sections, where each section comprises an energy storage element having a positive and a negative end and a pair of switching units in parallel with the energy storage element. The junction between the switching units of a section furthermore provides a cell connection terminal. A further switching unit connects the negative end of one of the energy storage elements with the positive end of the other energy storage element. There are also two clamping diodes, one between the positive ends of both energy storage elements and one between the negative ends of the two energy storage elements. A description of the cell has also been made in WO 2011/067120. This type of cell is advantageous in that it has fewer components than the full-bridge cell and that it allows fault current limitation. However, the voltage
contributions are also unipolar.
The modular multilevel converter is thus a promising topology for high-voltage high-power applications. By the series-connection of cells it can generate high- quality voltage waveforms with low harmonic distortion at low switching frequencies. The cells can thus be seen as low-voltage ac-dc converters with capacitive energy storages. These capacitive energy storages are a driving factor of the size, weight, and cost of the converter. For this reason it is important to ensure that the stored energy in the converter is distributed as evenly among the cells as possible. During nominal operation, large amounts of energy is moved between the arms in the converter.
It would therefore be of interest to obtain a cell requiring a lower number of components in the conduction path than the full-bridge cell, while still having the ability to provide bipolar voltage
contributions and fault current blocking. SUMMARY OF THE INVENTION
The present invention is directed towards providing cells that enable a reduction of the number of
components in a multilevel converter to be made
combined with providing fault current limitation and bipolar voltage contribution capability.
This object is according to a first aspect achieved through a cell for use in a phase arm of a multilevel converter converting between alternating current (AC) and direct current (DC) . The cell comprises
a first section with
a first group of series connected switching units, which first group is connected in parallel with a first energy storage element, where a junction between a first and a second switching unit of the first group forms a first cell connection terminal, and
a second section with
a second group of series connected switching units, which second group is connected in parallel with a second energy storage element, where a junction between a third and a fourth switching unit of the second group forms a second cell connection terminal, and an interconnecting section interconnecting the first and the second sections and comprising a third group of series-connected switching units, which third group comprises a fifth, sixth and seventh switching unit, where the fifth and sixth switching units are connected in parallel with the first energy storage element and the sixth and seventh switching units are connected in parallel with the second energy storage element. The object is according to a second aspect achieved by a multilevel converter configured to convert between alternating current (AC) and direct current (DC) . The multilevel converter comprises
at least one phase arm with a number of cells between a DC pole and an AC terminal, where the cells comprise at least one cell according to the first aspect.
The present invention has a number of advantages. It provides a cell having low conduction losses because of a low number of components in the conduction path. The cell also provides a good fault current handling capability and has bipolar voltage contribution
ability. All this functionality is obtained with a low number of components.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention will in the following be
described with reference being made to the accompanying drawings, where fig. 1 schematically shows a multilevel converter connected between two poles, fig. 2 schematically shows the structure of a double voltage contribution cell that is used in the
converter,
fig. 3 shows a current path through the double voltage contribution cell in a first switching state,
fig. 4 shows a current path through the double voltage contribution cell in a second switching state,
fig. 5 shows a current path through the double voltage contribution cell in a third switching state,
fig. 6 shows a current path through the double voltage contribution cell in a fourth switching state,
fig. 7 shows a first fault current path through the double voltage contribution cell during fault current operation,
fig. 8 shows a second fault current path through the double voltage contribution cell during fault current operation,
fig. 9 shows a comparison of the performance of the converter cell in fig. 2 with three known converter cells, and
fig. 10 schematically shows the insertion of energy storage elements by a phase arm using the cells in fig. 2. DETAILED DESCRIPTION OF THE INVENTION
In the following, a detailed description of preferred embodiments of the invention will be given. Fig. 1 shows a block schematic outlining an example of a voltage source converter 10, which may be provided as an interface between a direct current (DC) power system and an alternating current (AC) power system, such as an interface between AC and DC power transmission systems. A DC power transmission system may be a High Voltage Direct Current (HVDC) power transmission system and an AC system may be a flexible alternating current transmission system (FACTS) . The voltage source
converter 10 is a multilevel converter configured to convert between AC and DC. It here includes a group of branches in the form of phase legs connected in
parallel between two DC poles PI and P2 for connection to the DC transmission system. In the example given here there are three such branches or phase legs PL1, PL2, PL3 in order to enable connection to a three-phase AC transmission system. It should however be realized that as an alternative there may be for instance only two phase legs. Each phase leg PL1, PL2 and PL3 has a first and second end point. In a converter of the type depicted in fig. 1 the first end points of all the phase legs PL1, PL2 PL3 are connected to the first DC pole PI, while the second end points are connected to the second DC pole P2.
Each phase leg PL1, PL2, PL3 of the voltage source converter 10 further includes a lower and upper phase leg half, often denoted phase arm, and at the junction where the phase arms of a phase leg meet, there is provided an AC terminal. In the exemplifying voltage source converter 10 there is here a first phase leg PL1 having an upper phase arm and a lower phase arm, a second phase leg PL2 having an upper phase arm and a lower phase arm and a third phase leg PL3 having an upper phase arm and a lower phase arm. At the junction between the upper and lower phase arms of the first phase leg PL1 there is provided a first AC terminal AC1, at the junction between the upper and lower phase arms of the second phase leg PL2 there is provided a second AC terminal AC2 and at the junction between the upper and lower phase arms of the third phase leg PL3 there is provided a third AC terminal AC3. Each AC terminal AC1, AC2, AC3 is here connected to the
corresponding phase leg via a respective inductor LAC1, LAC2, LAC3. Here each phase arm furthermore includes one current limiting inductor Lul, Lu2, Lu3, Lll, L12, and L13 connected to the corresponding DC pole PI and P2. Each phase arm furthermore includes a number of cells .
As mentioned above, the voltage source converter 10 in fig. 1 is only one example of a multilevel converter where the invention may be used. It is for instance possible to provide the three phase legs in series with each other between the two poles, where these then make up a first set of phase legs. It is then possible to provide a second set of series-connected phase legs in parallel with the first set. In this case the midpoints of the phase legs of the first set forms primary AC terminals and the midpoints of the phase legs of the second set forms secondary AC terminals for the three phases.
Yet another realization of a multilevel converter is a static VAR compensator.
The phase arms of the voltage source converter 10 in the example in fig. 1 comprise cells. A cell is a unit that may be switched for providing a voltage that contributes to the voltage on the corresponding AC terminal. A cell then comprises one or more energy storage elements, for instance in the form of
capacitors, and the cell may be switched to provide a voltage contribution corresponding to the voltage of the energy storage element or a zero voltage
contribution. In order to perform the switching each cell comprises switching units, such as pairs of transistors with antiparallel diodes. When more than one energy storage element is included in a cell it is possible with even further voltage contributions.
The cells are with advantage connected in series or in cascade in a phase arm.
In the example given in fig. 1 there are five series- connected or cascaded cells in each phase arm. Thus the upper phase arm of the first phase leg PL1 includes five cells Clul, C2ul, C3ul, C4ul and C5ul, while the lower phase arm of the first phase leg PL1 includes five cells Clll, C211, C311, C411 and C511. In a similar fashion the upper phase arm of the second phase leg PL2 includes five cells Clu2, C2u2, C3u2, C4u2 and C5u2, while the lower phase arm of the second phase leg PL2 includes five cells C112, C212, C312, C412 and C512. Finally the upper phase arm of the third phase leg PL3 includes five cells Clu3, C2u3, C3u3, C4u3 and C5u3 while the lower phase arm of the third phase leg PL3 includes five cells C113, C213, C313, C413 and C513. The number of cells provided in fig. 1 is only an example. It therefore has to be stressed that the number of cells in a phase arm may vary. It is often favorable to have many more cells in each phase arm, especially in HVDC applications. A phase arm may for instance comprise hundreds of cells. There may however also be fewer.
Control of each cell in a phase arm is normally done through providing the cell with a control signal directed towards controlling the contribution of that cell to meeting a reference voltage. The reference voltage may be provided for obtaining a waveform on the AC terminal of a phase leg, for instance a sine wave. In order to control the cells there is therefore a control unit 12.
The control unit 12 is provided for controlling all the phase arms of the converter. However, in order to simplify the figure only the control of the upper phase arm of the first phase leg PL is indicated in fig. 1.
The other phase arms are controlled in a similar manner in order to form output waveforms on the three AC terminals AC1, AC2 and AC3.
The first DC pole PI furthermore has a first potential +DC that may be positive, while the second DC pole P2 has a second potential -DC that may be negative. The first pole PI may therefore also be termed a positive pole, while the second pole P2 may be termed negative pole .
It should also be realized that the inductors are optional.
The modular multilevel converter is a promising
topology for high-voltage high-power applications. By the series-connection of cells it can generate high- quality voltage waveforms with low harmonic distortion at low switching frequencies. The cells are low-voltage ac-dc converters with capacitive energy storage
elements. These capacitive energy storage elements are a driving factor of the size, weight, and cost of the converter .
Traditionally, the cells used in the converter 10 are of the previously mentioned half-bridge, full-bridge and clamped double cell types. However, they all have some shortcomings.
The half-bridge cell has the advantage that it requires the least number of semiconductors. However, it is unable to block fault currents due to DC faults and to provide bipolar voltage contributions.
Therefore, the full-bridge cell may appear as a
suitable alternative as it can block both positive and negative voltages. The full-bridge cell is bipolar in that it is able to insert both positive and negative voltages, which makes it possible to operate the converter with modulation indices above unity. A disadvantage with the full-bridge cell is, however, that it requires twice the number of semiconductors compared to the half-bridge cell.
This makes the double-clamped cell an attractive choice. The combined power rating of the semiconductors is lower compared to the full-bridge cell but is still able to block both positive and negative currents. The double-clamped cell can, however, not insert negative voltages, which means that the amplitude of the
alternating voltage will be limited by the dc-link voltage . One reason for wanting to have bipolar voltage
contribution ability is to ensure that energy stored in the converter is distributed as evenly among the phase arms as possible. During nominal operation, large amounts of energy is moved between the phase arms in the converter. These energy oscillations can, however, be reduced or even eliminated if cells that can insert a negative voltage are used.
By means of embodiments described herein it is possible to target three of the aforementioned problems at the same time. That is, dc-short circuit limitation, capacitor voltage balancing, and the possibility to insert negative voltages which can reduce the size of the cell capacitors by increasing the modulation index above unity.
An embodiment of the invention therefore provides a new cell type to be used in a multilevel converter.
According to another embodiment a multilevel converter comprising at least one such new cell is provided.
By using the new type of cell, the energy variations, and thus the size of the capacitors, can be
significantly reduced.
Fig. 2 shows a double voltage contribution cell DVC that is used in the converter 10. The cell is designated as a double voltage contribution cell, because it is a cell with the ability to provide two energy storage element voltages for contributing to the forming of an AC voltage on an AC terminal of a phase leg. It thus has two energy storage elements that are used in the cell in order to provide voltages for the converter. The voltage contributions of the cell can furthermore be bipolar, i.e. both positive and negative. The cell may therefore also be termed bipolar double voltage contribution cell.
The cell DVC comprises a first section SEC1 comprising a first energy storage element CI, here in the form of a first capacitor CI, which is connected in parallel with a first group of switching units. This first energy storage element CI provides a voltage Udm, and therefore has a positive and negative end, where the positive end has a higher potential than the negative end. The first group includes two series-connected switching units SW1 and SW2 (shown as dashed boxes) . These two switching units SW1 and SW2 may be realized in the form of a switching element, which may be an IGBT (Insulated Gate Bipolar Transistor) transistor, together with an anti-parallel unidirectional
conducting element, such as a diode or a part of a circuit or component acting as a diode. In fig. 2 the first switching unit SW1 is therefore provided as a first transistor Tl with a first anti-parallel diode Dl . The first diode Dl is connected between the emitter and collector of the transistor Tl and has a direction of conductivity from the emitter to the collector as well as towards the positive end of the first energy storage element CI. The second switching unit SW2 is provided as a second transistor T2 with a second anti- parallel diode D2. The second diode D2 is connected in the same way in relation to the first energy storage element CI as the first diode Dl, i.e. conducts current towards the positive end of the first energy storage element CI. The first switching unit SW1 is furthermore connected to the positive end of the first energy storage element CI, while the second switching unit SW2 is connected to the negative end of the first energy storage element C2.
In the cell DVC there is furthermore a second section SEC2. The second section comprises a second group of switching units connected in series with each other. This second group of switching units is connected in parallel with a second energy storage element C2. The second group includes a third switching unit SW3 and a fourth switching unit SW4. Also these may be realized in the form of a switching element, which may be an IGBT (Insulated Gate Bipolar Transistor) transistor, together with an anti-parallel unidirectional
conducting element. The third switching unit SW3 is in this case provided through a third transistor T3 with anti-parallel third diode D3 and the fourth switching unit SW4 is provided through a fourth transistor T4 with fourth anti-parallel diode D4. Also this second energy storage element C2 provides a voltage Udm, with advantage the same voltage as the first energy storage element, and therefore has a positive and negative end, where the positive end has a higher potential than the negative end. The fourth switching unit SW4 is in this case connected to the negative end of the second energy storage element C2, while the third switching unit SW3 is connected to the positive end of the second energy storage element C2. The current conducting direction of both diodes D3 and D4 is towards the positive end of the second energy storage element C2.
Between the first and second section SEC1 and SEC2 there is furthermore an interconnecting section ISEC interconnecting the first and the second sections SEC1 and SEC2. This interconnecting section ISEC comprises a third group of series-connected switching units, which group comprises a fifth, sixth and seventh switching unit SW5, SW6 and SW7. Also these may be realized in the form of a switching element, which may be an IGBT (Insulated Gate Bipolar Transistor) transistor, together with an anti-parallel unidirectional
conducting element. The fifth switching unit SW5 is in this case provided through a fifth transistor T5 with anti-parallel fifth diode D5, the sixth switching unit SW6 is provided through a sixth transistor T6 with anti-parallel sixth diode D6 and the seventh switching unit SW7 is provided through a seventh transistor T7 with anti-parallel seventh diode D7. The fifth, sixth and seventh switching units SW5, SW6 and SW7 thereby form a string or a branch, which branch or string stretches from the positive end of the first energy storage element CI to the negative end of the second energy storage element C2. This means that a first end of the third group of switching units, i.e. a first end of the string or branch, is connected to the positive end of the first energy storage element CI, while a second end of the third group of switching units, i.e. a second end of the string or branch, is connected to the negative end of the second energy storage element C2. The fifth and sixth switching units SW5 and SW6 are furthermore connected in parallel with the first energy storage element CI and the sixth and seventh energy storage elements SW6 and SW7 are at the same time connected in parallel with the second energy storage element C2. This means that the junction between the fifth and sixth switching units SW5 and SW6 is
connected to the positive end of the second energy storage element C2 and the junction between the sixth and seventh switching unit SW6 and SW7 is connected to the negative end of the first energy storage element CI. The diodes D5, D6 and D7 of the interconnecting section ISEC all have a direction of current conduction towards the positive end of the first energy storage element CI .
This cell DVC comprises a first cell connection
terminal TEDVCl and a second cell connection terminal TEDVC2, each providing a connection for the cell to a phase arm. The first cell connection terminal TEDVCl provides a connection to a junction between the first and the second switching units SW1 and SW2, while the second cell connection terminal TEDVC2 provides a connection to a junction between the third and fourth switching units SW3 and SW4. The junction between the first and the second switching units SW1 and SW2 thus provides or forms the first cell connection terminal TEDVCl and the junction between the third and fourth switching units SW3 and SW4 provides or forms the second cell connection terminal TEDVC2. In case the cell is to be placed in a positive phase arm, the first cell connection terminal TEDVCl may face the first pole and thereby couple the cell to the first pole, while the second cell connection terminal TEDVC2 may face the AC terminal of the phase leg and thereby couple the cell to this AC terminal. If being connected in the negative phase arm, the second cell connection terminal TEDVC2 may face the second pole and thereby couple the cell to the second pole, while the first cell
connection terminal TEDVC1 may face the AC terminal of the phase leg, and thereby couple the cell to this AC terminal. This type of connection is a preferred connection of the cell into a phase arm. However, it should be realized that it is possible to also connect the cell into a phase arm in the opposite way, i.e. with the second cell connection terminal TEDVC2 facing the first pole and the first cell connection terminal TEDVC1 facing the AC terminal if connected in an upper phase arm and with the second cell connection terminal TEDVC2 facing the AC terminal and the first cell connection terminal TEDVC1 facing the second pole if connected in the negative phase arm.
The expression couple or coupling is intended to indicate that more components, such as more cells and inductors, may be connected between the pole and the cell, while the expression connect or connecting is intended to indicate a direct connection between two components such as two cells. There is thus no
component in-between two components that are connected to each other. The cell DVC has a number of operational states, in order to be employed in the forming of an AC voltage on the AC terminal of a phase leg. Four of these states may be preferred. The switching units of the double voltage contribution cell are thus controllable to provide a number of AC voltage contribution states when operated in a voltage forming operating mode.
In a first state SI, the cell DVC provides a voltage contribution based on both the first and the second energy storage elements CI and C2 and more particularly a voltage contribution that is a sum of the voltages provided by the first and second energy storage
elements CI and C2. The first state is a first type of voltage contribution state, which is a positive voltage contribution state. The voltage contribution of the first state is thus positive and in this case provided as a voltage contribution of +2Udm. In order to obtain this first state, the first, fourth and sixth switching units SW1, SW4 and SW6 are on while the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are off. More particularly, the first, fourth and sixth switching elements Tl, T4 and T6 of the first, fourth and sixth switching units SW1, SW4 and SW6 are on while the second, third, fifth and seventh switching elements T2, T3, T5 and T7 of the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are off. Fig. 3 shows a current path between the first and the second cell connection terminal in this first state. As can be seen in fig. 3, this state causes the first and second energy storage elements CI and C2 to be
connected in series between the first and second cell connection terminals TEDVC1 and TEDVC2, with the positive end of the first energy storage element CI connected to the first cell connection terminal TEDVC1 and the negative end of the second energy storage element C2 connected to the second cell connection terminal TEDVC2. The switching units are thus
controllable to connect the energy storage elements between the first and second cell connection terminals with a first orientation, which is with the positive end facing the first cell connection terminal and the negative end facing the second cell connection
terminal .
When this highest voltage level 2*Udm is used, the two capacitors CI and C2 are thus connected in series between the connection terminals TEDVC1 and TEDVC2 of the cell DVC . It is observed that a current passing through the cell is conducted through three
semiconductors, which is one more compared to the half- bridge cell, one less than the full-bridge cell, and the same as in the double-clamped cell. In a second voltage contribution state S2, which is also a state of the first type, the cell DVC also provides a voltage contribution of both the first and the second energy storage elements CI and C2. However in this case the voltage contribution is a voltage contribution caused by the first energy storage element CI being connected in parallel with the second energy storage element C2. Also this voltage contribution of the second state is a positive voltage contribution and is obtained when the first, fourth, fifth and seventh switching units SW1, SW4, SW5 and SW7 are on while the second, third and sixth switching units SW2, SW3 and SW6 are off. The second state is more particularly obtained when the first, fourth, fifth and seventh switching elements Tl, T4, T5 and T7 of the first, fourth, fifth and seventh switching units SW1, SW4, SW5 and SW7 are on while the second, third and sixth switching elements T2, T3 and T6 of the second, third and sixth switching units SW2, SW3 and SW6 are off. Fig. 4 shows a current path between the first and the second cell connection terminal in this second state. As can be seen in fig. 4, this state causes the first and second energy storage elements CI and C2 to be connected in parallel between the first and second cell connection terminals TEDVC1 and TEDVC2, with the first orientation, here through the positive ends of the energy storage elements CI and C2 being connected to the first cell connection terminal TEDVC1 and the negative ends of the energy storage elements CI and C2 connected to the second cell connection terminal
TEDVC2. The second state provides an intermediate voltage level of +Udm. The second state also ensures that the charge of the cell is distributed evenly between the two capacitors, which improves the
balancing process at low switching frequencies. It is observed that the current is conducted through SW5 and SW7 in parallel meaning that SW5 and SW7 are only conducting half of the arm current each. This also means that a current passing through the cell also here only passes three semiconductors.
In order to provide a third state S3, where the cell DVC provides a zero voltage contribution, the second, third and sixth switching units SW2, SW3 and SW6 are on, while the first, fourth, fifth and seventh
switching units SW1, SW4, SW5 and SW7 are off. The third state is more particularly obtained when the second, third and sixth switching elements T2, T3 and T6 of the second, third and sixth switching units SW2, SW3 and SW6 are on, while the first, fourth, fifth and seventh switching elements Tl, T4, T5 and T7 of the first, fourth, fifth and seventh switching units SW1, SW4, SW5 and SW7 are off. Fig. 5 shows a current path between the first and the second cell connection terminal in this third state. As can be seen in fig. 5, this state causes the first and second cell connection terminals to be interconnected at the same potential. Both of the capacitors CI and C2 are thus bypassed in this state. Also in this state a current passing through the cell only passes three semiconductors. A fourth state S4 provides, just as the second state, a voltage contribution of both the first and the second energy storage elements CI and C2 caused by the first energy storage element CI being connected in parallel with the second energy storage element C2. However this voltage contribution of the fourth state is a second type of voltage contribution state providing a second type of voltage contribution that is a negative voltage contribution. The voltage contribution is in this case a voltage contribution of -Udm and is obtained when the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are on, while the first, fourth, and sixth switching units SW1, SW4 and SW6 are off. The fourth state is more particularly obtained when the second, third, fifth and seventh switching elements T2, T3, T5 and T7 of the second, third, fifth and seventh switching units SW2, SW3, SW5 and SW7 are on, while the first, fourth, and sixth switching elements Tl, T4 and T6 of the first, fourth and sixth switching units SW1, SW4 and SW6 are off. Fig. 6 shows a current path between the first and the second cell connection terminal in this fourth state. As can be seen in fig. 6, this state is thus caused by the first and second energy storage elements CI C2 being connected in parallel between the first and second cell connection terminals TEDVCl and TEDVC2, with the negative ends of the energy storage elements CI and C2 connected to the first cell connection terminal TEDVCl and the positive ends of the energy storage elements CI and C2 connected to the second cell connection terminal TEDVC2. The switching units are thus controllable to connect the energy storage elements between the first and second cell connection terminals with a second orientation, which is with the negative end facing the first cell connection terminal and the positive end facing the second cell connection terminal. As can be seen this second orientation is an orientation that is the opposite of the first orientation.
It may be seen that the switching units SW5 and SW7 are conducting in parallel also when the negative voltage level is used. This means that the current rating of SW5 and SW7 is only half of the arm current.
Consequently, in terms of equally rated semiconductors, the devices in the double voltage contribution cell DVC corresponds to 6 full switches rated for the arm current. As can be seen a current passing through the cell also here only passes three semiconductors. As there are two capacitors in the double voltage
contribution cell DVC, this corresponds to 3 switches per capacitor which places the double voltage
contribution cell DVC exactly between the half-bridge and the full-bridge in terms of equally rated
semiconductors .
There exist more states where a voltage contribution corresponding to a single energy storage element may be inserted, both with negative and positive polarity, between the two cell connection terminals as well as states when zero voltages are provided.
The table below summarizes some of the different switching states and the corresponding voltage
contributions .
Figure imgf000024_0001
There also exist additional zero voltage states, for instance when SWl, S33 and SW5 are on or when SW2, SW4 and SW7 are on.
It is observed that the different switching units may have different switching frequencies. In general, if the four aforementioned preferred switching states are cycled, the switching frequency of SW5, SW6, and SW7 will be twice as high compared to SWl, SW2, SW3 and SW7. For bipolar devices such as IGBTs this could possibly be disadvantageous. This could, however, be solved by using SiC-devices, i.e. devices of Silicon Carbide, where the switching frequency is not so critical .
Finally, with regard to the double voltage contribution cell DVC there is a fault current operation, for instance due to DC faults, like pole-to-ground faults or pole-to-pole faults. Fig. 7 shows a first fault current path through the double voltage contribution cell during fault current operation and fig. 8 shows a second fault current path through the double voltage contribution cell during fault current operation. In fault current operation FCO all the switching elements Tl, T2, T3, T4, T5, T6 and T7 of all the sections SEC1, SEC2 and ISEC are turned off. They are thus turned off if a fault current due to a DC fault runs through the phase arm, where a DC fault may be a pole-to-pole fault or a pole-to-ground fault. That is, when a failure occurs, all of the switching units are turned off.
If a fault current enters the first cell connection terminal TEDVC1, as can be seen in fig. 7, it will then run via the first diode Dl of the first switching unit SW1, through the first energy storage element CI, through the sixth diode D6 of the sixth switching unit SW6, through the second energy storage element C2, through the fourth diode D4 of the fourth switching unit SW4 and out from the cell DVC via the second cell connection terminal TEDVC2. It can in this way be observed that the cell inserts the energy storage elements CI and C2 in series in the fault current path, which provides a fault current limitation. A positive current will thus be conducted through the diodes in such a way that the capacitors appear to be series connected.
If a fault current enters the second cell connection terminal TEDVC2, as can be seen in fig. 8, it will then run via the third diode D3 of the third switching unit SW3 in parallel over the first and second energy storage elements CI and C2 via the fifth and seventh diodes D5 and D7 of the fifth and seventh switching units SW5 and SW7 through the second diode D2 of the second switching unit SW2 and out from the cell DVC via the first cell connection terminal TEDVC1. It can in this way be observed that the cell inserts the two energy storage elements in parallel in the fault current path, which likewise provides a fault current limitation. A negative current will in a similar manner be directed through the diodes in such a way that the current is charging the capacitors CI and C2 as if they were connected in parallel.
The proposed cell requires more semiconductors than the double-clamped cell. However, if the preferred
operational states are used, which are all that are needed for providing the various voltage contributions, a current path will comprise the same amount of
semiconductors as the double-clamped cells. The
conduction losses are thus the same. Furthermore, when compared with the full-bride cell, the combined power rating of the semiconductors is still lower than for the full-bridge cell. The double voltage contribution cell may be considered to be an extension of the double-clamped cell. This makes the double voltage contribution cell into a 4- level cell, with two positive voltage levels, one zero voltage level, and one negative voltage level.
In order to ensure that the correct voltage is
inserted, the variations in the capacitor voltages should be taken into account. The control of the alternating voltage is straightforward and can easily be performed if the control unit 12 is a feed-forward controller. It is also possible to control the time average of the capacitor voltages. The sum of the capacitor voltages in each arm should, however, always be higher than the requested voltage that should be inserted in the corresponding arm. The sum of the capacitor voltages in the upper arm may be denoted vu and may also be referred to as the available voltage in the upper arm. Similarly, the sum of the capacitor voltages in the lower arm may be denoted and may be referred to as the available voltage in the lower arm.
In order to simplify the analysis, only the peak-value of the inserted voltage may be considered as this describes the theoretical minimum for the voltage rating of each arm. The peak-value of the inserted voltage is referred to as Vl and is given by
V,=^Vd+V, (1) where Vd is the pole-to-pole voltage of the dc link and Vs is the peak value of the alternating voltage at the AC terminal. The voltage Vs can be related to Vd as
(2)
where m is the modulation index. Substituting Vd in (1) with (2) gives vi = + m)vd (3)
The semiconductors must be rated for the peak value of the current that is flowing through each arm. The arm currents can be considered to be sum of an alternating component related to the AC side and a circulating component flowing between the DC poles. As it is possible to control the circulating current, it can be assumed that the circulating current is a direct current. The peak-value of the arm currents can then be expressed as
Figure imgf000028_0001
where 7dis the circulating current and Is is the peak value of the AC side current. The direct current Id can be expressed as a function of the modulation index and the amplitude of the alternating current sfflCOs((p) (5)
Substituting Idin (4) with (5) gives iarm =(^wcos(9))+ )/i
The combined power rating of the semiconductors can be expressed in relation to the power transfer capability of the converter. Assuming a sinusoidal voltage at the AC terminal, the apparent power transfer per each phase leg can be expressed as
V.I.
(7)
Substituting Vs in (7) with (2) gives mVdIs
The combined power rating of the semiconductors can be found by first calculating the power rating of each arm and then multiplying the results with the number of semiconductors per capacitor. The power rating of one arm can be expressed as
VI (9)
Substituting (3) and (6) in (9) yields
Figure imgf000030_0001
The power rating per transferred MVA is found by dividing Parm in (10) with Sph n (8). Accordingly,
Figure imgf000030_0002
It may be observed that the dimensioning case is when cos((p) is equal to 1. The combined power rating of the semiconductors can be compared between the different implementations by multiplying Parm with the number of equally rated semiconductors, i.e. switching units, per arm. That is, for the half-bridge armis multiplied by 2, for the full-bridge armis multiplied by 4, for the double-clamped cell Parmi-S multiplied by 2.75, and for the double voltage contribution cell Parmi-S multiplied by 3. The normalized values of the combined power rating of the semiconductors are shown as functions of the modulation index in Fig. 9. Fig. 9 shows the combined power rating 14 of a half-bridge cell, the combined power rating 16 of a clamped double-cell, the combined power rating 18 of a double voltage cell and the combined power rating 20 of a full-bridge cell. In order to validate the functionality of the double voltage contribution cell, some simulations may be performed, for instance using PSCAD/EMTDC (Power System Computer Aided Design/Electromagnetic Transients including DC) . As one example one phase leg may be simulated with 4 double voltage contribution cells per arm. As every double voltage contribution cell has two capacitors, this means that each arm can generate a 9- level voltage waveform. The modulation index was chosen to be The reason for this is that at this
modulation index, the differential mode component in the arm energies is canceled out at active power transfer which minimizes the energy variations.
The load was considered to be a passive resistive- capacitive load. The reactive power generated by the load capacitor matched exactly the reactive power consumption of the arm inductors. The load was chosen in this way in order to fully illustrate the
cancellation of the differential mode component in the arm energies. The amplitude of the alternating voltage was 10.7 kV, and the amplitude of the alternating current was 2.67 kA. Consequently, 14.3 MVA was transferred to the load. The cell capacitors were 3.3 mF dc-capacitors with a nominal voltage of 2.45 kV. This means that the nominal energy storage to power transfer ratio was 11.2 kJ/MVA.
In order to generate an alternating voltage waveform with an amplitude higher than half of the dc-link voltage, negative voltages must be inserted in the arms. Fig. 10 shows the number of inserted capacitors in the upper arm as a function of time t in seconds s. A negative number indicates that capacitors are
inserted with a negative polarity. The converter was controlled in such a way that the capacitor voltages were compensated for by means of feed-forward control. The simulation showed that despite the relatively small cell capacitors, the voltage ripple was still well below -10% as the differential mode component was eliminated. Furthermore, since the two capacitors in each double voltage contribution cell are either bypassed, connected in series, or in parallel, the voltage across the two capacitors in each cell is always the same. The presented bipolar double voltage contribution cell is an extension of an existing cell. By adding two active switching units, parallel connection of the two cell capacitors becomes possible as well as the
insertion of negative voltage levels. Although this causes a slight increase in the cost of the cell the capacitor voltage ripple is significantly reduced. This is partially explained by the fact that the capacitor voltage balancing is improved by the parallel
connection of the capacitors. The major part of the reduced voltage ripple is, however, explained by the extended operating regime that comes with the
possibility of inserting negative voltage levels. That is, the double voltage contribution cell makes it possible to operate the converter with a modulation index that is higher than unity which has a significant impact on the energy variations in the converter arms.
An evenly distributed energy in a multilevel converter is of interest because this allows the size of the capacitors to be lowered. One first type of balancing involves distributing the energy as evenly as possible between the upper and lower phase arms of a phase leg. A second type of balancing involves distributing the energy as evenly as possible between the cells in each phase arm.
Furthermore, the balance between the phase arms is influenced by the modulation index, where a modulation index above 1 provides a significant improvement of the balance. However, a modulation index above 1 is only possible with cells able to provide negative voltages. It can thus be seen that the ability of the double voltage contribution cell to provide negative voltage contributions is measure that improves the first type of balancing.
It is also possible that the DC voltage may vary in certain applications. Also this may require cells with the ability to provide negative voltage contributions.
The balance between the cells of a phase arm is
improved through the ability to connected energy storage elements in parallel. It can thereby be seen that the ability to provide states where the energy storage elements are connected in parallel are measures that improve the second type of balancing.
Embodiments of the invention are thus able to provide a number of advantages, such as: a cell that enables the provision of a converter with a lower number of components than a converter based on the full-bridge cell,
low conduction losses because the number of components in the conduction path is reduced compared with the full-bridge cell,
good fault current handling capability and the possibility to provide negative voltage
contributions .
From the foregoing discussion it is evident that the present invention can be varied in a multitude of ways.
The switching elements were for instance exemplified as being IGBTs. It should however be realized that other types of transistors may be used, like Field Effect Transistors (FET) . Furthermore a switching unit may also be realized in the form of a Reverse Conduction IGBT (RC-IGBT) or a Bi-mode IGBT (BIGT) . For this reason it should also be realized that a switching element and anti-parallel unidirectional conducting element may be provided as separate components or circuits as well as separate functions within a
component or circuit.
It shall consequently be realized that the present invention is only to be limited by the following claims .

Claims

1. A cell (DVC) for use in a phase arm of a multilevel converter (10) converting between
alternating current (AC) and direct current (DC) , said cell comprising
a first section (SEC1) with
a first group of series connected switching units, which first group is connected in parallel with a first energy storage element
(CI), where a junction between a first and a second switching unit (SW1, SW2) of the first group forms a first cell connection terminal (TEDVC1), and
a second section (SEC2) with
a second group of series connected switching units, which second group is connected in parallel with a second energy storage element (C2), where a junction between a third and a fourth switching unit (SW3, SW4) of the second group forms a second cell connection terminal (TEDVC2) ,
characterized by
an interconnecting section (ISEC) interconnecting the first and the second sections and comprising
a third group of series-connected switching units, which third group comprises a fifth, sixth and seventh switching unit (SW5, SW6, SW7), where the fifth and sixth switching units (SW5, SW6) are connected in parallel with the first energy storage element (CI) and the sixth and seventh switching units (SW6, SW7) are connected in parallel with the second energy storage element (C2).
2. The cell (DVC) according to claim 1, wherein each of the first and the second energy storage element (CI,
C2) has a positive and a negative end.
3. The cell (DVC) according to claim 1 or 2, wherein the switching units are controllable to provide a number of AC voltage contribution states.
4. The cell (DVC) according to claim 3, where at least one of the states is a first type of voltage
contribution state where the switching units are controllable to connect at least one of the energy storage elements between the first and second cell connection terminals with a first orientation and another of the states is a second type of voltage contribution state where the switching units are controllable to connect at least one of the energy storage elements between the first and second cell connection terminals with a second, opposite
orientation .
5. The cell (DVC) according to claim 3 or 4, , where a first state provides a voltage contribution that is a sum of the voltages (Udm) of the first and second energy storage element (CI, C2), a second state
provides a voltage contribution caused by the first energy storage element (CI) being connected in parallel with the second energy storage element (C2) and a third state that provides a zero voltage contribution.
6. The cell (DVC) according to claim 5, wherein the first and second states are positive voltage
contribution states and the first state is obtained when the first, fourth and sixth switching units (SW1, SW4, SW6) are on and the second state is obtained when the first, fourth, fifth and seventh switching units (SW1, SW4, SW5, SW7) are on.
7. The cell (DVC) according to claim 6, wherein the third state is obtained when the second, third and sixth switching units (SW2, SW3, SW6) are on.
8. The cell (DVC) according to claim 6 or 7, wherein the switching units are controllable to provide a fourth negative AC voltage contribution state, said fourth state corresponding to the second state and being obtained when the second, third, fifth and seventh switching units (SW2, SW3, SW5, SW7) are on.
9. The cell (DVC) according to any of claims 5 - 8, wherein the switching units of the double voltage contribution cell are controllable to provide further voltage contribution states that provide voltage contributions being the voltage of either the first or the second energy storage element.
10. The cell (DVC) according to any previous claim, wherein all switching units of the sections (SEC1, SEC2, ISEC) are provided as switching elements (Tl, T2, T3, T4) with anti-parallel unidirectional conducting elements (Dl, D2, D3, D4) .
11. The cell (DVC) according to claim 10, wherein the direction of current conduction of the unidirectional conducting elements (Dl, D2) in the first section
(SEC1) is towards the positive end of the first energy storage element (CI), the direction of current
conduction of the unidirectional conducting elements (D3, D4) in the second section (SEC2) is towards the positive end of the second energy storage element (C2) and the direction of current conduction of the
unidirectional conducting elements (D5, D6, D7) in the interconnecting section (ISEC) is towards the positive end of the first energy storage element (CI) .
12. The cell (DVC) according to claim 10 or 11, wherein the switching elements (Tl, T2, T3, T4, T5, T6, T7) of the sections are configured to be turned off if a fault current due to a DC fault runs through the phase arm.
13. A multilevel converter (10) configured to convert between alternating current (AC) and direct current
(DC) and comprising
at least one phase arm with a number of cells between a DC pole (PI; P2) and an AC terminal (AC1), said cells comprising at least one double voltage contribution cell (DVC) , said cell comprising
a first section (SEC1) with
a first group of series connected switching units, which group is connected in parallel with a first energy storage element (CI), where a junction between a first and a second switching unit (SW1, SW2) of the first group forms a first cell connection terminal (TEDVC1), and
a second section (SEC2) with a second group of series connected switching units, which group is connected in parallel with a second energy storage element (C2), where a junction between a third and a fourth switching unit (SW3, SW4) of the second group forms a second cell connection terminal (TEDVC2) ,
characterized by
an interconnecting section (ISEC) interconnecting the first and the second sections and comprising
a third group of series-connected switching units, which group comprises a fifth, sixth and seventh switching unit (SW5, SW6, SW7), where the fifth and sixth switching units (SW5, SW6) are connected in parallel with the first energy storage element and the sixth and seventh switching units (SW6, SW7) are connected in parallel with the second energy storage element (C2 ) .
14. The multilevel converter according to claim 13 further comprising a control unit (12) configured to control the switching units of the cell.
PCT/EP2013/056101 2013-03-22 2013-03-22 Bipolar double voltage cell and multilevel converter with such a cell WO2014146721A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US14/763,140 US9461557B2 (en) 2013-03-22 2013-03-22 Bipolar double voltage cell and multilevel converter with such a cell
PCT/EP2013/056101 WO2014146721A1 (en) 2013-03-22 2013-03-22 Bipolar double voltage cell and multilevel converter with such a cell

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/EP2013/056101 WO2014146721A1 (en) 2013-03-22 2013-03-22 Bipolar double voltage cell and multilevel converter with such a cell

Publications (1)

Publication Number Publication Date
WO2014146721A1 true WO2014146721A1 (en) 2014-09-25

Family

ID=47997463

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2013/056101 WO2014146721A1 (en) 2013-03-22 2013-03-22 Bipolar double voltage cell and multilevel converter with such a cell

Country Status (2)

Country Link
US (1) US9461557B2 (en)
WO (1) WO2014146721A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105450045A (en) * 2015-12-15 2016-03-30 清华大学 Diagonal bridge sub-module-based modular multi-level converter
WO2017001024A1 (en) * 2015-07-02 2017-01-05 Abb Schweiz Ag Multilevel converter
WO2017016601A1 (en) * 2015-07-29 2017-02-02 Siemens Aktiengesellschaft Modular multi-level converter and sub-module for a multi-level converter
CN107370365A (en) * 2017-08-02 2017-11-21 哈尔滨工业大学 D.C. high voltage transmission DC DC converters and the method that voltage discharge and recharge is realized using the converter
EP3255773A1 (en) 2016-06-09 2017-12-13 GE Energy Power Conversion Technology Ltd Low loss double submodule for a modular multi-level converter and modular multi-level converter having same

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101373170B1 (en) * 2012-12-28 2014-03-12 주식회사 효성 Converter
DE102013218207A1 (en) * 2013-09-11 2015-03-12 Siemens Aktiengesellschaft Modular multipoint power converter for high voltages
JP6207631B2 (en) * 2013-12-24 2017-10-04 三菱電機株式会社 Power converter
KR20180064670A (en) * 2016-12-06 2018-06-15 엘에스산전 주식회사 Converter of an inactive power compensator and method of controlling the same
CN106696748B (en) * 2017-01-25 2019-06-28 华为技术有限公司 A kind of charging pile system
EP3396839B1 (en) * 2017-04-28 2021-12-15 Infineon Technologies AG Semiconductor arrangement with controllable semiconductor elements
US10666038B2 (en) 2017-06-30 2020-05-26 Smart Wires Inc. Modular FACTS devices with external fault current protection
WO2019007475A1 (en) * 2017-07-03 2019-01-10 Abb Schweiz Ag Submodule for a modular multilevel converter
CN107800317A (en) * 2017-10-26 2018-03-13 华北电力大学 A kind of parallel half-bridge full-bridge mixing submodule MMC topologys
JP6933558B2 (en) * 2017-11-02 2021-09-08 株式会社東芝 Power converters and power converters
EP3729631B1 (en) * 2017-12-18 2021-09-15 ABB Power Grids Switzerland AG Mmc phase leg and method for control thereof
WO2019145044A1 (en) 2018-01-26 2019-08-01 Abb Schweiz Ag Protection of switching cells for a voltage source converter
CN110535359A (en) * 2019-08-29 2019-12-03 华北电力大学(保定) A kind of diode clamp mixing MMC circuit with from equal pressure energy power
CN111293911A (en) * 2020-02-10 2020-06-16 华北电力大学(保定) Shift full-bridge modular multilevel converter
CN112953277B (en) * 2021-03-10 2023-10-31 昆明理工大学 Five-level clamping submodule topological structure of modular multilevel converter MMC
CN113258802B (en) * 2021-04-22 2024-02-02 昆明理工大学 Submodule topological structure with direct-current fault clearing and self-voltage-equalizing capabilities
CN113489359B (en) * 2021-06-24 2023-11-28 昆明理工大学 Submodule topology with direct-current fault clearing capability
CN113472229B (en) * 2021-07-15 2024-04-26 昆明理工大学 Hybrid bridge arm topological structure with direct current fault clearing and voltage equalizing capabilities

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1501180A1 (en) * 2003-07-23 2005-01-26 ABB Schweiz AG Converter circuit
EP2161825A1 (en) * 2008-09-04 2010-03-10 ABB Research Ltd. Switching cell for switching five or more voltage levels
JP2010213562A (en) * 2009-02-13 2010-09-24 Tokyo Univ Of Science Power supply circuit
WO2011012174A1 (en) 2009-07-31 2011-02-03 Areva T&D Uk Limited Converter with active fault current limitation
WO2011067120A1 (en) 2009-12-01 2011-06-09 Siemens Aktiengesellschaft Inverter for high voltages
US20120068756A1 (en) * 2010-09-21 2012-03-22 Curtiss-Wright Electro-Mechanical Corporation Two-Terminal M2LC Subsystem and M2LC System Including Same

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8427010B2 (en) * 2009-05-29 2013-04-23 General Electric Company DC-to-AC power conversion system and method
WO2014154241A1 (en) * 2013-03-25 2014-10-02 Abb Technology Ltd A multilevel converter with cell type mixing
DE102013218207A1 (en) * 2013-09-11 2015-03-12 Siemens Aktiengesellschaft Modular multipoint power converter for high voltages

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1501180A1 (en) * 2003-07-23 2005-01-26 ABB Schweiz AG Converter circuit
EP2161825A1 (en) * 2008-09-04 2010-03-10 ABB Research Ltd. Switching cell for switching five or more voltage levels
JP2010213562A (en) * 2009-02-13 2010-09-24 Tokyo Univ Of Science Power supply circuit
WO2011012174A1 (en) 2009-07-31 2011-02-03 Areva T&D Uk Limited Converter with active fault current limitation
WO2011067120A1 (en) 2009-12-01 2011-06-09 Siemens Aktiengesellschaft Inverter for high voltages
US20120068756A1 (en) * 2010-09-21 2012-03-22 Curtiss-Wright Electro-Mechanical Corporation Two-Terminal M2LC Subsystem and M2LC System Including Same

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
A. LESNICAR; R. MARQUARDT: "A new modular voltage source inverter topology", EPE, 2003
GATEAU G ET AL: "STACKED MULTICELL CONVERTER (SMC): TOPOLOGY AND CONTROL", 1 January 2001, EPE 2001. 9TH. EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS. (CD-ROM VERSION). GRAZ, AUG. 27 - 29, 2001; [EPE . EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS], BRUSSELS : EPE ASSOCIATION, BE, PAGE(S) 1 - 10, ISBN: 978-90-75815-06-1, XP001044195 *
MARQUARDT: "New Concept for high voltage-Modular multilevel converter", IEEE, 2004

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2017001024A1 (en) * 2015-07-02 2017-01-05 Abb Schweiz Ag Multilevel converter
WO2017016601A1 (en) * 2015-07-29 2017-02-02 Siemens Aktiengesellschaft Modular multi-level converter and sub-module for a multi-level converter
CN105450045A (en) * 2015-12-15 2016-03-30 清华大学 Diagonal bridge sub-module-based modular multi-level converter
CN105450045B (en) * 2015-12-15 2018-02-02 清华大学 A kind of modular multi-level converter based on diagonal bridge submodule
EP3255773A1 (en) 2016-06-09 2017-12-13 GE Energy Power Conversion Technology Ltd Low loss double submodule for a modular multi-level converter and modular multi-level converter having same
US10938317B2 (en) 2016-06-09 2021-03-02 Ge Energy Power Conversion Technology Limited Low loss double submodule for a modular multi-level converter and modular multi-level converter having same
CN107370365A (en) * 2017-08-02 2017-11-21 哈尔滨工业大学 D.C. high voltage transmission DC DC converters and the method that voltage discharge and recharge is realized using the converter

Also Published As

Publication number Publication date
US20150365011A1 (en) 2015-12-17
US9461557B2 (en) 2016-10-04

Similar Documents

Publication Publication Date Title
US9461557B2 (en) Bipolar double voltage cell and multilevel converter with such a cell
Zamiri et al. A new cascaded switched-capacitor multilevel inverter based on improved series–parallel conversion with less number of components
US9716425B2 (en) Multilevel converter with hybrid full-bridge cells
Nami et al. Five level cross connected cell for cascaded converters
US9484835B2 (en) Modified voltage source converter structure
Ilves et al. Semi-full-bridge submodule for modular multilevel converters
JP5977287B2 (en) Multi-level inverter
US10177684B2 (en) Converter for an AC system
WO2014005634A1 (en) Three-level submodule for a voltage source converter
WO2014111595A1 (en) A multilevel converter with hybrid full-bridge cells
WO2019238443A1 (en) Voltage source converter generating at least two pulse trains using at least three voltage levels
Pan et al. A diode-clamped multilevel converter with reduced number of clamping diodes
WO2017216291A1 (en) Modular multilevel converter and cell for reducing current conduction losses
Sarkar et al. A hybrid symmetric cascaded H-bridge multilevel converter topology
Ajami et al. Advanced cascade multilevel converter with reduction in number of components
WO2014154265A1 (en) Hybrid power converter with modular multilevel strings (m2lc) in neutral point clamping topology
Shojaei et al. A modular multilevel converter-based power electronic transformer
WO2014154241A1 (en) A multilevel converter with cell type mixing
Siddique et al. Switched-capacitor based seven-level triple voltage gain boost inverter (7L-TVG-BI)
Udovichenko AC voltage regulators with high frequency transformer review
Chen et al. Detroit rectifier
Chen et al. Nine-Switch Detroit Rectifier
Salehahari et al. New coupled-inductor based multilevel inverter with extension capability
Nagarajan et al. Phase disposition PWM multicarrier based 5 level modular multilevel inverter for PV applications
Ruiz-Caballero et al. Symmetrical hybrid multilevel inverter concept based on multi-state switching cells

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 13711890

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 14763140

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 13711890

Country of ref document: EP

Kind code of ref document: A1