WO2014040130A1 - Split radio architecture - Google Patents

Split radio architecture Download PDF

Info

Publication number
WO2014040130A1
WO2014040130A1 PCT/AU2013/001040 AU2013001040W WO2014040130A1 WO 2014040130 A1 WO2014040130 A1 WO 2014040130A1 AU 2013001040 W AU2013001040 W AU 2013001040W WO 2014040130 A1 WO2014040130 A1 WO 2014040130A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal processing
modules
module
llr
bit
Prior art date
Application number
PCT/AU2013/001040
Other languages
French (fr)
Inventor
Paul Dean Alexander
Original Assignee
Cohda Wireless Pty Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from AU2012903985A external-priority patent/AU2012903985A0/en
Application filed by Cohda Wireless Pty Ltd filed Critical Cohda Wireless Pty Ltd
Priority to US14/427,919 priority Critical patent/US9397784B2/en
Priority to EP13837584.5A priority patent/EP2896091B1/en
Publication of WO2014040130A1 publication Critical patent/WO2014040130A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0045Arrangements at the receiver end
    • H04L1/0054Maximum-likelihood or sequential decoding, e.g. Viterbi, Fano, ZJ algorithms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q1/00Details of, or arrangements associated with, antennas
    • H01Q1/27Adaptation for use in or on movable bodies
    • H01Q1/32Adaptation for use in or on road or rail vehicles
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q21/00Antenna arrays or systems
    • H01Q21/28Combinations of substantially independent non-interacting antenna units or systems
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01QANTENNAS, i.e. RADIO AERIALS
    • H01Q23/00Antennas with active circuits or circuit elements integrated within them or attached to them
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/31Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining coding for error detection or correction and efficient use of the spectrum
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/37Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
    • H03M13/39Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes
    • H03M13/41Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/37Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
    • H03M13/39Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes
    • H03M13/41Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors
    • H03M13/4161Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors implementing path management
    • H03M13/4169Sequence estimation, i.e. using statistical methods for the reconstruction of the original codes using the Viterbi algorithm or Viterbi processors implementing path management using traceback
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/02Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
    • H04B7/04Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas
    • H04B7/08Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the receiving station
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0202Channel estimation
    • H04L25/0224Channel estimation using sounding signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/06Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
    • H04L25/067Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection providing soft decisions, i.e. decisions together with an estimate of reliability
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/03Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words
    • H03M13/23Error detection or forward error correction by redundancy in data representation, i.e. code words containing more digits than the source words using convolutional codes, e.g. unit memory codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/27Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques
    • H03M13/2703Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes using interleaving techniques the interleaver involving at least two directions
    • H03M13/2707Simple row-column interleaver, i.e. pure block interleaving
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/63Joint error correction and other techniques
    • H03M13/635Error control coding in combination with rate matching
    • H03M13/6362Error control coding in combination with rate matching by puncturing
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/02Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
    • H04B7/04Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas
    • H04B7/08Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the receiving station
    • H04B7/0882Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the receiving station using post-detection diversity
    • H04B7/0885Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas at the receiving station using post-detection diversity with combination

Definitions

  • the present application relates to wireless communications systems using multiple antennas.
  • the invention relates to Car-2-X systems using more than one antenna.
  • a pair of antennas may be deployed at the rear and at the front of the vehicle roof, or on either side of the vehicle in the mirrors.
  • Each antenna 101 A and 101B
  • Each antenna would have its own RF module (102 A and 102B) for frequency down-conversion, front end module (FEM) (104 A and 104B) for packet acquisition, Automatic Gain Control, synchronisation and channel estimation.
  • FEM front end module
  • the information output from the FEM may be partially demodulated by a partial demodulator (106A and 106B).
  • the demodulator 111 combines the signals from all antennas (e.g. 1, 2 or more) using the channel estimate and the observed signal.
  • the channel estimate includes a complex signal level and noise power.
  • the demodulator 111 may then provide its output to a forward error correction (FEC) decoder 112 for providing a decoded output.
  • FEC forward error correction
  • the OFDM multiple antenna receiver is illustrated in Figure 2. Transmitter details are not shown, and neither is Block Deinterleaver and Interleaver detail shown in the FEC Decoder 212.
  • the FEC decoder 212 will update one OFDM symbol at a time as the bits for each OFDM symbol are normally interleaved in a Block interleaver at the transmitter. This interleaving is undone at the receiver by deinterleaving the LLRs.
  • Each antenna (201 A and 20 IB) configured to receive a signal transmitted across a "Channel-may-provide the received -signal to ra ⁇ i3 ⁇ 4 ⁇ e ⁇ W-RF " no ⁇ iule " ⁇ 202A and ⁇ 2O2BJ for frequency down-conversion.
  • the frequency down-converted signal may be provided to a respective receiver digital front end module (FEM) (204A and 204B).
  • FEM receiver digital front end module
  • Each FEM (204A and 204B) associated with a respective antenna performs functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency).
  • ADC analogue to digital conversion
  • filtering filtering
  • Automatic Gain control and synchronisation time and frequency
  • the resulting time domain signal is fed one OFDM symbol at a time to the respective FFT module (206A and 206B).
  • the FFT module (206A and 206B) transforms the time domain signal to the frequency domain resulting in a block of modulated symbols (often referred to as subcarriers). These symbols are each impaired in transmission by fading and noise. The nature of this fading and noise changes during the packet in Car-2-X use.
  • Channel estimation of the channel impairing each of these subcarriers is performed by channel estimate modules 208A and 208B.
  • the outputs of the FFTs 206A and 206B and the outputs of the channel estimators 208 A and 208B are fed to LLR block 210. Complex channel magnitudes and noise power are estimated for each antenna independently.
  • LLR block 210 uses these estimates to calculate the bit log-likelihood ratios (LLRs) for each bit constituting each sub-carrier symbol.
  • LLRs bit log-likelihood ratios
  • the resulting sequence of bit LLRs is fed to the FEC Decoder module 212.
  • the FEC Decoder module 212 may also include an internal block interleaver if the transmitter interleaved encoder outputs. This interleaver would be applied prior to processing the Forward Error Correction. Diversity is optimally exploited when the baseband signals from two or more antennas are employed in the demodulation process. This joint demodulation is then passed to a single Viterbi decoder and the information bearing bits released to upper layers of the communication protocol (for subsequent processing such as descrambling, CRC checking etc).
  • the invention relates to a split signal processing system comprising a plurality of antennas for receiving transmitted signals.
  • the antennas are associated with respective signal processing modules.
  • Data from multiple signal processing modules is combined and the combined data is used in the joint demodulation of si nals received by multiple antennas.
  • the data that is combined may be bit log-likelihood ratios (LLRs).
  • a split signal processing system comprising multiple antennas for receiving transmitted signals carrying an information- bearing symbol, multiple signal processing modules associated with the respective antennas and being configured to generate respective bit log-likelihood ratio (LLR) sequences, each corresponding to the information-bearing symbol, and a LLR combiner for combining the bit LLR sequences received from the multiple signal processing modules.
  • LLR log-likelihood ratio
  • the multiple signal processing modules include a master signal processing module and one or more associated slave signal processing modules.
  • the master module may comprise an FEC decoder for decoding the combined bit LLR sequences to determine an information sequence.
  • the FEC decoder may be configured to generate dual outputs, which may be information bits and coded bits.
  • the one or more associated slave modules may include ⁇ y_one ⁇ r ⁇ more.of L e_following_ features:
  • Each signal processing module may comprise a channel estimator.
  • the channel estimator in a slave module may be configured to produce synchronous channel estimates while training symbols are available asynchronously.
  • the LLR combiner may include a de-interleaver.
  • the transmitted signals may include signals transmitted across multiple channels.
  • the multiple processing modules are configured as peer modules each associated with a respective channel.
  • the peer modules may each include multiplexers and demultiplexers for serial processing of the multiple channels.
  • the peer modules may each include multiple processing streams for parallel processing of the multiple channels.
  • the peer modules may each include multiple processing streams for parallel processing of the multiple channels.
  • the multiple antennas may be mounted on a vehicle.
  • the multiple antennas may be spaced apart from one another on the vehicle.
  • the signal processing modules may be located near their respective associated antennas.
  • a signal processing - module for use in a split signal processing system including multiple antennas for receiving transmitted signals carrying an information-bearing symbol, the signal processing module being associated with one of the multiple antennas and comprising:
  • LLR log-likelihood ratio
  • the signal processing module may be configured as a master module associated with one or more slave modules.
  • the transmitted signals may include signals transmitted across multiple channels and the signal processing module modules may further comprise multiplexers and demultiplexers for serial processing of the multiple channels.
  • the transmitted signals may include signals transmitted across multiple channels and the signal processing module modules may further comprise multiple processing streams for parallel processing of the multiple channels.
  • Figure 1 is a schematic diagram of a prior art receiver arrangement having two antennas.
  • Figure 2 is a schematic diagram of a prior art OFDM receiver arrangement having two antennas.
  • Figure 3 is an example of an FEC trellis representation showing branch labels.
  • Figure 4 is a schematic diagram of a split architecture in which data is exchanged between two antenna modules in a master/slave configuration.
  • FIG. 5 is a schematic diagram of an LLR combine module for use in the arrangement of Figure 4.
  • Figure 6 is a schematic diagram of an integrated de-interleaver and LLR combine module for use in the arrangement of Figure 4.
  • Figure 7 illustrates an example in which packets arrive simultaneously over two channels.
  • Figure 8 is a schematic diagram of a serial implementation of a dual radio architecture.
  • Figure 9 is a schematic diagram of a parallel implementation of a dual radio architecture.
  • a split radio architecture transports bit LLRs between the modules associated with the respective antennas. This is advantageous because the information rates for bit LLRs are the lowest of all points in the receiver chain prior to joint demodulation. The only lower bit rate is the information bit sequence estimate out of the FEC Decoder. However, exchanging information bit sequence estimates is not regarded as optimal in terms of spatial diversity gain.
  • IEEE 802.1 lp standard with 10MHz channel spacing 52 subcarriers including 4 pilot subcarriers and 48 data bearing sub-carriers
  • 3 options of joint demodulation are:
  • the split radio architecture described herein uses a dual release FEC decoder which, in addition to releasing a stream of bits corresponding to the information-bearing bits at the transmitter, also releases an estimate of the coded bits.
  • the coded bits are the bits that appear at the output of the encoder at the transmitter.
  • the information-bearing bits are fed into the input of the encoder at the transmitter.
  • the coded bits are the output bits on branch labels.
  • the information bearing bits are input bits on the branch labels.
  • the coded bit estimates from the dual release FEC decoder can be used to generate training symbols for channel estimation.
  • Training symbols are constructed by puncturing, interleaving and mapping to I/Q constellation in mirroring the transmitter function. Training symbols are applied to corresponding subcarriers of the FFT output to recover a channel estimate for the OFDM symbol. Training symbols are communicated across the link using the signal after interleaving.
  • the dual release FEC decoder is based on a Viterbi decoder.
  • the dual release FEC decoder has an integrated block deinterleaver at its input. Additionally it has a block interleaver on the coded bits output replicating the transmitter interleaving of coded bits. Viterbi decoders normally release information bits by tracing back through a survivor memory. Therefore the information bits are often released in reverse order. This release is normally block based so each block must be reversed in order before final release to upper layers.
  • the Viterbi-decoder trace-back process can be altered to also release the bits corresponding to the coded bits (i.e. the output bits CiC 2 on the branch labels of Figure 3). These bits will also be presented in reverse order. However as they are required to be interleaved for use in the channel estimator it is advantageous to restructure the interleaver to accommodate the order in which these coded bits are delivered by the modified Viterbi decoder traceback.
  • Another advantage of the described arrangement is that there is no need for a re-encode step.
  • an estimate of the coded bit sequence could be obtained by feeding information bearing bits released by the Viterbi decoder back through an encoder identical to that at the transmitter.
  • This re-encoding requires extra processing steps which are advantageously avoided in the present arrangement.
  • the bit rate requirement to transport the training data output from the Dual Release FEC decoder is dependent on the data rate and the OFDM symbol period.
  • puncturing of the FEC encoder output may be present at the transmitter. This is easily accommodated as part of the interleaver and deinterleaver implementation at the receiver.
  • the total data rate required on the digital link between the modules for LLR and training symbol index exchange is shown in Table 1. Analysis is carried out for 10 and 20 MHz channel spacing for the case where two radios are implemented.
  • each antenna module (400A and 400B) includes an antenna (401 A and 401 B), a RF module (402 A and 402B), a FEM (404A and 404B) and a FFT module (406A and 406B).
  • each RF module (402A and 402B) frequency-down-converts the signal received by the corresponding antenna (401 A and 40 IB) for subsequent provision to the respective FEM (404A and 404B).
  • the RF module may include transmit functionality.
  • Each FEM may perform functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency).
  • ADC analogue to digital conversion
  • filtering filtering
  • Automatic Gain control and synchronisation time and frequency
  • the output of each FEM (404A and 404B) is then provided to the respective FFT module (406A and 406B) for transforming a time domain signal into the frequency domain.
  • each antenna module (400A and 400B) includes its respective LLR module (41 OA and 410B) for generating a respective sequence of bit LLRs based on the frequency domain signal provided by the corresponding FFT module. Each generated sequence of bit LLRs corresponds to the information-bearing symbol carried in the transmitted signal.
  • antenna module 400A includes LLR combine module 411 for combining the bit LLR sequences generated in the two antenna modules to provide a combined bit LLR sequence to FEC decoder 412.
  • the FEC decoder 412 is included in antenna module 400A.
  • the antenna module 400A having the FEC decoder 412 may be referred to as the master and other modules (eg. 400B) contributing bit LLRs for their respective antennas may be referred to as slave.
  • Antenna modules 400A and 400B may each include a channel estimate module (408A and 408B) for providing a channel estimate to the respective LLR module (41 OA and 410B) based on outputs from the respective FFT module (406A and 406B) and/or feedback from the FEC decoder 412.
  • the system illustrated in Figure 4 has the benefits of feeding training symbol indexes from the FEC decoder 412 back to the channel estimate module or modules (408 A and 408B) for training purposes. For one module (i.e. the master) this feedback is internal.
  • LLRs flow from antenna module 400B to antenna module 400A and training symbol indexes flow in the opposite direction from antenna module 400A to antenna module 400B.
  • the bit error rate in a Viterbi traceback decreases with increasing traceback length.
  • the age of the information bits released and the coded bits released may be different.
  • a single traceback operation can release coded bits for training earlier in the traceback than the information bits. While errors are not tolerated in the information bit sequence release, it is possible to release coded bits with an elevated chance of error. This earlier release allows the channel estimate module (408A and 408B) to have relatively newer training symbols, albeit with a slightly elevated chance of error.
  • the LLR combine module 411 is configured to combine bit LLRs corresponding to a common OFDM Symbol index from different antennas 401 A and 40 IB.
  • the bit LLR sequence from each antenna can arrive asynchronously. For example,
  • bit LLRs from antenna 40 IB may arrive after the bit LLRs from antenna 401 A
  • bit LLRs may arrive at different rates from each of the antennas.
  • LLR combine module 500 has a controller 502 and buffers 504 and 506 for each antenna to be combined as illustrated in Figure 5.
  • the use of buffers 504 and 506 allows for more than two antennas.
  • Each antenna may correspond to a buffer for holding a small number of OFDM symbols worth of LLRs.
  • the bit LLRs from an antenna are marked as a group with the OFDM symbol of the packet being processed.
  • the controller 502 waits until one of the following conditions is satisfied before causing the buffers to release and pass the buffered LLRs to the FEC decoder 412:
  • Condition 1 All bit LLRs for a particular OFDM symbol are present in the buffers (504 and 506).
  • Condition 2 Too much time has passed since waiting began for the other antennas to deliver corresponding bit LLRs.
  • Condition 3 Too many bit LLRs have arrived from Symbols with later indices.
  • Waiting begins when any buffer reaches a full quota of bit LLRs for a new OFDM Symbol.
  • the buffers 504 and 506 may perform individual (per bit) LLR additions for corresponding symbol LLRs prior to release to the FEC decoder 412 in order to reduce system latency. These additions could be discarded if Condition 2 or 3 occurs.
  • the OFDM symbol clock is critical in OFDM receiver design. This is because the IFFT/FFT and interleaver/deinterleaver are based on OFDM symbol sized blocks. Although there are typically a fixed number of subcarriers per OFDM symbol the number of coded bits varies based on the modulation mode. The number of bits carried per OFDM symbol can vary from OFDM symbol to OFDM symbol within the packet.
  • N[ ] the number of coded bits modulating the sub-carriers.
  • N[i] the number of coded bits modulating the sub-carriers.
  • N[i] the number of coded bits modulating the sub-carriers.
  • N[i] the number of coded bits modulating the sub-carriers.
  • N[i] the number of coded bits modulating the sub-carriers.
  • N[i] the number of coded bits modulating the sub-carriers.
  • each bit LLR is constructed from its constituent parts from the antenna modules the deinterleaving function may also be incorporated into the addressing of the result storage.
  • Figure 6 we show the structure 600 whereby the controller 602 manages the synchronisation of the antenna module contributions and mapping of resultant combined bit LLRs into the output buffer 604.
  • the bit LLRs as arranged by the controller are now in deinterleaved order ready to be fed into the FEC Decoder. In this integrated LLR Combine case there is no need for the FEC Decoder module to have any internal deinterleaver capability.
  • the channel estimate module (408A and 408B) is robust to asynchronism between the symbol index for which it must produce a channel estimate synchronously even if the training symbols from the FEC decoder 412 and received symbols from FFT modules 406A and 406B are provided asynchrously.
  • the channel estimate module (408A and 408B) has the ability to estimate the frequency domain channel for OFDM symbol i given only previous OFDM symbol FFT outputs and previous OFDM symbol training symbols.
  • the training symbols are typically delayed because of delay in the FEC decoder.
  • a Viterbi decoder may introduce at least one OFDM symbol-worth of delay in order to release bits (either information or coded) of good quality (i.e. low Bit Error rate).
  • the delay, measured in OFDM symbols, introduced by the FEC decoder 412 may vary depending on a number of factors such as signal to noise ratio (SNR) and data rate.
  • the FEC decoder 412 may be able to release high quality data with less delay if the SNR is high or the number of information bits per OFDM symbol is high. For example, in IEEE 802.1 lp the number of information bits (trellis epochs) per OFDM symbol is between 24 and 216. While 216 of traceback before release from the Viterbi decoder is enough to provide high quality release bits, 24 is not. Therefore the variation in delay from the FEC decoder measured in OFDM symbol heartbeats varies depending on the data rate of the packet.
  • the channel estimate module may store recently received or "aging" OFDM symbols. For example, in cases where the delay in feedback is high, the channel estimate modules may provide a channel estimate based on a received OFDM symbol that is three or four OFDM symbol periods older than the currently received OFDM symbol.
  • Delay can be reduced by configuring the FEC decoder 412 to send training symbols from younger OFDM symbols resulting from the decoding process. These training symbols may be of lower quality than training symbols obtained from the release grade bits (i.e. bits corresponding to the information bearing symbol) but can be of sufficient quality for channel estimation. For example, when decoding BPSK in IEEE 802.1 lp, OFDM Symbol i Bit LLRs update the FEC Decoder state.
  • a subsequent traceback phase can then release training symbols for OFDM symbol i-1 to the remote unit for channel estimation and OFDM symbol i-2 for release as information bearing bits or symbol to the upper layer of the communication protocol such as the Medium Access Control layer.
  • the dual release Viterbi decoder would advantageously release coded bits for OFDM symbol i-1 and information bits for OFDM symbol i-2.
  • the asynchronous nature of the channel estimate module means that priority can be given to the bit LLR transport across the link 414 between antenna modules 400 A and 400B with training symbols being transported with lower priority or additional latency to the remote channel estimate module.
  • IEEE 802.1 lp may require that an Acknowledgement packet be transmitted a few microseconds after the packet completes its arrival if it were successfully received. This means that delay in decoding a packet must be minimised and is another reason to prioritise the bit LLR transport over the training symbol transport across the link. Acquisition will also use the serial interface 414 to provide joint antenna acquisition prior to the OFDM symbol demodulation phase of packet reception.
  • Dual Radios When two (or more) antenna modules are present it is possible to support two (or more) parallel radio functions. Such a system is capable of FEC decoding two independent packets in parallel that arrive asynchronously, but overlapped, on the air as illustrated in Figure 7. Moreover, the reception of each packet can benefit from the full antenna diversity available in the system. This can be achieved by having dual channel RF devices that can mix down two different frequencies.
  • each antenna module 800A and 800B
  • Figure 8 A symmetric system with identical functionality in each antenna module (800A and 800B) is shown in Figure 8.
  • the hardware and software in each module is identical, thus only one type of module needs to be manufactured. There is no longer a concept of master and slave in this dual radio architecture. The two modules are peers.
  • the symmetric system may be suitable for use in receiving two simultaneous packet streams (eg. 702 and 704) on the air occupying two different channels.
  • these simultaneous packet streams would use different frequencies such as Service Channels (SCH) and Control Channel (CCH) contemplated in IEEE 1609.4.
  • SCH Service Channels
  • CCH Control Channel
  • the signal processing module within each of antenna modules 800A and 800B i.e. the antenna module less the antenna is capable of processing these multiple streams. This can be achieved by duplicating hardware and software modules or by serialisation of the processing (or a combination).
  • each antenna module (800A and 800B) includes an antenna (801 A and 801 B), a RF module (802A and 802B), a FEM (804A and 804B), a FFT module (806A and 806B) and a channel estimate (808A and 808B). Similar to the antenna modules in Figure 4, each RF module (802A and 802B) frequency-down-converts the signal containing the two channels received by the corresponding antenna (801 A and 80 IB) for subsequent provision to the respective FEM (804A and 804B). Each FEM may perform functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency).
  • ADC analogue to digital conversion
  • filtering filtering
  • Automatic Gain control and synchronisation time and frequency
  • each FEM (804A and 804B) is then provided to the respective FFT module (806A and 806B) for transforming a time domain signal containing the two channels into frequency domain.
  • Each antenna module (800A and 800B) may include its respective LLR module (81 OA and 810B) for generating a joint stream of bit LLR sequences corresponding to the two channels based on the frequency domain signal provided by the corresponding FFT module (806A and 806B).
  • Each generated sequence of bit LLRs in the joint stream corresponds to the information-bearing symbol carried in a particular channel of the transmitted signal.
  • both antenna modules 800A and 800B include a LLR combine module (811 A and 81 IB) for combining the bit LLR sequences and a dual release FEC decoder (812A and 812B).
  • a likely implementation of the dual path front end would have a dual channel radio frequency integrated circuit (RFIC) in the RF modules 802A and 802B capable of tuning to two separate frequencies.
  • RFIC radio frequency integrated circuit
  • the two baseband streams from the RFICs (corresponding to the two channels) then are fed to the Rx Digital front end where a set of ADCs for each channel are provided.
  • the samples are interleaved to allow for serial processing of the two contexts. This interleaving may be at the sample level or by groups of samples (perhaps corresponding to the number of samples in an OFDM Symbol).
  • the connections between processing blocks annotated with a 2 in Figure 8 carry signals corresponding to both channels at the same time.
  • the demultiplexer 816A and 816B splits the joint stream into individual bit LLR streams
  • each LLR combine module (811 A and 81 IB) is configured to receive and combine bit LLR sequences corresponding to the same channel for provision to the corresponding FEC decoder (812A and 812B).
  • Each multiplexer (824A and 824B) accepts training symbols fed back from its own dual release FEC decoder and from the other dual release FEC decoder in the other module. These training symbols are multiplexed together in a manner consistent with the multiplexing of the frontend.
  • Each channel estimate module (808A and 808B) provides a channel estimate to the corresponding LLR module (81 OA and 810B) based on the frequency domain signal containing the two channels and or the multiplexed training symbols.
  • Figure 9 instead of multiplexing the channels the architecture 900 in Figure 9 may be used.
  • Figure 9 only illustrates one antenna module without illustrating an identical antenna module to achieve two-antenna diversity gain.
  • the RF modules (902 A and 902B), FEMs (904 A, 904B), FFT modules (906A, 906B), channel estimate modules (908A, 908B) and LLR modules (910A and 910B) are duplicated and provided in parallel for each channel.
  • a single antenna 901 receives a transmitted multi-channel signal and provides the received signal to both RF modules 902A and 902B.
  • the RF modules 902A and 902B frequency-down-convert the received signal for subsequent provision to the respective FEM (904A and 904B).
  • Each FEM may perform functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency).
  • ADC analogue to digital conversion
  • the output of each FEM (904A and 904B) is then provided to the respective FFT module (906A and 906B) for providing a fast Fourier transform signal to the respective LLR module (91 OA and 910B).
  • Each LLR module (906A and 906B) generates LLR sequences corresponding to a particular channel based on the fast Fourier transformed signal provided by the corresponding FFT module (806A and 806B).
  • Each generated sequence of LLRs corresponds to the information-bearing symbol carried in a particular channel of the transmitted signal.
  • the LLRs are combined and provided to the dual release FEC decoder 912.
  • the parallel implementation requires the FEM, the FFT modules, the channel estimate modules and the LLR modules to operate at half the processing speed at the expense of higher component counts. Functionally the result of processing is substantially identical in the two cases.
  • the serial link interfaces, the LLR combine the modules and the dual release FEC decoders are identical in each implementation.
  • the functional modules described herein and schematically illustrated in Figures 4, 5, 6, 8 and 9 may be implemented in hardware, for example application-specific integrated circuits (ASICs).
  • ASICs application-specific integrated circuits
  • Other hardware implementations include, but are not limited to, field-programmable gate arrays (FPGAs), structured ASICs, digital signal processors and discrete logic.
  • the functional modules may be implemented as software, such as one or more application programs executable within a computer system.
  • the software may be stored in a computer-readable medium and be loaded into a computer system from the computer-readable medium for execution by the computer system.
  • a computer readable medium having a computer program recorded on it is a computer program product. Examples of such media include, but are not limited to CD-ROMs, hard disk drives, a ROM or integrated circuit.
  • Program code may also be transmitted via computer-readable transmission media, for example a radio transmission channel or a networked connection to another computer or networked device.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Probability & Statistics with Applications (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Theoretical Computer Science (AREA)
  • Power Engineering (AREA)
  • Artificial Intelligence (AREA)
  • Radio Transmission System (AREA)

Abstract

The present invention relates to a split signal processing system comprising: multiple antennas for receiving transmitted signals carrying an information-bearing symbol; multiple signal processing modules associated with the respective antennas and being configured to generate respective bit log-likelihood ratio (LLR) sequences, each corresponding to the information-bearing symbol; and a LLR combiner for combining the bit LLR sequences received from the multiple signal processing modules.

Description

Split Radio Architecture
Field of the invention
The present application relates to wireless communications systems using multiple antennas. In particular applications the invention relates to Car-2-X systems using more than one antenna.
Background of the invention
The use of multiple antennas in wireless communications systems is well known to provide significant performance advantages. In particular, links can be made much more robust to multipath fading. This is particularly the case in the emerging 5.9 GHz Car to Car and Car to Infrastructure communications. These are jointly referred to as Car-2-X.
In automotive applications it is desirable to reduce the cost of systems to be deployed to vehicles. Multiple antenna arrangements require extra hardware over single antenna systems. Vehicle manufacturers may want to space antenna elements apart by a metre or more. For example a pair of antennas may be deployed at the rear and at the front of the vehicle roof, or on either side of the vehicle in the mirrors.
Optimal diversity performance is obtained when signals from each antenna are processed using independent RF frontend and digital baseband processing up until the point of demodulation, as illustrated in Figure 1. Each antenna (101 A and 101B) would have its own RF module (102 A and 102B) for frequency down-conversion, front end module (FEM) (104 A and 104B) for packet acquisition, Automatic Gain Control, synchronisation and channel estimation. The information output from the FEM (104A and 104B) may be partially demodulated by a partial demodulator (106A and 106B). The demodulator 111 combines the signals from all antennas (e.g. 1, 2 or more) using the channel estimate and the observed signal. The channel estimate includes a complex signal level and noise power. The demodulator 111 may then provide its output to a forward error correction (FEC) decoder 112 for providing a decoded output.
In OFDM systems (such as IEEE 802.1 lp and ETSI TC-ITS G5) this processing is done in the frequency domain (after the application of an FFT) with each OFDM symbol being processed by an FFT resulting in N data bearing symbols per FFT application. In IEEE 802.1 lp there are 48 data bearing symbols output for each FFT. Phase Shift Keying (PSK) and Quadature Amplitude Modulation (QAM) are typical modulation formats applied to the signals. At the receiver the demodulator's task is to map received symbols corresponding to transmitted symbols to set of bit log-likelihood-ratios (LLR) for each bit used to construct the symbol. For example in 64-QAM there are six bits used to identify a constellation point. Sequences of these LLRs are processed by Forward Error Correction (FEC) decoders to create estimates of the transmitted information bit sequence.
The OFDM multiple antenna receiver is illustrated in Figure 2. Transmitter details are not shown, and neither is Block Deinterleaver and Interleaver detail shown in the FEC Decoder 212. The FEC decoder 212 will update one OFDM symbol at a time as the bits for each OFDM symbol are normally interleaved in a Block interleaver at the transmitter. This interleaving is undone at the receiver by deinterleaving the LLRs.
The detail of the prior art demodulation for OFDM modulated signals such as IEEE
802.1 lp is shown in Figure 2, which shows an example with two antennas.
Each antenna (201 A and 20 IB) configured to receive a signal transmitted across a "Channel-may-provide the received -signal to ra~i¾^e^W-RF" no<iule"^202A and~2O2BJ for frequency down-conversion. The frequency down-converted signal may be provided to a respective receiver digital front end module (FEM) (204A and 204B). Each FEM (204A and 204B) associated with a respective antenna performs functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency). The resulting time domain signal is fed one OFDM symbol at a time to the respective FFT module (206A and 206B). The FFT module (206A and 206B) transforms the time domain signal to the frequency domain resulting in a block of modulated symbols (often referred to as subcarriers). These symbols are each impaired in transmission by fading and noise. The nature of this fading and noise changes during the packet in Car-2-X use. Channel estimation of the channel impairing each of these subcarriers is performed by channel estimate modules 208A and 208B. The outputs of the FFTs 206A and 206B and the outputs of the channel estimators 208 A and 208B are fed to LLR block 210. Complex channel magnitudes and noise power are estimated for each antenna independently. These estimates are used in the LLR block 210 to calculate the bit log-likelihood ratios (LLRs) for each bit constituting each sub-carrier symbol. The resulting sequence of bit LLRs is fed to the FEC Decoder module 212. The FEC Decoder module 212 may also include an internal block interleaver if the transmitter interleaved encoder outputs. This interleaver would be applied prior to processing the Forward Error Correction. Diversity is optimally exploited when the baseband signals from two or more antennas are employed in the demodulation process. This joint demodulation is then passed to a single Viterbi decoder and the information bearing bits released to upper layers of the communication protocol (for subsequent processing such as descrambling, CRC checking etc).
Problems occur when two or more antennas are required and they are to be separated by advantageously large distances (e.g. a metre or more). Larger distances offer better spatial diversity and more flexible installation for the Vehicle Manufacturers. However they present problems for the receiver system designer. The two or more antenna elements are to be separated but their signals must merge for Joint Demodulation and processing by a single FEC Decoder. This implies that there is a long connection in at least one of the paths: 1/ Antenna to RF: Long RF cables between Antenna and RF module (Coaxial cables are expensive and are also bad for transmit power);
21 Baseband digital samples: Long very high speed digital link (High speed digital links require expensive cables to avoid interference).
Reference to any prior art in the specification is not, and should not be taken as, an acknowledgment or any form of suggestion that this prior art forms part of the common general knowledge in any jurisdiction or that this prior art could reasonably be expected to be understood, regarded as relevant and/or combined with other pieces of prior art by a person skilled in the art. Summary of the invention
In broad terms the invention relates to a split signal processing system comprising a plurality of antennas for receiving transmitted signals. The antennas are associated with respective signal processing modules. Data from multiple signal processing modules is combined and the combined data is used in the joint demodulation of si nals received by multiple antennas. The data that is combined may be bit log-likelihood ratios (LLRs).
According to one aspect of the invention, there is provided a split signal processing system comprising multiple antennas for receiving transmitted signals carrying an information- bearing symbol, multiple signal processing modules associated with the respective antennas and being configured to generate respective bit log-likelihood ratio (LLR) sequences, each corresponding to the information-bearing symbol, and a LLR combiner for combining the bit LLR sequences received from the multiple signal processing modules.
In one embodiment, the multiple signal processing modules include a master signal processing module and one or more associated slave signal processing modules. The master module may comprise an FEC decoder for decoding the combined bit LLR sequences to determine an information sequence. The FEC decoder may be configured to generate dual outputs, which may be information bits and coded bits. The one or more associated slave modules may include^y_one^r^more.of L e_following_ features:
configured to send the respective bit LLR sequences to the master module asynchronously;
configured with high priority access to the respective links between the master module and the one or more associated slave modules for sending bit LLR sequences; and
configured to receive training symbol identifiers from the master module upon availability of the respective links.
Each signal processing module may comprise a channel estimator. The channel estimator in a slave module may be configured to produce synchronous channel estimates while training symbols are available asynchronously.
The LLR combiner may include a de-interleaver. The transmitted signals may include signals transmitted across multiple channels.
The multiple processing modules are configured as peer modules each associated with a respective channel. The peer modules may each include multiplexers and demultiplexers for serial processing of the multiple channels. The peer modules may each include multiple processing streams for parallel processing of the multiple channels. Alternatively the peer modules may each include multiple processing streams for parallel processing of the multiple channels.
The multiple antennas may be mounted on a vehicle. The multiple antennas may be spaced apart from one another on the vehicle. The signal processing modules may be located near their respective associated antennas.
According to another aspect of the invention, there is provided a signal processing - module for use in a split signal processing system including multiple antennas for receiving transmitted signals carrying an information-bearing symbol, the signal processing module being associated with one of the multiple antennas and comprising:
a data generator for generating a first bit log-likelihood ratio (LLR) sequence corresponding to the information-bearing symbol; and
a LLR combiner for combining the first bit LLR sequence with one or more second bit LLR-sequences corresponding to the information-bearing symbol
The signal processing module may be configured as a master module associated with one or more slave modules.
The transmitted signals may include signals transmitted across multiple channels and the signal processing module modules may further comprise multiplexers and demultiplexers for serial processing of the multiple channels. Alternatively the transmitted signals may include signals transmitted across multiple channels and the signal processing module modules may further comprise multiple processing streams for parallel processing of the multiple channels.
) As used herein, except where the context requires otherwise, the term "comprise" and variations of the term, such as "comprising", "comprises" and "comprised", are not intended to exclude further additives, components, integers or steps.
Further aspects of the present invention and further embodiments of the aspects described in the preceding paragraphs will become apparent from the following description, given by way of example and with reference to the accompanying drawings.
Brief description of the drawings
Figure 1 is a schematic diagram of a prior art receiver arrangement having two antennas.
Figure 2 is a schematic diagram of a prior art OFDM receiver arrangement having two antennas.
Figure 3 is an example of an FEC trellis representation showing branch labels.
Figure 4 is a schematic diagram of a split architecture in which data is exchanged between two antenna modules in a master/slave configuration.
Figure 5 is a schematic diagram of an LLR combine module for use in the arrangement of Figure 4.
Figure 6 is a schematic diagram of an integrated de-interleaver and LLR combine module for use in the arrangement of Figure 4.
Figure 7 illustrates an example in which packets arrive simultaneously over two channels.
Figure 8 is a schematic diagram of a serial implementation of a dual radio architecture. Figure 9 is a schematic diagram of a parallel implementation of a dual radio architecture.
Detailed description of the embodiments
Bit LLR Exchange
In order to advantageously locate the RF processing nearby to the antenna in a system with two or more antennas, a split radio architecture transports bit LLRs between the modules associated with the respective antennas. This is advantageous because the information rates for bit LLRs are the lowest of all points in the receiver chain prior to joint demodulation. The only lower bit rate is the information bit sequence estimate out of the FEC Decoder. However, exchanging information bit sequence estimates is not regarded as optimal in terms of spatial diversity gain. In the case of IEEE 802.1 lp standard with 10MHz channel spacing (52 subcarriers including 4 pilot subcarriers and 48 data bearing sub-carriers), 3 options of joint demodulation are:
1. Referring to Fig. 1 , the Rx Digital Front End Modules (FEM) ( 104A and 104B) will output I/Q samples at about 10 x 2 x 16 Mbps = 320 Mbps; 2. Referring to Fig. 2, the FFT modules (206A and 206B) will output at about 52 x 2 x 16 Bits per 8μβ = 208 Mbps; and
3. Referring to Fig. 4, assuming 4 bits to represent a single Bit LLR (in practice sometimes 3 bits are used) then the LLR modules (41 OA and 410B) will output 48 x 6 x 4 Bits per 8μβ = 144 Mbps. This example analysis assumes the highest IEEE 802.1 lp data rate in 10 MHz of 27
Mbps. It is expected that the majority of communications in Car-2-X applications will occur using data rates of 6 or 12 Mbps in which case the LLR modules 41 OA and 410Bjn option _wilL produce 48 and 96 Mbps. The other two options analysed do not scale their rate requirement with over-the-air data rate. Due to the less stringent requirements for lower data rate transmission, it is therefore advantageous to transport bit LLRs for example between the antenna location and the location of the central FEC processing.
Training Symbols In Car-2-X use, it is preferred to implement a form of channel tracking during the reception of a packet. This can be done by using FEC decoder outcomes to assist the channel estimate module. The split radio architecture described herein uses a dual release FEC decoder which, in addition to releasing a stream of bits corresponding to the information-bearing bits at the transmitter, also releases an estimate of the coded bits. The coded bits are the bits that appear at the output of the encoder at the transmitter. The information-bearing bits are fed into the input of the encoder at the transmitter. In trellis representations of convolutional codes the coded bits are the output bits on branch labels. The information bearing bits are input bits on the branch labels.
An example of a rate ½ convolutional code trellis is shown in Figure 3. Each transition from one state of the encoder to the next is labelled in the form m/QQj with an input bit m and corresponding output bit pair CiC2.
The coded bit estimates from the dual release FEC decoder can be used to generate training symbols for channel estimation. Training symbols are constructed by puncturing, interleaving and mapping to I/Q constellation in mirroring the transmitter function. Training symbols are applied to corresponding subcarriers of the FFT output to recover a channel estimate for the OFDM symbol. Training symbols are communicated across the link using the signal after interleaving. In one arrangement the dual release FEC decoder is based on a Viterbi decoder. The dual release FEC decoder has an integrated block deinterleaver at its input. Additionally it has a block interleaver on the coded bits output replicating the transmitter interleaving of coded bits. Viterbi decoders normally release information bits by tracing back through a survivor memory. Therefore the information bits are often released in reverse order. This release is normally block based so each block must be reversed in order before final release to upper layers.
The Viterbi-decoder trace-back process can be altered to also release the bits corresponding to the coded bits (i.e. the output bits CiC2 on the branch labels of Figure 3). These bits will also be presented in reverse order. However as they are required to be interleaved for use in the channel estimator it is advantageous to restructure the interleaver to accommodate the order in which these coded bits are delivered by the modified Viterbi decoder traceback.
Another advantage of the described arrangement is that there is no need for a re-encode step. In a re-encode step, an estimate of the coded bit sequence could be obtained by feeding information bearing bits released by the Viterbi decoder back through an encoder identical to that at the transmitter. This re-encoding requires extra processing steps which are advantageously avoided in the present arrangement. The bit rate requirement to transport the training data output from the Dual Release FEC decoder is dependent on the data rate and the OFDM symbol period.
For 10 MHz channel spacing OFDM symbols occur every 8 μβ. The highest data rate uses 64-QAM in IEEE 802.1 lp which is 6 bits per subcarrier. In IEEE 802.1 lp there are 48 data bearing subcarriers and 4 pilot subcarriers totalling 52. Therefore the data rate required is 6 * 48 bits per 8 μβ = 36 Mbps to transport indices of frequency-domain training symbols.
Note that puncturing of the FEC encoder output may be present at the transmitter. This is easily accommodated as part of the interleaver and deinterleaver implementation at the receiver.
The total data rate required on the digital link between the modules for LLR and training symbol index exchange is shown in Table 1. Analysis is carried out for 10 and 20 MHz channel spacing for the case where two radios are implemented.
Figure imgf000010_0001
Table 1: Link data rate requirements
An embodiment of the split radio architecture, for an example with two antennas 401 A and 40 IB each configured for receiving transmitted signals carrying an information-bearing symbol, is shown in Figure 4. The received signal is processed in downstream components which collectively may be referred to as a signal processing module. Each signal processing module may be located close to the antenna (401 A and 40 IB) resulting in low loss for received operation and good transmit power performance. The signal processing module and the antenna together are hereinafter referred to as an antenna module. In this embodiment, each antenna module (400A and 400B) includes an antenna (401 A and 401 B), a RF module (402 A and 402B), a FEM (404A and 404B) and a FFT module (406A and 406B). Similar to the system shown in Figure 2, each RF module (402A and 402B) frequency-down-converts the signal received by the corresponding antenna (401 A and 40 IB) for subsequent provision to the respective FEM (404A and 404B). Although not shown, the RF module may include transmit functionality. Each FEM may perform functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency). The output of each FEM (404A and 404B) is then provided to the respective FFT module (406A and 406B) for transforming a time domain signal into the frequency domain. In this embodiment, each antenna module (400A and 400B) includes its respective LLR module (41 OA and 410B) for generating a respective sequence of bit LLRs based on the frequency domain signal provided by the corresponding FFT module. Each generated sequence of bit LLRs corresponds to the information-bearing symbol carried in the transmitted signal. In this embodiment, antenna module 400A includes LLR combine module 411 for combining the bit LLR sequences generated in the two antenna modules to provide a combined bit LLR sequence to FEC decoder 412. In this embodiment, the FEC decoder 412 is included in antenna module 400A.
The antenna module 400A having the FEC decoder 412 may be referred to as the master and other modules (eg. 400B) contributing bit LLRs for their respective antennas may be referred to as slave. Antenna modules 400A and 400B may each include a channel estimate module (408A and 408B) for providing a channel estimate to the respective LLR module (41 OA and 410B) based on outputs from the respective FFT module (406A and 406B) and/or feedback from the FEC decoder 412. The system illustrated in Figure 4 has the benefits of feeding training symbol indexes from the FEC decoder 412 back to the channel estimate module or modules (408 A and 408B) for training purposes. For one module (i.e. the master) this feedback is internal. For the other (i.e. the slave) it is fed across a digital link 414. We have shown a serial link here for example. In this example LLRs flow from antenna module 400B to antenna module 400A and training symbol indexes flow in the opposite direction from antenna module 400A to antenna module 400B.
The bit error rate in a Viterbi traceback decreases with increasing traceback length. The age of the information bits released and the coded bits released may be different. A single traceback operation can release coded bits for training earlier in the traceback than the information bits. While errors are not tolerated in the information bit sequence release, it is possible to release coded bits with an elevated chance of error. This earlier release allows the channel estimate module (408A and 408B) to have relatively newer training symbols, albeit with a slightly elevated chance of error.
LLR Combine Module
The LLR combine module 411 is configured to combine bit LLRs corresponding to a common OFDM Symbol index from different antennas 401 A and 40 IB. The bit LLR sequence from each antenna can arrive asynchronously. For example,
1. the bit LLRs from antenna 40 IB may arrive after the bit LLRs from antenna 401 A
2. the bit LLRs may arrive at different rates from each of the antennas.
One example of the LLR combine module 500 has a controller 502 and buffers 504 and 506 for each antenna to be combined as illustrated in Figure 5. The use of buffers 504 and 506 allows for more than two antennas. Each antenna may correspond to a buffer for holding a small number of OFDM symbols worth of LLRs. The bit LLRs from an antenna are marked as a group with the OFDM symbol of the packet being processed.
The controller 502 waits until one of the following conditions is satisfied before causing the buffers to release and pass the buffered LLRs to the FEC decoder 412:
Condition 1 : All bit LLRs for a particular OFDM symbol are present in the buffers (504 and 506). Condition 2: Too much time has passed since waiting began for the other antennas to deliver corresponding bit LLRs.
Condition 3: Too many bit LLRs have arrived from Symbols with later indices.
Waiting begins when any buffer reaches a full quota of bit LLRs for a new OFDM Symbol.
These conditions provide robustness to failure of antenna modules or their interconnections.
The buffers 504 and 506 may perform individual (per bit) LLR additions for corresponding symbol LLRs prior to release to the FEC decoder 412 in order to reduce system latency. These additions could be discarded if Condition 2 or 3 occurs.
The OFDM symbol clock is critical in OFDM receiver design. This is because the IFFT/FFT and interleaver/deinterleaver are based on OFDM symbol sized blocks. Although there are typically a fixed number of subcarriers per OFDM symbol the number of coded bits varies based on the modulation mode. The number of bits carried per OFDM symbol can vary from OFDM symbol to OFDM symbol within the packet.
Let the number of coded bits modulating the sub-carriers be N[ ] in OFDM Symbol /'. For example in IEEE 802.1 lp, for code rate ½ QPSK, N[i] is 96. Let the value of the LLR produced by antenna module & corresponding to bit j in OFDM symbol be k " [i,j,k - The LLR Combine module attempts to compute being the log likelihood ratio for bit j in OFDM Symbol /'. In one embodiment X[ij] is computed as the sum of each of the LLRs corresponding to the same bit and OFDM symbol from all antenna modules.
k
As each bit LLR is constructed from its constituent parts from the antenna modules the deinterleaving function may also be incorporated into the addressing of the result storage. In Figure 6 we show the structure 600 whereby the controller 602 manages the synchronisation of the antenna module contributions and mapping of resultant combined bit LLRs into the output buffer 604. The bit LLRs as arranged by the controller, are now in deinterleaved order ready to be fed into the FEC Decoder. In this integrated LLR Combine case there is no need for the FEC Decoder module to have any internal deinterleaver capability.
Channel Estimate module
The channel estimate module (408A and 408B) is robust to asynchronism between the symbol index for which it must produce a channel estimate synchronously even if the training symbols from the FEC decoder 412 and received symbols from FFT modules 406A and 406B are provided asynchrously.
The channel estimate module (408A and 408B) has the ability to estimate the frequency domain channel for OFDM symbol i given only previous OFDM symbol FFT outputs and previous OFDM symbol training symbols. The training symbols are typically delayed because of delay in the FEC decoder. In particular a Viterbi decoder may introduce at least one OFDM symbol-worth of delay in order to release bits (either information or coded) of good quality (i.e. low Bit Error rate).
Another difficulty that is accommodated by the channel estimate module (408A and 408B) is that the delay, measured in OFDM symbols, introduced by the FEC decoder 412 may vary depending on a number of factors such as signal to noise ratio (SNR) and data rate. The FEC decoder 412 may be able to release high quality data with less delay if the SNR is high or the number of information bits per OFDM symbol is high. For example, in IEEE 802.1 lp the number of information bits (trellis epochs) per OFDM symbol is between 24 and 216. While 216 of traceback before release from the Viterbi decoder is enough to provide high quality release bits, 24 is not. Therefore the variation in delay from the FEC decoder measured in OFDM symbol heartbeats varies depending on the data rate of the packet.
To address this delay variation the channel estimate module may store recently received or "aging" OFDM symbols. For example, in cases where the delay in feedback is high, the channel estimate modules may provide a channel estimate based on a received OFDM symbol that is three or four OFDM symbol periods older than the currently received OFDM symbol.
With increasing delay, the correlation of the channel estimate derived from these aging OFDM symbols with the symbol to next be demodulated is reducing. This reduced correlation can reduce the maximum vehicle velocities that can be supported. Delay can be reduced by configuring the FEC decoder 412 to send training symbols from younger OFDM symbols resulting from the decoding process. These training symbols may be of lower quality than training symbols obtained from the release grade bits (i.e. bits corresponding to the information bearing symbol) but can be of sufficient quality for channel estimation. For example, when decoding BPSK in IEEE 802.1 lp, OFDM Symbol i Bit LLRs update the FEC Decoder state. A subsequent traceback phase can then release training symbols for OFDM symbol i-1 to the remote unit for channel estimation and OFDM symbol i-2 for release as information bearing bits or symbol to the upper layer of the communication protocol such as the Medium Access Control layer. In addition, the dual release Viterbi decoder would advantageously release coded bits for OFDM symbol i-1 and information bits for OFDM symbol i-2.
' The asynchronous nature of the channel estimate module means that priority can be given to the bit LLR transport across the link 414 between antenna modules 400 A and 400B with training symbols being transported with lower priority or additional latency to the remote channel estimate module.
IEEE 802.1 lp may require that an Acknowledgement packet be transmitted a few microseconds after the packet completes its arrival if it were successfully received. This means that delay in decoding a packet must be minimised and is another reason to prioritise the bit LLR transport over the training symbol transport across the link. Acquisition will also use the serial interface 414 to provide joint antenna acquisition prior to the OFDM symbol demodulation phase of packet reception.
Dual Radios When two (or more) antenna modules are present it is possible to support two (or more) parallel radio functions. Such a system is capable of FEC decoding two independent packets in parallel that arrive asynchronously, but overlapped, on the air as illustrated in Figure 7. Moreover, the reception of each packet can benefit from the full antenna diversity available in the system. This can be achieved by having dual channel RF devices that can mix down two different frequencies.
A symmetric system with identical functionality in each antenna module (800A and 800B) is shown in Figure 8. The hardware and software in each module is identical, thus only one type of module needs to be manufactured. There is no longer a concept of master and slave in this dual radio architecture. The two modules are peers.
The symmetric system may be suitable for use in receiving two simultaneous packet streams (eg. 702 and 704) on the air occupying two different channels. Typically these simultaneous packet streams would use different frequencies such as Service Channels (SCH) and Control Channel (CCH) contemplated in IEEE 1609.4. The signal processing module within each of antenna modules 800A and 800B (i.e. the antenna module less the antenna) is capable of processing these multiple streams. This can be achieved by duplicating hardware and software modules or by serialisation of the processing (or a combination).
In the symmetric system illustrated in Figure 8, each antenna module (800A and 800B) includes an antenna (801 A and 801 B), a RF module (802A and 802B), a FEM (804A and 804B), a FFT module (806A and 806B) and a channel estimate (808A and 808B). Similar to the antenna modules in Figure 4, each RF module (802A and 802B) frequency-down-converts the signal containing the two channels received by the corresponding antenna (801 A and 80 IB) for subsequent provision to the respective FEM (804A and 804B). Each FEM may perform functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency). The output of each FEM (804A and 804B) is then provided to the respective FFT module (806A and 806B) for transforming a time domain signal containing the two channels into frequency domain. Each antenna module (800A and 800B) may include its respective LLR module (81 OA and 810B) for generating a joint stream of bit LLR sequences corresponding to the two channels based on the frequency domain signal provided by the corresponding FFT module (806A and 806B). Each generated sequence of bit LLRs in the joint stream corresponds to the information-bearing symbol carried in a particular channel of the transmitted signal. In the symmetric system illustrated in Figure 8, both antenna modules 800A and 800B include a LLR combine module (811 A and 81 IB) for combining the bit LLR sequences and a dual release FEC decoder (812A and 812B).
A likely implementation of the dual path front end would have a dual channel radio frequency integrated circuit (RFIC) in the RF modules 802A and 802B capable of tuning to two separate frequencies. Alternatively two independently controlled RFICs could be used. The two baseband streams from the RFICs (corresponding to the two channels) then are fed to the Rx Digital front end where a set of ADCs for each channel are provided. Once digitised the samples are interleaved to allow for serial processing of the two contexts. This interleaving may be at the sample level or by groups of samples (perhaps corresponding to the number of samples in an OFDM Symbol). The connections between processing blocks annotated with a 2 in Figure 8 carry signals corresponding to both channels at the same time. The demultiplexer 816A and 816B splits the joint stream into individual bit LLR streams
(eg. 818A and 820A, and 818B and 820B) corresponding to each particular channel. The stream that the collocated FEC decoder (i.e. 818A and 818B) is to decode is sent to the LLR combine module (811 A and 81 IB). The stream corresponding to the other channel (i.e. 820A and 820B) is sent out to the link interface module (822 A and 822B) for sending to the other module. Each LLR combine module (811 A and 81 IB) is configured to receive and combine bit LLR sequences corresponding to the same channel for provision to the corresponding FEC decoder (812A and 812B).,
Each multiplexer (824A and 824B) accepts training symbols fed back from its own dual release FEC decoder and from the other dual release FEC decoder in the other module. These training symbols are multiplexed together in a manner consistent with the multiplexing of the frontend. Each channel estimate module (808A and 808B) provides a channel estimate to the corresponding LLR module (81 OA and 810B) based on the frequency domain signal containing the two channels and or the multiplexed training symbols.
In the case of a complete parallel implementation, instead of multiplexing the channels the architecture 900 in Figure 9 may be used. For simplification, Figure 9 only illustrates one antenna module without illustrating an identical antenna module to achieve two-antenna diversity gain. Here the RF modules (902 A and 902B), FEMs (904 A, 904B), FFT modules (906A, 906B), channel estimate modules (908A, 908B) and LLR modules (910A and 910B) are duplicated and provided in parallel for each channel. In the architecture illustrated in Figure 9, a single antenna 901 receives a transmitted multi-channel signal and provides the received signal to both RF modules 902A and 902B. The RF modules 902A and 902B frequency-down-convert the received signal for subsequent provision to the respective FEM (904A and 904B). Each FEM may perform functions such as analogue to digital conversion (ADC), filtering, Automatic Gain control and synchronisation (time and frequency). The output of each FEM (904A and 904B) is then provided to the respective FFT module (906A and 906B) for providing a fast Fourier transform signal to the respective LLR module (91 OA and 910B). Each LLR module (906A and 906B) generates LLR sequences corresponding to a particular channel based on the fast Fourier transformed signal provided by the corresponding FFT module (806A and 806B). Each generated sequence of LLRs corresponds to the information-bearing symbol carried in a particular channel of the transmitted signal. The LLRs are combined and provided to the dual release FEC decoder 912.
Compared to the serial implementation in Figure 8, the parallel implementation requires the FEM, the FFT modules, the channel estimate modules and the LLR modules to operate at half the processing speed at the expense of higher component counts. Functionally the result of processing is substantially identical in the two cases. The serial link interfaces, the LLR combine the modules and the dual release FEC decoders are identical in each implementation.
The functional modules described herein and schematically illustrated in Figures 4, 5, 6, 8 and 9 may be implemented in hardware, for example application-specific integrated circuits (ASICs). Other hardware implementations include, but are not limited to, field-programmable gate arrays (FPGAs), structured ASICs, digital signal processors and discrete logic. Alternatively, the functional modules may be implemented as software, such as one or more application programs executable within a computer system. The software may be stored in a computer-readable medium and be loaded into a computer system from the computer-readable medium for execution by the computer system. A computer readable medium having a computer program recorded on it is a computer program product. Examples of such media include, but are not limited to CD-ROMs, hard disk drives, a ROM or integrated circuit. Program code may also be transmitted via computer-readable transmission media, for example a radio transmission channel or a networked connection to another computer or networked device.
It will be understood that the invention disclosed and defined in this specification extends to all alternative combinations of two or more of the individual features mentioned or evident from the text or drawings. All of these different combinations constitute various alternative aspects of the invention.

Claims

CLAIMS The claims are as follows:
1. A split signal processing system comprising: multiple antennas for receiving transmitted signals carrying an information-bearing symbol; multiple signal processing modules associated with the respective antennas and being configured to generate respective bit log-likelihood ratio (LLR) sequences, each corresponding to the information-bearing symbol; and a LLR combiner for combining the bit LLR sequences received from the multiple signal processing modules.
2. The system of claim 1 wherein the multiple signal processing modules include a master signal processing module and one or more associated slave signal processing modules.
3. The system of claim 2 wherein the master module comprises an FEC decoder for decoding the combined bit LLR sequences to determine an information sequence.
4. The system of claim 3 wherein the FEC decoder is configured to generate dual outputs.
5. The system of claim 4 wherein the dual-output FEC decoder outputs information bits and coded bits.
6. The system of any one of claims 2-5 wherein the one or more associated slave modules are configured to send the respective bit LLR sequences to the master module asynchronously.
7. The system of any one of claims 2-6 wherein the one or more associated slave modules are configured with high priority access to the respective links between the master module and the one or more associated slave modules for sending bit LLR sequences.
8. The system of any one of claims 2-7 wherein the one or more associated slave modules are configured to receive training symbol identifiers from the master module upon availability of the respective links.
9. The system of any one of the preceding claims wherein each signal processing module comprises a channel estimator.
10. The system of claim 10 (when not dependent on claim 1) wherein the channel estimator in a slave module is configured to produce synchronous channel estimates while training symbols are available asynchronously.
1 1. The system of any one of the preceding claims wherein the LLR combiner includes a de- interleaver. , '
12. The system of any one of the preceding claims wherein the transmitted signals include signals transmitted across multiple channels.
13. The system of claim 12 wherein the multiple signal processing modules are configured as peer modules each associated with a respective channel.
14. The system of claim 13 wherein the peer modules each include multiplexers and demultiplexers for serial processing of the multiple channels.
15. The system of claim 13 wherein the peer modules each include multiple processing streams for parallel processing of the multiple channels.
16. The system of any one of the preceding claims wherein the multiple antennas are mounted on a vehicle.
17. The system of claim 16 wherein the multiple antennas are spaced apart from one another on the vehicle.
18. The system of any one of the preceding claims wherein the signal processing modules are located near their respective associated antennas.
19. A signal processing module for use in a split signal processing system including multiple antennas for receiving transmitted signals carrying an information-bearing symbol, the signal processing module being associated with one of the multiple antennas and comprising: a data generator for generating a first bit log-likelihood ratio (LLR) sequence corresponding to the information-bearing symbol; and a LLR combiner for combining the first bit LLR sequence with one or more second bit LLR sequences corresponding to the information-bearing symbol.
20. The signal processing module of claim 19 configured as a master module associated with one or more slave modules.
21. The signal processing module of claim 19 wherein the transmitted signals include signals transmitted across multiple channels and the signal processing module modules further comprising multiplexers and demultiplexers for serial processing of the multiple channels.
22. The signal processing module of claim 19 wherein the transmitted signals include signals transmitted across multiple channels and the signal processing module modules further comprising multiple processing streams for parallel processing of the multiple channels.
PCT/AU2013/001040 2012-09-12 2013-09-12 Split radio architecture WO2014040130A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US14/427,919 US9397784B2 (en) 2012-09-12 2013-09-12 Split radio architecture
EP13837584.5A EP2896091B1 (en) 2012-09-12 2013-09-12 Split radio architecture

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
AU2012903985 2012-09-12
AU2012903985A AU2012903985A0 (en) 2012-09-12 Split Radio Architecture

Publications (1)

Publication Number Publication Date
WO2014040130A1 true WO2014040130A1 (en) 2014-03-20

Family

ID=50277414

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/AU2013/001040 WO2014040130A1 (en) 2012-09-12 2013-09-12 Split radio architecture

Country Status (3)

Country Link
US (1) US9397784B2 (en)
EP (1) EP2896091B1 (en)
WO (1) WO2014040130A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9397784B2 (en) 2012-09-12 2016-07-19 Cohda Wireless Pty Ltd. Split radio architecture
EP3182662A1 (en) * 2015-12-15 2017-06-21 Intel IP Corporation Soft llr/bit combining for comp or soft handover receiver

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105940625B (en) * 2014-02-06 2018-05-18 日本电信电话株式会社 Base station apparatus, wireless communication system and communication means
KR102214101B1 (en) * 2014-09-05 2021-02-09 삼성전자주식회사 Apparaus and method for receiving using iterative detection and decoding
US10644924B2 (en) 2016-09-29 2020-05-05 At&T Intellectual Property I, L.P. Facilitating a two-stage downlink control channel in a wireless communication system
US10602507B2 (en) * 2016-09-29 2020-03-24 At&T Intellectual Property I, L.P. Facilitating uplink communication waveform selection
US10206232B2 (en) 2016-09-29 2019-02-12 At&T Intellectual Property I, L.P. Initial access and radio resource management for integrated access and backhaul (IAB) wireless networks
WO2018105321A1 (en) * 2016-12-06 2018-06-14 パナソニック インテレクチュアル プロパティ コーポレーション オブ アメリカ Information processing device and information processing method
US10277433B1 (en) * 2017-11-15 2019-04-30 Analog Devices Global Unlimited Company Method to improve latency in an ethernet PHY device
WO2019100325A1 (en) * 2017-11-24 2019-05-31 华为技术有限公司 Uplink signal transmission method, base station, and system

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070098122A1 (en) 2005-10-27 2007-05-03 Silicon Integrated Systems Corp. Diversity receiver
US20080019331A1 (en) * 2006-07-18 2008-01-24 Motorola, Inc. Receiver Having Multi-Antenna Log Likelihood Ratio Generation With Channel Estimation Error
EP1993217A1 (en) 2007-05-15 2008-11-19 Abilis Systems Sarl OFDM receiver and digital signal processor
US20090154608A1 (en) * 2007-12-18 2009-06-18 Electronics And Telecommunications Research Institute Receiving apparatus and method for mimo system

Family Cites Families (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6961388B2 (en) * 2001-02-01 2005-11-01 Qualcomm, Incorporated Coding scheme for a wireless communication system
US6940827B2 (en) * 2001-03-09 2005-09-06 Adaptix, Inc. Communication system using OFDM for one direction and DSSS for another direction
US7609777B2 (en) * 2002-08-30 2009-10-27 Alcatel-Lucent Usa Inc. Maximum likelihood a posteriori probability detector
GB2407008B (en) * 2003-10-10 2006-01-18 Toshiba Res Europ Ltd A mimo communication system
CN101156322B (en) * 2004-06-22 2013-11-20 苹果公司 Methods and systems for enabling feedback in wireless communication networks
US20060068831A1 (en) * 2004-09-30 2006-03-30 Stewart Kenneth A Predictive power control in a digital diversity receiver
US9385843B2 (en) * 2004-12-22 2016-07-05 Qualcomm Incorporated Method and apparatus for using multiple modulation schemes for a single packet
CN101189819A (en) * 2005-06-03 2008-05-28 松下电器产业株式会社 Transmitting apparatus, receiving apparatus and spatial multiplex number controlling method
US7512198B2 (en) * 2005-06-24 2009-03-31 The Boeing Company Efficient diversity combining for wideband downlink
TWI278220B (en) * 2005-09-28 2007-04-01 Sunplus Technology Co Ltd Diversity receiver
US8929472B1 (en) * 2006-07-26 2015-01-06 Marvell International Ltd. Bit-level combining for MIMO systems with HARQ and/or repetition coding
US8027402B2 (en) * 2006-07-26 2011-09-27 Marvell World Trade Ltd. Symbol-level combining for multiple input multiple output (MIMO) systems with hybrid automatic repeat request (HARQ) and/or repetition coding
US8699601B1 (en) * 2006-08-08 2014-04-15 Marvell World Trade Ltd. Distance-level combining for MIMO systems with HARQ and/or repetition coding
WO2008035936A1 (en) * 2006-09-20 2008-03-27 Samsung Electronics Co., Ltd. Apparatus and method for processing received data in a broadband wireless communication system
US20100074350A1 (en) * 2006-11-06 2010-03-25 Qualcomm Incorporated Codeword level scrambling for mimo transmission
ATE518318T1 (en) * 2007-11-19 2011-08-15 Alcatel Lucent METHOD FOR RECOVERING A BIT STREAM FROM A RADIO SIGNAL
US8576955B2 (en) * 2008-03-28 2013-11-05 Qualcomm Incorporated Architecture to handle concurrent multiple channels
US8750418B2 (en) * 2008-05-09 2014-06-10 Marvell World Trade Ltd. Symbol vector-level combining transmitter for incremental redundancy HARQ with MIMO
US20090316840A1 (en) * 2008-06-24 2009-12-24 Qualcomm Incorporated Methods and systems for stc signal decoding using mimo decoder
TW201014200A (en) * 2008-09-25 2010-04-01 Sunplus Technology Co Ltd Decoding system for LDPC code concatenated with 4QAM-NR code
KR101582685B1 (en) * 2008-12-03 2016-01-06 엘지전자 주식회사 Apparatus and method of transmitting data using multiple antenna
KR101622965B1 (en) * 2009-02-06 2016-05-31 삼성전자주식회사 Method and apparatus for combining log-likelihood ratio for hybrid automatic repeat request in wireless communication system
US20100232535A1 (en) * 2009-03-04 2010-09-16 Nec Laboratories America, Inc. Apparatus and Method for Multilayer Space-Time-Frequency Precoding for a MIMO-OFDM Wireless Transmission System
US20100311343A1 (en) * 2009-06-07 2010-12-09 Arvind Vijay Keerthi Hierarchical modulation for accurate channel sounding
US8340534B2 (en) * 2009-08-07 2012-12-25 Futurewei Technologies, Inc. Side band pilot tone for digital signal processing in polarization multiplexed coherent optical communication system
US8693588B2 (en) * 2011-02-24 2014-04-08 Qualcomm Incorporated Two-step joint demapping algorithm for LLR computation of MIMO signal based on sphere decoding
US9094179B2 (en) * 2011-12-20 2015-07-28 Electronics And Telecommunications Research Institute Apparatus for providing multimedia services and method thereof
US8867600B2 (en) * 2012-02-16 2014-10-21 Siano Mobile Silicon Ltd. Turbo equalization for diversity receivers
US9397784B2 (en) 2012-09-12 2016-07-19 Cohda Wireless Pty Ltd. Split radio architecture
US8903025B1 (en) * 2012-10-24 2014-12-02 Marvell International Ltd. Low complexity technique for detecting data in a received multiple-input-multiple-output (MIMO) signal
US9083499B1 (en) * 2013-12-31 2015-07-14 Cambridge Silicon Radio Limited Decision feedback solution for channels with low signal to noise ratio

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070098122A1 (en) 2005-10-27 2007-05-03 Silicon Integrated Systems Corp. Diversity receiver
US20080019331A1 (en) * 2006-07-18 2008-01-24 Motorola, Inc. Receiver Having Multi-Antenna Log Likelihood Ratio Generation With Channel Estimation Error
EP1993217A1 (en) 2007-05-15 2008-11-19 Abilis Systems Sarl OFDM receiver and digital signal processor
US20090154608A1 (en) * 2007-12-18 2009-06-18 Electronics And Telecommunications Research Institute Receiving apparatus and method for mimo system

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9397784B2 (en) 2012-09-12 2016-07-19 Cohda Wireless Pty Ltd. Split radio architecture
EP3182662A1 (en) * 2015-12-15 2017-06-21 Intel IP Corporation Soft llr/bit combining for comp or soft handover receiver

Also Published As

Publication number Publication date
EP2896091A1 (en) 2015-07-22
EP2896091A4 (en) 2017-01-18
US20150244499A1 (en) 2015-08-27
EP2896091B1 (en) 2019-11-06
US9397784B2 (en) 2016-07-19

Similar Documents

Publication Publication Date Title
EP2896091B1 (en) Split radio architecture
CN101616121B (en) Orthogonal frequency division multiplexing receiver and receiving method thereof
TWI427947B (en) Incremental redundancy transmission in a mimo communication system
EP1821481B1 (en) OFDM - MIMO radio frequency transmission system
US20030012315A1 (en) System and method for multistage error correction coding wirelessly transmitted information in a multiple antennae communication system
KR100922303B1 (en) Multi-network shared phy layer
EP2301213B1 (en) Buffered demod and demap functions
US20080267122A1 (en) Method and apparatus for mapping/demapping modulation symbols in a mobile communication system
WO2005050885A1 (en) Multi-antenna receiving apparatus, multi-antenna receiving method, multi-antenna transmitting apparatus, and multi-antenna communication system
DK2536133T3 (en) Method and apparatus for receiving a transmission signal
US20060212773A1 (en) Ultrawideband architecture
US10396869B2 (en) Transmission techniques
CN100380856C (en) A simplified decoder for a bit interleaved COFDM-MIMO system
US7397862B2 (en) Method of designing interleavers for multiple-encoder MIMO OFDM systems
KR101507782B1 (en) Method of data processing and transmitter in mobile communication system
US8526542B2 (en) Diversity receiver for processing VSB signal
CN102263725A (en) Mobile ofdm receiver
KR102194602B1 (en) Method for Implementing Multiple-Input and Multiple-Output(MIMO) Wireless Communication through Multi-antenna System
JP2008035442A (en) Multi-antenna receiver, multi-antenna transmitter, and multi-antenna communication system
Posega Advanced OFDM systems for terrestrial multimedia links
ES2700138T3 (en) Incremental redundancy transmission in a MIMO communication system
KR20110068774A (en) Mimo system and method for receiving signal using mimo system
WO2008149261A2 (en) Method and apparatus for hybrid automatic repeat request in a multiple antenna system

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 13837584

Country of ref document: EP

Kind code of ref document: A1

DPE1 Request for preliminary examination filed after expiration of 19th month from priority date (pct application filed from 20040101)
NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 14427919

Country of ref document: US