WO2012036685A1 - Nanoscale switching device - Google Patents

Nanoscale switching device Download PDF

Info

Publication number
WO2012036685A1
WO2012036685A1 PCT/US2010/049091 US2010049091W WO2012036685A1 WO 2012036685 A1 WO2012036685 A1 WO 2012036685A1 US 2010049091 W US2010049091 W US 2010049091W WO 2012036685 A1 WO2012036685 A1 WO 2012036685A1
Authority
WO
WIPO (PCT)
Prior art keywords
active region
nanoscale
electrode
switching
dopants
Prior art date
Application number
PCT/US2010/049091
Other languages
French (fr)
Inventor
Gilberto Ribeiro
Janice H. Nickel
Jianhua Yang
Original Assignee
Hewlett-Packard Development Company, L.P.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hewlett-Packard Development Company, L.P. filed Critical Hewlett-Packard Development Company, L.P.
Priority to PCT/US2010/049091 priority Critical patent/WO2012036685A1/en
Priority to EP10857383.3A priority patent/EP2617077A4/en
Priority to JP2013529114A priority patent/JP5721839B2/en
Priority to CN201080070196.1A priority patent/CN103201837B/en
Priority to KR1020137009037A priority patent/KR101510258B1/en
Priority to US13/821,173 priority patent/US9040948B2/en
Publication of WO2012036685A1 publication Critical patent/WO2012036685A1/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/24Multistable switching devices, e.g. memristors based on migration or redistribution of ionic species, e.g. anions, vacancies
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/80Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/041Modification of switching materials after formation, e.g. doping
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/828Current flow limiting means within the switching material region, e.g. constrictions
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/884Switching materials based on at least one element of group IIIA, IVA or VA, e.g. elemental or compound semiconductors
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic

Definitions

  • Nanoscale electronics promises significant advances, including significantly reduced features sizes and the potential for self-assembly and for other relatively inexpensive, non-photolithography-based fabrication methods.
  • the design and manufacture of nanoscale electronic devices present many new challenges.
  • nanoscale devices using switching materials such as titanium oxide that show resistive switching behavior have recently been reported.
  • the switching behavior of such devices has been linked to the memris- tor circuit element theory originally predicted in 1971 by L.O. Chua.
  • the discovery of the memristive behavior in the nanoscale switches has generated significant interest, and there are substantial on-going research efforts to further de- velop such nanoscale switches and to implement them in various applications.
  • One of the many important potential applications is to use such switching devices as memory units to store digital data, in which an active region is sandwiched between two electrodes.
  • a memory device may be constructed as an array of such switching devices in a crossbar configuration to provide a very high device density.
  • One significant issue is how to maintain the switching characteristics of the switching devices over multiple ON/OFF cycles to provide a reasonably long operation life.
  • FIG. 1 is a side view of a bit construction in accordance with an example of the invention.
  • FIG. 2 is a view similar to that of FIG. 1 , depicting possible issues with that bit construction.
  • FIG. 3 is a view similar to that of FIG. 1 , depicting encapsulated bits in accordance with teachings of the invention.
  • FIG. 4 is a view similar to that of FIG. 1 , depicting an alternate example, employing a radially-varying oxygen profile in the active region in accordance with an example of the invention.
  • FIG. 5 is a schematic perspective view of the nanoscale switching device of FIG. 4 having a radially-varying oxygen profile in the active region in accordance with an example of the invention.
  • FIG. 6 is a schematic cross-sectional view of the nanoscale switching device of FIG. 5, in greater detail.
  • FIG. 7 is a flow chart showing an example method for making the nanoscale switching device with a protective cladding layer in accordance with the teachings of the invention.
  • FIGS. 8A-8F are schematic cross-sectional views showing the formation of layers on a substrate corresponding to steps of the method of FIG. 7.
  • FIG. 9 is a schematic perspective view of a crossbar array of na- noscale switching devices each having a protective cladding layer, in accordance with an example of the invention.
  • an active region is disposed between first and second electrodes, each of nanoscale width.
  • the active region contains a switching material.
  • an interlayer dielectric layer, formed of a dielectric material, is disposed between the first and second electrodes outside the active region.
  • FIG. 1 depicts a present bit construction 100, in which a bottom electrode 102 is disposed on a substrate 104.
  • An active region 106 (discussed more fully below) is disposed on the bottom electrode 102.
  • a top electrode 108 is disposed on the active region 106 and is oriented approximately orthogonal to the bottom electrode 102. Either the bottom electrode 102 or the top electrode 108 may be the first electrode, and the other the second electrode.
  • a dielectric material 1 10 fills in the spaces between adjacent active regions 108; the dielectric material is discussed in greater detail below.
  • a single unit comprising an active region 106 sandwiched between the two electrodes 102, 108 is referred to as a bit 1 12.
  • FIG. 2 depicts these potential issues.
  • Sidewall conduction is depicted as a short 1 14 along a sidewall 1 16.
  • Leakage paths between adjacent bits 1 12 are depicted by the presence of the parasitic capacitance Cs and resistance Rs.
  • Unreliable bit conduction paths are represented by shown by the brace 1 18, in which conduction may take one of many paths, that each may be of different length, thereby affecting the switching time.
  • Variability in device properties is shown by conduction paths 120a, 120b, since each time, small variations can take place in the conduction path.
  • FIG. 3 depicts an example of structure 300 that is an improvement over the structure of FIGS. 1 and 2, namely, encapsulating the bits 1 12 with a dielectric cladding layer 302.
  • the addition of the encapsulation minimizes the effect of parasitic resistance by isolating the bits 1 12 from each other. Further, shorts 1 14 running down the sidewalls 1 16 (shown in Figure 2) are eliminated.
  • the cladding layer 302 surrounds the active region 106 and extends in height from at least the bottom electrode 102 to the top electrode 108.
  • the protective cladding layer isolates or shields the active region 106 from the interlayer dielectric layer 1 10, and prevents the switching material from contacting and/or chemically interacting with the dielectric material of the interlayer dielectric layer.
  • the protective cladding layer may be formed of a non-conducting cladding material that is chemically stable and unreactive to the switching material, and substantially impervious to the dopants in the switching material. As used herein, the term "impervious" means that the dopants cannot migrate through the cladding material under normal operating conditions.
  • the interlayer dielectric typically is selected to have a low dielectric constant so that the capacitance of the device will be low to allow a faster access time.
  • dielectric materials may have the tendency to chemically interact with the switching material.
  • the cladding material in contrast, is selected to be substantially chemically inert.
  • the dopants are oxygen vacancies.
  • the material comprising the cladding layer 302 in this case may be hafnium oxide (HfO 2 ), which is a thermody- namically more stable oxide and thus is effective in preventing oxygen vacancies or oxygen from moving away from the ⁇ 2 switching material.
  • HfO 2 hafnium oxide
  • Other examples of usable cladding materials include zirconium oxide (ZrO 2 ), magnesium oxide (MgO), calcium oxide (CaO), aluminum oxide (AI2O3), etc.
  • the dielectric material forming the interlayer dielectric layer is different from the cladding material and may be, for example, an oxide, nitride, or carbide, such as silicon oxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon carbon nitride (SiC x N y ), silicon oxynitride (SiO x N y ), etc.
  • the interlayer dielectric layer usually has a low dielectric constant.
  • the dielectric constant may be 4 or less.
  • FIG. 4 shows a nanoscale switching device 400 in accordance with an example of the invention.
  • the device 400 is constructed much like the device 100 shown in FIG. 1 , but with a difference, namely, an area 402 within the active region that constrains current flow between the first electrode and the second electrode to a central portion of the active region.
  • the area may comprise an insulating material, such as a lateral oxidation in which the oxygen content varies radially, being higher at the periphery of the bit 1 12 (i.e., higher at the periphery of the active region 106) and lower near the center of the bit (i.e., lower at the center of the active region).
  • the active region is capable of carrying a species of dopants and transporting the dopant under an electric field
  • the lateral oxide is incapable of carrying a species of dopants and transporting the dopant under an electric field.
  • the current flow constraining area may be obtained in a variety of ways, such as plasma oxidation using oxygen gas.
  • FIG. 5 depicts a perspective view of a single bit 1 12 of the device 400.
  • the switching device 400 comprises a bottom contact structure that in- eludes a word line 404 and the bottom electrode 102, and a top contact structure that includes the top electrode 108 and a bit line 406. Disposed between the top electrode 108 and bottom electrode 102 is the active region 106 that contains a switching material. As described in greater detail below, the switching material has electrical characteristics that can be controllably modified to allow the device to be switched to an ON state with a low-resistance value and an OFF state with a high-resistance value, or intermediate states between the ON and OFF states.
  • the oxygen profile 402 is not visible in this view.
  • Each of the top electrode 108 and bottom electrode 102 may have a width that is on the nanoscale.
  • nanoscale means the object has one or more dimensions smaller than one micrometer, and in some examples less than 500 nanometers and often less than 100 nanometers.
  • the electrodes 108 and 102 may have a width in the range of 5 nm to 500 nm.
  • the active region 106 may have a height that is on the nanoscale and typically from a few nanometers to tens of nanometers.
  • the word line 404, bit line 406, and electrodes 102 and 108 are electrically conductive but may be formed of different materials.
  • the word line 404 and bit line 406 are for providing high conductivity or low resistance, and may be formed, for example, by a Cu damascene process or Al conductor process.
  • the electrodes 102 and 108 may be formed of a conductive material selected to prevent the material of the word line 404 or bit line 406 from interacting with the switching material, and may be a metal such as platinum, gold, copper, tantalum, tungsten, etc., metallic compounds such as titanium nitride, tungsten nitride etc., or doped semiconductor materials.
  • the electrodes 102 and 104 may provide sufficient conductance and the word line 404 and bit line 406 may not be necessary.
  • the top electrode 108 extends at an angle to the bottom electrode 102.
  • the angle may be, for example, around 90 degrees, but may be of other values depending on the device design.
  • the top and bottom electrodes 108 and 102 are on different height levels, and the active region 106 occupies generally only the area of overlap between the elec- trades, structural support is needed for the top electrode 108.
  • the space under the top electrode 108 and outside the active region 106 may be largely filled with a dielectric material to form the interlayer dielectric layer 1 10.
  • the interlayer dielectric layer 1 10 provides structural support and also electrically insulates the electrodes 108 and 102. It also isolates the switching device from any adjacent switching devices.
  • the active region 106 disposed between the top electrode 108 and bottom electrode 102 contains a switching material.
  • the switching material is capable of carrying a species of mobile ionic dopants such that the dopants can be controllably transported through the switching material and redistributed to change the electrical properties of either the switching material or the interface of the switching material and an electrode, which in the illustrated example of FIG. 6 may be the top electrode 108.
  • This ability to change the electrical properties as a function of dopant distribution allows the switching device 400 to be placed in different switching states by applying a switching voltage from a voltage source 408 to the electrodes 108 and 102.
  • the switching material may be electronically semiconducting or nominally insulating and a weak ionic conductor. Many different materials with their respective suitable dopants can be used as the switching material. Materials that exhibit suitable properties for switching include oxides, sulfides, selenides, nitrides, carbides, phosphides, arsenides, chlorides, and bromides of transition and rare earth metals. Suitable switching materials also include elemental semiconductors such as Si and Ge, and compound semiconductors such as lll-V and ll-VI compound semiconductors.
  • the lll-V semiconductors include, for instance, BN, BP, BSb, AIP, AlSb, GaAs, GaP, GaN, InN, InP, InAs, and InSb, and ternary and quaternary compounds.
  • the ll-VI compound semiconductors include, for instance, CdSe, CdS, CdTe, ZnSe, ZnS, ZnO, and ternary compounds.
  • the ll-VI compound switching materials may also include phase change materials.
  • the switching materials may also include fila- ment structures such as a-Si:Ag that has Ag filaments in an a-Si matrix. These listings of possible switching materials are not exhaustive and do not restrict the scope of the present invention.
  • the dopant species used to alter the electrical properties of the switching material depends on the particular type of switching material chosen, and may be cations, anions or vacancies, or impurities as electron donors or acceptors.
  • the dopant species may be oxygen vacancies (V 0 2+ ).
  • the dopant species may be nitride vacancies or sulfide ion dopants.
  • the dopants may be n-type or p-type impurities or metal filamentary inclusions.
  • the switching material may be T1O2, and the dopants may be oxygen vacancies (V 0 2+ ).
  • V 0 2+ oxygen vacancies
  • the oxygen vacancies may drift in an opposite direction across the active region 106 and away from the top electrode 108, thereby turning the device in an OFF state. In this way, the switching is reversible and may be repeated. Due to the relatively large electric field needed to cause dopant drifting, after the switching voltage is removed, the locations of the dopants remain stable in the switching material. In other words, the switching may be non-volatile.
  • the state of the switching device 400 may be read by applying a read voltage from the voltage source 408 to the top and bottom electrodes 108 and 1 10 to sense the resistance across these two electrodes.
  • the read voltage is typically much lower than the switching voltage required to cause drifting of the ionic dopants in the active region 106, so that the read operation does not alter the ON/OFF state of the switching device.
  • the switching behavior described above may be based on different mechanisms.
  • the switching behavior may be an "inter- face" phenomenon.
  • the interface of the switching material and the top electrode 108 may behave like a Schottky barrier, with an electronic barrier that is difficult for electrons to go through.
  • the interface of the switching material and the bottom electrode 106 may also behave like a Schottky barrier, with a flow direction opposite to that of the Schottky-like barrier at the top electrode 106.
  • the device has a relatively high resistance in either flow direction.
  • the reduction of the resistance of the active region 106 may be a "bulk" property of the switching material.
  • the redistribution of the dopant level in the switching material causes the resistance across the switching material to fall, and this may account for the decrease of the resistance of the device between the top and bottom electrodes 108 and 102.
  • the resistance change is the result of a combination of both the bulk and interface mechanisms. Even though there may be different mechanisms for explaining the switching behavior, it should be noted that the present invention does not rely on or depend on any particular mechanism for validation, and the scope of the invention is not restricted by which switching mechanism is actually at work.
  • the redistribution of dopants in the switching material in the active region may be responsible for the switching behavior of the switching device. If the amount of dopants in the active region is altered in an unintended way, the switching characteristics of the de- vice may be changed uncontrollably.
  • One possible mechanism for undesired dopant amount alteration is the diffusion of the dopants from the switching material into the surrounding materials or the reaction of the switching material or the dopants with the surrounding materials.
  • the switching material when a transition metal oxide, such as ⁇ 2, is used as the switching material, a substantial change in the amount of oxygen vacancies can occur over time if the switching material is in direct contact with the interlayer dielectric layer, which is typically formed of silicon oxide, silicon nitride, or silicon carbon nitride. Due to the small volume of the switching material in the active region of the switching device and the relatively low concentration of the dopants, even a small amount of dopant loss (or gain) can have significant impacts on the switching characteristics of the device. The device may even lose its ability to switch if the dopant amount is changed too much, or the edge of the device may be made conducting by the change in the dopant amount at the edge.
  • the interlayer dielectric layer which is typically formed of silicon oxide, silicon nitride, or silicon carbon nitride. Due to the small volume of the switching material in the active region of the switching device and the relatively low concentration of the dopants, even a small amount of dopant loss (or gain) can have significant impacts
  • FIG. 7 shows a method of an example of the invention for forming the nanoscale switching device with a protective cladding layer. This method is described in conjunction with FIGS. 8A-8F, which illustrate the evolution of the device stack structure resulting from the steps of the method in FIG. 7.
  • the word line 404 is formed in the substrate 104 (step 700), and the bottom electrode 102 is formed over the word line 404 (step 702), as shown in FIG. 8A.
  • the bottom electrode 102 may be an elongated structure, but only its width is seen in the cross-sectional view of FIG. 8A.
  • a layer of a switching material is then deposited on the bottom electrode 102 and formed into the active region 106 (step 704), as shown in FIG. 8B.
  • the active region may have a generally rectangular or square shape, or circular or oval shape.
  • This step of forming the active region may include first deposing a layer of switching material over the entire substrate and covering the bottom electrode, and then patterning the active region using a photoresist and etching away the switching material outside the patterned active region.
  • the sidewalls of the active region 106 are oxidized to generate the radially-varying profile 402.
  • the oxidation may be performed, for example, using plasma oxidation at the end of the plasma etch process that defines the bits 1 12.
  • the resultant structure is shown in FIG. 8C.
  • the oxidation may also be performed by annealing in oxidizing environment or combining oxygen plasma with heating.
  • a layer 1 10 of dielectric material is then deposited over the structure of FIG. 8C, and an electro-chemical planarizing (CMP) process is used to flatten the dielectric layer 1 10 and to expose the top of the active region 106 (step 708), as shown in FIG. 8D.
  • CMP electro-chemical planarizing
  • a top electrode 108 is then formed over the active region 106 and the interlayer dielectric layer 1 10 (step 710), and a bit line 406 in the form of a relatively thick conductive layer is formed over the top electrode 108 (step 712), as shown in FIG. 8E.
  • This step may include depositing a layer of electrode material over the active region and the dielectric layer, patterning the top electrode, and etching away excess electrode material to form the top electrode 108.
  • the method of FIG. 7 described above is only an example of how to form a switching device with the cladding layer, and other methods may be used to form such a structure.
  • FIG. 9 shows an example of a two-dimensional array 900 of such switching devices.
  • the array has a first group 901 of generally parallel nanowires 902 in a top layer, and a second group 903 of generally parallel nanowires 904 in a bottom layer.
  • the nanowires 902 in the first group 901 run in a first direction
  • the nanowires 904 in the second group 903 run in a second direction at an angle, such as 90 degrees, from the first direction.
  • the two layers of nanowires form a two-dimensional crossbar structure, with each nanowire 902 in the top layer intersecting a plurality of the nanowires 904 of the bottom layer.
  • a nanoscale switching device 910 may be formed at each intersection of the nanowires in this crossbar structure.
  • the switching device 910 has a nanowire 902 of the first group 901 as its top electrode, and a nanowire 904 of the second group 903 as its bottom electrode.
  • An active region 912 containing a switching material is dis- posed between the top and bottom nanowires 902 and 904. Although not visible in FIG. 9, the active region 912 includes the radially-varying oxygen profile.
  • the space between the top and bottom layers outside the active region 912 of the nanoscale switching device 910 may be filled with a dielectric material to form an interlayer dielectric layer, which for clarity of illustration is not explicitly shown in FIG. 9.
  • the electrodes 102, 108 and 902, 904 may be square or rectangular in cross-section, as shown in the various figures. However, other cross- sectional shapes, such as circular, ovoid, and others, may also be employed.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)

Abstract

A nanoscale switching device (400) comprises a first electrode (102) of a nanoscale width; a second electrode (108) of a nanoscale width; an active region (106) disposed between the first and second electrodes, the active region containing a switching material; an area (402) within the active region 5 that constrains current flow between the first electrode and the second electrode to a central portion of the active region; and an interlayer dielectric layer (110) formed of a dielectric material and disposed between the first and second electrodes outside the active region. A nanoscale crossbar array (900) and method of forming the nanoscale switching device are also disclosed.

Description

NANOSCALE SWITCHING DEVICE
STATEMENT OF GOVERNMENT INTEREST
[0001] This invention was made with government support under Contract No. HR001 1 -09-3-0001 , awarded by Defense Advanced Research Project Agency. The government has certain rights in the invention.
CROSS-REFERENCE TO RELATED APPLICATION
[0002] The present application is related to application Serial Number PCT/US2010/029423, filed March 31 , 2010, which uses a metal oxide bit encapsulating coating to minimize parasitic resistance and eliminate sidewall shorts.
BACKGROUND
[0003] Significant research and development efforts are currently directed towards designing and manufacturing nanoscale electronic devices, such as nanoscale memories. Nanoscale electronics promises significant advances, including significantly reduced features sizes and the potential for self-assembly and for other relatively inexpensive, non-photolithography-based fabrication methods. However, the design and manufacture of nanoscale electronic devices present many new challenges.
[0004] For instance, nanoscale devices using switching materials such as titanium oxide that show resistive switching behavior have recently been reported. The switching behavior of such devices has been linked to the memris- tor circuit element theory originally predicted in 1971 by L.O. Chua. The discovery of the memristive behavior in the nanoscale switches has generated significant interest, and there are substantial on-going research efforts to further de- velop such nanoscale switches and to implement them in various applications. One of the many important potential applications is to use such switching devices as memory units to store digital data, in which an active region is sandwiched between two electrodes. A memory device may be constructed as an array of such switching devices in a crossbar configuration to provide a very high device density. There are, however, technical challenges that have to be addressed in order to make the switching devices useful for actual applications. One significant issue is how to maintain the switching characteristics of the switching devices over multiple ON/OFF cycles to provide a reasonably long operation life.
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] Some embodiments of the invention are described, by way of example, with respect to the following figures:
[0006] FIG. 1 is a side view of a bit construction in accordance with an example of the invention.
[0007] FIG. 2 is a view similar to that of FIG. 1 , depicting possible issues with that bit construction.
[0008] FIG. 3 is a view similar to that of FIG. 1 , depicting encapsulated bits in accordance with teachings of the invention.
[0009] FIG. 4 is a view similar to that of FIG. 1 , depicting an alternate example, employing a radially-varying oxygen profile in the active region in accordance with an example of the invention.
[0010] FIG. 5 is a schematic perspective view of the nanoscale switching device of FIG. 4 having a radially-varying oxygen profile in the active region in accordance with an example of the invention.
[0011] FIG. 6 is a schematic cross-sectional view of the nanoscale switching device of FIG. 5, in greater detail.
[0012] FIG. 7 is a flow chart showing an example method for making the nanoscale switching device with a protective cladding layer in accordance with the teachings of the invention. [0013] FIGS. 8A-8F are schematic cross-sectional views showing the formation of layers on a substrate corresponding to steps of the method of FIG. 7.
[0014] FIG. 9 is a schematic perspective view of a crossbar array of na- noscale switching devices each having a protective cladding layer, in accordance with an example of the invention.
DETAILED DESCRIPTION
[0015] In the construction of nanoscale crossbar memory, an active region is disposed between first and second electrodes, each of nanoscale width. The active region contains a switching material. In some examples, an interlayer dielectric layer, formed of a dielectric material, is disposed between the first and second electrodes outside the active region.
[0016] FIG. 1 depicts a present bit construction 100, in which a bottom electrode 102 is disposed on a substrate 104. An active region 106 (discussed more fully below) is disposed on the bottom electrode 102. A top electrode 108 is disposed on the active region 106 and is oriented approximately orthogonal to the bottom electrode 102. Either the bottom electrode 102 or the top electrode 108 may be the first electrode, and the other the second electrode. A dielectric material 1 10 fills in the spaces between adjacent active regions 108; the dielectric material is discussed in greater detail below. A single unit comprising an active region 106 sandwiched between the two electrodes 102, 108 is referred to as a bit 1 12.
[0017] There is an equivalent parasitic capacitance Cs and parasitic resistance Rs, in parallel, between neighboring active regions 106 (not shown in FIG. 1 , but depicted in FIG. 2). Potential issues that may arise with this construction include sidewall conduction, leakage paths between adjacent bits 1 12, unreliable bit conduction paths (along the device boundaries), and variability in device properties.
[0018] FIG. 2 depicts these potential issues. Sidewall conduction is depicted as a short 1 14 along a sidewall 1 16. Leakage paths between adjacent bits 1 12 are depicted by the presence of the parasitic capacitance Cs and resistance Rs. Unreliable bit conduction paths are represented by shown by the brace 1 18, in which conduction may take one of many paths, that each may be of different length, thereby affecting the switching time. Variability in device properties is shown by conduction paths 120a, 120b, since each time, small variations can take place in the conduction path.
[0019] FIG. 3 depicts an example of structure 300 that is an improvement over the structure of FIGS. 1 and 2, namely, encapsulating the bits 1 12 with a dielectric cladding layer 302. The addition of the encapsulation minimizes the effect of parasitic resistance by isolating the bits 1 12 from each other. Further, shorts 1 14 running down the sidewalls 1 16 (shown in Figure 2) are eliminated.
[0020] In the embodiment shown in FIG. 3, the cladding layer 302 surrounds the active region 106 and extends in height from at least the bottom electrode 102 to the top electrode 108. In this way, the protective cladding layer isolates or shields the active region 106 from the interlayer dielectric layer 1 10, and prevents the switching material from contacting and/or chemically interacting with the dielectric material of the interlayer dielectric layer. The protective cladding layer may be formed of a non-conducting cladding material that is chemically stable and unreactive to the switching material, and substantially impervious to the dopants in the switching material. As used herein, the term "impervious" means that the dopants cannot migrate through the cladding material under normal operating conditions. In this regard, the interlayer dielectric typically is selected to have a low dielectric constant so that the capacitance of the device will be low to allow a faster access time. Such dielectric materials, however, may have the tendency to chemically interact with the switching material. The cladding material, in contrast, is selected to be substantially chemically inert. Thus, the dopants in the switching material are confined in the active region 106 and cannot be lost or gained through the protective cladding layer 302.
[0021] By way of example, when the switching material comprising the active region 106 is T1O2 (the switching material is described in greater detail below), the dopants are oxygen vacancies. The material comprising the cladding layer 302 in this case may be hafnium oxide (HfO2), which is a thermody- namically more stable oxide and thus is effective in preventing oxygen vacancies or oxygen from moving away from the ΤΊΟ2 switching material. Other examples of usable cladding materials include zirconium oxide (ZrO2), magnesium oxide (MgO), calcium oxide (CaO), aluminum oxide (AI2O3), etc. In contrast, the dielectric material forming the interlayer dielectric layer is different from the cladding material and may be, for example, an oxide, nitride, or carbide, such as silicon oxide (SiO2), silicon nitride (Si3N4), silicon carbon nitride (SiCxNy), silicon oxynitride (SiOxNy), etc. The interlayer dielectric layer usually has a low dielectric constant. For example, the dielectric constant may be 4 or less.
[0022] FIG. 4 shows a nanoscale switching device 400 in accordance with an example of the invention. The device 400 is constructed much like the device 100 shown in FIG. 1 , but with a difference, namely, an area 402 within the active region that constrains current flow between the first electrode and the second electrode to a central portion of the active region. More specifically, the area may comprise an insulating material, such as a lateral oxidation in which the oxygen content varies radially, being higher at the periphery of the bit 1 12 (i.e., higher at the periphery of the active region 106) and lower near the center of the bit (i.e., lower at the center of the active region). While, as noted above, the active region is capable of carrying a species of dopants and transporting the dopant under an electric field, the lateral oxide is incapable of carrying a species of dopants and transporting the dopant under an electric field.
[0023] The current flow constraining area may be obtained in a variety of ways, such as plasma oxidation using oxygen gas.
[0024] As a consequence of employing the current flow constraining area, the following problems are solved: minimization of the effect of parasitic resistance, by isolating bits; elimination of shorts running down the sidewalls; obtaining current confinement at the center of the bit; modulation of the dielectric constant along the radial direction (less lossy as one moves outwards); and a decrease in current, and consequently operating power, and an increase in endurance.
[0025] FIG. 5 depicts a perspective view of a single bit 1 12 of the device 400. The switching device 400 comprises a bottom contact structure that in- eludes a word line 404 and the bottom electrode 102, and a top contact structure that includes the top electrode 108 and a bit line 406. Disposed between the top electrode 108 and bottom electrode 102 is the active region 106 that contains a switching material. As described in greater detail below, the switching material has electrical characteristics that can be controllably modified to allow the device to be switched to an ON state with a low-resistance value and an OFF state with a high-resistance value, or intermediate states between the ON and OFF states. The oxygen profile 402 is not visible in this view.
[0026] Each of the top electrode 108 and bottom electrode 102 may have a width that is on the nanoscale. As used hereinafter, the term "nanoscale" means the object has one or more dimensions smaller than one micrometer, and in some examples less than 500 nanometers and often less than 100 nanometers. For example, the electrodes 108 and 102 may have a width in the range of 5 nm to 500 nm. Likewise, the active region 106 may have a height that is on the nanoscale and typically from a few nanometers to tens of nanometers.
[0027] The word line 404, bit line 406, and electrodes 102 and 108 are electrically conductive but may be formed of different materials. In this example, the word line 404 and bit line 406 are for providing high conductivity or low resistance, and may be formed, for example, by a Cu damascene process or Al conductor process. The electrodes 102 and 108 may be formed of a conductive material selected to prevent the material of the word line 404 or bit line 406 from interacting with the switching material, and may be a metal such as platinum, gold, copper, tantalum, tungsten, etc., metallic compounds such as titanium nitride, tungsten nitride etc., or doped semiconductor materials. In some other examples, the electrodes 102 and 104 may provide sufficient conductance and the word line 404 and bit line 406 may not be necessary.
[0028] In the example shown in FIG. 5, the top electrode 108 extends at an angle to the bottom electrode 102. The angle may be, for example, around 90 degrees, but may be of other values depending on the device design. As the top and bottom electrodes 108 and 102 are on different height levels, and the active region 106 occupies generally only the area of overlap between the elec- trades, structural support is needed for the top electrode 108. To that end, the space under the top electrode 108 and outside the active region 106 may be largely filled with a dielectric material to form the interlayer dielectric layer 1 10. The interlayer dielectric layer 1 10 provides structural support and also electrically insulates the electrodes 108 and 102. It also isolates the switching device from any adjacent switching devices.
[0029] To facilitate a better understanding of the issues addressed by the invention, the components and operation principles of the switching device 400 in one example are described with reference to FIG. 6. As shown in FIG. 6, the active region 106 disposed between the top electrode 108 and bottom electrode 102 contains a switching material. The switching material is capable of carrying a species of mobile ionic dopants such that the dopants can be controllably transported through the switching material and redistributed to change the electrical properties of either the switching material or the interface of the switching material and an electrode, which in the illustrated example of FIG. 6 may be the top electrode 108. This ability to change the electrical properties as a function of dopant distribution allows the switching device 400 to be placed in different switching states by applying a switching voltage from a voltage source 408 to the electrodes 108 and 102.
[0030] Generally, the switching material may be electronically semiconducting or nominally insulating and a weak ionic conductor. Many different materials with their respective suitable dopants can be used as the switching material. Materials that exhibit suitable properties for switching include oxides, sulfides, selenides, nitrides, carbides, phosphides, arsenides, chlorides, and bromides of transition and rare earth metals. Suitable switching materials also include elemental semiconductors such as Si and Ge, and compound semiconductors such as lll-V and ll-VI compound semiconductors. The lll-V semiconductors include, for instance, BN, BP, BSb, AIP, AlSb, GaAs, GaP, GaN, InN, InP, InAs, and InSb, and ternary and quaternary compounds. The ll-VI compound semiconductors include, for instance, CdSe, CdS, CdTe, ZnSe, ZnS, ZnO, and ternary compounds. The ll-VI compound switching materials may also include phase change materials. The switching materials may also include fila- ment structures such as a-Si:Ag that has Ag filaments in an a-Si matrix. These listings of possible switching materials are not exhaustive and do not restrict the scope of the present invention.
[0031] The dopant species used to alter the electrical properties of the switching material depends on the particular type of switching material chosen, and may be cations, anions or vacancies, or impurities as electron donors or acceptors. For instance, in the case of a transition metal oxide such as TiO2, the dopant species may be oxygen vacancies (V0 2+). For GaN, the dopant species may be nitride vacancies or sulfide ion dopants. For compound semiconductors, the dopants may be n-type or p-type impurities or metal filamentary inclusions.
[0032] By way of example, as illustrated in FIG. 6, the switching material may be T1O2, and the dopants may be oxygen vacancies (V0 2+). When a DC switching voltage from the voltage source 408 is applied to the top and bottom electrodes 108 and 102, an electric field is created across the active region 106. This electric field, if of sufficient strength and proper polarity, may drive the oxygen vacancies to drift through the switching material in the active region 106 towards the top electrode 108, thereby turning the device in an ON state.
[0033] If the polarity of the electric field is reversed, the oxygen vacancies may drift in an opposite direction across the active region 106 and away from the top electrode 108, thereby turning the device in an OFF state. In this way, the switching is reversible and may be repeated. Due to the relatively large electric field needed to cause dopant drifting, after the switching voltage is removed, the locations of the dopants remain stable in the switching material. In other words, the switching may be non-volatile.
[0034] The state of the switching device 400 may be read by applying a read voltage from the voltage source 408 to the top and bottom electrodes 108 and 1 10 to sense the resistance across these two electrodes. The read voltage is typically much lower than the switching voltage required to cause drifting of the ionic dopants in the active region 106, so that the read operation does not alter the ON/OFF state of the switching device.
[0035] The switching behavior described above may be based on different mechanisms. In one mechanism, the switching behavior may be an "inter- face" phenomenon. For instance, in the illustrated example of FIG. 6, initially, with a low concentration of oxygen vacancies in the ΤΊΟ2 switching material near the top electrode 108, the interface of the switching material and the top electrode 108 may behave like a Schottky barrier, with an electronic barrier that is difficult for electrons to go through. Similarly, the interface of the switching material and the bottom electrode 106 may also behave like a Schottky barrier, with a flow direction opposite to that of the Schottky-like barrier at the top electrode 106. As a result, the device has a relatively high resistance in either flow direction. When a switching voltage is applied to the top and bottom electrodes 108 and 102 to turn the device ON, with the top electrode as the negative side, the oxygen vacancies drift towards the top electrodes 108. The increased concentration of dopants near the top electrode 108 changes the electrical property of the interface from one like a Schottky barrier to one like an Ohmic contact, with a significantly reduced electronic barrier height or width. As a result, electrons can tunnel through the interface much more easily, and the switching device 400 is now in the ON state with a significantly reduced overall resistance for a current flowing from the bottom electrode 102 to the top electrode 108.
[0036] In another mechanism, the reduction of the resistance of the active region 106 may be a "bulk" property of the switching material. The redistribution of the dopant level in the switching material causes the resistance across the switching material to fall, and this may account for the decrease of the resistance of the device between the top and bottom electrodes 108 and 102. It is also possible that the resistance change is the result of a combination of both the bulk and interface mechanisms. Even though there may be different mechanisms for explaining the switching behavior, it should be noted that the present invention does not rely on or depend on any particular mechanism for validation, and the scope of the invention is not restricted by which switching mechanism is actually at work.
[0037] As can be seen from the above description, the redistribution of dopants in the switching material in the active region may be responsible for the switching behavior of the switching device. If the amount of dopants in the active region is altered in an unintended way, the switching characteristics of the de- vice may be changed uncontrollably. One possible mechanism for undesired dopant amount alteration is the diffusion of the dopants from the switching material into the surrounding materials or the reaction of the switching material or the dopants with the surrounding materials. It has been observed by the inventors that when a transition metal oxide, such as ΤΊΟ2, is used as the switching material, a substantial change in the amount of oxygen vacancies can occur over time if the switching material is in direct contact with the interlayer dielectric layer, which is typically formed of silicon oxide, silicon nitride, or silicon carbon nitride. Due to the small volume of the switching material in the active region of the switching device and the relatively low concentration of the dopants, even a small amount of dopant loss (or gain) can have significant impacts on the switching characteristics of the device. The device may even lose its ability to switch if the dopant amount is changed too much, or the edge of the device may be made conducting by the change in the dopant amount at the edge.
[0038] This problem of dopant change is effectively solved by the inclusion of the radially-varying oxygen profile 402 in the nanoscale switching device 400.
[0039] FIG. 7 shows a method of an example of the invention for forming the nanoscale switching device with a protective cladding layer. This method is described in conjunction with FIGS. 8A-8F, which illustrate the evolution of the device stack structure resulting from the steps of the method in FIG. 7. First, the word line 404 is formed in the substrate 104 (step 700), and the bottom electrode 102 is formed over the word line 404 (step 702), as shown in FIG. 8A. The bottom electrode 102 may be an elongated structure, but only its width is seen in the cross-sectional view of FIG. 8A. A layer of a switching material is then deposited on the bottom electrode 102 and formed into the active region 106 (step 704), as shown in FIG. 8B. The active region may have a generally rectangular or square shape, or circular or oval shape. This step of forming the active region may include first deposing a layer of switching material over the entire substrate and covering the bottom electrode, and then patterning the active region using a photoresist and etching away the switching material outside the patterned active region. [0040] The sidewalls of the active region 106 are oxidized to generate the radially-varying profile 402. The oxidation may be performed, for example, using plasma oxidation at the end of the plasma etch process that defines the bits 1 12. The resultant structure is shown in FIG. 8C. The oxidation may also be performed by annealing in oxidizing environment or combining oxygen plasma with heating.
[0041] A layer 1 10 of dielectric material is then deposited over the structure of FIG. 8C, and an electro-chemical planarizing (CMP) process is used to flatten the dielectric layer 1 10 and to expose the top of the active region 106 (step 708), as shown in FIG. 8D. A top electrode 108 is then formed over the active region 106 and the interlayer dielectric layer 1 10 (step 710), and a bit line 406 in the form of a relatively thick conductive layer is formed over the top electrode 108 (step 712), as shown in FIG. 8E. This step may include depositing a layer of electrode material over the active region and the dielectric layer, patterning the top electrode, and etching away excess electrode material to form the top electrode 108. The method of FIG. 7 described above is only an example of how to form a switching device with the cladding layer, and other methods may be used to form such a structure.
[0042] Multiple nanoscale switching devices, each with a protective cladding layer, may be formed into a crossbar array for various applications. FIG. 9 shows an example of a two-dimensional array 900 of such switching devices. The array has a first group 901 of generally parallel nanowires 902 in a top layer, and a second group 903 of generally parallel nanowires 904 in a bottom layer. The nanowires 902 in the first group 901 run in a first direction, and the nanowires 904 in the second group 903 run in a second direction at an angle, such as 90 degrees, from the first direction. The two layers of nanowires form a two-dimensional crossbar structure, with each nanowire 902 in the top layer intersecting a plurality of the nanowires 904 of the bottom layer. A nanoscale switching device 910 may be formed at each intersection of the nanowires in this crossbar structure. The switching device 910 has a nanowire 902 of the first group 901 as its top electrode, and a nanowire 904 of the second group 903 as its bottom electrode. An active region 912 containing a switching material is dis- posed between the top and bottom nanowires 902 and 904. Although not visible in FIG. 9, the active region 912 includes the radially-varying oxygen profile.
[0043] The space between the top and bottom layers outside the active region 912 of the nanoscale switching device 910 may be filled with a dielectric material to form an interlayer dielectric layer, which for clarity of illustration is not explicitly shown in FIG. 9.
[0044] The electrodes 102, 108 and 902, 904 may be square or rectangular in cross-section, as shown in the various figures. However, other cross- sectional shapes, such as circular, ovoid, and others, may also be employed.
[0045] In the foregoing description, numerous details are set forth to provide an understanding of the present invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these details. While the invention has been disclosed with respect to a limited number of examples, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover such modifications and variations as fall within the true spirit and scope of the invention.

Claims

What is claimed is:
1 . A nanoscale switching device (400) comprising:
a first electrode (102) of a nanoscale width;
a second electrode (108) of a nanoscale width;
an active region (106) disposed between the first and second electrodes, the active region containing a switching material;
an area (402) within the active region that constrains current flow between the first electrode and the second electrode to a central portion of the active region; and
an interlayer dielectric layer (1 10) formed of a dielectric material and disposed between the first and second electrodes outside the active region.
2. The nanoscale switching device of claim 1 , wherein the switching material is capable of carrying a species of dopants and transporting the dopants under an electric field.
3. The nanoscale switching device of claims 1 or 2, wherein the area that constrains current low within the active region comprises an insulating material.
4. The nanoscale switching device of claims 1 -3, wherein the area that constrains current flow within the active region comprises a lateral oxidation that is incapable of carrying a species of dopants and transporting the dopant under an electric field.
5. The nanoscale switching device of claim 4, wherein the lateral oxidation has a content of oxygen that varies radially, being higher at the periphery of the active region and lower near the center of the active region.
6. The nanoscale switching device of claim 1 , wherein the dielectric material is an oxide, a carbide, a nitride, or combination thereof.
7. A nanoscale crossbar array (900) comprising:
a first group (901 ) of conductive nanowires (902) running in a first direction;
a second group (903) of conductive nanowires (904) running in a second direction and intersecting the first group of nanowires;
a plurality of switching devices (400, 910) formed at intersections of the first group of nanowires with the second group of nanowires, each switching device having a first electrode formed by a first nanowire of the first group and a second electrode formed by a second nanowire of the second group, an active region (912) disposed at the intersection between the first and second electrodes, an area (402) within the active region that constrains current flow between the first electrode and the second electrode to a central portion of the active region, and an interlayer dielectric layer (1 10) of a dielectric material disposed between the first and second groups of nanowires outside the active region, the active region containing a switching material.
8. The nanoscale crossbar array of claim 7, wherein the switching material is capable of carrying a species of dopants and transporting the dopants under an electric field.
9. The nanoscale crossbar array of claims 7 or 8, wherein the area that constrains current flow within the active region comprises a lateral oxidation that is incapable of carrying a species of dopants and transporting the dopant under an electric field.
10. The nanoscale crossbar array of claim 9, wherein the lateral oxidation has a content of oxygen that varies radially, being higher at the periphery of the active region and lower near the center of the active region.
1 1 . The nanoscale crossbar array of claim 7, wherein the dielectric material is an oxide, a carbide, a nitride, or combination thereof having a dielectric constant of 4 or less.
12. A method of forming a nanoscale switching device (400), comprising: forming a first electrode (102) of a nanoscale width and a second electrode (108) of a nanoscale width;
forming an active region (106) between the first and second electrodes, the active region comprising a switching material capable of carrying a species of dopants and transporting the dopants under an electric field;
forming an area (402) within the active region that constrains current flow between the first electrode and the second electrode to a central portion of the active region; and
forming an interlayer dielectric layer (1 10) of a dielectric material outside the active region.
13. The method of claim 12, wherein the switching material is a first metal oxide, and the area that constrains current flow is a lateral oxidation that is incapable of carrying a species of dopants and transporting the dopant under an electric field.
14. The method of claim 13, wherein the lateral oxidation has a content of oxygen that varies radially, being higher at the periphery of the active region and lower near the center of the active region.
15. The method of claim 12, wherein the step of forming the area that constrains current flow includes a plasma etch to define bits (1 12) in an array of the nanoscale switching devices and an oxidation of the active region with or without elevated temperature.
PCT/US2010/049091 2010-09-16 2010-09-16 Nanoscale switching device WO2012036685A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
PCT/US2010/049091 WO2012036685A1 (en) 2010-09-16 2010-09-16 Nanoscale switching device
EP10857383.3A EP2617077A4 (en) 2010-09-16 2010-09-16 Nanoscale switching device
JP2013529114A JP5721839B2 (en) 2010-09-16 2010-09-16 Nanoscale switching device
CN201080070196.1A CN103201837B (en) 2010-09-16 2010-09-16 Nanoscale switching device
KR1020137009037A KR101510258B1 (en) 2010-09-16 2010-09-16 Nanosclae switching device
US13/821,173 US9040948B2 (en) 2010-09-16 2010-09-16 Nanoscale switching device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US2010/049091 WO2012036685A1 (en) 2010-09-16 2010-09-16 Nanoscale switching device

Publications (1)

Publication Number Publication Date
WO2012036685A1 true WO2012036685A1 (en) 2012-03-22

Family

ID=45831879

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2010/049091 WO2012036685A1 (en) 2010-09-16 2010-09-16 Nanoscale switching device

Country Status (6)

Country Link
US (1) US9040948B2 (en)
EP (1) EP2617077A4 (en)
JP (1) JP5721839B2 (en)
KR (1) KR101510258B1 (en)
CN (1) CN103201837B (en)
WO (1) WO2012036685A1 (en)

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8416609B2 (en) 2010-02-15 2013-04-09 Micron Technology, Inc. Cross-point memory cells, non-volatile memory arrays, methods of reading a memory cell, methods of programming a memory cell, methods of writing to and reading from a memory cell, and computer systems
US8437174B2 (en) 2010-02-15 2013-05-07 Micron Technology, Inc. Memcapacitor devices, field effect transistor devices, non-volatile memory arrays, and methods of programming
US8634224B2 (en) * 2010-08-12 2014-01-21 Micron Technology, Inc. Memory cells, non-volatile memory arrays, methods of operating memory cells, methods of writing to and reading from a memory cell, and methods of programming a memory cell
WO2013015776A1 (en) * 2011-07-22 2013-01-31 Crossbar, Inc. Seed layer for a p + silicon germanium material for a non-volatile memory device and method
US8658476B1 (en) 2012-04-20 2014-02-25 Crossbar, Inc. Low temperature P+ polycrystalline silicon material for non-volatile memory device
US9093635B2 (en) 2013-03-14 2015-07-28 Crossbar, Inc. Controlling on-state current for two-terminal memory
KR101481270B1 (en) 2013-05-22 2015-01-09 현대자동차주식회사 Active air flap for vehicle
WO2015012839A1 (en) * 2013-07-25 2015-01-29 Hewlett-Packard Development Company, L.P. Resistive memory device having field enhanced features
WO2015167351A1 (en) * 2014-04-30 2015-11-05 Nokia Technologies Oy Memristor and method of production thereof
KR101550549B1 (en) 2014-08-01 2015-09-04 엘지전자 주식회사 An air conditioner
KR20170018718A (en) 2015-08-10 2017-02-20 삼성전자주식회사 Transparent electrode using amorphous alloy and method for manufacturing the same
US20170317142A1 (en) * 2016-04-29 2017-11-02 Western Digital Technologies, Inc. Sidewall insulated resistive memory devices
CN106299114A (en) * 2016-09-09 2017-01-04 中国科学院宁波材料技术与工程研究所 A kind of memristor
JP6878228B2 (en) 2017-09-20 2021-05-26 株式会社東芝 Semiconductor device

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1780814A2 (en) 2005-10-27 2007-05-02 Qimonda AG Phase change memory cell
US20080007995A1 (en) 2006-07-10 2008-01-10 Schwerin Ulrike Gruening-Von Memory cell having a switching active material, and corresponding memory device
US20080090337A1 (en) * 2006-10-03 2008-04-17 Williams R Stanley Electrically actuated switch
US20100090187A1 (en) * 2008-10-13 2010-04-15 Samsung Electronics Co.,Ltd Resistive memory device
US20100155686A1 (en) 2008-12-23 2010-06-24 Bratkovski Alexandre M Memristive device

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10015A (en) * 1853-09-13 Improvement in fences
US7009A (en) * 1850-01-08 Machinery for dressing shingles
US8000A (en) * 1851-03-25 Improvement in scythe-fastenings
DE102004061632B4 (en) * 2004-12-17 2009-06-18 Auer Lighting Gmbh Internal coating of discharge vessels, quartz glass discharge vessels and their use
JP2007027537A (en) * 2005-07-20 2007-02-01 Sharp Corp Semiconductor memory device equipped with variable resistive element
JP4228033B2 (en) * 2006-03-08 2009-02-25 パナソニック株式会社 Nonvolatile memory element, nonvolatile memory device, and manufacturing method thereof
US20080011996A1 (en) 2006-07-11 2008-01-17 Johannes Georg Bednorz Multi-layer device with switchable resistance
US8049204B2 (en) * 2007-02-19 2011-11-01 Nec Corporation Semiconductor memory device having variable resistance element and method for manufacturing the same
JP4967176B2 (en) 2007-05-10 2012-07-04 シャープ株式会社 Variable resistance element, method of manufacturing the same, and nonvolatile semiconductor memory device
US7989251B2 (en) 2007-05-14 2011-08-02 Micron Technology, Inc. Variable resistance memory device having reduced bottom contact area and method of forming the same
WO2009128142A1 (en) 2008-04-15 2009-10-22 株式会社 東芝 Information recording and replaying apparatus
JP5422231B2 (en) * 2008-08-13 2014-02-19 株式会社東芝 Nonvolatile semiconductor memory device and manufacturing method thereof
EP2368268B1 (en) 2008-12-23 2014-07-09 Hewlett-Packard Development Company, L.P. Memristive device and methods of making and using the same
WO2010087836A1 (en) 2009-01-29 2010-08-05 Hewlett-Packard Development Company, L.P. Electrically actuated device
DE102009023379B4 (en) * 2009-05-29 2014-08-21 Globalfoundries Dresden Module One Limited Liability Company & Co. Kg Producing a hydrophobic surface of sensitive dielectrics with small ε of microstructure devices by an in-situ plasma treatment

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1780814A2 (en) 2005-10-27 2007-05-02 Qimonda AG Phase change memory cell
US20080007995A1 (en) 2006-07-10 2008-01-10 Schwerin Ulrike Gruening-Von Memory cell having a switching active material, and corresponding memory device
US20080090337A1 (en) * 2006-10-03 2008-04-17 Williams R Stanley Electrically actuated switch
US20100090187A1 (en) * 2008-10-13 2010-04-15 Samsung Electronics Co.,Ltd Resistive memory device
US20100155686A1 (en) 2008-12-23 2010-06-24 Bratkovski Alexandre M Memristive device

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP2617077A4

Also Published As

Publication number Publication date
US9040948B2 (en) 2015-05-26
KR101510258B1 (en) 2015-04-08
CN103201837A (en) 2013-07-10
KR20130057478A (en) 2013-05-31
JP2013541204A (en) 2013-11-07
US20130168629A1 (en) 2013-07-04
CN103201837B (en) 2016-01-20
EP2617077A1 (en) 2013-07-24
JP5721839B2 (en) 2015-05-20
EP2617077A4 (en) 2013-07-24

Similar Documents

Publication Publication Date Title
US9040948B2 (en) Nanoscale switching device
US20130009128A1 (en) Nanoscale switching device
EP2561545B1 (en) Nanoscale switching devices with partially oxidized electrodes
US8325507B2 (en) Memristors with an electrode metal reservoir for dopants
US8598564B2 (en) Nonvolatile semiconductor memory device and manufacturing method thereof
US9184213B2 (en) Nanoscale switching device
US11258009B2 (en) Switching atomic transistor and method for operating same
WO2012057772A1 (en) Memristive devices and memristors with ribbon-like junctions and methods for fabricating the same
US20110024714A1 (en) Nanoscale Three-Terminal Switching Device
US8207519B2 (en) Ionic-modulated dopant profile control in nanoscale switching devices
US10622557B2 (en) Cross-point array device and method of manufacturing the same
US10008666B2 (en) Non-volatile resistive memory cells
US8519372B2 (en) Electroforming-free nanoscale switching device
KR102527200B1 (en) Vertical Atomic Transistor and Method of the same
KR102314142B1 (en) Switching Atomic Transistor and Method of The Same
US8912520B2 (en) Nanoscale switching device
US20110260134A1 (en) Thermally Stable Nanoscale Switching Device

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 10857383

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 13821173

Country of ref document: US

ENP Entry into the national phase

Ref document number: 2013529114

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2010857383

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 20137009037

Country of ref document: KR

Kind code of ref document: A