WO2011059322A1 - Oscillator circuit and method of providing an oscillator output signal - Google Patents

Oscillator circuit and method of providing an oscillator output signal Download PDF

Info

Publication number
WO2011059322A1
WO2011059322A1 PCT/NL2010/050748 NL2010050748W WO2011059322A1 WO 2011059322 A1 WO2011059322 A1 WO 2011059322A1 NL 2010050748 W NL2010050748 W NL 2010050748W WO 2011059322 A1 WO2011059322 A1 WO 2011059322A1
Authority
WO
WIPO (PCT)
Prior art keywords
integrator
circuit
oscillator
switch
comparator
Prior art date
Application number
PCT/NL2010/050748
Other languages
French (fr)
Inventor
Petrus Johannes Maria Kamp
Hermanus Johannes Nijrolder
Original Assignee
Anagear B.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Anagear B.V. filed Critical Anagear B.V.
Priority to US13/509,469 priority Critical patent/US8766731B2/en
Priority to EP10782443A priority patent/EP2499740A1/en
Publication of WO2011059322A1 publication Critical patent/WO2011059322A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03BGENERATION OF OSCILLATIONS, DIRECTLY OR BY FREQUENCY-CHANGING, BY CIRCUITS EMPLOYING ACTIVE ELEMENTS WHICH OPERATE IN A NON-SWITCHING MANNER; GENERATION OF NOISE BY SUCH CIRCUITS
    • H03B27/00Generation of oscillations providing a plurality of outputs of the same frequency but differing in phase, other than merely two anti-phase outputs
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K4/00Generating pulses having essentially a finite slope or stepped portions
    • H03K4/06Generating pulses having essentially a finite slope or stepped portions having triangular shape
    • H03K4/08Generating pulses having essentially a finite slope or stepped portions having triangular shape having sawtooth shape
    • H03K4/48Generating pulses having essentially a finite slope or stepped portions having triangular shape having sawtooth shape using as active elements semiconductor devices
    • H03K4/50Generating pulses having essentially a finite slope or stepped portions having triangular shape having sawtooth shape using as active elements semiconductor devices in which a sawtooth voltage is produced across a capacitor
    • H03K4/501Generating pulses having essentially a finite slope or stepped portions having triangular shape having sawtooth shape using as active elements semiconductor devices in which a sawtooth voltage is produced across a capacitor the starting point of the flyback period being determined by the amplitude of the voltage across the capacitor, e.g. by a comparator
    • H03K4/502Generating pulses having essentially a finite slope or stepped portions having triangular shape having sawtooth shape using as active elements semiconductor devices in which a sawtooth voltage is produced across a capacitor the starting point of the flyback period being determined by the amplitude of the voltage across the capacitor, e.g. by a comparator the capacitor being charged from a constant-current source

Definitions

  • the present invention is directed to an oscillator circuit comprising an oscillator input for providing an input signal, a first integrator circuit comprising a first integrator capacitor and a first integrator output, a comparator, a discharge circuit for discharging said first integrator capacitor once per cycle of said oscillator circuit, and an oscillator output for providing an output signal.
  • the present invention is further directed to a method of providing an oscillator output signal.
  • RC oscillators The frequency accuracy of RC oscillators is limited by the inaccuracy and temperature drift of the frequency setting components. Ideally these should be the resistor R and the capacitor C. However in practice non-ideal behavior of the active components in the oscillator contributes as well. This is especially significant in high speed oscillators and low power oscillators where delay and non-linearity are major contributors to inaccuracy and frequency drift.
  • the period time (and frequency) of RC based relaxation oscillators is defined by the value of the RC product only. In practice this is not the case for example due to circuit delay and circuit non-linearity. In high accuracy oscillators the contribution of other circuit elements (than the resistor R and capacitor C) is minimized by special circuit topologies.
  • FIG 1 shows the principle of a high accuracy RC oscillator of the prior art.
  • the oscillator is built around an integrator and a comparator.
  • the comparator has voltage hysteresis.
  • the circuit to create the current is not shown.
  • Figure 2 the relevant waveforms are shown. This type of oscillator can be implemented in different ways.
  • the oscillator frequency produced by the circuit of Figure 1 is insensitive to comparator delay and other comparator non-idealities. It is therefore very accurate and reliable as compared to other oscillator designs, allowing for a broad field of application in particular in applications requiring high speed and/or low power oscillators.
  • a disadvantage of the prior art oscillator design depicted in figure 1 is that the frequency accuracy not only depends on the comparator, but also on the rest of the circuit, in particular the integrator.
  • the integrator is continuously integrating the current supplied by the current source and once per period the charge at capacitor C is transferred to the integrator capacitor.
  • the saw-tooth shaped waveform at V out shows the slow linear down ramp due to current integration.
  • the rising edge due to charge transfer has zero rise time when the opamp is ideal.
  • the rise time is limited by the bandwidth and slew rate of the opamp and the rising edge is strongly distorted.
  • the present invention has for its object to provide an oscillation circuit and method that obviates the abovementioned problems of the prior art, providing an oscillator signal that is reliable and accurate with respect to the provided frequency, and which is suitable to be applied in high speed and low power applications.
  • the present invention provides, according to a first aspect thereof, an oscillator circuit comprising an oscillator input for providing an input signal, a first integrator circuit comprising a first integrator capacitor and a first integrator output, a comparator, a discharge circuit for discharging said first integrator capacitor once per cycle of said oscillator circuit, and an oscillator output for providing an output signal
  • said oscillator circuit further comprises a second integrator circuit comprising a second integrator capacitor and a second integrator output
  • said oscillator circuit is arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
  • the present invention is based on the insight that the non idealities of the oscillator circuit of the prior art can be easily overcome by providing a second integrator circuit, and excluding the non ideal parts of the output signal of the integrators.
  • the first and second integrator circuits of the oscillator circuit of the invention operate in anti-phase, in the sense that the first integrator circuit receives the input signal and integrates this while providing it to the comparator, while at that same time the second integrator circuit resets when it is not connected to the comparator circuit (in this connection, the term 'reset' is intended to indicate that the capacitor of the integrator is discharged).
  • the oscillator circuit of the invention comprises a switching unit arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
  • a switching unit arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
  • the switching unit comprises an integrator switch for switching a comparator input of said comparator between said first integrator output and said second integrator output, for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
  • the switching unit comprises an input signal switch for switching said input signal between said first and second integrator circuit, and wherein said switching unit further comprises an integrator switch for switching a comparator input of said comparator between said first integrator output and said second integrator output, wherein said input signal switch and said integrator switch are arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
  • this embodiment provides the advantage that at any time, at least one of the integrator circuits (i.e.
  • the integrator circuit providing the clear integration of the input signal provides the integrated input signal to the comparator, while the other integrator circuit is excluded from the system by disconnecting it from both the input and the comparator.
  • This 'of line' stage during each cycle may for example be used for resetting the other integrator circuit, e.g. by discharging the integrator capacitor.
  • the input signal switch and the integrator switch are arranged for performing the switching simultaneously.
  • the switching unit further comprises a switch controller for controlling operation of the switching unit.
  • a switch controller for cooperatively controlling operation of these switches in the switching unit provides an advantage for the oscillator circuit of the invention, since (amongst other) it provides for design flexibility by making the behaviour of the oscillator circuit programmable (e.g. controllable by setting the behaviour of the switch controller).
  • the oscillator circuit further comprises at least one discharge switch for providing a switchable connection between said discharge circuit and said first or said second integrator capacitor for discharging said first or said second integrator capacitor once per cycle of said oscillator circuit.
  • a discharge switch can be controlled/operated once per cycle for each of the integrator circuits, such as to discharge the integrator capacitor of each of the integrator circuits in turn in an alternating manner.
  • the discharge switch may be part of the switching unit as mentioned above, in embodiments of the invention comprising a switching unit.
  • the switch controller is arranged for controlling the switches of the switching units such that when, in operation of said oscillator circuit, said input signal switch switches said input signal to said first integrator circuit, said discharge switch connects said second integrator capacitor with said discharge circuit and said integrator switch conductively connects said first integrator output with said input of said comparator, and when said input signal switch switches said input signal to said second integrator circuit, said discharge switch connects said first integrator capacitor with said discharge circuit and said integrator switch conductively connects said second integrator output with said input of said comparator.
  • the oscillator circuit of the present invention may be arranged for receiving an external supply signal, for example from a power supply, for providing the output signal having a constant oscillator frequency at the oscillator output.
  • the oscillator input may comprise a current source (providing a constant and invariable current) for providing the output signal having a constant oscillator frequency at the oscillator output.
  • the input signal switch may comprise a make-before-break-type switch for allowing said input signal to be fed to at least one of said first and second integrator circuits at any time during operation of said oscillator circuit.
  • the advantage of using a make-before-break-type switch, such as a gradual turn over (GTO) switch in a particular embodiment is that at any time at least one of the integrator circuits receives the input signal providing an integrated output signal at its output. This prevents unwanted switching effects upon switching of the input signal switch during each cycle of the oscillator circuit.
  • GTO gradual turn over
  • a method of providing an oscillator output signal comprising the steps of integrating an input signal using an integrator unit for providing an integrated signal; providing said integrated signal to a comparator for providing a comparator output signal; and using said comparator output signal for providing said oscillator output signal, and for periodically discharging said integrator unit for resetting said integrated signal; wherein said step of integrating said input signal is performed using a first integrator circuit and a second integrator circuit of said integrator unit; wherein said step of providing said integrated signal to said comparator is performed by subsequently providing an output signal said first and second integrated signal to said comparator in an alternating manner.
  • the discharging of the integrator unit is performed by subsequently discharging a first integrator capacitor of said first integrator circuit while said output signal of said second integrator circuit is provided to said comparator and discharging a second integrator capacitor of said second integrator circuit while said output signal of said first integrator circuit is provided to said comparator, in an alternating manner.
  • figure 1 discloses an oscillator circuit according to the prior art (described herein above);
  • figure 2a-d illustrate the output signal and integrated signals (and the switch status) of an idealised version of the circuit of figure 1 , and the real integrated signal (figure 2d) of an actual version of the circuit of figure 1 ;
  • figure 3 illustrates an embodiment of the present invention
  • FIG 4 illustrates a further embodiment of the present invention
  • figures 5a-5e illustrate the various output signals of the integrator and the comparator, including the switching status of figures 2 and 4;
  • figure 6 discloses a gradual turn over switch that may be used in an embodiment of the present invention.
  • FIG. 1 discloses an oscillator ciruit according to the prior art.
  • an input signal 2 is received and provided to a current source 13 which provides reference current l ref to integrator circuit 3.
  • Integrator circuit 3 consists of capacitor C int 15 and an operational amplifier (opamp) 16.
  • Operational amplifier 16 receives a reference voltage V ref1 18 at one of its inputs, and the reference current l ref from current source 13 at the other input.
  • the output of integrator circuit 3 is provided to comparator 5 which compares this signal to a further reference voltage V ref2 1 9.
  • the output of comparator 5 is also the output 10 of the oscillator circuit (V out ). This outputsignal V out is fed back to a switch controller 1 1 which controls the switching of T1 switch 9.
  • the integrator capacitor C int 15 is discharged via the capacitor C sw 8 of the discharge circuit 7. Effectively, the integrator circuit 3 is reset by operating the discharge circuit 7. This is performed once per cycle of the output signal, allowing the oscillator circuit to oscillate.
  • V int An idealised representation of the integrated signal (the output signal of integrator circuit 3 which is provided to the input of comparator 5) is illustrated as V int in figure 2a.
  • the integrator circuit starts integrating the incoming reference current l ref , as represented by the decreasing slope of the signal V int .
  • the comparator 5 switches its output signal (as indicated by V out in figure 2b). This sets off switching of the discharge switch T1 9 by the switch controller 1 1 .
  • the switch controller 1 1 keeps the discharge switch 9 open for a sufficiently long time in order to allow discharging of the integrator capacitor C int 15.
  • the oscillation circuit comprises an input 20 for receiving an input signal, such as a power supply signal V
  • This signal is provided to a current source 22 providing a reference current l ref at its output.
  • the oscillator circuit of figure 3 further comprises a first integrator circuit 25 and second integrator circuit 30.
  • the first integrator circuit 25 consist of first operational amplifier 29 (Amp1 ) and a first integrator capacitor 27 (C int ). At its output, the first integrator circuit provides a first integrated output signal V int1 .
  • the second integrator circuit 30 consists of a second operational amplifier 34 (Amp2), and a second integrator capacitor 32 (C int ). At its output, the second integrator circuit 30 provides a second integrated output signal V int2 .
  • the oscillator circuit of figure 3 further comprises a comparator 35 receiving a comparator input signal V com based on the output signals of the first integrator circuit 25 and the second integrator circuit 30 as will be explained later.
  • the comparator input signal V com is compared to a reference voltage V ref1 56.
  • V ref1 56 At the output of the comparator there is provided the output signal V out 37 of the oscillator circuit.
  • This output signal V out is further fed back to the switch controller 40 which controls switches 43 (T4), 45 (T1 ), 47 (T2) and 49 (T3).
  • the switch controller may switch the various switches 43, 45, 47 ad 49 (T1 -T4) in any suitable way for providing the benefits of the present invention, in a preferred embodiment the switch controller controls switching af the various switches simultaneously as will be explained below.
  • input signal switch T1 (45) is a make-before-break-type switch, such as a gradual turn over (GTO) switch.
  • GTO gradual turn over
  • switching discharge switches 47 and 49 from the closed to the open position is also performed simultaneously with respect to each other, and with further preference, simultaneously with switching the integrator switch 43 and the input signal switch 45. Therefore, in the most preferred embodiment, all these switches T1 -T4 are operated simultaneously during each cycle of the output signal.
  • the switches 43, 45, 47, and 49 i.e. T1 , T2, T3, and T4 are operated at the same time, but such that any of the integrator circuits 25 or 30 is only discharged once it is disconnected from the input by means of T1 and disconnected from the comparator by T4.
  • the other of the integrator circuits is connected to the discharge circuit, discharging the integrator capacitor 27 or 32 through either switch capacitor 53 or 52 respectively. Therefore, while the first integrator circuit 25 provides its integrated output signal V int1 to the input of the comparator 35 V comp , the second integrator circuit 30 discharges via switch capacitor 52. At the same time, when the second integrator circuit 30 is connected with its output V int2 to the input of the comparator 35 V comp , the first integrator circuit 25 discharges through switch capacitor 53. As a result, the non ideal discharging phase of each of the integrators is excluded from being provided to the comparator input. As a result, the output signal V out of the oscillator circuit is very stabile at high frequencies, providing a very accurate frequency.
  • Figure 5a illustrates the output signal of the first integrator circuit 25, V int1 .
  • the first integrator starts integrating the incoming input signal providing a linear decreasing slope as illustrated in figure 5a.
  • Figure 5b illustrates the output signal V int2 of the second integrator circuit 30. While the first integrator circuit 25 integrates the incoming input signal providing the linear decreasing slope, the second integrator circuit 30 is being discharged through capacitor C sw (please note that in figure 3 this requires all the switches T1 , T2, T3 and T4 to be in the open (o) position, while as illustrated they are in the closed (c) position).
  • V comp the comparator input signal V comp is illustrated.
  • V comp receives the integrated output signal V int1 from the first integrator circuit, V comp starts with a linear decreasing slope.
  • the output V out of the comparator 35 switches from high to low, as indicated in figure 5c.
  • the second integrator circuit 30 starts integrating the input signal which is received at its input, resulting in a linear decreasing slope as indicated in figure 5b (second part of the cycle of V int2 ).
  • the switching to the second integrator circuit 30 causes the comparator to immediately switch its output signal back to 'high', as indicated in figure 5c.
  • the switch controller maintains the position of the switches until the next time that the output signal V out of the comparator 35 at the output 37 of the oscillator circuit switches to 'low' again.
  • the first integrator circuit 25 can start receiving and integrating the input signal from the current source 22 as indicated in the figures 5a-5e.
  • FIG 4 An alternative embodiment of the oscillator circuit of the present invention is illustrated in figure 4.
  • the main difference is in the way in which the integrator circuits are being discharged.
  • Figure 4 discloses the input signal V supp i y 6, the current source 62, the first integrator circuit 65 and the second integrator circuit 70.
  • the first integrator circuit 65 is comprised of a first amplifier (Amp1 ) 69 and a integrator capacitor C int 67.
  • the second integrator circuit 70 is comprised of a integrator capacitor 72 and a second amplifier (Amp2), 74. Again, the integrator circuits 65 and 70 in an alternating manner receive the input signal from the current source 62 by means of switching of the gradual turnover switch T1 , 85.
  • the output signals V int1 and V int2 of the first integrator circuit 65 and second integrator circuit 70 is provided to the input of the comparator 75 via switch 83.
  • the integrator switch 83 and input signal switch 85, and the discharge switches 87 and 89 are being controlled by the switch controller 80.
  • the switch controller 80 receives the output signal V out from the output 77 of the oscillator circuit.
  • the principle of operation of the embodiment of figure 4 is identical to the principle of operation of the embodiment of figure 3, and the relevant signals are illustrated in figure 5a-5e (these diagrams apply to both embodiments). What differs between the embodiments of figure 3 and figure 4 is the output frequency.
  • the output frequency F out of the embodiment of figure 3 is equal to:
  • the discharge circuit (comprising switch capacitor C sw 90, and ground potentials 98 and 99) is operated.
  • the discharge switches 87 and 89 are simultaneously operated.
  • either the first integrator circuit 65 or the second integrator circuit 70 is being discharged through the switch capacitors C sw while the other of the integrator circuits 65 and 70 provides the integrated signal to the input of the comparator 75.
  • FIG 6 there is disclosed a gradual turnover switch that may be used in an embodiment of the present invention.
  • current source 22 provides its output via two transistors 1 15 and 1 17 to either one of the outputs c or o.
  • the transistors 1 17 and 1 15 are controlled through switch operation input 1 19, and as can be seen, transistor 1 17 is connected to the switch operation input 1 19 through NOT-port 1 18, and as a result this transistor 1 17 is closed when transistor 1 17 is open and vice versa.
  • a connection between the current source 22 and one of the integrator circuits 25 or 30 of the embodiment illustrated in figure 3 is always created before the other connection is disconnected.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Manipulation Of Pulses (AREA)

Abstract

The present invention is directed to an oscillator circuit comprising an oscillator input for providing an input signal, a first integrator circuit comprising a first integrator capacitor and a first integrator output, a comparator, a discharge circuit for discharging said first integrator capacitor once per cycle of said oscillator circuit, and an oscillator output for providing an output signal, wherein said oscillator circuit further comprises a second integrator circuit comprising a second integrator capacitor and a second integrator output, and wherein said oscillator circuit is arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.

Description

Title:
Oscillator circuit and method of providing an oscillator output signal
DESCRI PTION
Field of the invention:
The present invention is directed to an oscillator circuit comprising an oscillator input for providing an input signal, a first integrator circuit comprising a first integrator capacitor and a first integrator output, a comparator, a discharge circuit for discharging said first integrator capacitor once per cycle of said oscillator circuit, and an oscillator output for providing an output signal.
The present invention is further directed to a method of providing an oscillator output signal. Background of the invention
The frequency accuracy of RC oscillators is limited by the inaccuracy and temperature drift of the frequency setting components. Ideally these should be the resistor R and the capacitor C. However in practice non-ideal behavior of the active components in the oscillator contributes as well. This is especially significant in high speed oscillators and low power oscillators where delay and non-linearity are major contributors to inaccuracy and frequency drift.
The period time (and frequency) of RC based relaxation oscillators is defined by the value of the RC product only. In practice this is not the case for example due to circuit delay and circuit non-linearity. In high accuracy oscillators the contribution of other circuit elements (than the resistor R and capacitor C) is minimized by special circuit topologies.
Figure 1 shows the principle of a high accuracy RC oscillator of the prior art. The oscillator is built around an integrator and a comparator. For practical reasons, amongst others for making the oscillator circuit less sensitive to small voltage fluctuations caused by noise at the comparators input, the comparator has voltage hysteresis. The reference current source lref is derived from the reference voltage Vref and a resistor R (lref = Vref/R). The circuit to create the current is not shown. The output frequency is: Fout = 1 /RCSW. In Figure 2 the relevant waveforms are shown. This type of oscillator can be implemented in different ways.
The oscillator frequency produced by the circuit of Figure 1 is insensitive to comparator delay and other comparator non-idealities. It is therefore very accurate and reliable as compared to other oscillator designs, allowing for a broad field of application in particular in applications requiring high speed and/or low power oscillators.
However, despite the abovementioned accuracy, non-idealities of the comparator are not the only cause of inaccuracy of the frequency. As the market demand for high speed oscillators and low power applications grows, the requirements with respect to accuracy become more and more strict.
A disadvantage of the prior art oscillator design depicted in figure 1 , is that the frequency accuracy not only depends on the comparator, but also on the rest of the circuit, in particular the integrator. In the oscillator circuit of figure 1 , the integrator is continuously integrating the current supplied by the current source and once per period the charge at capacitor C is transferred to the integrator capacitor. The saw-tooth shaped waveform at Vout (see Figure 2a) shows the slow linear down ramp due to current integration. The rising edge due to charge transfer has zero rise time when the opamp is ideal. However in practice the rise time is limited by the bandwidth and slew rate of the opamp and the rising edge is strongly distorted.
During charge transfer the limited bandwidth and slew rate of the opamp cause the integrator to be pushed out of its linear operation mode and the virtual ground voltage at the negative input of the opamp will vary. Therefore the current from the current source (which is not ideal and has a limited output resistance) will vary too and so does the period time and frequency (figure 2d shows the real waveforms and the longer period time).
To reduce this effect the charge transfer must be fast which requires a high speed opamp. However such opamp has a high current consumption and makes the circuit not suitable anymore for low current consumption applications. Summary of the invention
The present invention has for its object to provide an oscillation circuit and method that obviates the abovementioned problems of the prior art, providing an oscillator signal that is reliable and accurate with respect to the provided frequency, and which is suitable to be applied in high speed and low power applications.
To this end, the present invention provides, according to a first aspect thereof, an oscillator circuit comprising an oscillator input for providing an input signal, a first integrator circuit comprising a first integrator capacitor and a first integrator output, a comparator, a discharge circuit for discharging said first integrator capacitor once per cycle of said oscillator circuit, and an oscillator output for providing an output signal, wherein said oscillator circuit further comprises a second integrator circuit comprising a second integrator capacitor and a second integrator output, and wherein said oscillator circuit is arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
The present invention is based on the insight that the non idealities of the oscillator circuit of the prior art can be easily overcome by providing a second integrator circuit, and excluding the non ideal parts of the output signal of the integrators. In particular, the first and second integrator circuits of the oscillator circuit of the invention operate in anti-phase, in the sense that the first integrator circuit receives the input signal and integrates this while providing it to the comparator, while at that same time the second integrator circuit resets when it is not connected to the comparator circuit (in this connection, the term 'reset' is intended to indicate that the capacitor of the integrator is discharged). As soon as the comparator switches the outputs signal, this causes the system to switch the input signal to the second integrator which starts integrating it and provides it at the same time to the comparator circuit. By excluding the non ideal part of the output signal of each of the integrators subsequently in an alternating manner, it becomes possible to provide at the output of the oscillator circuit an ideal oscillating signal. Such a signal may be applied in many different applications, for example as a clock signal in a low power digital application. Since the frequency of the system is very accurate and the system is almost insensitive to environmental parameters, the oscillator of the present invention can be used in low power high speed digital systems.
According to a further embodiment of the present invention, the oscillator circuit of the invention comprises a switching unit arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner. As the skilled person may appreciate, various solutions are possible for enabling this.
According to a particular solution, the switching unit comprises an integrator switch for switching a comparator input of said comparator between said first integrator output and said second integrator output, for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
According to a further embodiment and solution as mentioned above, the switching unit comprises an input signal switch for switching said input signal between said first and second integrator circuit, and wherein said switching unit further comprises an integrator switch for switching a comparator input of said comparator between said first integrator output and said second integrator output, wherein said input signal switch and said integrator switch are arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner. As the skilled person may appreciate, this embodiment provides the advantage that at any time, at least one of the integrator circuits (i.e. the integrator circuit providing the clear integration of the input signal) provides the integrated input signal to the comparator, while the other integrator circuit is excluded from the system by disconnecting it from both the input and the comparator. This 'of line' stage during each cycle may for example be used for resetting the other integrator circuit, e.g. by discharging the integrator capacitor. In this respect, in a specific variant of this embodiment, the input signal switch and the integrator switch are arranged for performing the switching simultaneously.
For performing the switching in the above mentioned embodiment correctly and accurately, according to a further embodiment the switching unit further comprises a switch controller for controlling operation of the switching unit. In particular where the embodiment of the present invention comprises a switch (such as an input signal switch, an integrator switch and e.g. a discharge switch (as described below)), the use of a switch controller for cooperatively controlling operation of these switches in the switching unit provides an advantage for the oscillator circuit of the invention, since (amongst other) it provides for design flexibility by making the behaviour of the oscillator circuit programmable (e.g. controllable by setting the behaviour of the switch controller).
According to a further embodiment of the present invention, the oscillator circuit further comprises at least one discharge switch for providing a switchable connection between said discharge circuit and said first or said second integrator capacitor for discharging said first or said second integrator capacitor once per cycle of said oscillator circuit. The idea of using a discharge switch is that the discharge switch can be controlled/operated once per cycle for each of the integrator circuits, such as to discharge the integrator capacitor of each of the integrator circuits in turn in an alternating manner. In particular, while the integrated signal of one of the integrator circuits is provided to the comparator, the other of the integrator circuits may be discharged via the discharge circuit. The discharge switch may be part of the switching unit as mentioned above, in embodiments of the invention comprising a switching unit.
Further to this, i.e. in an embodiment comprising a switch controller and comprising a discharge switch which is part of the switching unit, the switch controller is arranged for controlling the switches of the switching units such that when, in operation of said oscillator circuit, said input signal switch switches said input signal to said first integrator circuit, said discharge switch connects said second integrator capacitor with said discharge circuit and said integrator switch conductively connects said first integrator output with said input of said comparator, and when said input signal switch switches said input signal to said second integrator circuit, said discharge switch connects said first integrator capacitor with said discharge circuit and said integrator switch conductively connects said second integrator output with said input of said comparator.
The oscillator circuit of the present invention may be arranged for receiving an external supply signal, for example from a power supply, for providing the output signal having a constant oscillator frequency at the oscillator output. In particular, the oscillator input may comprise a current source (providing a constant and invariable current) for providing the output signal having a constant oscillator frequency at the oscillator output. According to another embodiment of the present invention, the input signal switch may comprise a make-before-break-type switch for allowing said input signal to be fed to at least one of said first and second integrator circuits at any time during operation of said oscillator circuit. In this respect, it is noted that the advantage of using a make-before-break-type switch, such as a gradual turn over (GTO) switch in a particular embodiment, is that at any time at least one of the integrator circuits receives the input signal providing an integrated output signal at its output. This prevents unwanted switching effects upon switching of the input signal switch during each cycle of the oscillator circuit.
According to a second aspect of the present invention, there is provided a method of providing an oscillator output signal, said method comprising the steps of integrating an input signal using an integrator unit for providing an integrated signal; providing said integrated signal to a comparator for providing a comparator output signal; and using said comparator output signal for providing said oscillator output signal, and for periodically discharging said integrator unit for resetting said integrated signal; wherein said step of integrating said input signal is performed using a first integrator circuit and a second integrator circuit of said integrator unit; wherein said step of providing said integrated signal to said comparator is performed by subsequently providing an output signal said first and second integrated signal to said comparator in an alternating manner.
According to a specific embodiment of this second aspect of the invention, the discharging of the integrator unit is performed by subsequently discharging a first integrator capacitor of said first integrator circuit while said output signal of said second integrator circuit is provided to said comparator and discharging a second integrator capacitor of said second integrator circuit while said output signal of said first integrator circuit is provided to said comparator, in an alternating manner.
Brief description of the drawings
Hereinbelow, the present invention will be explained with reference to some specific examples thereof. The skilled person may appreciate that the principles of the invention can be practised otherwise than as specifically described with respect to the examples given. The examples will be explained with reference to the enclosed drawings, wherein: figure 1 discloses an oscillator circuit according to the prior art (described herein above);
figure 2a-d illustrate the output signal and integrated signals (and the switch status) of an idealised version of the circuit of figure 1 , and the real integrated signal (figure 2d) of an actual version of the circuit of figure 1 ;
figure 3 illustrates an embodiment of the present invention;
figure 4 illustrates a further embodiment of the present invention; figures 5a-5e illustrate the various output signals of the integrator and the comparator, including the switching status of figures 2 and 4;
figure 6 discloses a gradual turn over switch that may be used in an embodiment of the present invention.
Detailed description of the embodiments
Figure 1 discloses an oscillator ciruit according to the prior art. In figure 1 an input signal 2 is received and provided to a current source 13 which provides reference current lref to integrator circuit 3. Integrator circuit 3 consists of capacitor Cint 15 and an operational amplifier (opamp) 16. Operational amplifier 16 receives a reference voltage Vref1 18 at one of its inputs, and the reference current lref from current source 13 at the other input. The output of integrator circuit 3 is provided to comparator 5 which compares this signal to a further reference voltage Vref2 1 9. The output of comparator 5 is also the output 10 of the oscillator circuit (Vout). This outputsignal Vout is fed back to a switch controller 1 1 which controls the switching of T1 switch 9. When switch 9 is operated, the integrator capacitor Cint 15 is discharged via the capacitor Csw 8 of the discharge circuit 7. Effectively, the integrator circuit 3 is reset by operating the discharge circuit 7. This is performed once per cycle of the output signal, allowing the oscillator circuit to oscillate.
An idealised representation of the integrated signal (the output signal of integrator circuit 3 which is provided to the input of comparator 5) is illustrated as Vint in figure 2a. Each cycle, the integrator circuit starts integrating the incoming reference current lref, as represented by the decreasing slope of the signal Vint. After a while, and dependent on the reference voltage Vref2 and the hysteresis of the comparator 5, the comparator 5 switches its output signal (as indicated by Vout in figure 2b). This sets off switching of the discharge switch T1 9 by the switch controller 1 1 . The switch controller 1 1 keeps the discharge switch 9 open for a sufficiently long time in order to allow discharging of the integrator capacitor Cint 15.
In reality, discharging of the integrator capacitor Cint 15 does not take place in a linear fashion as is suggested by figure 2a, but instead the output of the integrator circuit Vint during discharging of the integrator capacitor 15 takes the form indicated in figure 2d. In fact, resetting of the integrator circuit 3 of the oscillator 1 of figure 1 takes longer than is expected based on the ideal case. Therefore, the periodicity of the output signal Vout has a longer period time Tper and as such a smaller frequency. This would not be much of a problem if the system would behave exactly the same under all circumstances, however in a non-ideal integrator circuit of the prior art, the behaviour during discharging of the integrator circuit is dependent on numerous environmental parameters (e.g. temperature and other factors) causing variations in the frequencey of the output signal Vout.
In figure 3 an embodiment of an oscillation circuit according to the present invention is disclosed. The oscillation circuit comprises an input 20 for receiving an input signal, such as a power supply signal V
This signal is provided to a current source 22 providing a reference current lref at its output.
The oscillator circuit of figure 3 further comprises a first integrator circuit 25 and second integrator circuit 30. The first integrator circuit 25 consist of first operational amplifier 29 (Amp1 ) and a first integrator capacitor 27 (Cint). At its output, the first integrator circuit provides a first integrated output signal Vint1.
The second integrator circuit 30 consists of a second operational amplifier 34 (Amp2), and a second integrator capacitor 32 (Cint). At its output, the second integrator circuit 30 provides a second integrated output signal Vint2.
The oscillator circuit of figure 3 further comprises a comparator 35 receiving a comparator input signal Vcom based on the output signals of the first integrator circuit 25 and the second integrator circuit 30 as will be explained later. The comparator input signal Vcom is compared to a reference voltage Vref1 56. At the output of the comparator there is provided the output signal Vout 37 of the oscillator circuit.
This output signal Vout is further fed back to the switch controller 40 which controls switches 43 (T4), 45 (T1 ), 47 (T2) and 49 (T3). Although the switch controller may switch the various switches 43, 45, 47 ad 49 (T1 -T4) in any suitable way for providing the benefits of the present invention, in a preferred embodiment the switch controller controls switching af the various switches simultaneously as will be explained below.
At the same time as switching input signal switch 45, the switch controller switches integrator switch 43 such that at the input at comparator 35 (Vcom) the comparator 35 always receives the clean integrated input signal from at least one of the first integrator circuit 25, or the second integrator circuit 30. With preference, input signal switch T1 (45) is a make-before-break-type switch, such as a gradual turn over (GTO) switch. An example of such a gradual turn over (GTO) switch is illustrated in figure 6, and will be explained later.
With preference, switching discharge switches 47 and 49 from the closed to the open position is also performed simultaneously with respect to each other, and with further preference, simultaneously with switching the integrator switch 43 and the input signal switch 45. Therefore, in the most preferred embodiment, all these switches T1 -T4 are operated simultaneously during each cycle of the output signal. The skilled person however will appreciate that it is not intended to discharge any of the integrators while it's output is connected to the comparator; therefore, the term 'simultaneously' should be interpreted such that the switches 43, 45, 47, and 49 (i.e. T1 , T2, T3, and T4) are operated at the same time, but such that any of the integrator circuits 25 or 30 is only discharged once it is disconnected from the input by means of T1 and disconnected from the comparator by T4.
As follows from the oscillator circuit layout, at any time when one of the integrator circuits (25 or 30) is connected with its output to the comparator, the other of the integrator circuits is connected to the discharge circuit, discharging the integrator capacitor 27 or 32 through either switch capacitor 53 or 52 respectively. Therefore, while the first integrator circuit 25 provides its integrated output signal Vint1 to the input of the comparator 35 Vcomp, the second integrator circuit 30 discharges via switch capacitor 52. At the same time, when the second integrator circuit 30 is connected with its output Vint2 to the input of the comparator 35 Vcomp, the first integrator circuit 25 discharges through switch capacitor 53. As a result, the non ideal discharging phase of each of the integrators is excluded from being provided to the comparator input. As a result, the output signal Vout of the oscillator circuit is very stabile at high frequencies, providing a very accurate frequency.
The principle of operation of the oscillator circuit of the present invention is illustrated in figures 5a-5e. Figure 5a illustrates the output signal of the first integrator circuit 25, Vint1. In the example, the first integrator starts integrating the incoming input signal providing a linear decreasing slope as illustrated in figure 5a.
Figure 5b illustrates the output signal Vint2 of the second integrator circuit 30. While the first integrator circuit 25 integrates the incoming input signal providing the linear decreasing slope, the second integrator circuit 30 is being discharged through capacitor Csw (please note that in figure 3 this requires all the switches T1 , T2, T3 and T4 to be in the open (o) position, while as illustrated they are in the closed (c) position).
In figure 5e the comparator input signal Vcomp is illustrated. Receiving the integrated output signal Vint1 from the first integrator circuit, Vcomp starts with a linear decreasing slope. Upon reaching the reference voltage vref1 (and dependent on the hysteresis) the output Vout of the comparator 35 switches from high to low, as indicated in figure 5c. This triggers the switch controllers 40 to operate the switches T1 , T2, T3 and T4 as indicated in figure 5d. Now, the second integrator circuit 30 starts integrating the input signal which is received at its input, resulting in a linear decreasing slope as indicated in figure 5b (second part of the cycle of Vint2). The switching to the second integrator circuit 30 causes the comparator to immediately switch its output signal back to 'high', as indicated in figure 5c. The switch controller maintains the position of the switches until the next time that the output signal Vout of the comparator 35 at the output 37 of the oscillator circuit switches to 'low' again. After that, the first integrator circuit 25 can start receiving and integrating the input signal from the current source 22 as indicated in the figures 5a-5e.
An alternative embodiment of the oscillator circuit of the present invention is illustrated in figure 4. In figure 4, the main difference is in the way in which the integrator circuits are being discharged.
Figure 4 discloses the input signal Vsuppiy 6, the current source 62, the first integrator circuit 65 and the second integrator circuit 70. The first integrator circuit 65 is comprised of a first amplifier (Amp1 ) 69 and a integrator capacitor Cint 67. The second integrator circuit 70 is comprised of a integrator capacitor 72 and a second amplifier (Amp2), 74. Again, the integrator circuits 65 and 70 in an alternating manner receive the input signal from the current source 62 by means of switching of the gradual turnover switch T1 , 85. The output signals Vint1 and Vint2 of the first integrator circuit 65 and second integrator circuit 70 is provided to the input of the comparator 75 via switch 83. The integrator switch 83 and input signal switch 85, and the discharge switches 87 and 89 (all together, T1 , T2, T3, and T4) are being controlled by the switch controller 80. The switch controller 80 receives the output signal Vout from the output 77 of the oscillator circuit. The principle of operation of the embodiment of figure 4 is identical to the principle of operation of the embodiment of figure 3, and the relevant signals are illustrated in figure 5a-5e (these diagrams apply to both embodiments). What differs between the embodiments of figure 3 and figure 4 is the output frequency. The output frequency Fout of the embodiment of figure 3 is equal to:
F0Ut = lref : (2 * Vref * Csw ) (eq 1 )
The embodiment of figure 4, the output frequency Fout equals the following equation:
F0ut = lref : (4 * Vref * Csw) (eq 2)
Also different in the embodiment of figure 4 is the manner in which the discharge circuit (comprising switch capacitor Csw 90, and ground potentials 98 and 99) is operated. In the embodiment of figure 4, upon triggering of the switch controller, and switching of the input signal switch T1 (85) and integrator switch T4 (83), the discharge switches 87 and 89 are simultaneously operated. As can be seen, either the first integrator circuit 65 or the second integrator circuit 70 is being discharged through the switch capacitors Csw while the other of the integrator circuits 65 and 70 provides the integrated signal to the input of the comparator 75. Not only this reduces the amount of components used for implementing the oscillator circuit of the present invention (enabling a smaller end product), but also the embodiment of figure 4 doubles the amount of charge that may be transferred per period through the switch capacitors Csw, and halves the frequency for the same value of Csw and Vref, as follows from the above equations eq1 and eq2.
Further to the above, in figure 6 there is disclosed a gradual turnover switch that may be used in an embodiment of the present invention. In the gradual turnover switch disclosed in figure 6, current source 22 provides its output via two transistors 1 15 and 1 17 to either one of the outputs c or o. the transistors 1 17 and 1 15 are controlled through switch operation input 1 19, and as can be seen, transistor 1 17 is connected to the switch operation input 1 19 through NOT-port 1 18, and as a result this transistor 1 17 is closed when transistor 1 17 is open and vice versa. A connection between the current source 22 and one of the integrator circuits 25 or 30 of the embodiment illustrated in figure 3 is always created before the other connection is disconnected.
The skilled person may appreciate that the present invention can be practised otherwise than a specifically described herein. However, the scope of the invention is not intended to be limited by the specific examples described herein above, but only by the scope of the appended claims.

Claims

CLAI MS
1 . Oscillator circuit comprising an oscillator input for providing an input signal, a first integrator circuit comprising a first integrator capacitor and a first integrator output, a comparator, a discharge circuit for discharging said first integrator capacitor once per cycle of said oscillator circuit, and an oscillator output for providing an output signal, wherein said oscillator circuit further comprises a second integrator circuit comprising a second integrator capacitor and a second integrator output, and wherein said oscillator circuit is arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
2. Oscillator circuit according to claim 1 , said oscillator circuit comprising a switching unit arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
3. Oscillator circuit according to claim 2, wherein said switching unit comprises an integrator switch for switching a comparator input of said comparator between said first integrator output and said second integrator output, for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
4. Oscillator circuit according to claim 2, wherein said switching unit comprises an input signal switch for switching said input signal between said first and second integrator circuit, and wherein said switching unit further comprises an integrator switch for switching a comparator input of said comparator between said first integrator output and said second integrator output, wherein said input signal switch and said integrator switch are arranged for allowing said input signal to be subsequently integrated by said first and second integrator circuit in an alternating manner, and for providing said integrated output signal of said first and second integrator circuit subsequently to said comparator in said alternating manner.
5. Oscillator circuit according to claim 4, wherein said input signal switch and said integrator switch are arranged for performing said switching simultaneously.
6. Oscillator circuit according to any of the claims 2-5, wherein said switching unit further comprises a switch controller for controlling operation of said switching unit.
7. Oscillator circuit according to any of the previous claims, further comprising at least one discharge switch for providing a switchable connection between said discharge circuit and said first or said second integrator capacitor for discharging said first or said second integrator capacitor once per cycle of said oscillator circuit.
8. Oscillator circuit according to claim 7, as far as dependent on at least one of the claims 2-6, wherein said at least one discharge switch is comprised by said switching unit.
9. Oscillator circuit according to claims 6 and 8, wherein said switch controller is arranged for controlling said switches of said switching unit such that when, in operation of said oscillator circuit, said input signal switch switches said input signal to said first integrator circuit, said discharge switch connects said second integrator capacitor with said discharge circuit and said integrator switch conductively connects said first integrator output with said input of said comparator, and when said input signal switch switches said input signal to said second integrator circuit, said discharge switch connects said first integrator capacitor with said discharge circuit and said integrator switch conductively connects said second integrator output with said input of said comparator.
10. Oscillator circuit according to any of the previous claims, wherein said oscillator input is arranged for receiving a supply signal, for providing said output signal having a constant oscillator frequency at said oscillator output.
1 1 . Oscillator circuit according to any of the previous claims, wherein said oscillator input comprises a current source, for providing said output signal having a constant oscillator frequency at said oscillator output.
12. Oscillator circuit according to any of the previous claims, wherein said input signal switch comprises a make-before-break-type switch for allowing said input signal to be fed to at least one of said first and second integrator circuits at any time during operation of said oscillator circuit.
13. Oscillator circuit according to claim 12, wherein said make-before- break-type switch is a gradual turn over (GTO) switch.
14. Method of providing an oscillator output signal, said method comprising the steps of:
integrating an input signal using an integrator unit for providing an integrated signal;
providing said integrated signal to a comparator for providing a comparator output signal; and
using said comparator output signal for providing said oscillator output signal, and for periodically discharging said integrator unit for resetting said integrated signal;
wherein said step of integrating said input signal is performed using a first integrator circuit and a second integrator circuit of said integrator unit;
wherein said step of providing said integrated signal to said comparator is performed by subsequently providing an output signal said first and second integrated signal to said comparator in an alternating manner.
15. Method according to claim 14, wherein said discharging of said integrator unit is performed by subsequently discharging a first integrator capacitor of said first integrator circuit while said output signal of said second integrator circuit is provided to said comparator and discharging a second integrator capacitor of said second integrator circuit while said output signal of said first integrator circuit is provided to said comparator, in an alternating manner.
PCT/NL2010/050748 2009-11-11 2010-11-10 Oscillator circuit and method of providing an oscillator output signal WO2011059322A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/509,469 US8766731B2 (en) 2009-11-11 2010-11-10 Oscillator circuit and method of providing an oscillator output signal
EP10782443A EP2499740A1 (en) 2009-11-11 2010-11-10 Oscillator circuit and method of providing an oscillator output signal

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US26002709P 2009-11-11 2009-11-11
US61/260,027 2009-11-11

Publications (1)

Publication Number Publication Date
WO2011059322A1 true WO2011059322A1 (en) 2011-05-19

Family

ID=43530589

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/NL2010/050748 WO2011059322A1 (en) 2009-11-11 2010-11-10 Oscillator circuit and method of providing an oscillator output signal

Country Status (3)

Country Link
US (1) US8766731B2 (en)
EP (1) EP2499740A1 (en)
WO (1) WO2011059322A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015132121A1 (en) * 2014-03-05 2015-09-11 Robert Bosch Gmbh Oscillator, transmission/reception device for a bus system and method for generating a clock frequency using the oscillator

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9306402B1 (en) * 2013-02-07 2016-04-05 Analog Devices, Inc. Circuits and methods for capacitor charging
US9344070B2 (en) * 2014-01-27 2016-05-17 Texas Instruments Incorporated Relaxation oscillator with low drift and native offset cancellation
CN106775143B (en) * 2015-12-31 2020-01-03 深圳市汇顶科技股份有限公司 Integrating circuit and capacitance sensing circuit

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050237118A1 (en) * 2004-04-27 2005-10-27 Mader Urs H Precision relaxation oscillator without comparator delay errors
US20070182499A1 (en) * 2006-02-09 2007-08-09 Katsushi Wakai Oscillation circuit
WO2008026314A1 (en) * 2006-08-28 2008-03-06 Rohm Co., Ltd. Pulse generator, electronic device using the same, and pulse generating method
US20080180151A1 (en) * 2007-01-31 2008-07-31 Xiaowu Gong Flexible Oscillator Structure

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3334592C2 (en) * 1983-09-24 1985-07-11 Nukem Gmbh, 6450 Hanau Function generator
US5670915A (en) * 1996-05-24 1997-09-23 Microchip Technology Incorporated Accurate RC oscillator having peak - to - peak voltage control
US6052035A (en) * 1998-03-19 2000-04-18 Microchip Technology Incorporated Oscillator with clock output inhibition control
GB2351619A (en) * 1999-07-01 2001-01-03 Ericsson Telefon Ab L M A frequency trimmable oscillator with insensitivity to power supply variations and parasitic capacitance
US6456127B1 (en) * 2000-09-29 2002-09-24 Texas Instruments Incorporated Adaptive pulse frame rate frequency control for minimization of electro-magnetic contamination in integrated switching amplifier systems
JP2005117140A (en) * 2003-10-03 2005-04-28 Nec Electronics Corp Oscillation circuit and semiconductor integrated circuit provided with same
JP3965171B2 (en) * 2004-08-05 2007-08-29 日本テキサス・インスツルメンツ株式会社 Multiphase triangular wave oscillation circuit and switching regulator using the same
US7307481B1 (en) * 2005-10-03 2007-12-11 National Semiconductor Corporation Minimum synchronization frequency discriminator
US7375599B2 (en) * 2006-06-06 2008-05-20 Texas Instruments Incorporated Analog circuit and method for multiplying clock frequency
US7474163B1 (en) * 2007-05-30 2009-01-06 Sensor Platforms, Inc. System and method for oscillator noise cancellation
US8508306B2 (en) * 2008-09-19 2013-08-13 Agency For Science, Technology, And Research Relaxation oscillator
US7847648B2 (en) * 2008-10-13 2010-12-07 Texas Instruments Incorporated Oscillator with delay compensation

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050237118A1 (en) * 2004-04-27 2005-10-27 Mader Urs H Precision relaxation oscillator without comparator delay errors
US20070182499A1 (en) * 2006-02-09 2007-08-09 Katsushi Wakai Oscillation circuit
WO2008026314A1 (en) * 2006-08-28 2008-03-06 Rohm Co., Ltd. Pulse generator, electronic device using the same, and pulse generating method
US20080180151A1 (en) * 2007-01-31 2008-07-31 Xiaowu Gong Flexible Oscillator Structure

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015132121A1 (en) * 2014-03-05 2015-09-11 Robert Bosch Gmbh Oscillator, transmission/reception device for a bus system and method for generating a clock frequency using the oscillator
US10594509B2 (en) 2014-03-05 2020-03-17 Robert Bosch Gmbh Oscillator, transmission/reception device for a bus system and method for generating a clock frequency using the oscillator

Also Published As

Publication number Publication date
US8766731B2 (en) 2014-07-01
US20130088301A1 (en) 2013-04-11
EP2499740A1 (en) 2012-09-19

Similar Documents

Publication Publication Date Title
US8212599B2 (en) Temperature-stable oscillator circuit having frequency-to-current feedback
EP3110007B1 (en) Ramp voltage generator and method for testing an analog-to-digital converter
US9054690B2 (en) Chopped oscillator
US20080238743A1 (en) Dither circuit and analog digital converter having dither circuit
EP2680442B1 (en) Oscillator arrangement
US20140327486A1 (en) RC Oscillator
JP4495695B2 (en) Oscillator circuit
US10742200B2 (en) Oscillator circuit and method for generating a clock signal
US9762211B2 (en) System and method for adjusting duty cycle in clock signals
US8508269B2 (en) Reference frequency generation circuit, semiconductor integrated circuit, and electronic device
KR20110026484A (en) Apparatus and method for tuning a gm-c filter
US8766731B2 (en) Oscillator circuit and method of providing an oscillator output signal
US10938356B2 (en) Integration circuit and method for providing an output signal
CN111108684A (en) Oscillation circuit, chip, and electronic device
Zhou et al. A 3-MHz 17.3-$\mu $ W 0.015% Period Jitter Relaxation Oscillator With Energy Efficient Swing Boosting
US9306493B2 (en) Oscillator circuit
CN110785931A (en) Oscillator circuit with comparator delay cancellation
JP2011188250A (en) Time constant adjustment circuit
US7622972B2 (en) System and apparatus for generating ideal rise and fall time
US7446597B2 (en) Voltage-controlled current source and frequency scanner using the same
KR102108777B1 (en) Delay circuit, oscillation circuit, and semiconductor device
CN112088491A (en) Modulator
US9692440B1 (en) Circuit for generating a reference current proportional to square of clock frequency
CN111147048A (en) Relaxation oscillation circuit
Dominguez et al. A high-quality sine-wave oscillator for analog built-in self-testing

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 10782443

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

REEP Request for entry into the european phase

Ref document number: 2010782443

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2010782443

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 13509469

Country of ref document: US