WO2010138201A2 - Improved sync detection and frequency recovery for satellite systems - Google Patents

Improved sync detection and frequency recovery for satellite systems Download PDF

Info

Publication number
WO2010138201A2
WO2010138201A2 PCT/US2010/001572 US2010001572W WO2010138201A2 WO 2010138201 A2 WO2010138201 A2 WO 2010138201A2 US 2010001572 W US2010001572 W US 2010001572W WO 2010138201 A2 WO2010138201 A2 WO 2010138201A2
Authority
WO
WIPO (PCT)
Prior art keywords
frequency
differential
correlation
sync
block
Prior art date
Application number
PCT/US2010/001572
Other languages
French (fr)
Other versions
WO2010138201A3 (en
Inventor
Paul Gothard Knutson
Dirk Schmitt
Wen Gao
Original Assignee
Thomson Licensing
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Thomson Licensing filed Critical Thomson Licensing
Priority to EP10727520A priority Critical patent/EP2436141A2/en
Priority to US13/322,167 priority patent/US8737553B2/en
Priority to CN2010800237233A priority patent/CN102484578A/en
Priority to BRPI1011995A priority patent/BRPI1011995A2/en
Priority to JP2012513058A priority patent/JP5678040B2/en
Publication of WO2010138201A2 publication Critical patent/WO2010138201A2/en
Publication of WO2010138201A3 publication Critical patent/WO2010138201A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/0054Detection of the synchronisation error by features other than the received signal transition
    • H04L7/0062Detection of the synchronisation error by features other than the received signal transition detection of error based on data decision error, e.g. Mueller type detection
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0014Carrier regulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2656Frame synchronisation, e.g. packet synchronisation, time division duplex [TDD] switching point detection or subframe synchronisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2668Details of algorithms
    • H04L27/2673Details of algorithms characterised by synchronisation parameters
    • H04L27/2676Blind, i.e. without using known symbols
    • H04L27/2678Blind, i.e. without using known symbols using cyclostationarities, e.g. cyclic prefix or postfix
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/26Systems using multi-frequency codes
    • H04L27/2601Multicarrier modulation systems
    • H04L27/2647Arrangements specific to the receiver only
    • H04L27/2655Synchronisation arrangements
    • H04L27/2668Details of algorithms
    • H04L27/2673Details of algorithms characterised by synchronisation parameters
    • H04L27/2676Blind, i.e. without using known symbols
    • H04L27/2679Decision-aided
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W56/00Synchronisation arrangements
    • H04W56/004Synchronisation arrangements compensating for timing error of reception due to propagation delay
    • H04W56/005Synchronisation arrangements compensating for timing error of reception due to propagation delay compensating for timing error by adjustment in the receiver
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04HBROADCAST COMMUNICATION
    • H04H40/00Arrangements specially adapted for receiving broadcast information
    • H04H40/18Arrangements characterised by circuits or components specially adapted for receiving
    • H04H40/27Arrangements characterised by circuits or components specially adapted for receiving specially adapted for broadcast systems covered by groups H04H20/53 - H04H20/95
    • H04H40/90Arrangements characterised by circuits or components specially adapted for receiving specially adapted for broadcast systems covered by groups H04H20/53 - H04H20/95 specially adapted for satellite broadcast receiving
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0014Carrier regulation
    • H04L2027/0044Control loops for carrier regulation
    • H04L2027/0053Closed loops
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/0014Carrier regulation
    • H04L2027/0044Control loops for carrier regulation
    • H04L2027/0063Elements of loops
    • H04L2027/0067Phase error detectors
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/041Speed or phase control by synchronisation signals using special codes as synchronising signal
    • H04L7/042Detectors therefor, e.g. correlators, state machines
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/04Speed or phase control by synchronisation signals
    • H04L7/10Arrangements for initial synchronisation

Definitions

  • the present principles relate to a method and apparatus for improved frame sync detection and frequency recovery for satellite systems.
  • a method of frame sync detection and an apparatus performing frame sync detection is described.
  • a first and second differential correlation of a data stream is calculated, at a plurality of delay and conjugate multipliers.
  • the first and second differential correlations are convolved with a previous set of differential correlations.
  • a correlation peak is calculated, at a sync detector, using the convolved differential correlations, to detect a frame sync.
  • a MASK block masks out data from the convolved differential correlations, if a blind mode is used.
  • the products of the convolved differential equations are computed at a sign correlator.
  • the products of the convolved differential equations are summed at an adder.
  • the absolute value of the convolved differential equations is generated at an absolute value block.
  • a magnitude of correlation of the convolved differential equations is computed at a magnitude block.
  • the first differential correlation may be a 1 T differential correlation and the second differential correlation may be a 2T differential correlation.
  • a slew rate limiter calculates an adaptive threshold.
  • the correlation peak may be calculated using the convolved differential equations and the adaptive threshold.
  • a method of data aided frequency estimation and an apparatus that performs data aided frequency estimation is described.
  • a plurality of frames is received, at a storage field, including a plurality of sync signals having the same sync pattern in each frame transmitted at known intervals.
  • a differential correlation of the plurality of frames is calculated, at a sum function block and an arg function block. The differential correlation may be calculated using
  • ⁇ T t argj ⁇ ⁇ [z n+ , k z n k Jz n+1 k+ ⁇ ⁇ n ' k+] H , wherein ⁇ ' represents the frequency
  • T s represents the symbol rate
  • k represents an index indicating the current sync field
  • L represents the length of the sync field
  • z represents the received signal plus noise.
  • a method of non data aided maximum likelihood frequency estimation and an apparatus that performs non data aided maximum likelihood frequency estimation is described.
  • a plurality of frames is received, at a storage field, including a plurality of sync signals.
  • a maximum likelihood is computed, at an Mth power block, on the plurality of frames.
  • An autocorrelation function is performed, at an autocorrelation block, to exchange a phase step increment measurement with the Mth power block.
  • a differential correlation is computed, at a sum function block and an arg function block. The differential correlation uses equations: , where N>L.
  • a method of frequency estimation correction and an apparatus for frequency estimation correction performed by a feedback frequency recovery loop circuit is described. Derotation is performed on the sync symbols and data symbols within a received data signal. The data signal is processed at a matched filter. Frequency estimation is performed, at a frequency estimator, based on the processed data signal received from the matched filter. The frequency estimates are smoothed at a loop filter. A numerically controlled oscillator feeds the output back to a derotator. The data signal may be resampled at a symbol timing recovery block, to enable timing recovery of the sync symbols and data symbols.
  • a method of frequency estimation correction and an apparatus for frequency estimation correction in a feedforward frequency recovery loop circuit is described.
  • a data signal is resampled, at a symbol timing recovery block, to enable timing recovery of sync symbols and data symbols.
  • a matched filter processes the data signal.
  • a frequency estimator performs frequency estimation based on the processed data signal received from the matched filter.
  • a numerically controlled oscillator feeds the output to a derotator.
  • Figure 1 shows an exemplary diagram of a DVBS2 frame structure showing PLHEADER and Pilot blocks
  • Figure 2 shows a prior art DVB-S2 Differential Correlation Hardware Implementation used for Frame Synchronization
  • Figure 3 shows an improved differential correlation hardware implementation used for frame synchronization according to present principles
  • Figure 4 is a flowchart showing an algorithm used for frame sync detection with a slew rate limiter
  • Figure 5 shows a hardware implementation of differential correlation hardware using a slew rate limiter for adding an adaptive threshold
  • Figure 6 shows a hardware implementation for a data aided frequency estimator
  • Figure 7 shows a differential correlation output plot and a corresponding estimated frequency offset plot when using data aided frequency estimation
  • Figure 8 shows a plot of Root Mean Square Estimation Error (RMSEE) vs. SNR when using data aided frequency estimation
  • Figure 9 shows a hardware implemntation of a non data-aided frequency recovery algorithm according to present principles
  • Figure 10 shows a performance plot of a traditional ML frequency recovery algorithm
  • Figure 1 1 shows a performance plot of a modified ML frequency recovery algorithm according to present principles
  • Figure 12 shows a comparison of the frequency offset estimator output when using the traditional ML approach and the modified ML approach
  • Figure 13 is a graph showing the mean square estimation error for the NDA-ML algorithm according to present principles
  • Figure 14 shows a feedback frequency estimation hardware block diagram according to present principles.
  • Figure 15 shows a feedforward frequency estimation hardware block diagram according to present principles
  • the implementations described herein may be implemented in, for example, a method or process, an apparatus, or a software program. Even if only discussed in the context of a single form of implementation (for example, discussed only as a method), the implementation or features discussed may also be implemented in other forms (for example, an apparatus or program).
  • An apparatus may be implemented in, for example, appropriate hardware, software, and firmware.
  • the methods may be implemented in, for example, an apparatus such as, for example, a computer or other processing device. Additionally, the methods may be implemented by instructions being performed by a processing device or other apparatus, and such instructions may be stored on a computer readable medium such as, for example, a CD, or other computer readable storage device, or an integrated ⁇ circuit.
  • a computer readable medium may store the data values produced by an implementation.
  • implementations may also produce a signal formatted to carry information that may be, for example, stored or transmitted.
  • the information may include, for example, instructions for performing a method, or data produced by one of the described implementations.
  • the signal may take a variety of forms, including for example, the signal may be analog, digital, and the signal may be baseband or modulating a carrier frequency suitable for transmission. Further, the signal may be recorded on computer readable medium.
  • implementations may be implemented in one or more of an encoder, a pre-processor to an encoder, a decoder, or a post-processor to a decoder.
  • the implementations described or contemplated may be used in a variety of different applications and products.
  • Some examples of applications or products include set-top boxes, cell phones, personal digital assistants (PDAs), televisions, personal recording devices (for example, PVRs, computers running recording software, VHS recording devices), camcorders, streaming of data over the Internet or other communication links, and video-on-demand.
  • implementations are contemplated by this disclosure.
  • additional implementations may be created by combining, deleting, modifying, or supplementing various features of the disclosed implementations.
  • a combination of IT and 2T differential correlation allows a system to lock at ldb SNR with 5% excess bandwidth. This enables operation of a satellite system with greater capacity per channel compared with the DVB-S2 standard, while keeping hardware requirements at a minimum.
  • the present arrangement provides an algorithm that uses a second orthogonal correlation in parallel with a first orthogonal correlation. This is in contrast to direct correlation of header and pilot signals which are sensitive to carrier offset and not useful for keeping a low SNR and low excess bandwidth usage.
  • Two levels of differential correlation are used in order to find the frame sync within a system at SNR threshold of 1.5dB. While increasing the delay in the differential correlation increases the sensitivity to carrier offsets, this is not a problem for the range of offsets expected in a satellite receiver.
  • Using a IT and 2T differential correlation in combination correlates a differentiated reference signal with a differentiated received signal. This results in a reduction of the effect of carrier offsets on correlation.
  • Carrier offsets are defined as the rotation of the signal caused by differences in the transmitted carrier frequency and the frequency of the chain of oscillators which bring the received signal down to baseband.
  • Changing the number of symbols between differential references produces an additional orthogonal signal, which, when correlated with similar differentiated received signals, provides a means of increasing the likelihood of detecting the reference signal in the received sequence.
  • a signal is generated based on the conjugate product of delayed input signals.
  • IT differential correlation uses the conjugate product of the signal and the signal delayed by one symbol.
  • 2T differential correlation uses the conjugate product of the signal and the signal delayed by two symbols.
  • 3T and longer differential correlations further improve frame sync detection and may also be implemented in the present arrangement.
  • the IT and 2T differential correlation as described above may be represented by:
  • N is the length of the reference sequence
  • refij ⁇ , dref m (n) are the differential correlation references.
  • the signals are received and represented by:
  • y(ri) is a received signal, with a reference signal refiji) embedded within the signal.
  • the signals dyi and dy2 are computed and convolved with the time reversed drefi and dref2 signals. The results of these correlations are added together, and the correlation peak indicates the presence of the desired reference signal to be used for frame sync recovery.
  • a slew rate limited adaptive threshold may also be used to assist in frame sync correlation and is described further in the paragraphs below.
  • the reference signal is located in the PLHEADER and pilot block fields.
  • the PLHEADER field is divided into the SOF block and PLSCODE block.
  • the SOF and optional pilot blocks are always known, the PLSCODE block is typically known in broadcast scenarios.
  • the PLHEADER is coded to allow blind detection, enabling correlation to 32 of the 64 symbols in the PLSCODE block.
  • the SOF block includes 26 symbols, the PLSCODE block includes 64 symbols, and the optional pilot blocks contain 36 symbols. Some or all of these may be used as the re/signal in this arrangement.
  • Figure 1 shows an exemplary diagram of a DVB-S2 frame structure showing PLHEADER and Pilot blocks.
  • Figure 2 shows a prior art DVB-S2 differential correlation used for frame synchronization.
  • One differential correlation is calculated by delay multiplier 201 and conjugate multiplier 203.
  • Buffer 205 is a shift register that stores past samples for correlation.
  • Sign correlator 207 computes the product of the stored differential correlation and the differential correlation calculated by delay multiplier 201 and conjugate multiplier 203.
  • Adder stage 209 represents a tree of adders that sum up the correlation products.
  • Absolute value block 21 1 generates an absolute value of the correlation products.
  • Magnitude estimation block 213 computes the magnitude of the correlation.
  • Sync detector 215 discovers a correlation peak and matches the discovery of a correlation peak to produce a reference signal matching the timing of the satellite system.
  • Figure 3 shows an improved differential correlation system using both IT and 2T differential correlation.
  • Buffers 305 and 306 receive dyi and dy 2 , respectively, and function as a shift register to store past samples for correlation.
  • MASK 307 is used to mask out data that is not used in a blind mode.
  • MASK 307 is not found in conventional systems such as that shown in Figure 2.
  • the PLSCODE block may be unknown, and only the PLHEADER and possible pilot fields are available for differential correlation.
  • half the PLSCODE data may be considered known with a IT differential correlation since the PLSCODE is encoded such that every other sample is either the same or the inverse of the previous sample.
  • the 2T differential correlation cannot be used on the PLSCODE in blind mode, however, when PLSCODE and PLHEADER are both known, a total of 89 bits is used in IT differential correlation, and 88 bits are used in 2T differential correlation.
  • 25+32 bits are used in IT differential correlation and 24 bits are used in 2T differential correlation.
  • pilot signals are available, an additional 35 IT differential correlation and 34 2T differential correlations can be added.
  • the pilot signal correlations are separated in time from the header correlations and reuse the correlation hardware.
  • the PLSCODE will be known, as a specific modulation format and code rate, i.e. data rate, will be used.
  • Blind mode is needed when it is possible to receive signals where the modulation or code rate is not known, and needs to be discovered. Even in blind mode, there may be limits on the constellation and forward error control code rates that are used.
  • Sign correlator 309 computes the products of dref n and dy n . Only the sign bit of the reference signal, dref n is required, and implemented by controlling multiplexers of dy n and -dy n .
  • a sign correlator provides hardware for performing correlation, where the reference, a signal of +/- 1 , is used to select positive or negative versions of the other multiplicant.
  • Adder stage 311 represents a tree of adders that sums up the correlation products.
  • Absolute value block 313 computes an absolute value of the correlation products.
  • Magnitude estimation block 315 computes the magnitude of the correlation represented by Alpha * max(
  • Sync detector 317 matches the discovery of a correlation peak to find a reference signal to match the timing of the satellite system.
  • Frame synchronization may further be improved by using an adaptive threshold for identifying frame synchronization correlations.
  • an adaptive threshold for identifying frame synchronization correlations.
  • a fixed threshold is used.
  • the paragraphs below describe an adaptive threshold for frame synchronization in digital communications that have known physical layer header information and/or pilot information.
  • the output of the improved frame sync correlation system described above and shown in Figure 3 is normally processed by a leaky, slew rate limited peak hold buffer.
  • the frame sync strobe When an input exceeds a peak hold buffer value by more than the slew rate condition, the frame sync strobe is identified.
  • a frame sync strobe represents a pulse indicating the start of a data frame.
  • Slew rate limits the rate of change of a signal.
  • the rate of increase is limited, and when an input signal exceeds the slew rate, it is determined that a correlation peak is found.
  • the leakage keeps an adaptive threshold for the frame sync correlator, allowing the peak hold to droop, enabling the next peak detection.
  • Figure 4 illustrates a flowchart for an algorithm for an adaptive threshold slew rate sync detector.
  • the definitions of the variables provided in the algorithm are enumerated below:
  • leakcount - A counter which controls leakage of the peakjiold register. When the count is completed, the peakjiold register is reduced by leak.
  • leakage The maximum count of the leak counter, leakcount, at which the peak JoId register is reduced by leak.
  • Figure 4 shows an algorithm used for frame sync detection with a slew rate limiter.
  • new indata is received from a frame sync correlator and represents the output correlation.
  • Figure 5 shows a slew rate limiter added to the frame synchronization system shown in Figure 2. All components are the same as described above with respect to Figure 2, except for the addition of slew rate limiter 214 which provides the adaptive threshold for sync detector 215. Slew rate limiter 214 may also be implemented within the improved differential correlation system shown in Figure 3.
  • Frequency recovery schemes are also provided herein which are used to estimate the frequency offset in a single carrier.
  • the following paragraphs shall discuss an improved NDA-ML (Non-Data Aided Maximum Likelihood) frequency recovery algorithm, and a blind DA (Data Aided) frequency recovery algorithm for systems with known sync and pilot signals, such as those used in the DVB-S2 standard.
  • Data aided algorithms are blind in the sense that only the location of the sync and pilot signals are needed, and not the actual data content from a signal stream. This is useful when sync data contains information that is repeatedly transmitted, but not known in advance.
  • the present arrangement provides carrier synchronization for satellite systems, and in particular, for systems using synchronization and pilot symbols similar to DVB-S2, and digital communication systems in general. Addition of a frequency estimator according to present principles enables faster acquisition of channels while keeping a receiver locked at a low operating SNR.
  • a DA frequency recovery algorithm is normally performed in a non-blind mode where sync signals must be known a priori.
  • the blind DA frequency recovery algorithm according to present principles does not need to know sync signals a priori and only needs the location of the syncs, and not the sync pattern itself.
  • FIG. 6 shows a hardware implementation of the data aided frequency recovery algorithm.
  • the carrier is determined by correlating the sync signals of two or more consecutive frames stored in storage field 603.
  • ⁇ ' denotes the frequency estimate
  • T 3 denotes the symbol rate
  • k denotes an index indicating the current sync field
  • L denotes the length of the sync field
  • z denotes the received signal plus noise.
  • the DA frequency recovery algorithm calculates the correlation as
  • M representes the order of symetry in a constellation (i.e. 4 for QPSK or QAM, 2 for BPSK), and the traditional training based approach represented by
  • Equation 3 the new algorithm represented by Equation 3 above, is less sensitive to AWGN, since it is not correlated between sync fields, and does not need to know the training signals. Instead, the new algorithm only needs to know when sync fields occur within a training signal.
  • Figure 7 shows the response of the estimator based on the differential correlation by showing both the differential correlation output, estimated frequency offset, and frequency offset.
  • the estimator operates over a full range of +/- 1/(2T 5 ). This particular range is limited by band limiting parts of the system, such as a pulse shaping filter or any roofing filters in a receiver chain.
  • the range is sensitive to changes in frequency offset due to the large delay between syncs. For example, in DVB-S2 QPSK, the delay is 32,490 symbols. Changes in frequency offset over k periods of estimation would need to be less than +/- l/(32490T s ).
  • Figure 8 shows the root mean square estimation error (RMSEE) vs. SNR.
  • RMSEE root mean square estimation error
  • NDA frequency recovery is normally performed without additional autocorrelation and may be used to address issues encountered in the data-aided approach described above.
  • the improved NDA-ML frequency recovery algorithm improves frequency estimates using a second stage that is based on autocorrelation. This results in an improvement over a traditional maximum likelihood approach, especially for higher order modulations.
  • FIG. 9 shows a hardware implementation of the improved NDA-ML frequency recovery algorithm.
  • the traditional Mth power algorithm also known as the maximum likelihood (ML) algorithm, is represented by the following equation:
  • the autocorrelation (ACF) and phase step increment measurement are exchanged in equation 8, at blocks 901 and 903.
  • the correlation is performed at sum block 907 and arg block 909 and represented by
  • N and L depend on different design parameters which are dependent on specific system characteristics. To handle large frequency deviations, L and N must be small enough to track the deviation. If the detector needs to operate reliably at a low SNR, the L and N interval should be very large in order to reduce the variance of the estimation.
  • the improved NDA-ML algorithm described above as well as the hardware implementation shown in Figure 9 may be used in either feedforward or feedback configurations.
  • Figure 10 shows the spectrum of a traditional ML approach to frequency recovery.
  • This example uses 32 APSK modulation at 1 OdB SNT.
  • the factor M is set to 16 for a 32APSK constellation, limiting the frequency offset estimator range to [- ⁇ /16; ⁇ /16].
  • the carrier tone is ⁇ /4, which indicates a frequency offset of about 1/64 the symbol rate.
  • the tone peak is about 6OdB above the noise floor.
  • Figure 1 1 shows the spectrum using the improved NDA-ML frequency recovery algorithm described in the paragraphs above.
  • the tone peak is approximately lOOdb above the noise floor.
  • the improved NDA-ML algorithm outperforms a traditional ML approach.
  • the tone is identified with less noise.
  • the purity of the tone will improve receiver performance since there is less phase noise caused by the carrier recovery frequency estimate.
  • Figure 12 shows a comparison of mean estimation error using a traditional ML frequency estimator with the improved NDA-ML frequency estimator.
  • the traditional ML frequency estimator output is represented by ML approach line 1210 and the improved NDA-ML frequency estimator output is represented by Modified ML approach line 1220.
  • the ⁇ /8 periodicity in the estimator output is the result of the M exponent of the estimator algorithm, which limits the estimator range to [- ⁇ /16/ ⁇ /16].
  • This estimator matches the frequency offset to mean error value (MEV) of the traditional ML frequency estimator.
  • MEV mean error value
  • Figure 13 shows a comparison of the improved modified NDA-ML algorithm compared to a traditional ML algorithm.
  • the traditional ML frequency estimator output is represented by ML approach line 1310 and the improved NDA-ML frequency estimator output is represented by Modified ML approach line 1320.
  • the diagram shows that the improved modified NDA-ML algorithm described in the paragraphs above has a much lower estimation variance in this particular 32APSK example over the operating range of 12.5dB to 16dB.
  • the improved NDA-ML algorithm enables use of 32 APSK in the low SNR operating range by providing a robust, low noise carrier frequency offset measurement. Phase noise is a significant problem in higher order constellations, and this algorithm provides significant performance benefits in minimizing phase noise from the carrier recovery system.
  • Figures 14 and 15 show systems for performing carrier recovery.
  • the feedback approach provides the best performance in high SNR situations, but the feedforward approach is often better in high noise situations, such as in satellites.
  • Fine tracking is often done by feedback, coarse estimation is often done by feedforward approaches.
  • Figure 14 shows a frequency estimator in a frequency recovery feedback loop.
  • Derotation block 1401 uses a complex multiplier to derotate received sync symbols and data symbols.
  • Symbol timing recovery (STR) block 1403 uses a variety of algorithms to enable timing recovery of the symbols.
  • the STR block resamples the signal so that samples align with the symbols.
  • g(nT) block 1405 represents a channel matched filter.
  • Frequency estimator block 1407 implements either the DA or NDA-ML frequency estimation as described above to the output of g(nT) block 1405.
  • Loop filter 1409 follows frequency estimator block 1407.
  • the loop filter integrates and smooths the frequency estimations from 1407.
  • the loop filter design insures stability of the phase locked loop system.
  • a numerically controlled oscilattor (NCO) block 141 1 serves to close the loop by feeding the output back to derotation block 1401.
  • NCO numerically controlled oscilattor
  • Figure 15 illustrates a frequency estimator in a feedforward loop. Similar elements to those shown and described with respect to figure 14 are identified by similar reference numerals.
  • Symbol timing recovery block 1403 enables timing recovery of the symbols by resampling a received signal so that the samples align with the symbols.
  • g(nT) block 1405 represents a channel matched filter.
  • g(nT) block 1405 provides a filtered signal to frequency estimator 1407 and derotation block 1401.
  • NCO 141 1 is connected between frequency estimator 1407 and derotation block 1401.
  • the frequency estimator 1407 drives the NCO 1411 to derotate the signal in block 1401 in a similar fashion to the approach discussed with respect to the system of Figure 14.
  • the frequency estimator may implement either the DA or NDA-ML frequency estimation described above.
  • the feedforward approach relies on the frequency estimator to accurately measure the frequency offset and to directly correct the frequency offset based on the estimator output. By comparison, the closed loop approach drives the frequency error toward zero, compensating for small gain errors in the frequency estimator. Feedforward approaches are typically followed by a feedback system for fine error tracking - to drive the frequency error to zero.
  • processor or “controller” should not be construed to refer exclusively to hardware capable of executing software, and may implicitly include, without limitation, digital signal processor (“DSP”) hardware, read-only memory (“ROM”) for storing software, random access memory (“RAM”), and non-volatile storage.
  • DSP digital signal processor
  • ROM read-only memory
  • RAM random access memory
  • any switches shown in the figures are conceptual only. Their function may be carried out through the operation of program logic, through dedicated logic, through the interaction of program control and dedicated logic, or even manually, the particular technique being selectable by the implementer as more specifically understood from the context.
  • any element expressed as a means for performing a specified function is intended to encompass any way of performing that function including, for example, a) a combination of circuit elements that performs that function or b) software in any form, including, therefore, firmware, microcode or the like, combined with appropriate circuitry for executing that software to perform the function.
  • the present principles as defined by such claims reside in the fact that the functionalities provided by the various recited means are combined and brought together in the manner which the claims call for. It is thus regarded that any means that can provide those functionalities are equivalent to those shown herein.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
  • Circuits Of Receivers In General (AREA)
  • Radio Relay Systems (AREA)
  • Error Detection And Correction (AREA)

Abstract

A method of frame sync detection is described. A first and second differential correlation of a data stream is calculated, at a plurality of delay and conjugate multipliers. The first and second differential correlations are convolved with a previous set of differential correlations. A correlation peak is calculated, at a sync detector, using the convolved differential correlations, to detect a frame sync.

Description

IMPROVED SYNC DETECTION AND FREQUENCY RECOVERY FOR SATELLITE
SYSTEMS
CROSS-REFERENCE TO RELATED APPLICATIONS
This application claims the benefit of U.S. Provisional Application Serial No. 61/217333, filed May 29, 2009, which is incorporated by reference herein in its entirety.
TECHNICAL FIELD
The present principles relate to a method and apparatus for improved frame sync detection and frequency recovery for satellite systems.
BACKGROUND OF THE INVENTION
Traditional frame sync detection only uses IT differential correlation. This concept is explained in Appendix C.2.1 of ETSI TF 102 376 Vl.1.1, the DVB-S2 specification discussing the usage of IT differential correlation for frame sync detection.
Additionally, examples of frequently used feed-forward carrier recovery schemes using commonly known receiver designs and implementations are shown in Heinrich Meyr, et al., "Digital communication receivers: synchronization, channel estimation and signal processing."
US patents 5,878,088 and 5,943,369 describe known symbol timing recovery methods that are improved upon by present principles through the frequency estimation schemes provided herein.
SUMMARY OF THE INVENTION
These and other drawbacks and disadvantages of the prior art are addressed by the present principles, which are directed to a method and apparatus for improved frame sync detection and frequency recovery for satellite systems.
According to an aspect of the present principles, there is provided a method and apparatus for improved frame sync detection and frequency recovery for satellite systems.
A method of frame sync detection and an apparatus performing frame sync detection is described. A first and second differential correlation of a data stream is calculated, at a plurality of delay and conjugate multipliers. The first and second differential correlations are convolved with a previous set of differential correlations. A correlation peak is calculated, at a sync detector, using the convolved differential correlations, to detect a frame sync.
A MASK block masks out data from the convolved differential correlations, if a blind mode is used. The products of the convolved differential equations are computed at a sign correlator. The products of the convolved differential equations are summed at an adder. The absolute value of the convolved differential equations is generated at an absolute value block. A magnitude of correlation of the convolved differential equations is computed at a magnitude block. The first differential correlation may be a 1 T differential correlation and the second differential correlation may be a 2T differential correlation.
A slew rate limiter calculates an adaptive threshold. The correlation peak may be calculated using the convolved differential equations and the adaptive threshold.
A method of data aided frequency estimation and an apparatus that performs data aided frequency estimation is described. A plurality of frames is received, at a storage field, including a plurality of sync signals having the same sync pattern in each frame transmitted at known intervals. A differential correlation of the plurality of frames is calculated, at a sum function block and an arg function block. The differential correlation may be calculated using
the equation: ΩTt = argj ∑ ∑ [zn+, kzn k Jzn+1 k+}n ' k+] H , wherein Ω' represents the frequency
estimate, Ts represents the symbol rate, k represents an index indicating the current sync field, L represents the length of the sync field, and z represents the received signal plus noise.
A method of non data aided maximum likelihood frequency estimation and an apparatus that performs non data aided maximum likelihood frequency estimation is described. A plurality of frames is received, at a storage field, including a plurality of sync signals. A maximum likelihood is computed, at an Mth power block, on the plurality of frames. An autocorrelation function is performed, at an autocorrelation block, to exchange a phase step increment measurement with the Mth power block. A differential correlation is computed, at a sum function block and an arg function block. The differential correlation uses equations:
Figure imgf000004_0001
, where N>L.
A method of frequency estimation correction and an apparatus for frequency estimation correction performed by a feedback frequency recovery loop circuit is described. Derotation is performed on the sync symbols and data symbols within a received data signal. The data signal is processed at a matched filter. Frequency estimation is performed, at a frequency estimator, based on the processed data signal received from the matched filter. The frequency estimates are smoothed at a loop filter. A numerically controlled oscillator feeds the output back to a derotator. The data signal may be resampled at a symbol timing recovery block, to enable timing recovery of the sync symbols and data symbols.
A method of frequency estimation correction and an apparatus for frequency estimation correction in a feedforward frequency recovery loop circuit is described. A data signal is resampled, at a symbol timing recovery block, to enable timing recovery of sync symbols and data symbols. A matched filter processes the data signal. A frequency estimator, performs frequency estimation based on the processed data signal received from the matched filter. A numerically controlled oscillator, feeds the output to a derotator.
These and other aspects, features and advantages of the present principles will become apparent from the following detailed description of exemplary embodiments, which is to be read in connection with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 shows an exemplary diagram of a DVBS2 frame structure showing PLHEADER and Pilot blocks;
Figure 2 shows a prior art DVB-S2 Differential Correlation Hardware Implementation used for Frame Synchronization;
Figure 3 shows an improved differential correlation hardware implementation used for frame synchronization according to present principles;
Figure 4 is a flowchart showing an algorithm used for frame sync detection with a slew rate limiter;
Figure 5 shows a hardware implementation of differential correlation hardware using a slew rate limiter for adding an adaptive threshold;
Figure 6 shows a hardware implementation for a data aided frequency estimator;
Figure 7 shows a differential correlation output plot and a corresponding estimated frequency offset plot when using data aided frequency estimation;
Figure 8 shows a plot of Root Mean Square Estimation Error (RMSEE) vs. SNR when using data aided frequency estimation;
Figure 9 shows a hardware implemntation of a non data-aided frequency recovery algorithm according to present principles;
Figure 10 shows a performance plot of a traditional ML frequency recovery algorithm;
Figure 1 1 shows a performance plot of a modified ML frequency recovery algorithm according to present principles;
Figure 12 shows a comparison of the frequency offset estimator output when using the traditional ML approach and the modified ML approach;
Figure 13 is a graph showing the mean square estimation error for the NDA-ML algorithm according to present principles;
Figure 14 shows a feedback frequency estimation hardware block diagram according to present principles; and
Figure 15 shows a feedforward frequency estimation hardware block diagram according to present principles;
DETAILED DESCRIPTION OF THE INVENTION
Features and aspects of described implementations may be adapted for other implementations. Although implementations described herein may be described in a particular context, such descriptions should in no way be taken as limiting the features and concepts to such implementations or contexts.
The implementations described herein may be implemented in, for example, a method or process, an apparatus, or a software program. Even if only discussed in the context of a single form of implementation (for example, discussed only as a method), the implementation or features discussed may also be implemented in other forms (for example, an apparatus or program). An apparatus may be implemented in, for example, appropriate hardware, software, and firmware. The methods may be implemented in, for example, an apparatus such as, for example, a computer or other processing device. Additionally, the methods may be implemented by instructions being performed by a processing device or other apparatus, and such instructions may be stored on a computer readable medium such as, for example, a CD, or other computer readable storage device, or an integrated ^circuit. Further, a computer readable medium may store the data values produced by an implementation. As should be evident to one of skill in the art, implementations may also produce a signal formatted to carry information that may be, for example, stored or transmitted. The information may include, for example, instructions for performing a method, or data produced by one of the described implementations. The signal may take a variety of forms, including for example, the signal may be analog, digital, and the signal may be baseband or modulating a carrier frequency suitable for transmission. Further, the signal may be recorded on computer readable medium.
Additionally, many implementations may be implemented in one or more of an encoder, a pre-processor to an encoder, a decoder, or a post-processor to a decoder. The implementations described or contemplated may be used in a variety of different applications and products. Some examples of applications or products include set-top boxes, cell phones, personal digital assistants (PDAs), televisions, personal recording devices (for example, PVRs, computers running recording software, VHS recording devices), camcorders, streaming of data over the Internet or other communication links, and video-on-demand.
Further, other implementations are contemplated by this disclosure. For example, additional implementations may be created by combining, deleting, modifying, or supplementing various features of the disclosed implementations.
An approach for improving frame sync detection by adding 2T differential correlation to IT differential correlation is described herein. Using both IT differential correlation and 2T spaced differential correlation provides improved correlation responses at low SNR (signal to noise ratio). This approach adds 2T differential correlation to a traditional DVB-S2 frame sync detection algorithm.
A combination of IT and 2T differential correlation allows a system to lock at ldb SNR with 5% excess bandwidth. This enables operation of a satellite system with greater capacity per channel compared with the DVB-S2 standard, while keeping hardware requirements at a minimum.
As channel capacity is increased, excess bandwidth usage occurs. This excess bandwidth must be reduced. Existing algorithms do not provide a way to increase channel capacity while also reducing excess bandwidth usage. The present arrangement provides an algorithm that uses a second orthogonal correlation in parallel with a first orthogonal correlation. This is in contrast to direct correlation of header and pilot signals which are sensitive to carrier offset and not useful for keeping a low SNR and low excess bandwidth usage. Two levels of differential correlation are used in order to find the frame sync within a system at SNR threshold of 1.5dB. While increasing the delay in the differential correlation increases the sensitivity to carrier offsets, this is not a problem for the range of offsets expected in a satellite receiver. Using a IT and 2T differential correlation in combination correlates a differentiated reference signal with a differentiated received signal. This results in a reduction of the effect of carrier offsets on correlation. Carrier offsets are defined as the rotation of the signal caused by differences in the transmitted carrier frequency and the frequency of the chain of oscillators which bring the received signal down to baseband.
Changing the number of symbols between differential references produces an additional orthogonal signal, which, when correlated with similar differentiated received signals, provides a means of increasing the likelihood of detecting the reference signal in the received sequence. Specifically, a signal is generated based on the conjugate product of delayed input signals. IT differential correlation uses the conjugate product of the signal and the signal delayed by one symbol. 2T differential correlation uses the conjugate product of the signal and the signal delayed by two symbols. 3T and longer differential correlations further improve frame sync detection and may also be implemented in the present arrangement.
The IT and 2T differential correlation as described above may be represented by:
drefχ (Λ) = ref{n)ref\n + 1) n e 0...N - 2 dref2 (n) =
Figure imgf000008_0001
+ 2) n e 0...N - 3 (1)
where N is the length of the reference sequence, refijή, drefm(n) are the differential correlation references.
At a receiver, for processing purposes, the signals are received and represented by:
Figure imgf000008_0002
where y(ri) is a received signal, with a reference signal refiji) embedded within the signal.
The signals dyi and dy2 are computed and convolved with the time reversed drefi and dref2 signals. The results of these correlations are added together, and the correlation peak indicates the presence of the desired reference signal to be used for frame sync recovery.
A slew rate limited adaptive threshold may also be used to assist in frame sync correlation and is described further in the paragraphs below.
In a satellite system, the reference signal, as shown in Figure 1, is located in the PLHEADER and pilot block fields. The PLHEADER field is divided into the SOF block and PLSCODE block. The SOF and optional pilot blocks are always known, the PLSCODE block is typically known in broadcast scenarios. The PLHEADER is coded to allow blind detection, enabling correlation to 32 of the 64 symbols in the PLSCODE block. The SOF block includes 26 symbols, the PLSCODE block includes 64 symbols, and the optional pilot blocks contain 36 symbols. Some or all of these may be used as the re/signal in this arrangement. Figure 1 shows an exemplary diagram of a DVB-S2 frame structure showing PLHEADER and Pilot blocks.
Figure 2 shows a prior art DVB-S2 differential correlation used for frame synchronization. One differential correlation is calculated by delay multiplier 201 and conjugate multiplier 203. Buffer 205 is a shift register that stores past samples for correlation. Sign correlator 207 computes the product of the stored differential correlation and the differential correlation calculated by delay multiplier 201 and conjugate multiplier 203. Adder stage 209 represents a tree of adders that sum up the correlation products. Absolute value block 21 1 generates an absolute value of the correlation products. Magnitude estimation block 213 computes the magnitude of the correlation. Sync detector 215 discovers a correlation peak and matches the discovery of a correlation peak to produce a reference signal matching the timing of the satellite system.
Figure 3 shows an improved differential correlation system using both IT and 2T differential correlation. Delay and conjugate multipliers 301 and 302, and 303 and 304, respectively, calculate both dyi and dy2. Buffers 305 and 306 receive dyi and dy2, respectively, and function as a shift register to store past samples for correlation. MASK 307 is used to mask out data that is not used in a blind mode. MASK 307 is not found in conventional systems such as that shown in Figure 2.
In a blind mode, the PLSCODE block may be unknown, and only the PLHEADER and possible pilot fields are available for differential correlation. Alternatively, in blind mode, half the PLSCODE data may be considered known with a IT differential correlation since the PLSCODE is encoded such that every other sample is either the same or the inverse of the previous sample. The 2T differential correlation cannot be used on the PLSCODE in blind mode, however, when PLSCODE and PLHEADER are both known, a total of 89 bits is used in IT differential correlation, and 88 bits are used in 2T differential correlation. In blind mode, 25+32 bits are used in IT differential correlation and 24 bits are used in 2T differential correlation. If pilot signals are available, an additional 35 IT differential correlation and 34 2T differential correlations can be added. The pilot signal correlations are separated in time from the header correlations and reuse the correlation hardware. In most broadcast applications, the PLSCODE will be known, as a specific modulation format and code rate, i.e. data rate, will be used. Blind mode is needed when it is possible to receive signals where the modulation or code rate is not known, and needs to be discovered. Even in blind mode, there may be limits on the constellation and forward error control code rates that are used.
Sign correlator 309 computes the products of drefn and dyn. Only the sign bit of the reference signal, drefn is required, and implemented by controlling multiplexers of dyn and -dyn. A sign correlator provides hardware for performing correlation, where the reference, a signal of +/- 1 , is used to select positive or negative versions of the other multiplicant. Adder stage 311 represents a tree of adders that sums up the correlation products. Absolute value block 313 computes an absolute value of the correlation products. Magnitude estimation block 315 computes the magnitude of the correlation represented by Alpha * max(|I|, |Q|) + Beta * min(|I|, IQI), where alpha and beta are constants chosen to minimize error over the range of operation, and minimize hardware complexity. Sync detector 317 matches the discovery of a correlation peak to find a reference signal to match the timing of the satellite system.
Frame synchronization may further be improved by using an adaptive threshold for identifying frame synchronization correlations. Traditionally, a fixed threshold is used. The paragraphs below describe an adaptive threshold for frame synchronization in digital communications that have known physical layer header information and/or pilot information.
The output of the improved frame sync correlation system described above and shown in Figure 3 is normally processed by a leaky, slew rate limited peak hold buffer. When an input exceeds a peak hold buffer value by more than the slew rate condition, the frame sync strobe is identified. A frame sync strobe represents a pulse indicating the start of a data frame.
Slew rate limits the rate of change of a signal. In this implementation, the rate of increase is limited, and when an input signal exceeds the slew rate, it is determined that a correlation peak is found. The leakage keeps an adaptive threshold for the frame sync correlator, allowing the peak hold to droop, enabling the next peak detection.
Figure 4 illustrates a flowchart for an algorithm for an adaptive threshold slew rate sync detector. The definitions of the variables provided in the algorithm are enumerated below:
1) leakcount - A counter which controls leakage of the peakjiold register. When the count is completed, the peakjiold register is reduced by leak.
2) leak - the amount by which the peakjiold register is reduced when the leakcount counter overflows.
3) peak JoId - The register which holds the slew rate adapted threshold for the sync detector.
4) leakage - The maximum count of the leak counter, leakcount, at which the peak JoId register is reduced by leak.
5) peak JoId Jnit - Initial value for the peak JoId register.
6) sync _strb jpeak - Register indicating sync correlation peak.
7) Slewrate - maximum change allowed by entry to peak JoId register.
Figure 4 shows an algorithm used for frame sync detection with a slew rate limiter. At step 401, the algorithm is initialized, so that leakcount=0, peak Jold-peak JoId Jnit, and sync strb _peak-0. At step 402, new indata is received from a frame sync correlator and represents the output correlation. At step 403, it is determined if (indata - peak Joldj> slew ate. If yes, then the algorithm proceeds to step 404, where a frame sync is identified, and sync _strb _peak=\ , leakcount=0, and peak JoId = slewrate + peak JoId. The correlation peaks vary in amplitude significantly in practice, a massive peak would take too long to leak off. Thus, including a slew rate limiter is advantageous. If the determination in step 403 is no, then the algorithm proceeds to step 405, where sync jstrb _peak is set to 0. At step 406, it is determined if ((indata - peakjold)>slewrate)&&((\ndata- peαkjold)>0). If yes, then the algorithm proceeds to step 407, where leαkcount=0 and peak Jold=m' data. If no, then the algorithm proceeds to step 408, where it is determined if leakcount = = leakage. If these variables are not equal, then leakcount is incremented at step 409. If these variables are equalt, then the algorithm proceeds to step 410 where leakcount=0 and peakjiold is set equal to peakjiold-leak.
Figure 5 shows a slew rate limiter added to the frame synchronization system shown in Figure 2. All components are the same as described above with respect to Figure 2, except for the addition of slew rate limiter 214 which provides the adaptive threshold for sync detector 215. Slew rate limiter 214 may also be implemented within the improved differential correlation system shown in Figure 3.
Frequency recovery schemes are also provided herein which are used to estimate the frequency offset in a single carrier. The following paragraphs shall discuss an improved NDA-ML (Non-Data Aided Maximum Likelihood) frequency recovery algorithm, and a blind DA (Data Aided) frequency recovery algorithm for systems with known sync and pilot signals, such as those used in the DVB-S2 standard. Data aided algorithms are blind in the sense that only the location of the sync and pilot signals are needed, and not the actual data content from a signal stream. This is useful when sync data contains information that is repeatedly transmitted, but not known in advance.
The present arrangement provides carrier synchronization for satellite systems, and in particular, for systems using synchronization and pilot symbols similar to DVB-S2, and digital communication systems in general. Addition of a frequency estimator according to present principles enables faster acquisition of channels while keeping a receiver locked at a low operating SNR.
A DA frequency recovery algorithm is normally performed in a non-blind mode where sync signals must be known a priori. The blind DA frequency recovery algorithm according to present principles does not need to know sync signals a priori and only needs the location of the syncs, and not the sync pattern itself.
The DA approach to frequency recovery depends on the repetition of sync signals that have the same sync pattern in every frame. Figure 6 shows a hardware implementation of the data aided frequency recovery algorithm. The carrier is determined by correlating the sync signals of two or more consecutive frames stored in storage field 603. The equation used for correlation performed by sum function block 605 and arg function block 607 may be represented by: ΩT = arg|χχ[zπ+l ytz;J[zπ+l λ+lz;t+1]|
(3) where Ω' denotes the frequency estimate, T3 denotes the symbol rate, k denotes an index indicating the current sync field, L denotes the length of the sync field, and z denotes the received signal plus noise.
Compared to a traditional Mth power approach, the DA frequency recovery algorithm calculates the correlation as
Figure imgf000013_0001
where M representes the order of symetry in a constellation (i.e. 4 for QPSK or QAM, 2 for BPSK), and the traditional training based approach represented by
Figure imgf000013_0002
where an denotes an a priori known training signal. The new algorithm represented by Equation 3 above, is less sensitive to AWGN, since it is not correlated between sync fields, and does not need to know the training signals. Instead, the new algorithm only needs to know when sync fields occur within a training signal.
Figure 7 shows the response of the estimator based on the differential correlation by showing both the differential correlation output, estimated frequency offset, and frequency offset. The estimator operates over a full range of +/- 1/(2T5). This particular range is limited by band limiting parts of the system, such as a pulse shaping filter or any roofing filters in a receiver chain. In addition, the range is sensitive to changes in frequency offset due to the large delay between syncs. For example, in DVB-S2 QPSK, the delay is 32,490 symbols. Changes in frequency offset over k periods of estimation would need to be less than +/- l/(32490Ts).
This may not be a design issue for certain satellite receiver designs, since even though the range of possible frequency offsets are large, they are caused by a dielectric resonator oscillator (DRO) used as a local oscillator (LO) in an outdoor low noise block (LNB) converter unit. This unit is relatively stable, and drifts only with temperature. In summary, the frequency offsets in satellite systems can be large, but do not change quickly - the oscillators in the signal chain are all quite stable, enabling the use of an algorithm with a long measurement period.
Figure 8 shows the root mean square estimation error (RMSEE) vs. SNR. For low SNR applications, an iterative approach or further averaging is required to further reduce the variance of the frequency detector. Due to the broad range of acquisition in the aforementioned algorithm, it is suited for use with a coarse frequency recovery system. This particular recovery system may also be augmented with a fine frequency recovery loop.
NDA frequency recovery is normally performed without additional autocorrelation and may be used to address issues encountered in the data-aided approach described above. The improved NDA-ML frequency recovery algorithm improves frequency estimates using a second stage that is based on autocorrelation. This results in an improvement over a traditional maximum likelihood approach, especially for higher order modulations.
Figure 9 shows a hardware implementation of the improved NDA-ML frequency recovery algorithm. The traditional Mth power algorithm, also known as the maximum likelihood (ML) algorithm, is represented by the following equation:
Figure imgf000014_0001
The autocorrelation (ACF) and phase step increment measurement are exchanged in equation 8, at blocks 901 and 903. The correlation is performed at sum block 907 and arg block 909 and represented by
Figure imgf000014_0002
and N « (8)
where N>L.
The choice of N and L depend on different design parameters which are dependent on specific system characteristics. To handle large frequency deviations, L and N must be small enough to track the deviation. If the detector needs to operate reliably at a low SNR, the L and N interval should be very large in order to reduce the variance of the estimation. The improved NDA-ML algorithm described above as well as the hardware implementation shown in Figure 9 may be used in either feedforward or feedback configurations.
Figure 10 shows the spectrum of a traditional ML approach to frequency recovery. This example uses 32 APSK modulation at 1 OdB SNT. The factor M is set to 16 for a 32APSK constellation, limiting the frequency offset estimator range to [-π/16; π/16]. In the plot shown in Figure 10, the carrier tone is π/4, which indicates a frequency offset of about 1/64 the symbol rate. The tone peak is about 6OdB above the noise floor.
Figure 1 1 shows the spectrum using the improved NDA-ML frequency recovery algorithm described in the paragraphs above. The tone peak is approximately lOOdb above the noise floor. Thus, it is evident that the improved NDA-ML algorithm outperforms a traditional ML approach. The tone is identified with less noise. The purity of the tone will improve receiver performance since there is less phase noise caused by the carrier recovery frequency estimate.
Figure 12 shows a comparison of mean estimation error using a traditional ML frequency estimator with the improved NDA-ML frequency estimator. The traditional ML frequency estimator output is represented by ML approach line 1210 and the improved NDA-ML frequency estimator output is represented by Modified ML approach line 1220. In this particular example, the SNR is 1OdB, and N=4096, using 32APSK modulation. The π/8 periodicity in the estimator output is the result of the M exponent of the estimator algorithm, which limits the estimator range to [-π/16/ π/16]. This estimator matches the frequency offset to mean error value (MEV) of the traditional ML frequency estimator.
Figure 13 shows a comparison of the improved modified NDA-ML algorithm compared to a traditional ML algorithm. The traditional ML frequency estimator output is represented by ML approach line 1310 and the improved NDA-ML frequency estimator output is represented by Modified ML approach line 1320. The diagram shows that the improved modified NDA-ML algorithm described in the paragraphs above has a much lower estimation variance in this particular 32APSK example over the operating range of 12.5dB to 16dB. Compared to the traditional NL frequency estimator, the improved NDA-ML algorithm enables use of 32 APSK in the low SNR operating range by providing a robust, low noise carrier frequency offset measurement. Phase noise is a significant problem in higher order constellations, and this algorithm provides significant performance benefits in minimizing phase noise from the carrier recovery system.
Figures 14 and 15 show systems for performing carrier recovery. The feedback approach provides the best performance in high SNR situations, but the feedforward approach is often better in high noise situations, such as in satellites. Fine tracking is often done by feedback, coarse estimation is often done by feedforward approaches.
Both the DA and NDA-ML algorithms for frequency estimation correction described above may be implemented in feedback and feedforward approaches. Figure 14 shows a frequency estimator in a frequency recovery feedback loop. Derotation block 1401 uses a complex multiplier to derotate received sync symbols and data symbols. Symbol timing recovery (STR) block 1403 uses a variety of algorithms to enable timing recovery of the symbols. The STR block resamples the signal so that samples align with the symbols. g(nT) block 1405 represents a channel matched filter. Frequency estimator block 1407 implements either the DA or NDA-ML frequency estimation as described above to the output of g(nT) block 1405. Loop filter 1409 follows frequency estimator block 1407. The loop filter integrates and smooths the frequency estimations from 1407. The loop filter design insures stability of the phase locked loop system. A numerically controlled oscilattor (NCO) block 141 1 serves to close the loop by feeding the output back to derotation block 1401.
Figure 15 illustrates a frequency estimator in a feedforward loop. Similar elements to those shown and described with respect to figure 14 are identified by similar reference numerals. Symbol timing recovery block 1403 enables timing recovery of the symbols by resampling a received signal so that the samples align with the symbols. g(nT) block 1405 represents a channel matched filter. g(nT) block 1405 provides a filtered signal to frequency estimator 1407 and derotation block 1401. NCO 141 1 is connected between frequency estimator 1407 and derotation block 1401. The frequency estimator 1407 drives the NCO 1411 to derotate the signal in block 1401 in a similar fashion to the approach discussed with respect to the system of Figure 14. The frequency estimator may implement either the DA or NDA-ML frequency estimation described above. The feedforward approach relies on the frequency estimator to accurately measure the frequency offset and to directly correct the frequency offset based on the estimator output. By comparison, the closed loop approach drives the frequency error toward zero, compensating for small gain errors in the frequency estimator. Feedforward approaches are typically followed by a feedback system for fine error tracking - to drive the frequency error to zero.
The present description illustrates the present principles. It will thus be appreciated that those skilled in the art will be able to devise various arrangements that, although not explicitly described or shown herein, embody the present principles and are included within its spirit and scope.
All examples and conditional language recited herein are intended for pedagogical purposes to aid the reader in understanding the present principles and the concepts contributed by the inventor(s) to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions.
Moreover, all statements herein reciting principles, aspects, and embodiments of the present principles, as well as specific examples thereof, are intended to encompass both structural and functional equivalents thereof. Additionally, it is intended that such equivalents include both currently known equivalents as well as equivalents developed in the future, i.e., any elements developed that perform the same function, regardless of structure.
Thus, for example, it will be appreciated by those skilled in the art that the block diagrams presented herein represent conceptual views of illustrative circuitry embodying the present principles. Similarly, it will be appreciated that any flow charts, flow diagrams, state transition diagrams, pseudocode, and the like represent various processes which may be substantially represented in computer readable media and so executed by a computer or processor, whether or not such computer or processor is explicitly shown.
The functions of the various elements shown in the figures may be provided through the use of dedicated hardware as well as hardware capable of executing software in association with appropriate software. When provided by a processor, the functions may be provided by a single dedicated processor, by a single shared processor, or by a plurality of individual processors, some of which may be shared. Moreover, explicit use of the term "processor" or "controller" should not be construed to refer exclusively to hardware capable of executing software, and may implicitly include, without limitation, digital signal processor ("DSP") hardware, read-only memory ("ROM") for storing software, random access memory ("RAM"), and non-volatile storage.
Other hardware, conventional and/or custom, may also be included. Similarly, any switches shown in the figures are conceptual only. Their function may be carried out through the operation of program logic, through dedicated logic, through the interaction of program control and dedicated logic, or even manually, the particular technique being selectable by the implementer as more specifically understood from the context.
In the claims hereof, any element expressed as a means for performing a specified function is intended to encompass any way of performing that function including, for example, a) a combination of circuit elements that performs that function or b) software in any form, including, therefore, firmware, microcode or the like, combined with appropriate circuitry for executing that software to perform the function. The present principles as defined by such claims reside in the fact that the functionalities provided by the various recited means are combined and brought together in the manner which the claims call for. It is thus regarded that any means that can provide those functionalities are equivalent to those shown herein.
Reference in the specification to "one embodiment" or "an embodiment" of the present principles, as well as other variations thereof, means that a particular feature, structure, characteristic, and so forth described in connection with the embodiment is included in at least one embodiment of the present principles. Thus, the appearances of the phrase "in one embodiment" or "in an embodiment", as well any other variations, appearing in various places throughout the specification are not necessarily all referring to the same embodiment.

Claims

CLAIMS:
1. A method of frame sync detection, comprising: calculating a first and second differential correlation of a data signal, at a plurality of delay and conjugate multipliers; convolving the first and second differential correlations with a previous set of differential correlations; and calculating a correlation peak, at a sync detector, using the convolved differential correlations, to detect a frame sync.
2. The method of claim 1, wherein calculating a correlation peak comprises: masking out data from the convolved differential correlations, at a MASK block, if a blind mode is used; computing the products of the convolved differential equations, at a sign correlator; summing the products of the convolved differential equations, at an adder; generating the absolute value of the convolved differential equations, at an absolute value block; computing a magnitude of correlation of the convolved differential equations to determine the correlation peak, at a magnitude block.
3. The method of claim 1, wherein the first differential correlation is a IT differential correlation and the second differential correlation is a 2T differential correlation.
4. The method of claim 1, further comprising: calculating an adaptive threshold, at a slew rate limiter.
5. The method of claim 4, wherein calculating the correlation peak uses the convolved differential equations and the adaptive threshold.
6. An apparatus for frame sync detection, comprising: delay and conjugate multipliers, that calculate a first differential correlation and a second differential correlation of a data stream and convolves the first and second differential correlations with a previous set of differential correlations; and a sync detector, that calculates a correlation peak using the convolved differential correlations, to detect a frame sync.
7. The apparatus of claim 6, further comprising: a MASK block, that masks out data from the convolved differential correlations, if a blind mode is used; a sign correlator, that computes the products of the convolved differential equations; adder, that sums the products of the convolved differential equations; an absolute value block, that generates the absolute value of the convolved differential equations; a magnitude block, that computes a magnitude of correlation of the convolved differential equations.
8. The apparatus of claimό, wherein the first differential correlation is a IT differential correlation and the second differential correlation is a 2T differential correlation.
9. The apparatus of claim 6, wherein the delay and conjugate multipliers include a plurality of delay and conjugate multipliers.
10. The apparatus of claim 6, further comprising: a slew rate limiter, that calculates an adaptive threshold.
1 1. The apparatus of claim 10, wherein the slew rate limiter calculates the correlation peak using the convolved differential equations and the adaptive threshold.
12. A method of data aided frequency estimation, comprising: receiving a plurality of frames, at a storage field, including a plurality of sync signals having the same sync pattern in each frame transmitted at known intervals; calculating a frequency estimate of the plurality of frames, at a sum function block and an arg function block.
13. The method of claim 12, wherein calculating a frequency estimate is performed using the
equation: ΩT = arg J ∑∑ k+. *z » * K+. * z « *+i ] f ' wherein Ω' represents the frequency
estimate, T^ represents the symbol rate, k represents an index indicating the current sync field, L represents the length of the sync field, and z represents the received signal plus noise.
14. An apparatus for data aided frequency estimation, comprising: a storage field, that receives a plurality of frames including a plurality of sync signals having the same sync pattern in each frame transmitted at known intervals; a sum function block and an arg function block, that calculates a frequency estimate of the plurality of frames.
15. The apparatus of claim 14, wherein the frequency estimate is calculated by the equation:
ΩTs = argj ∑ ∑ [zπ+l Mzn k ][z,,+u+,z^+| JL wherein Ω' represents the frequency estimate, Ts
represents the symbol rate, k represents an index indicating the current sync field, L represents the length of the sync field, and z represents the received signal plus noise.
16. A method of non data aided maximum likelihood frequency estimation, comprising receiving a plurality of frames, at a storage field, including a plurality of sync signals; computing a maximum likelihood, at an Mth power block, on the plurality of frames; performing an autocorrelation function, at an autocorrelation block, to exchange a phase step increment measurement with the Mth power block; performing a differential correlation, at a sum function block and an arg function block.
17. The method of claim 16, wherein the performing the differential correlation uses
equations:
Figure imgf000023_0001
and ™ " , where N>L.
18. An apparatus for non data aided maximum likelihood frequency estimation, comprising a storage field, that receives a plurality of frames, including a plurality of sync signals; an Mth power block, that computes a maximum likelihood of the plurality of frames; an autocorrelation block, that performs an autocorrelation function to exchange a phase step increment measurement with the Mth power block; a sum function block and an arg function block, that performs a differential correlation.
19. The apparatus of claim 18, wherein the sum function block and the arg function block
uses equations:
Figure imgf000023_0002
, where N>L.
20. A method of frequency estimation correction performed by a feedback frequency recovery loop circuit, comprising performing a derotation on the sync symbols and data symbols within a received data signal; processing the data signal, at a matched filter; performing frequency estimation, at a frequency estimator, based on the processed data signal received from the matched filter; smoothing the frequency estimates, at a loop filter; feeding the output signal back to a derotator, at a numerically controlled oscillator.
21. The method of claim 20, further comprising resampling the data signal, at a symbol timing recovery block, to enable timing recovery of the sync symbols and data symbols.
22. A feedback frequency recovery loop circuit for frequency estimation correction, comprising
A derotator, that derotates sync symbols and data symbols within a received data signal; a matched filter, that processes the data signal; a frequency estimator, that performs frequency estimation, based on the processed data signal received from the matched filter; a loop filter, that smoothes the frequency estimates; a numerically controlled oscillator, that feeds the output back to the derotator.
23. The apparatus of claim 22, further comprising at a symbol timing recovery block that resamples the data signal, to enable timing recovery of the sync symbols and data symbols.
24. A method of frequency estimation correction in a feedforward frequency recovery loop circuit, comprising resampling a data signal, at a symbol timing recovery block, to enable timing recovery of sync symbols and data symbols; processing the data signal, at a matched filter; performing frequency estimation, at a frequency estimator, based on the processed data signal received from the matched filter; feeding the output signal to a derotator, at a numerically controlled oscillator.
25. An apparatus for frequency estimation correction in a feedforward frequency recovery loop circuit, comprising a symbol timing recovery block, that resamples the data signal to enable timing recovery of sync symbols and data symbols; a matched filter, that processes the data signal; a frequency estimator, that performs frequency estimation based on the processed data signal received from the matched filter; a numerically controlled oscillator, that feeds the output to a derotator.
PCT/US2010/001572 2009-05-29 2010-05-28 Improved sync detection and frequency recovery for satellite systems WO2010138201A2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
EP10727520A EP2436141A2 (en) 2009-05-29 2010-05-28 Improved sync detection and frequency recovery for satellite systems
US13/322,167 US8737553B2 (en) 2009-05-29 2010-05-28 Sync detection and frequency recovery for satellite systems
CN2010800237233A CN102484578A (en) 2009-05-29 2010-05-28 Improved sync detection and frequency recovery for satellite systems
BRPI1011995A BRPI1011995A2 (en) 2009-05-29 2010-05-28 "enhanced synchronization detection and frequency recovery for satellite systems"
JP2012513058A JP5678040B2 (en) 2009-05-29 2010-05-28 Improved synchronization detection and frequency recovery for satellite systems

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US21733309P 2009-05-29 2009-05-29
US61/217,333 2009-05-29

Publications (2)

Publication Number Publication Date
WO2010138201A2 true WO2010138201A2 (en) 2010-12-02
WO2010138201A3 WO2010138201A3 (en) 2011-03-24

Family

ID=42562722

Family Applications (6)

Application Number Title Priority Date Filing Date
PCT/US2010/001568 WO2010138198A1 (en) 2009-05-29 2010-05-28 Fast cycle slip detection and correction
PCT/US2010/001576 WO2010138204A1 (en) 2009-05-29 2010-05-28 Method and apparatus for iterative timing recovery
PCT/US2010/001578 WO2010138206A1 (en) 2009-05-29 2010-05-28 Method and apparatus for iterative timing and carrier phase recovery
PCT/US2010/001572 WO2010138201A2 (en) 2009-05-29 2010-05-28 Improved sync detection and frequency recovery for satellite systems
PCT/US2010/001577 WO2010138205A1 (en) 2009-05-29 2010-05-28 Improved feed-forward carrier recovery system and method
PCT/US2010/001570 WO2010138199A2 (en) 2009-05-29 2010-05-28 Method and apparatus for symbol timing recovery

Family Applications Before (3)

Application Number Title Priority Date Filing Date
PCT/US2010/001568 WO2010138198A1 (en) 2009-05-29 2010-05-28 Fast cycle slip detection and correction
PCT/US2010/001576 WO2010138204A1 (en) 2009-05-29 2010-05-28 Method and apparatus for iterative timing recovery
PCT/US2010/001578 WO2010138206A1 (en) 2009-05-29 2010-05-28 Method and apparatus for iterative timing and carrier phase recovery

Family Applications After (2)

Application Number Title Priority Date Filing Date
PCT/US2010/001577 WO2010138205A1 (en) 2009-05-29 2010-05-28 Improved feed-forward carrier recovery system and method
PCT/US2010/001570 WO2010138199A2 (en) 2009-05-29 2010-05-28 Method and apparatus for symbol timing recovery

Country Status (7)

Country Link
US (5) US20120039380A1 (en)
EP (5) EP2436158B1 (en)
JP (5) JP2012528520A (en)
KR (2) KR20120028343A (en)
CN (5) CN102484578A (en)
BR (5) BRPI1011995A2 (en)
WO (6) WO2010138198A1 (en)

Families Citing this family (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010136930A2 (en) 2009-05-27 2010-12-02 Novelsat Ltd. Iterative decoding of ldpc codes with iteration scheduling
US8315528B2 (en) 2009-12-22 2012-11-20 Ciena Corporation Zero mean carrier recovery
US20120230676A1 (en) * 2011-03-07 2012-09-13 Fan Mo Turn-up and long term operation of adaptive equalizer in optical transmission systems
EP2536040B1 (en) * 2011-06-16 2017-01-18 Ciena Luxembourg S.a.r.l. Zero mean carrier recovery
JP5983111B2 (en) * 2012-07-06 2016-08-31 ソニー株式会社 Receiving apparatus and method, and program
CN103582107B (en) * 2012-07-19 2018-06-26 中兴通讯股份有限公司 A kind of output control method and device of Symbol Timing ring
US9264182B2 (en) 2012-09-13 2016-02-16 Novelsat Ltd. Iterative receiver loop
US8903028B2 (en) * 2012-09-20 2014-12-02 Novelsat Ltd. Timing recovery for low roll-off factor signals
WO2014127514A1 (en) * 2013-02-21 2014-08-28 Qualcomm Incorporated Method and apparatus for data aided timing recovery in 10gbase-t system
EP3020173B1 (en) * 2013-07-08 2020-03-11 Hughes Network Systems, LLC System and method for iterative compensation for linear and nonlinear interference in system employing ftn symbol transmission rates
EP3016339B1 (en) 2013-07-15 2017-09-13 Huawei Technologies Co., Ltd. Cycle slip detection method and device, and receiver
JP2016525766A (en) * 2013-07-30 2016-08-25 ヒューレット パッカード エンタープライズ デベロップメント エル ピーHewlett Packard Enterprise Development LP Partial response channel processing
EP3055962B1 (en) 2013-10-08 2018-12-05 Hughes Network Systems, LLC System and method for pre-distortion and iterative compensation for nonlinear distortion in system employing ftn symbol transmission rates
US9838230B2 (en) * 2013-12-09 2017-12-05 Telefonaktiebolaget Lm Ericsson (Publ) Pre-coding in a faster-than-Nyquist transmission system
FR3020686A1 (en) * 2014-04-30 2015-11-06 Thales Sa FREQUENCY ESTIMATOR FOR AERONAUTICAL COMMUNICATION
JP6360354B2 (en) 2014-05-23 2018-07-18 国立研究開発法人海洋研究開発機構 Receiving apparatus and receiving method
US9246717B2 (en) * 2014-06-30 2016-01-26 Hughes Network Systems, Llc Optimized receivers for faster than nyquist (FTN) transmission rates in high spectral efficiency satellite systems
CN104104493B (en) * 2014-07-30 2017-09-08 南京航空航天大学 Towards the carrier synchronization method and device of deep space communication
CA3033288C (en) 2014-08-25 2021-05-04 ONE Media, LLC Dynamic configuration of a flexible orthogonal frequency division multiplexing phy transport data frame preamble
CN105991488B (en) * 2015-02-06 2019-04-16 上海无线通信研究中心 Viterbi demodulation method applied to the reduction status number in FTN modulation
US10079708B2 (en) * 2015-03-09 2018-09-18 ONE Media, LLC System discovery and signaling
EP3278522A1 (en) * 2015-04-02 2018-02-07 Telefonaktiebolaget LM Ericsson (publ) Processing of a faster-than-nyquist signaling reception signal
BR102015013039A2 (en) * 2015-06-03 2016-12-06 Padtec S A frequency and / or phase shift estimation method in coherent digital communication systems
CN105024799B (en) * 2015-06-19 2018-04-27 北京遥测技术研究所 A kind of band limit timing restoration methods based on p rank squares
US20170054538A1 (en) * 2015-08-20 2017-02-23 Intel IP Corporation Mobile terminal devices and methods of detecting reference signals
US10193593B2 (en) 2015-08-21 2019-01-29 Nec Corporation Signal processing device, communication system, and signal processing method
CN105515639B (en) * 2015-12-02 2018-09-25 中国工程物理研究院电子工程研究所 A kind of Utility Satellite high speed signal time synchronization method
CN105717526B (en) * 2016-03-10 2017-12-19 中国人民解放军国防科学技术大学 A kind of carrier phase cycle slip suppressing method based on phase error amplitude limiting processing
US10135540B2 (en) * 2016-04-13 2018-11-20 Huawei Technologies Canada Co., Ltd. System and method for Faster-than-Nyquist (FTN) transmission
CN106332095A (en) * 2016-11-07 2017-01-11 海南大学 Faster-than-Nyquist (FTN) transmission method based on cascade frequency-domain equalization
CN106842243B (en) * 2016-12-21 2019-09-10 湖南北云科技有限公司 A kind of satellite navigation half cycle transition detection method and device
KR102519836B1 (en) * 2017-01-18 2023-04-11 한국전자통신연구원 Method and apparatus for iterative interference cancellation and channel estimation of ftn communication system including pilot
US20190036759A1 (en) * 2017-07-28 2019-01-31 Roshmere, Inc. Timing recovery for nyquist shaped pulses
CN110915151B (en) 2017-08-08 2022-10-04 日本电信电话株式会社 Optical transmitter, optical receiver, and communication system
CN109842770A (en) * 2017-11-28 2019-06-04 晨星半导体股份有限公司 Signal receiving device and its signal processing method
CN108777670B (en) * 2018-05-31 2020-11-10 清华大学 Frame synchronization method and device
CN109286589B (en) * 2018-10-16 2021-07-16 安徽传矽微电子有限公司 Frequency offset estimator and method for GFSK demodulator
CN109617666B (en) * 2019-01-31 2021-03-23 中国电子科技集团公司第五十四研究所 Feedforward timing method suitable for continuous transmission
CN110505175B (en) * 2019-06-05 2022-02-18 暨南大学 Fast frame synchronization method and frame synchronization device
CN110445610B (en) * 2019-08-26 2021-11-30 上海循态量子科技有限公司 Polarization tracking method, system and medium for continuous variable quantum key distribution system
CN110752870B (en) * 2019-10-29 2021-08-31 中国电子科技集团公司第五十四研究所 Timing recovery method and device for roll-off coefficient variable broadband satellite transmission system
US10999048B1 (en) * 2019-12-31 2021-05-04 Hughes Network Systems, Llc Superior timing synchronization using high-order tracking loops
US12088398B1 (en) 2020-02-29 2024-09-10 Space Exploration Technologies Corp. Configurable orthogonal frequency division multiplexing (OFDM) signal and transmitter and receiver for same
CN111447003A (en) * 2020-03-18 2020-07-24 重庆邮电大学 Frame synchronization method of DVB-S2 receiver
CN112583433B (en) * 2020-12-15 2022-03-25 四川灵通电讯有限公司 Apparatus for timing recovery error detection in digital receiver and method of use
US11930470B2 (en) * 2021-09-17 2024-03-12 Cypress Semiconductor Corporation Systems, methods, and devices for timing recovery in wireless communications devices
CN116436511A (en) * 2023-06-13 2023-07-14 武汉能钠智能装备技术股份有限公司四川省成都市分公司 Self-interference cancellation method and system for satellite signal equipment

Family Cites Families (50)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4649543A (en) 1985-08-30 1987-03-10 Motorola, Inc. Synchronization sequence decoder for a digital radiotelephone system
DK163194C (en) * 1988-12-22 1992-06-22 Radiometer As METHOD OF PHOTOMETRIC IN VITRO DETERMINING A BLOOD GAS PARAMETER IN A BLOOD TEST
DE69216554T2 (en) * 1991-11-04 1997-07-10 Motorola Inc Method and device for the automatic tuning calibration of electronically tuned filters
EP0544358B1 (en) * 1991-11-25 1995-08-16 Koninklijke Philips Electronics N.V. Phase locked loop with frequency deviation detector and decoder circuit comprising such a phase locked loop
JP3003826B2 (en) * 1992-12-11 2000-01-31 三菱電機株式会社 Clock recovery circuit
US5513209A (en) * 1993-02-26 1996-04-30 Holm; Gunnar Resampling synchronizer of digitally sampled signals
US5533072A (en) * 1993-11-12 1996-07-02 International Business Machines Corporation Digital phase alignment and integrated multichannel transceiver employing same
ZA955605B (en) * 1994-07-13 1996-04-10 Qualcomm Inc System and method for simulating user interference received by subscriber units in a spread spectrum communication network
JP3077881B2 (en) * 1995-03-07 2000-08-21 日本電気株式会社 Demodulation method and demodulation device
JP3013763B2 (en) 1995-08-25 2000-02-28 日本電気株式会社 Carrier synchronization unit
US5999355A (en) * 1996-04-30 1999-12-07 Cirrus Logic, Inc. Gain and phase constrained adaptive equalizing filter in a sampled amplitude read channel for magnetic recording
US6654432B1 (en) * 1998-06-08 2003-11-25 Wireless Facilities, Inc. Joint maximum likelihood frame and timing estimation for a digital receiver
JPH11219199A (en) * 1998-01-30 1999-08-10 Sony Corp Phase detection device and method and speech encoding device and method
US6647074B2 (en) * 1998-08-25 2003-11-11 Zenith Electronics Corporation Removal of clock related artifacts from an offset QAM generated VSB signal
US6650699B1 (en) * 1999-01-21 2003-11-18 International Business Machines Corporation Methods and apparatus for timing recovery from a sampled and equalized data signal
US6348826B1 (en) * 2000-06-28 2002-02-19 Intel Corporation Digital variable-delay circuit having voltage-mixing interpolator and methods of testing input/output buffers using same
KR100393559B1 (en) * 2000-09-30 2003-08-02 삼성전기주식회사 Control method for digital dynamic convergence and system for the same
US7079574B2 (en) 2001-01-17 2006-07-18 Radiant Networks Plc Carrier phase recovery system for adaptive burst modems and link hopping radio networks
ATE364271T1 (en) * 2001-02-26 2007-06-15 Juniper Networks Inc METHOD AND DEVICE FOR EFFICIENT AND ACCURATE COARSE TIME SYNCHRONIZATION IN PULSE DEMODULATORS
US6441691B1 (en) * 2001-03-09 2002-08-27 Ericsson Inc. PLL cycle slip compensation
US6973150B1 (en) * 2001-04-24 2005-12-06 Rockwell Collins Cycle slip detection using low pass filtering
GB2376855A (en) * 2001-06-20 2002-12-24 Sony Uk Ltd Determining symbol synchronisation in an OFDM receiver in response to one of two impulse response estimates
US6794912B2 (en) * 2002-02-18 2004-09-21 Matsushita Electric Industrial Co., Ltd. Multi-phase clock transmission circuit and method
US7257102B2 (en) 2002-04-02 2007-08-14 Broadcom Corporation Carrier frequency offset estimation from preamble symbols
US6922440B2 (en) * 2002-12-17 2005-07-26 Scintera Networks, Inc. Adaptive signal latency control for communications systems signals
KR100505678B1 (en) * 2003-03-17 2005-08-03 삼성전자주식회사 Orthogonal Frequency Division Multiplexor transceiving unit of wireless Local Area Network system providing for symbol timing synchronization by double correlation and double peak comparison and symbol timing synchronization method thereof
EP1513308B1 (en) 2003-09-05 2007-01-03 Agence Spatiale Europeenne Process for pilot-aided carrier phase synchronization
KR100518600B1 (en) * 2003-11-12 2005-10-04 삼성전자주식회사 Terrestrial digital video broadcasting receiver having guard interval and fast Fourier transform modes detector and method thereof
CN100371731C (en) * 2004-06-08 2008-02-27 河海大学 GPS and pseudo-satellite combined positioning method
CA2582917A1 (en) 2004-09-30 2006-04-13 Viasat, Inc. Frame-based carrier frequency and phase recovery system and method
EP1813071A1 (en) 2004-11-16 2007-08-01 Thomson Licensing Method and apparatus for carrier recovery using multiple sources
BRPI0419199B1 (en) 2004-11-16 2018-06-05 Thomson Licensing CARRIER RECOVERY METHOD AND APPARATUS USING ASSISTANT PHASE INTERPOLATION
KR100585173B1 (en) * 2005-01-26 2006-06-02 삼성전자주식회사 Method of receiving of ofdm signal having repetitive preamble signals
JP4583196B2 (en) * 2005-02-04 2010-11-17 富士通セミコンダクター株式会社 Communication device
JP2006237819A (en) 2005-02-23 2006-09-07 Nec Corp Demodulator and phase compensation method therefor
US7564931B2 (en) * 2005-05-10 2009-07-21 Seagate Technology Llc Robust maximum-likelihood based timing recovery
ATE424080T1 (en) * 2005-07-01 2009-03-15 Sequans Comm METHOD AND SYSTEM FOR SYNCHRONIZING A SUBSCRIBER COMMUNICATION DEVICE WITH A BASE STATION OF A WIRELESS COMMUNICATION SYSTEM
US7176764B1 (en) * 2005-07-21 2007-02-13 Mediatek Incorporation Phase locked loop having cycle slip detector capable of compensating for errors caused by cycle slips
CN102195924B (en) * 2005-08-22 2013-08-14 科达无线私人有限公司 Method and system for tracking time varying channel and communication network
US7522841B2 (en) * 2005-10-21 2009-04-21 Nortel Networks Limited Efficient data transmission and training of data processing functions
CN101233701B (en) * 2006-01-18 2015-12-02 华为技术有限公司 Improve the method for synchronizing in communication system and information transmission
CN101059560B (en) * 2006-04-17 2011-04-20 中国科学院空间科学与应用研究中心 Method for detecting measurement error of occultation double-frequency GPS receiver
JP2008048239A (en) * 2006-08-18 2008-02-28 Nec Electronics Corp Symbol timing detection method and device, preamble detection method and device
JP4324886B2 (en) * 2007-04-27 2009-09-02 ソニー株式会社 Frame synchronization apparatus and method, and demodulation apparatus
JP4359638B2 (en) * 2007-08-24 2009-11-04 Okiセミコンダクタ株式会社 Correlation calculator and correlation calculator
US7961816B2 (en) * 2007-11-28 2011-06-14 Industrial Technology Research Institute Device for and method of signal synchronization in a communication system
US7940861B2 (en) * 2007-12-07 2011-05-10 Advantech Advanced Microwave Technologies, Inc. QAM phase error detector
KR100937430B1 (en) * 2008-01-25 2010-01-18 엘지전자 주식회사 Method of transmitting and receiving a signal and apparatus thereof
ES2787052T3 (en) * 2008-11-18 2020-10-14 Viasat Inc Efficient control signaling over shared communication channels with a wide dynamic range
KR101038855B1 (en) * 2008-12-04 2011-06-02 성균관대학교산학협력단 Frequency synchronization apparatus in ofdm system

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
None

Also Published As

Publication number Publication date
CN102449950A (en) 2012-05-09
JP2012528523A (en) 2012-11-12
WO2010138204A1 (en) 2010-12-02
US20120069942A1 (en) 2012-03-22
EP2436158B1 (en) 2018-08-15
JP5678040B2 (en) 2015-02-25
US20120045028A1 (en) 2012-02-23
WO2010138198A1 (en) 2010-12-02
CN102449950B (en) 2014-11-05
EP2436140A2 (en) 2012-04-04
EP2436138A1 (en) 2012-04-04
BRPI1012296A2 (en) 2016-03-15
JP5646609B2 (en) 2014-12-24
JP2012528521A (en) 2012-11-12
CN102449968B (en) 2015-03-25
JP2012528524A (en) 2012-11-12
KR20120028343A (en) 2012-03-22
US8792592B2 (en) 2014-07-29
BRPI1011213A2 (en) 2016-03-15
CN102449968A (en) 2012-05-09
BRPI1011995A2 (en) 2016-05-10
JP5730861B2 (en) 2015-06-10
WO2010138199A3 (en) 2011-03-24
EP2436158A1 (en) 2012-04-04
JP2012528520A (en) 2012-11-12
BRPI1011199A2 (en) 2016-03-15
KR20120016294A (en) 2012-02-23
WO2010138199A2 (en) 2010-12-02
CN102484578A (en) 2012-05-30
US20120057664A1 (en) 2012-03-08
WO2010138201A3 (en) 2011-03-24
WO2010138206A1 (en) 2010-12-02
WO2010138205A1 (en) 2010-12-02
JP2012528522A (en) 2012-11-12
EP2436141A2 (en) 2012-04-04
CN102449949A (en) 2012-05-09
BRPI1011215A2 (en) 2016-03-15
US8737553B2 (en) 2014-05-27
US20120051478A1 (en) 2012-03-01
CN102439928A (en) 2012-05-02
US20120039380A1 (en) 2012-02-16
EP2436159A1 (en) 2012-04-04
US8687747B2 (en) 2014-04-01

Similar Documents

Publication Publication Date Title
US8737553B2 (en) Sync detection and frequency recovery for satellite systems
KR101141062B1 (en) Apparatus for synchronizing of ofdm signal using open-loop frequency synchronization methods and a frequency offset estimation scheme using the apparatus
US20050286661A1 (en) Symbol timing error detector that uses a channel profile of a digital receiver and a method of detecting a symbol timing error
EP1349337B1 (en) Multicarrier reception with interference detection
US8422614B2 (en) Methods and apparatus for determining timing in a wireless communication system
US7298806B1 (en) Method and system for data-aided timing offset estimation for frequency selective fading channels
JP3153869B2 (en) Fading distortion compensation system and its circuit
KR101019481B1 (en) Apparatus of timing recovery system and Recovering method of the same
US20070030924A1 (en) An Iterative Frequency Offset Estimator for PSK Modulation
US7324599B2 (en) Frequency correction for a multicarrier system
US20090135931A1 (en) Reception apparatus, reception method and program
US7428272B2 (en) Method and apparatus for joint phase offset and frequency offset estimator for MPSK transmission
CN114465691A (en) Low-complexity constant envelope phase modulation signal sampling deviation estimation and compensation method and system
CN112073351A (en) Novel carrier frequency offset estimation method for MPSK system
KR100524934B1 (en) Apparatus for synchronizing frame for burst mode receiver and method thereof
US6940927B2 (en) Simplified symbol timing tracking circuit for a CPM modulated signal
KR100650218B1 (en) Apparatus and method for compensating residual frequency offsets
US7050523B2 (en) Systems and methods for improving timing phase estimation
KR20020069823A (en) Apparatus for tracking error of digital TV receiver
KR101404994B1 (en) Method and apparatus for signal detection under severe carrier frequency offset

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 201080023723.3

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 10727520

Country of ref document: EP

Kind code of ref document: A2

WWE Wipo information: entry into national phase

Ref document number: 13322167

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2012513058

Country of ref document: JP

REEP Request for entry into the european phase

Ref document number: 2010727520

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2010727520

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 20117031380

Country of ref document: KR

Kind code of ref document: A

REG Reference to national code

Ref country code: BR

Ref legal event code: B01A

Ref document number: PI1011995

Country of ref document: BR

ENP Entry into the national phase

Ref document number: PI1011995

Country of ref document: BR

Kind code of ref document: A2

Effective date: 20111129