WO2010006079A2 - Method of achieving high selectivity in receiver rf front-ends - Google Patents
Method of achieving high selectivity in receiver rf front-ends Download PDFInfo
- Publication number
- WO2010006079A2 WO2010006079A2 PCT/US2009/049976 US2009049976W WO2010006079A2 WO 2010006079 A2 WO2010006079 A2 WO 2010006079A2 US 2009049976 W US2009049976 W US 2009049976W WO 2010006079 A2 WO2010006079 A2 WO 2010006079A2
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- terminal
- transconductance
- negative
- coupled
- output
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims description 20
- 239000003990 capacitor Substances 0.000 claims description 12
- 230000004044 response Effects 0.000 claims description 9
- 238000001914 filtration Methods 0.000 claims description 5
- 238000013461 design Methods 0.000 description 38
- 230000008878 coupling Effects 0.000 description 9
- 238000010168 coupling process Methods 0.000 description 9
- 238000005859 coupling reaction Methods 0.000 description 9
- 238000004891 communication Methods 0.000 description 5
- 230000009471 action Effects 0.000 description 4
- 230000015556 catabolic process Effects 0.000 description 4
- 238000006731 degradation reaction Methods 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 230000001965 increasing effect Effects 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 239000000835 fiber Substances 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 230000010355 oscillation Effects 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 238000004088 simulation Methods 0.000 description 2
- 230000003321 amplification Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 230000021715 photosynthesis, light harvesting Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
- H03F3/45071—Differential amplifiers with semiconductor devices only
- H03F3/45076—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier
- H03F3/45179—Differential amplifiers with semiconductor devices only characterised by the way of implementation of the active amplifying circuit in the differential amplifier using MOSFET transistors as the active amplifying circuit
- H03F3/45183—Long tailed pairs
- H03F3/45188—Non-folded cascode stages
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High-frequency amplifiers, e.g. radio frequency amplifiers
- H03F3/19—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
- H03F3/191—Tuned amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/189—High-frequency amplifiers, e.g. radio frequency amplifiers
- H03F3/19—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
- H03F3/193—High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only with field-effect devices
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/06—Receivers
- H04B1/16—Circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45644—Indexing scheme relating to differential amplifiers the LC comprising a cross coupling circuit, e.g. comprising two cross-coupled transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2203/00—Indexing scheme relating to amplifiers with only discharge tubes or only semiconductor devices as amplifying elements covered by H03F3/00
- H03F2203/45—Indexing scheme relating to differential amplifiers
- H03F2203/45704—Indexing scheme relating to differential amplifiers the LC comprising one or more parallel resonance circuits
Definitions
- the present disclosure relates generally to circuits, and more specifically to improving selectivity of receiver front-ends suitable for wireless communication and other applications.
- a major challenge is presented by the presence of strong (i.e., relatively high amplitude) blockers or interferers operating at frequencies similar to that of a desired signal.
- a global positioning system (GPS) receiver operating at approximately 1575 MHz may receive significant interference from a CDMA wireless communication system operating around 1700 MHz.
- GPS global positioning system
- These blockers can impact the design of several significant aspects of a receiver, e.g., linearity, local oscillator (LO) phase noise, mismatch tolerance, power consumption, etc.
- IF zero-intermediate-frequency
- low-IF transceiver designs strong interference signals close in frequency to the desired signal can mix with the noise sidebands of a LO to produce unwanted noise products that can degrade the receiver's performance, a phenomenon known as reciprocal mixing.
- RF front-ends typically include low noise amplifiers (LNAs), mixers and often an additional controllable gain or transconductance stage.
- LNAs low noise amplifiers
- mixers often an additional controllable gain or transconductance stage.
- FIG. 1 illustrates an example conventional RF front-end circuit.
- RF front-end circuit 10 includes an LNA 12, a transconductance (gm) stage 14, and LO stage 16.
- RF front-end circuit 10 receives RF signals at LNA 12 from an external matching circuit 5, the external matching circuit being formed of various capacitors and inductors to provide some rejection of unwanted out-of-band RF signals.
- LNA 12 provides relatively low-noise amplification of the received RF signals and outputs amplified quadrature signals I and Q to gm stage 14.
- Gm stage 14 and LO stage 16 may include multiple transconductance devices and multiple mixer devices, respectively, for manipulating the quadrature signals I and Q to provide the appropriate IF signals.
- One method of attenuating strong blockers in an RF front-end is to use an inductor-capacitor (LC) trap tuned to a single blocker frequency at the input or output of an LNA.
- LC inductor-capacitor
- This technique can mitigate the design challenges presented by a relatively high power blocker signal, either including or excluding the LNA depending on where the LC trap is placed.
- the trap if used at the input of the LNA, the trap requires additional matching components and can significantly degrade the noise figure of the circuit, which is a conventional measure of degradation of the signal-to-noise-ratio (SNR) caused by components in the RF signal chain.
- SNR signal-to-noise-ratio
- the LC trap can be placed on-chip at the output of the LNA, but this makes it difficult to achieve a high quality factor (Q-factor, or simply 'Q') in the trap and obtain significant attenuation at nearby blocker frequencies.
- Q-factor provides a comparison of the frequency at which a system oscillates to the rate at which it dissipates energy. A higher Q therefore indicates a lower rate of energy dissipation relative to the oscillation frequency, so the oscillations die out more slowly, making a high-Q desirable for narrowband applications such as the LC trap described above.
- high-Q on-chip inductors are feasible, they are usually prohibitively large.
- gyrator- based active inductor circuits are often used. These gyrator circuits are used to simulate an inductive element in an integrated circuit (IC) using active devices which typically require less die space than actual inductors.
- IC integrated circuit
- modified gyrators which can be used to somewhat control the Q-factor of a circuit, thereby achieving an arbitrarily sharp attenuation profile at a given blocker frequency.
- the noise response of such active circuits is usually more broadband, especially the noise response generated due to inverse frequency noise upconversion. This additional noise leads to significant degradation of the noise figure in the desired signal band.
- FIG. 2 illustrates a conventional differential LNA having a load tank. As shown,
- LNA 200 includes an input (or transconductance) stage 210, a current buffer stage 220, a load tank 230, and a tail current source 260.
- the input stage 210 includes first and second transconductance devices 212 and 214 (e.g., NMOS transistors).
- Current buffer stage 220 includes a pair of cascode transistors 222 and 224 (e.g., NMOS transistors).
- Load tank 230 is formed of a tank inductor 232 and tank capacitor 234.
- Load tank 230 also includes a resistance Rtank 236, which may be a physical resistor or may simply represent the real impedance of the other elements in load tank 230.
- the output resistance of LNA 200 is illustrated as Rout- LNA 270, and the input resistance of the next stage fed by LNA 200 (e.g., transconductance stage 14 of FIG. 1) is illustrated as Rin-next 240 in FIG. 2.
- Input stage 210 is configured to receive RF signals from external matching circuit 5, as described above with reference to FIG. 1.
- Tail current source stage 260 is configured to provide current to input stage 210, and may be implemented in a variety of ways as is well-known in the art.
- LNA 200 is DC biased by a biasing voltage VDD, and cascode devices 222 and 224 are biased by a cascode biasing voltage Vcasc.
- an output signal is generated at an output stage 280 by providing a positive output voltage Vout+ at an upper terminal (i.e., load tank side) of cascode device 222, and providing a negative output voltage Vout- at a corresponding upper terminal of the other cascode device 224.
- Elements or representations of elements coupled in parallel with output stage 280 i.e., across the positive and negative outputs Vout+ and Vout- of LNA 200) are considered part of the Output network' of LNA 200.
- Load tank 230 enables LNA 200 to provide a tuned frequency response, thereby rejecting to a certain degree out-of-band signals.
- the amount of selectivity achieved with this approach is typically limited by the finite Q of the elements at the output network of LNA 200.
- Exemplary embodiments of the invention are directed to circuits, systems, and methods for improving selectivity of receiver front-ends suitable for wireless communication and other applications.
- an embodiment can include an apparatus comprising an amplifier, wherein the amplifier comprises: an output stage formed of a positive output terminal providing a positive output voltage and a negative output terminal providing a negative output voltage; a load tank coupled in parallel with the output stage and configured to filter signals received at the amplifier; and a negative resistance block coupled in parallel with the output stage and the load tank.
- Another embodiment can include a method of amplifying a signal, the method comprising: receiving an input signal at an input stage; providing an output signal, including a positive output voltage at a positive output terminal and a negative output voltage at a negative output terminal, in response to the input signal; filtering the input signal at the positive and negative output terminals; and providing a negative resistance between the positive and negative output terminals.
- Another embodiment can include an amplifier, comprising: means for receiving an input signal; means for providing an output signal, including a positive output voltage at a positive output terminal and a negative output voltage at a negative output terminal, in response to the input signal; means for filtering the input signal at the positive and negative output terminals; and means for providing a negative resistance between the positive and negative output terminals.
- FIG. 1 illustrates an example conventional RF front-end circuit.
- FIG. 2 illustrates a conventional differential LNA having a load tank.
- FIG. 3 illustrates the output network of an LNA with added negative resistance according to various embodiments of the invention.
- FIG. 4 illustrates an example negative resistance block according to an embodiment of the invention.
- FIG. 5 illustrates an example negative resistance block according to another embodiment of the invention.
- FIG. 6 illustrates an example negative resistance block according to another embodiment of the invention.
- FIG. 7 illustrates an example negative resistance block according to another embodiment of the invention.
- FIG. 8 illustrates an example negative resistance block according to another embodiment of the invention.
- FIG. 9 illustrates an example negative resistance block according to another embodiment of the invention. [0028] FIG.
- FIG. 10 is a graph illustrating the signal rejection in the presence of strong interference signals using a negative resistance block according to various embodiments of the invention.
- FIG. 1 1 is a flow diagram illustrating a method for amplifying received signals according to an embodiment of the invention.
- an equivalent resistance Req As discussed above in the background, the amount of selectivity achieved in a conventional differential LNA is typically limited by the finite Q of the load tank, output impedance, and next stage input impedance seen at its output network. Although in theory a high-Q can be achieved by keeping the real part impedance of these elements relatively low, leading to a relatively high output network equivalent resistance Req-LNA, in practice, this yields relatively little improvement in Q. In contrast, embodiments of the invention provide an additional negative resistance block at the output network to enhance Q by increasing Req-LNA. For example, by adding a negative resistance block with a resistance of -Rneg to the output network, an equivalent resistance Req according to embodiments of the invention can be determined as follows:
- Req Rtank ⁇ ⁇ Rout-LNA ⁇ ⁇ Rin-next ⁇ ⁇ -Rneg
- the equivalent resistance of the LNA can be arbitrarily increased by a factor of 1 / (I - Req-LNA/Rneg), leading to an arbitrarily high-Q.
- Rneg is kept higher than Req-LNA, Req will be positive and the system will be stable. Accordingly, a higher positive equivalent real part impedance Req-LNA can be achieved, increasing the Q of the output response to a desired level, and hence, improving the selectivity of a receiver RF front-end.
- FIG. 3 illustrates the output network of an LNA 300 with added negative resistance according to various embodiments of the invention.
- LNA 300 includes a current buffer stage 220 and a load tank 230.
- Current buffer stage 220 includes a pair of cascode transistors 222 and 224 (e.g., NMOS transistors).
- Load tank 230 is formed of a tank inductor 232 and tank capacitor 234.
- Load tank 230 also includes a resistance Rtank 236, which may be an actual resistor or may simply represent the real impedance of the other elements in load tank 230.
- the output resistance of LNA 200 is illustrated as Rout-LNA 270, and the input resistance of the next stage fed by LNA 200 (e.g., transconductance stage 14 of FIG. 1) is illustrated as Rin-next 240 in FIG. 3.
- LNA 300 is DC biased by a biasing voltage VDD, and cascode devices 222 and
- an output signal is generated at an output stage 280 by providing a positive output voltage Vout+ at an upper terminal (i.e., load tank side) of cascode device 222, and providing a negative output voltage Vout- at a corresponding upper terminal of the other cascode device 224.
- the remaining elements of LNA 200 not illustrated in FIG. 3 e.g., input stage, tail current source, etc. can be implemented substantially similar to the corresponding elements shown in FIG. 2.
- LNA 300 further includes a negative resistance block 350 coupled in parallel with load tank 230 and output stage 280 (i.e., across the positive and negative outputs Vout+ and Vout-).
- negative resistance block 350 provides a negative resistance -Rneg to the output network of LNA 300 to increase the overall equivalent resistance Req.
- negative resistance block 350 of FIG. 3 can be implemented in many ways. As will be described in more detail below, the following FIGS. 4 - 9 show various example designs of negative resistance block 350 according to various embodiments of the invention. It will be appreciated, however, that the example designs shown in FIGS. 4 - 9 are provided for illustration purposes only, and are not intended to represent an exhaustive list of possible implementations.
- FIG. 4 illustrates an example negative resistance block 350 according to an embodiment of the invention.
- negative resistance block 350 of FIG. 4 includes first and second transconductance (gm) devices 402 and 404 (e.g., NMOS transistors) cross-coupled to the output of LNA 300. That is, gm device 402 is coupled at a first terminal (e.g., drain) to the positive output Vout+ of LNA 300, and is coupled at a second terminal (e.g., gate) to the negative output Vout- of LNA 300. In contrast, gm device 404 is coupled at a first terminal (e.g., drain) to the negative output Vout- of LNA 300, and is coupled at a second terminal (e.g., gate) to the positive output Vout+ of LNA 300.
- gm device 402 is coupled at a first terminal (e.g., drain) to the positive output Vout+ of LNA 300, and is coupled at a second terminal (e.g., gate) to the positive output Vout+ of LNA 300.
- gm device 402 is coupled at a
- Negative resistance block 350 of FIG. 4 further includes a tuning voltage source Vtune 450 coupled to a third terminal (e.g., source) of each gm device 402 and 404.
- Vtune 450 is configurable to provide a desired voltage level and will be described in more detail below.
- the negative resistance block 350 implementation of FIG. 4 is one of a class of negative resistance circuits referred to as negative gm circuits.
- negative gm circuits provide a negative resistance -Rneg inversely proportional to the transconductance of one or more included active devices, the transconductance being based on biasing conditions of the circuit.
- of the negative gm circuit of FIG. 4 is equal to 2/gm, where gm is here the transconductance of each of the gm devices 402 and 404.
- Vtune 450 can be adjusted by biasing gm devices 402 and 404 to a desired level, thereby shifting the voltage drop from the second terminal to the third terminal (e.g., Vgate - Vsource) of each gm device 402 and 404, which determines the transconductance of each.
- gm can be set to an arbitrary desired value, and hence, Rneg can be adjusted as desired according to application specific system requirements, etc.
- FIG. 5 illustrates an example negative resistance block 350 according to another embodiment of the invention.
- negative resistance block 350 of FIG. 5 includes first and second gm devices 402 and 404 (e.g., NMOS transistors) cross-coupled to the output of LNA 300, as described above with reference to FIG. 4.
- Negative resistance block 350 of FIG. 5 further includes a tuning current source 550 coupled to a third terminal (e.g., source) of each gm device 402 and 404.
- Tuning current source 550 is illustrated as a current mirror receiving a tuning current Itune and providing a mirrored current to bias gm devices 402 and 404. Itune may be, for example, a programmable current source, which is well known in the art, and may be provided by circuitry external to LNA 300 (not shown).
- the negative resistance block 350 design of FIG. 5 is also considered a negative gm circuit, and the magnitude of the negative resistance
- FIG. 5 illustrates an example negative resistance block 350 according to another embodiment of the invention.
- negative resistance block 350 of FIG. 6 includes first and second gm devices 402 and 404 (e.g., NMOS transistors) cross-coupled to the output of LNA 300, as described above with reference to FIG. 4, as well as a tuning current source 550 coupled to a third terminal (e.g., source) of each gm device 402 and 404, as described above with reference to FIG. 5.
- negative resistance block 350 of FIG. 6 further includes variable resistors 602 and 604 coupled between the third terminals of the gm devices 402 and 404, respectively, and tuning current source 550.
- the negative resistance block 350 design of FIG. 5 is also considered a negative gm circuit, and the magnitude of the negative resistance
- the design of FIG. 6 provides additional tunability as compared to the design of FIG. 5, and also allows a designer to trade-off linearity for a desired amount of negative resistance -Rneg.
- one of the drawbacks of this design is that the added resistance of variable resistors 602 and 604 requires a higher current for proper functionality, as well as additional headroom in the IC.
- this design may be appropriate for applications that require more flexibility while being able to accommodate additional complexity.
- FIG. 7 illustrates an example negative resistance block 350 according to another embodiment of the invention.
- negative resistance block 350 of FIG. 7 includes first and second gm devices 402 and 404 (e.g., NMOS transistors) cross-coupled to the output of LNA 300, as described substantially above with reference to FIG. 4.
- gm device 402 is capacitively coupled (also referred to as AC coupling) at its second terminal (e.g., gate) to the negative output Vout- of LNA 300 via a first capacitor 712
- gm device 404 is capacitively coupled at its second terminal (e.g., gate) to the positive output Vout+ of LNA 300 via a second capacitor 714.
- tuning current source 750 resistively coupled to the second terminal (e.g., gate) of each gm device 402 and 404 via resistors 702 and 704, respectively.
- the second terminals of gm devices 402 and 404 e.g., gate
- the third terminals of gm devices 402 and 404 are coupled directly to ground.
- the negative resistance block 350 design of FIG. 7 is also considered a negative gm circuit, and the magnitude of the negative resistance
- this design allows more design control than the design of FIG.6 because capacitive coupling allows the gate and drain of gm devices 402 and 404 to be DC biased at different voltages.
- the design of FIG. 7 provides good linearity and low noise while allowing a designer to more accurately set the desired amount of negative resistance - Rneg.
- one of the drawbacks of this design is the introduction of parasitic capacitance from the coupling capacitors 702 and 704.
- this design may be appropriate for applications that require more precise tuning while being able to effectively handle unwanted parasitic effects.
- FIG. 8 illustrates an example negative resistance block 350 according to another embodiment of the invention.
- negative resistance block 350 of FIG. 8 includes first and second negative gm stages 810 and 820, which are each substantially similar to the negative gm circuit of FIG. 7. Specifically, each negative gm stage 810 and 820 includes first and second gm devices 402 and 404 (e.g., NMOS transistors) cross-coupled to the output of LNA 300, as described above with reference to FIG.
- first and second gm devices 402 and 404 e.g., NMOS transistors
- the first negative gm stage 810 is cross-coupled to the output of LNA 300 as described above with reference to FIG.
- negative resistance block 350 of FIG. 8 further includes two current sources 830 and 840 coupled to the outputs of the second negative gm stage 820 at the second stage's third terminals (e.g., drain) of gm devices 402 and 404, and a resistor R 850 coupled across the output of the second negative gm stage 820.
- the negative resistance block 350 design of FIG. 7 is considered a translinear negative resistance circuit where the magnitude of the negative resistance
- This design provides good linearity and the AC coupling biasing of the circuit allows sufficient headroom.
- the additional circuit complexity introduces noise and requires more current to operate.
- this design may be appropriate for applications that require more linearity while being able to accommodate additional complexity and current requirements.
- FIGS. 4 - 8 each illustrate negative resistance blocks as externally biased, tuning based negative resistance circuits.
- negative resistance block 350 is not limited to only these types of negative resistance circuits, and may be implemented as any suitable negative resistance device, circuit, or system.
- negative resistance block 350 may alternatively be implemented as a double current mirror with a variable output resistor, as will be discussed in more detail below.
- FIG. 9 illustrates an example negative resistance block 350 according to another embodiment of the invention.
- negative resistance block 350 of FIG. 9 includes first and second current mirrors 910 and 920.
- the first current mirror 910 is coupled to the output of LNA 300 via first terminals (e.g., drain) of its gm devices (e.g., NMOS transistors), and coupled to the second current mirror 920 via the first current mirrors third terminals (e.g., source) and the second current mirrors first terminals (e.g., drain).
- Negative resistance block 350 of FIG. 9 further includes an output variable resistor R 930, which is equal in magnitude to the negative resistance
- current mirrors 910 and 920 have relatively high transconductances, which maintains adequate accuracy, but may require more current to operate. It will be appreciated that this design can be used to provide negative resistance in not only differential circuit applications, but also single-ended applications as well.
- the designs of the forgoing figures provide variable linearity and noise performance.
- the linearity of a circuit can be characterized by the input-referred third- order intercept point (IIP3).
- IIP3 is a theoretical point where the desired output RF signal and the third-order products become equal in amplitude.
- the IIP3 is an extrapolated value since the active device goes into compression before the IIP3 point is reached.
- the noise of a circuit can be characterized by the noise figure (NF).
- the NF measures degradation of the signal-to- noise-ratio (SNR) caused by components in the RF signal chain.
- Table 1 provides example simulation data comparing IIP3 and NF across several selected designs for illustration purposes.
- the data in table 1 is represented as differences from a conventional LNA design without added negative resistance (e.g., the design of FIG. 3).
- FIG. 10 is a graph illustrating the signal rejection in the presence of strong interference signals using a negative resistance block according to various embodiments of the invention. [0066] Simulation data is shown for an example receiver operating at approximately
- FIG. 10 illustrates that a significant improvement in selectivity of a receiver in the presence of strong interference signals can be attained by using a negative resistance block according to the various embodiments of the invention.
- FIG. 11 is a flow diagram illustrating a method for amplifying received signals according to an embodiment of the invention.
- the method may include receiving an input signal at an input stage (block 1110), providing an output signal, including a positive output voltage at a positive output terminal and a negative output voltage at a negative output terminal, in response to the input signal (block 1120), filtering the input signal at the positive and negative output terminals (block 1130), and providing a negative resistance between the positive and negative output terminals (block 1140).
- the functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium.
- Computer-readable media includes both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another.
- a storage media may be any available media that can be accessed by a computer.
- such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer.
- any connection is properly termed a computer-readable medium.
- the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave
- the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium.
- Disk and disc includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Amplifiers (AREA)
- Input Circuits Of Receivers And Coupling Of Receivers And Audio Equipment (AREA)
Abstract
Description
Claims
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
BRPI0915575A BRPI0915575A2 (en) | 2008-07-08 | 2009-07-08 | method of achieving high selectivity on front ends of rf receivers |
CA2728901A CA2728901C (en) | 2008-07-08 | 2009-07-08 | Method of achieving high selectivity in receiver rf front-ends |
JP2011517579A JP5384630B2 (en) | 2008-07-08 | 2009-07-08 | Method for achieving high selectivity of a receiver RF front end |
EP09790165.6A EP2313971B1 (en) | 2008-07-08 | 2009-07-08 | Method of achieving high selectivity in receiver rf front-ends |
CN2009801261858A CN102084589B (en) | 2008-07-08 | 2009-07-08 | Method of achieving high selectivity in receiver RF front-ends |
RU2011104357/08A RU2490784C2 (en) | 2008-07-08 | 2009-07-08 | Method of achieving high selectivity in receiver rf input stages |
KR1020117002905A KR101184243B1 (en) | 2008-07-08 | 2009-07-08 | Apparatus and method of amplifying a signal and for achieving high selectivity in receiver rf front-ends |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/169,559 | 2008-07-08 | ||
US12/169,559 US8098101B2 (en) | 2008-07-08 | 2008-07-08 | Method of achieving high selectivity in receiver RF front-ends |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2010006079A2 true WO2010006079A2 (en) | 2010-01-14 |
WO2010006079A3 WO2010006079A3 (en) | 2010-03-04 |
Family
ID=41119340
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2009/049976 WO2010006079A2 (en) | 2008-07-08 | 2009-07-08 | Method of achieving high selectivity in receiver rf front-ends |
Country Status (10)
Country | Link |
---|---|
US (1) | US8098101B2 (en) |
EP (1) | EP2313971B1 (en) |
JP (1) | JP5384630B2 (en) |
KR (1) | KR101184243B1 (en) |
CN (1) | CN102084589B (en) |
BR (1) | BRPI0915575A2 (en) |
CA (1) | CA2728901C (en) |
RU (1) | RU2490784C2 (en) |
TW (1) | TWI442695B (en) |
WO (1) | WO2010006079A2 (en) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8301105B2 (en) * | 2009-08-13 | 2012-10-30 | Texas Instruments Incorporated | Receiver front end |
US8548410B2 (en) | 2011-11-30 | 2013-10-01 | St-Ericsson Sa | RF front-end for intra-band carrier aggregation |
US8526907B2 (en) * | 2011-11-30 | 2013-09-03 | St-Ericsson Sa | Power consumption reduction technique for integrated wireless radio receiver front-ends |
US8766712B2 (en) * | 2012-05-04 | 2014-07-01 | Analog Devices, Inc. | Quality factor tuning for LC circuits |
US8918070B2 (en) | 2012-05-04 | 2014-12-23 | Analog Devices, Inc. | Frequency tuning for LC circuits |
US9401680B2 (en) | 2014-01-17 | 2016-07-26 | Qualcomm Incorporated | Temperature dependent amplifier biasing |
US9553573B2 (en) | 2014-05-21 | 2017-01-24 | Qualcomm Incorporated | Differential mode bandwidth extension technique with common mode compensation |
EP3142249A1 (en) * | 2015-09-14 | 2017-03-15 | Nokia Technologies Oy | Method and apparatus for amplifying signals |
US10199997B2 (en) * | 2016-06-09 | 2019-02-05 | Qualcomm Incorporated | Source-degenerated amplification stage with rail-to-rail output swing |
US12088252B2 (en) * | 2019-01-30 | 2024-09-10 | Telefonaktiebolaget Lm Ericsson (Publ) | Tuning range enhancement by negative resistance |
WO2023184415A1 (en) * | 2022-03-31 | 2023-10-05 | 华为技术有限公司 | Transimpedance amplifier having filtering function |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3986152A (en) * | 1975-06-16 | 1976-10-12 | General Electric Company | Negative impedance network |
US4419638A (en) * | 1980-11-27 | 1983-12-06 | International Computers Limited | Negative resistance element |
US4518930A (en) * | 1982-07-30 | 1985-05-21 | Rockwell International Corporation | Negative resistance circuit for VCO |
US6985035B1 (en) * | 1998-11-12 | 2006-01-10 | Broadcom Corporation | System and method for linearizing a CMOS differential pair |
US20060145762A1 (en) * | 2005-01-05 | 2006-07-06 | Broadcom Corporation | Gain boosting for tuned differential LC circuits |
US20070139112A1 (en) * | 2000-09-12 | 2007-06-21 | Bocock Ryan M | Method and apparatus for stabilizing rf power amplifiers |
US20080032661A1 (en) * | 2006-08-03 | 2008-02-07 | Adedayo Ojo | Circuit with Q-enhancement cell having programmable bias current slope |
WO2008027933A2 (en) * | 2006-08-31 | 2008-03-06 | Texas Instruments Incorporated | Low noise amplifier with embedded filter and related wireless communication unit |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE4338873C1 (en) * | 1993-11-13 | 1995-06-08 | Fraunhofer Ges Forschung | Clock recovery device |
EP2110683A1 (en) * | 1995-10-09 | 2009-10-21 | Snaptrack, Inc. | Method for determining the position of a remote unit |
US6150881A (en) * | 1999-05-25 | 2000-11-21 | Motorola, Inc. | Amplifier circuit with amplitude and phase correction and method of operation |
JP4147371B2 (en) * | 2000-03-03 | 2008-09-10 | ミツミ電機株式会社 | Low noise amplifier circuit for GPS receiver |
US6366074B1 (en) * | 2000-03-24 | 2002-04-02 | Agere Systems Guardian Corp | Unidirectionality in electronic circuits through feedback |
US6750727B1 (en) * | 2000-05-17 | 2004-06-15 | Marvell International, Ltd. | Low phase noise MOS LC oscillator |
RU2178235C1 (en) * | 2000-09-29 | 2002-01-10 | Олексенко Виктор Викторович | Low-noise broad-band current amplifier |
US20040113127A1 (en) * | 2002-12-17 | 2004-06-17 | Min Gary Yonggang | Resistor compositions having a substantially neutral temperature coefficient of resistance and methods and compositions relating thereto |
JP4045959B2 (en) * | 2003-01-20 | 2008-02-13 | 日本電気株式会社 | Variable gain voltage / current converter circuit and filter circuit using the same |
EP1496609A1 (en) * | 2003-07-07 | 2005-01-12 | Dialog Semiconductor GmbH | Enhanced architectures of voltage-controlled oscillators with single inductors (VCO-1L) |
US7259625B2 (en) * | 2005-04-05 | 2007-08-21 | International Business Machines Corporation | High Q monolithic inductors for use in differential circuits |
US7415286B2 (en) * | 2005-04-08 | 2008-08-19 | Broadcom Corporation | Gain boosting for local oscillation distribution circuitry |
US8237509B2 (en) * | 2007-02-23 | 2012-08-07 | Qualcomm, Incorporated | Amplifier with integrated filter |
-
2008
- 2008-07-08 US US12/169,559 patent/US8098101B2/en active Active
-
2009
- 2009-07-08 JP JP2011517579A patent/JP5384630B2/en not_active Expired - Fee Related
- 2009-07-08 EP EP09790165.6A patent/EP2313971B1/en not_active Not-in-force
- 2009-07-08 TW TW098123095A patent/TWI442695B/en active
- 2009-07-08 CN CN2009801261858A patent/CN102084589B/en active Active
- 2009-07-08 BR BRPI0915575A patent/BRPI0915575A2/en active Search and Examination
- 2009-07-08 CA CA2728901A patent/CA2728901C/en not_active Expired - Fee Related
- 2009-07-08 WO PCT/US2009/049976 patent/WO2010006079A2/en active Application Filing
- 2009-07-08 RU RU2011104357/08A patent/RU2490784C2/en not_active IP Right Cessation
- 2009-07-08 KR KR1020117002905A patent/KR101184243B1/en active IP Right Grant
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3986152A (en) * | 1975-06-16 | 1976-10-12 | General Electric Company | Negative impedance network |
US4419638A (en) * | 1980-11-27 | 1983-12-06 | International Computers Limited | Negative resistance element |
US4518930A (en) * | 1982-07-30 | 1985-05-21 | Rockwell International Corporation | Negative resistance circuit for VCO |
US6985035B1 (en) * | 1998-11-12 | 2006-01-10 | Broadcom Corporation | System and method for linearizing a CMOS differential pair |
US20070139112A1 (en) * | 2000-09-12 | 2007-06-21 | Bocock Ryan M | Method and apparatus for stabilizing rf power amplifiers |
US20060145762A1 (en) * | 2005-01-05 | 2006-07-06 | Broadcom Corporation | Gain boosting for tuned differential LC circuits |
US20080032661A1 (en) * | 2006-08-03 | 2008-02-07 | Adedayo Ojo | Circuit with Q-enhancement cell having programmable bias current slope |
WO2008027933A2 (en) * | 2006-08-31 | 2008-03-06 | Texas Instruments Incorporated | Low noise amplifier with embedded filter and related wireless communication unit |
Also Published As
Publication number | Publication date |
---|---|
EP2313971B1 (en) | 2018-12-19 |
CA2728901C (en) | 2014-02-04 |
JP5384630B2 (en) | 2014-01-08 |
US8098101B2 (en) | 2012-01-17 |
WO2010006079A3 (en) | 2010-03-04 |
CA2728901A1 (en) | 2010-01-14 |
US20100007424A1 (en) | 2010-01-14 |
BRPI0915575A2 (en) | 2018-02-06 |
CN102084589A (en) | 2011-06-01 |
JP2011527864A (en) | 2011-11-04 |
TW201008110A (en) | 2010-02-16 |
KR20110039333A (en) | 2011-04-15 |
EP2313971A2 (en) | 2011-04-27 |
CN102084589B (en) | 2013-11-20 |
KR101184243B1 (en) | 2012-09-21 |
RU2011104357A (en) | 2012-08-20 |
RU2490784C2 (en) | 2013-08-20 |
TWI442695B (en) | 2014-06-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CA2728901C (en) | Method of achieving high selectivity in receiver rf front-ends | |
US7221924B2 (en) | Wideband monolithic tunable high-Q notch filter for image rejection in RF application | |
EP1946442B1 (en) | Wideband circuits and methods | |
KR101237565B1 (en) | Amplifier with improved linearization | |
EP2557687A1 (en) | Low-noise amplifier, receiver, method and computer program | |
Zhang et al. | An interference-robust reconfigurable receiver with automatic frequency-calibrated LNA in 65-nm CMOS | |
Nediyara Suresh et al. | Multiple cascode flipped active inductor‐based tunable bandpass filter for fully integrated RF front‐end | |
US8538367B2 (en) | Buffer circuit with integrated loss canceling | |
Maundy et al. | On a class of cross coupled fully differential filters | |
Ma et al. | A 7.27 GHz ${\rm Q} $-Enhanced Low Noise Amplifier RFIC With 70 dB Image Rejection Ratio | |
Barth et al. | An image frequency rejection filter for SAW-less GPS receivers | |
Lee et al. | A 2.4-GHz CMOS tunable image-rejection low-noise amplifier with active inductor | |
Chang et al. | An inductorless active notch filter for RF image rejection | |
Leung et al. | A 3-V CMOS differential bandpass amplifier for GSM receivers | |
Leung et al. | A fourth-order CMOS bandpass amplifier with high linearity and high image rejection for GSM receivers | |
Chang et al. | A monolithic RF image-reject filter | |
Koirala et al. | A Compact Low Noise Amplifier with Integrated Notch Filter using CMOS Active Inductor for UWB Systems | |
Gee et al. | CMOS integrated LC RF bandpass filter with transformer-coupled Q-enhancement and optimized linearity | |
Weng et al. | A 2V CMOS low noise amplifier with tunable image filtering | |
Doğan | A highly linear wide-band tunable lna for military radio applications | |
Shatzman | An Electronically Reconfigurable Three Band Low-Noise Amplifier in 0.5 μm GaAs pHEMT Technology | |
Chen et al. | Process Variation Aware Wide Tuning Band Pass Filter for Steep Roll‐Off High Rejection | |
Chang et al. | A CMOS monolithic image-reject filter | |
Koirala et al. | A highly attenuative CMOS LNA at 5–6 GHz using negative GM circuit for UWB applications | |
Kassem et al. | Low voltage, low power CMOS Front-end for Bluetooth Applications |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200980126185.8 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 09790165 Country of ref document: EP Kind code of ref document: A2 |
|
ENP | Entry into the national phase |
Ref document number: 2728901 Country of ref document: CA |
|
WWE | Wipo information: entry into national phase |
Ref document number: 59/DELNP/2011 Country of ref document: IN |
|
ENP | Entry into the national phase |
Ref document number: 2011517579 Country of ref document: JP Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
ENP | Entry into the national phase |
Ref document number: 20117002905 Country of ref document: KR Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2011104357 Country of ref document: RU Ref document number: 2009790165 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: PI0915575 Country of ref document: BR Kind code of ref document: A2 Effective date: 20110107 |