WO2009110630A1 - Memory system - Google Patents

Memory system Download PDF

Info

Publication number
WO2009110630A1
WO2009110630A1 PCT/JP2009/054375 JP2009054375W WO2009110630A1 WO 2009110630 A1 WO2009110630 A1 WO 2009110630A1 JP 2009054375 W JP2009054375 W JP 2009054375W WO 2009110630 A1 WO2009110630 A1 WO 2009110630A1
Authority
WO
WIPO (PCT)
Prior art keywords
data
memory
area
control circuit
memory system
Prior art date
Application number
PCT/JP2009/054375
Other languages
French (fr)
Inventor
Yasushi Nagadomi
Daisaburo Takashima
Kosuke Hatsuda
Original Assignee
Kabushiki Kaisha Toshiba
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kabushiki Kaisha Toshiba filed Critical Kabushiki Kaisha Toshiba
Priority to US12/529,473 priority Critical patent/US20100161881A1/en
Priority to EP09709442.9A priority patent/EP2115594B1/en
Priority to CN2009800001425A priority patent/CN101681300B/en
Publication of WO2009110630A1 publication Critical patent/WO2009110630A1/en
Priority to US14/296,001 priority patent/US9075740B2/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1008Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
    • G06F11/1012Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices using codes or arrangements adapted for a specific type of error
    • G06F11/1016Error in accessing a memory location, i.e. addressing error
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/0223User address space allocation, e.g. contiguous or non contiguous base addressing
    • G06F12/023Free address space management
    • G06F12/0238Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory
    • G06F12/0246Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory in block erasable memory, e.g. flash memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/102External programming circuits, e.g. EPROM programmers; In-circuit programming or reprogramming; EPROM emulators
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/72Details relating to flash memory management
    • G06F2212/7203Temporary buffering, e.g. using volatile buffer or dedicated buffer blocks
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2212/00Indexing scheme relating to accessing, addressing or allocation within memory systems or architectures
    • G06F2212/72Details relating to flash memory management
    • G06F2212/7209Validity control, e.g. using flags, time stamps or sequence numbers

Definitions

  • This invention relates to a memory system using a flash-EEPROM nonvolatile memory, and more particularly to a memory system that uses a NAND flash memory having an ascending-order programming restriction and is used instead of a hard disk device, for example.
  • semiconductor memories are used in various devices, including main memory devices of large-scale computers, personal computers, home electrical appliances, mobile phones and the like.
  • flash-EEPROM nonvolatile memories represented by NAND-Flash memories. Since the flash-EEPROM nonvolatile memories are configured to maintain data even if the power source is turned off and have structures suitable for integration with high density, they are now used in various information devices such as mobile telephones and digital cameras. That is, the flash-EEPROM nonvolatile memories are widely used as storage media for digital cameras, digital video devices, portable personal computer and MP3 music devices, storage media for storing information items of images, moving pictures, sound, games in digital television receivers, or various memory cards (SD cards, MMC cards, MS cards, CF cards and the like) . Further, they are also widely used as memories (USB memories) that are compatible with USB as storage media of personal computers and memories of mobile telephones .
  • USB memories USB memories
  • the flash-EEPROM nonvolatile memories are mainly divided into NOR memories (NOR flash memories) and NAND memories (NAND flash memories) .
  • NOR flash memories NOR flash memories
  • NAND flash memories NAND flash memories
  • the NOR flash memory has a characteristic that the number of read/read operations is approximately IO ⁇ making it suitable for use as a storage medium of instruction codes in a mobile device. However, since the effective bandwidth of writing is small, it is not suitable for file recording.
  • the NAND flash memory has a read characteristic that the access time is approximately 25 ⁇ s, which is long, but it can be integrated with higher density in comparison with the NOR flash memory. Further, burst reading can be performed and the effective bandwidth is large.
  • the write characteristic the program time is 200 ⁇ s and the erase time is 1 ms, which are long.
  • the effective bandwidth becomes large.
  • the NAND flash memory can be integrated with high density so as to attain a large storage capacity, its use in place of a hard disk has recently been considered. However, there are some restrictions on usage.
  • data degradation occurs due to writing/erasing (programming/erasing)
  • the number of writable/erasable operations is approximately 10 ⁇ and is extremely small in comparison with that of other types of nonvolatile memory. Further, it is predicted that the number of writable/erasable operations will be further reduced with miniaturization in the future processing and multivalue-coding of cells. If the NAND flash memory is used as a memory card or USB memory, it takes a relatively long time to make approximately 10 ⁇ accesses, thus the NAND flash memory can be used in practice. However, if the NAND flash memory is mounted in a system and used instead of a hard disk, accesses of approximately 10 ⁇ times will occur in a relatively short period of time.
  • NAND flash memory a restriction of rewriting inhibition is imposed on the NAND flash memory. That is, programming of the NAND flash memory can be controlled only in the direction (the direction of data "1” ⁇ data "0": “0" writing) in which electrons are injected into the floating gate and erasing must be performed when electrons are extracted (the direction of data
  • the memory system is often configured by a volatile RAM for data cache and management information storage and a NAND flash memory for nonvolatile main storage.
  • a command flash cache command
  • a management log an updating portion of management information
  • a configuration is proposed in which a nonvolatile RAM (for example, FeRAM, MRAM or the like) for data cache and management information storage and a NAND flash memory are combined based on the large capacity of the nonvolatile RAM and the various restriction conditions of the NAND flash memory.
  • a problem relating to the management log as described before can be avoided by arranging management information that is frequently rewritten on the nonvolatile RAM.
  • it is necessary to grasp data that has been written that is, one of the pages that has been programmed in the block when the memory system is instantaneously turned off while data is being written into the NAND flash memory.
  • the potential of a bit line is sensed at the time of reading data from the memory cell, data of a selected memory cell is determined and the determined data is held in a data buffer. Then, whether or not all of the data buffers hold "0" data and whether or not all of the data buffers hold "1" data are both detected.
  • Jpn. Pat. Appln. KOKAI Publication No. 2004-310268 and Jpn. Pat. Appln. KOKAI Publication No. 2005-353171 propose a method for solving the problem by performing a process in the NAND flash memory.
  • This invention has been made to solve the conventional problems described above and an object of this invention is to provide a memory system capable of detecting the boundary between a data storage area (valid area of write data) and a data non-storage area (invalid area of write data) by detecting an erased page when data is stored in a flash-EEPROM nonvolatile memory.
  • a memory system comprising a flash-EEPROM nonvolatile memory having a plurality of memory cells that have floating gates and in which data items are electrically erasable and writable, a cache memory that temporarily stores data of the flash-EEPROM nonvolatile memory, a control circuit that controls the flash- EEPROM nonvolatile memory and the cache memory, and an interface circuit that communicates with a host, in which the control circuit functions to read data from a desired target area to-be-determined of the flash- EEPROM nonvolatile memory and detect an erased area to determine a written area/unwritten area by using as a determination condition whether or not a count number of data "0" of the read data has reached a preset criterion count number.
  • FIG. 1 is a block diagram of a memory system according to a first embodiment of the present invention.
  • FIG. 2 is a diagram showing one example of a flowchart of processing steps in the memory system of FIG. 1.
  • FIG. 3 is a diagram showing part of the configuration of the memory system of FIG. 1 and one example of a data processing operation.
  • FIG. 4 is a diagram showing one example of a flowchart of processing steps in a memory system of a second embodiment of the present invention.
  • FIG. 5 is a diagram showing one example of a flowchart of processing steps in a memory system of a third embodiment of the present invention.
  • FIG. 6 is a diagram showing part of the configuration of the memory system of the third embodiment and one example of a data processing operation.
  • FIG. 7 shows one example of a flowchart of processing steps in a memory system of a fourth embodiment of the present invention.
  • FIG. 8 shows part of the configuration of the memory system of the fourth embodiment and one example of a data processing operation.
  • FIG. 9 shows one example of a flowchart of processing steps in a memory system of a fifth embodiment of the present invention.
  • FIG. 10 shows part of the configuration of the memory system of the fifth embodiment and one example of a data processing operation.
  • FIG. 11 shows an example of the flash-EEPROM nonvolatile memory of the memory system. Best Mode for Carrying Out the Invention
  • FIG. 1 is a block diagram showing a memory system according to a first embodiment of the present invention.
  • FIG. 2 shows one example of a flowchart of processing steps in the memory system of FIG. 1.
  • FIG. 3 shows part of the configuration of the memory system of FIG. 1 and one example of a data processing operation.
  • a memory system 10 includes a flash-EEPROM (electrically erasable and programmable read only memory) nonvolatile memory (in this example, NAND flash memory) 11 having a plurality of memory cells each of which has a floating gate and in which data can be electrically erased and written, a cache memory (in this example, DRAM (dynamic random access memory) ) 13 that temporarily stores data of the NAND flash memory 11, a control circuit 17 (NAND memory controller 12, DRAM controller 14) that controls the above two types of memories, an MPU (micro processor unit) 15, and an interface circuit IF 16 that communicates with a host computer.
  • the NAND flash memory is integrated with high density and has a large capacity and the DRAM has a higher read/write speed in comparison with a flash memory and has a medium capacity.
  • the MPU 15 has a function of setting information (start address, the number of transfer pages) of a target area of the NAND flash memory 11 in which an erased page is to be detected and an erased page detection mode into the NAND memory controller 12.
  • the NAND memory controller 12 includes a control register 31, NAND-IF control module 32 and direct memory access controller (DMAC) 33.
  • the NAND-IF control module 32 includes a "0" data count module ("0" data counter) 34, a sequence control circuit (sequencer) 35 that controls the procedure of processing operations, and the like.
  • the NAND memory controller 12 has a function of determining a written/unwritten area of the NAND flash memory 11 by determining an erased area of the NAND flash memory 11. In this example, the NAND memory controller 12 has a function of counting the number of data items "0" for each page in the NAND memory controller 12 while sequentially reading data items from the start address of the target area of the NAND flash memory 11 to the DRAM 13.
  • the cache memory 13 either a volatile memory (such as a DRAM or SRAM) or nonvolatile memory (such as an FeRAM, MRAM, PRAM or RRAM) can be used.
  • the MPU 15 sets information (start address, the number of transfer pages) of a target area of the NAND flash memory 11 in which an erased page is to be detected and an erased page detection mode (Erase detection mode) into the NAND memory controller 12.
  • the NAND memory controller 12 sequentially reads data items from the NAND flash memory 11 starting from the start position of the target area (in an ascending order from the page address "0") and starts page transfer. Since a page reverse-order programming inhibition restriction is set in the NAND flash memory 11, the NAND memory controller 12 reads data items starting from the page address "0" in an ascending order in the same block, that is, sequentially reads data items from the respective addresses in an address order in which data is first read from the page address "0", then data is read from the page address "1", data is read from the page address "2" and the like.
  • the NAND memory controller 12 controls so that data is transferred from the NAND flash memory 11 to the DRAM 13 and the number of data items "0" for each page is counted in the NAND memory controller 12. At this time, if the target area is a written page, "0" data is generally mixed in with data itself read from the page. Therefore, when the number of data items "0" at the time of page transfer of data read from the NAND flash memory 11 is 0, it is regarded that the erased page is detected and the address thereof is stored in the control register 31 of the NAND memory controller 12.
  • the page reverse-order programming inhibition restriction is set in the NAND flash memory 11, an address at which an erased page is first detected is held, and even if a new erased page is detected in the following data transfer, the page address at which the new erased page is detected is prevented from being written over the page address at which the erased page is first detected.
  • the above detecting operation is continuously performed up to the final page.
  • the erased page detection result is notified to the MPU 15 by interruption or the like.
  • the MPU 15 acquires a page address of erased page detection from the control register 31, grasps the boundary of valid data and configures management information.
  • the above process can also be performed by the MPU 15 connected to the NAND flash memory 11. In this case, however, since the time required for comparison of data items becomes long and becomes an overhead for other processes, the function of the process is provided on the NAND memory controller 12 in this embodiment .
  • FIG. 4 shows one example of a flowchart of processing steps in a memory system of a second embodiment of the present invention.
  • the memory system adds a function of immediately interrupting transfer of erased page detection to the DRAM 13 and reading from the NAND flash memory 11 in a case where an erased page is detected in the same block when the number of data items "0" is counted while transferring data of a target area in which an erased page is to be detected to the DRAM 13 to a sequencer 35 (FIG. 3) .
  • Determination of validity/invalidity of write data can be made when an erased page is detected and since data after detection of the erased page is invalid data (erased data) , it is not necessary to transfer the data to the DRAM 13. With this function, the extra data transfer time can be omitted and a processing time required in the system can be shortened.
  • FIG. 5 shows one example of a flowchart of processing steps in a memory system of a third embodiment of the present invention.
  • FIG. 6 shows part of the configuration of the memory system of the third embodiment and one example of a data processing operation.
  • the count number of data "0" is set to a value not smaller than one as a determination condition when the number of data "0" is counted while transferring data of an area in which an erased page is to be detected to the DRAM 13.
  • ECC error correction
  • ECC error check and correction
  • a function of making a determination threshold value of the count number of data "0" variable is provided.
  • a setting register 62 that sets the count number of data "0” is provided in a control register 61 of the NAND memory controller 12 and determination is made by comparing the set value of the setting register 62 with the count value of the "0" data count module 34 that counts data "0".
  • an erased page can be detected for a memory containing a defective bit by setting the "0" count number set value in the setting register 62 by the MPU 15.
  • FIG. 7 shows one example of a flowchart of processing steps in a memory system of a fourth embodiment of the present invention.
  • FIG. 8 shows part of the configuration of the memory system of the fourth embodiment and one example of a data processing operation.
  • an ECC module 81 is provided in a NAND memory controller 12. Then, a function for selecting a creation polynomial containing data "0" as an ECC code to be added to data even if data items written in the NAND memory controller 12 are all "1" data and determining the page being erased by using an ECC correction result in addition to the count number of data "0" as an erased page detection condition (determination condition) is provided in a sequencer 35.
  • the erased page can be precisely detected by performing an erased page detection process in two stages of determination based on the count number obtained by counting the number of data "0" by using a "0" data count module 34 and determination of presence or not of an ECC error while transferring data read from a target area of the NAND flash memory 11 in which an erased page is to be detected to the DRAM 13.
  • FIG. 9 shows one example of a flowchart of processing steps in a memory system of a fifth embodiment of the present invention
  • FIG. 10 shows part of the configuration of the memory system of the fifth embodiment and one example of a data processing operation.
  • a function of adding an identification number to write data itself is provided.
  • a module (identification number checking module) 101 that checks an identification number is provided in a NAND memory controller 12 and an identification number containing a plurality of data items "0" is provided when data is written into a NAND flash memory 11. Since the data size of a log of management information is not limited, it is easy to add the identification number.
  • the data size of data from the host side is determined (for example, the minimum unit of ATA that is HDD IF is 512 B) , it is previously determined so as to write an identification number in the redundancy area of the NAND flash memory 11.
  • the erased page can be more precisely detected by adding a process of checking an identification number added to data at the write time and an identification number added to data at the read time when the read operation is performed for erase detection and determining the data as valid (written) data at the time of coincidence and as invalid (erased page) data at the time of non-coincidence to the detection condition of the fourth embodiment described before.
  • the method of writing the identification number in the write data itself as described above can be applied to not only the fourth embodiment but also the first to third embodiments.
  • a page reverse-order programming inhibition restriction is set in a NAND flash memory, it is considered that a page following after a page which is detected as an erased page is an erased page in the same block.
  • a function of determining an erased page based on the relation between plural pages is provided in a sequencer 35.
  • FIG. 11 shows an example of the flash-EEPROM nonvolatile memory 11 of the memory system described in each of the embodiments, which is formed of a NAND flash memory.
  • the flash-EEPROM nonvolatile memory 11 comprises a plurality of NAND cell units NU arranged in a matrix.
  • Each of the NAND cell units comprises a plurality of series-connected memory cell transistors MC (in this example, MCO to MC31) .
  • the NAND cell units NU arranged in the row direction constitute a memory block BLK as a minimum unit of data erase.
  • memory blocks BLKO to BLKn are arranged in the row direction.
  • Each of the memory cell transistors MC has a floating gate electrode formed on a semiconductor substrate via a tunnel insulating film, and a control gate electrode laminated on the floating gate electrode via an inter-gate insulating film.
  • each NAND cell unit NU is connected to a corresponding bit line BL via a selection gate transistor STl, and the other end thereof is connected to a common source line CELSRC via a selection gate transistor ST2.
  • the control gate electrodes of the memory cell transistors MC of the same row extend in the memory cell row direction and are connected in common to constitute a word line WL (in this example, WLO to WL31) .
  • the control gate electrodes of the selection gate transistors STl of the NAND cell units NU in the same block BLK extend in the memory cell row direction and are connected in common to constitute a selection gate line SGD.
  • control gate electrodes of the selection gate transistors ST2 of the NAND cell units NU in the same block BLK extend in the memory cell row direction and are connected in common to constitute a selection gate line SGS.
  • the word lines WL, the selection gate lines SGD and the selection gate lines SGS are driven in accordance with address inputs supplied from the NAND memory controller 12.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Quality & Reliability (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Read Only Memory (AREA)
  • Memory System (AREA)
  • Memory System Of A Hierarchy Structure (AREA)

Abstract

A memory system (10) is disclosed, which comprises a flash-EEPROM nonvolatile memory (11) having a plurality of memory cells that have floating gates and in which data items are electrically erasable and writable, a cache memory (13) that temporarily stores data of the flash-EEPROM nonvolatile memory (11), a control circuit (12, 14) that controls the flash-EEPROM nonvolatile memory (11) and the cache memory (13), and an interface circuit (16) that communicates with a host, in which the control circuit functions to read data from a desired target area to-be-determined of the flash-EEPROM nonvolatile memory and detect an erased area to determine a written area/unwritten area by using as a determination condition whether or not a count number of data '0' of the read data has reached a preset criterion count number.

Description

D E S C R I P T I O N
MEMORY SYSTEM
Technical Field
This invention relates to a memory system using a flash-EEPROM nonvolatile memory, and more particularly to a memory system that uses a NAND flash memory having an ascending-order programming restriction and is used instead of a hard disk device, for example.
Background Art
At present, semiconductor memories are used in various devices, including main memory devices of large-scale computers, personal computers, home electrical appliances, mobile phones and the like.
Memories that are now dominantly used in the market are flash-EEPROM nonvolatile memories, represented by NAND-Flash memories. Since the flash-EEPROM nonvolatile memories are configured to maintain data even if the power source is turned off and have structures suitable for integration with high density, they are now used in various information devices such as mobile telephones and digital cameras. That is, the flash-EEPROM nonvolatile memories are widely used as storage media for digital cameras, digital video devices, portable personal computer and MP3 music devices, storage media for storing information items of images, moving pictures, sound, games in digital television receivers, or various memory cards (SD cards, MMC cards, MS cards, CF cards and the like) . Further, they are also widely used as memories (USB memories) that are compatible with USB as storage media of personal computers and memories of mobile telephones .
The flash-EEPROM nonvolatile memories are mainly divided into NOR memories (NOR flash memories) and NAND memories (NAND flash memories) . The NOR flash memory has a characteristic that the number of read/read operations is approximately IO^^ making it suitable for use as a storage medium of instruction codes in a mobile device. However, since the effective bandwidth of writing is small, it is not suitable for file recording.
On the other hand, the NAND flash memory has a read characteristic that the access time is approximately 25 μs, which is long, but it can be integrated with higher density in comparison with the NOR flash memory. Further, burst reading can be performed and the effective bandwidth is large. In the write characteristic, the program time is 200 μs and the erase time is 1 ms, which are long. However, since the number of bits that can be simultaneously programmed or erased is large, write data can be taken in by a burst operation and a large number of bits can be simultaneously programmed in units of pages, the effective bandwidth becomes large.
Since the NAND flash memory can be integrated with high density so as to attain a large storage capacity, its use in place of a hard disk has recently been considered. However, there are some restrictions on usage. First, since data degradation occurs due to writing/erasing (programming/erasing) , there are restrictions on the number of writable/erasable operations. That is, in the program operation of the NAND flash memory, electrons are injected into the floating gate by applying a high voltage to the gate of a memory cell transistor with respect to the substrate. If the above operations are repeatedly performed, an oxide film around the floating gate of the memory cell transistor is degraded and data is destroyed. In the NAND flash memory now used, the number of writable/erasable operations is approximately 10^ and is extremely small in comparison with that of other types of nonvolatile memory. Further, it is predicted that the number of writable/erasable operations will be further reduced with miniaturization in the future processing and multivalue-coding of cells. If the NAND flash memory is used as a memory card or USB memory, it takes a relatively long time to make approximately 10^ accesses, thus the NAND flash memory can be used in practice. However, if the NAND flash memory is mounted in a system and used instead of a hard disk, accesses of approximately 10^ times will occur in a relatively short period of time.
Further, a restriction of rewriting inhibition is imposed on the NAND flash memory. That is, programming of the NAND flash memory can be controlled only in the direction (the direction of data "1" → data "0": "0" writing) in which electrons are injected into the floating gate and erasing must be performed when electrons are extracted (the direction of data
"0" → data "1": "1" writing) . At this time, generally, programming is performed in page units but erasing can be performed only in block units, comprised of several pages. Therefore, when data of a programmed page is changed, it is necessary to temporarily save the entire amount of data in a block containing the page of the data to be changed into another area, erase the data and then perform the program operation again. In practice, since the number of rewritable/erasable operations is restricted, the program/erase operations are prevented from being excessively performed by writing a to-be-rewritten page into another erased area and managing the same by using a logical-physical conversion table. As a further restriction condition of the NAND flash memory, page reverse-order programming is inhibited in the NAND flash memory. For example, there is a restriction that programming must be performed in an ascending order from the page address "0" when programming is performed in a block.
When a memory system using the above NAND flash memory is configured, particularly, when a memory- system used instead of a hard disk is configured, at present, the memory system is often configured by a volatile RAM for data cache and management information storage and a NAND flash memory for nonvolatile main storage. With the above configuration, since a command (flash cache command) for saving data of the volatile memory area into the nonvolatile memory area is frequently issued from the host side as a countermeasure against instantaneous turn-off of the memory system, it resultantly becomes necessary to add an updating portion of management information (that is hereinafter referred as a management log) into the NAND flash memory.
In the above memory system, it is necessary to extract the newest information from the management log written into the NAND flash memory and reconstruct management information each time the power source is turned on. At this time, it is necessary to grasp the boundary of a storage area of the management log in the memory area indicating a portion of the memory area to which the storage area of the management log extends in the memory area, that is, the range of a valid information storage area.
Further, recently, a configuration is proposed in which a nonvolatile RAM (for example, FeRAM, MRAM or the like) for data cache and management information storage and a NAND flash memory are combined based on the large capacity of the nonvolatile RAM and the various restriction conditions of the NAND flash memory. With this configuration, a problem relating to the management log as described before can be avoided by arranging management information that is frequently rewritten on the nonvolatile RAM. However, it is necessary to grasp data that has been written, that is, one of the pages that has been programmed in the block when the memory system is instantaneously turned off while data is being written into the NAND flash memory.
In "Semiconductor Device containing Flash Memory, Control Method of Flash Memory and Programming thereof", Jpn. Pat. Appln. KOKAI Publication No. 2004- 310268, it is disclosed that storage of newest data having a given data length is additionally provided in a block of the flash memory erase unit. As a concrete example, storage data is searched for while addresses are changed in units of words from the start address of the block to the end address when data rewriting is performed in each erase block unit, and if the searched data items are all set at the logical level "1", which indicates the erase state, newest data items are sequentially written from the start address. On the other hand, when the searched data is set in the non- erase state, newest data is written from an address value if a derived address value derived by adding a preset numerical value to the address value is smaller than the end address value. On the other hand, if the derived address value derived by addition is larger than the end address value, data of the block is erased and newest data is .written from the start address. Further, in "Semiconductor Memory Device and Blank Page Searching Method thereof", Publication No. 2005- 353171, a method for detecting a blank page in which the entire page is set in a data initial state (erased state) at high speed without reading data in the page in units of bytes is disclosed. As a concrete example, the potential of a bit line is sensed at the time of reading data from the memory cell, data of a selected memory cell is determined and the determined data is held in a data buffer. Then, whether or not all of the data buffers hold "0" data and whether or not all of the data buffers hold "1" data are both detected.
Jpn. Pat. Appln. KOKAI Publication No. 2004-310268 and Jpn. Pat. Appln. KOKAI Publication No. 2005-353171 propose a method for solving the problem by performing a process in the NAND flash memory.
Disclosure of Invention This invention has been made to solve the conventional problems described above and an object of this invention is to provide a memory system capable of detecting the boundary between a data storage area (valid area of write data) and a data non-storage area (invalid area of write data) by detecting an erased page when data is stored in a flash-EEPROM nonvolatile memory.
According to one aspect of this invention, there is provided a memory system comprising a flash-EEPROM nonvolatile memory having a plurality of memory cells that have floating gates and in which data items are electrically erasable and writable, a cache memory that temporarily stores data of the flash-EEPROM nonvolatile memory, a control circuit that controls the flash- EEPROM nonvolatile memory and the cache memory, and an interface circuit that communicates with a host, in which the control circuit functions to read data from a desired target area to-be-determined of the flash- EEPROM nonvolatile memory and detect an erased area to determine a written area/unwritten area by using as a determination condition whether or not a count number of data "0" of the read data has reached a preset criterion count number. Brief Description of Drawings
FIG. 1 is a block diagram of a memory system according to a first embodiment of the present invention.
FIG. 2 is a diagram showing one example of a flowchart of processing steps in the memory system of FIG. 1. FIG. 3 is a diagram showing part of the configuration of the memory system of FIG. 1 and one example of a data processing operation.
FIG. 4 is a diagram showing one example of a flowchart of processing steps in a memory system of a second embodiment of the present invention.
FIG. 5 is a diagram showing one example of a flowchart of processing steps in a memory system of a third embodiment of the present invention.
FIG. 6 is a diagram showing part of the configuration of the memory system of the third embodiment and one example of a data processing operation.
FIG. 7 shows one example of a flowchart of processing steps in a memory system of a fourth embodiment of the present invention.
FIG. 8 shows part of the configuration of the memory system of the fourth embodiment and one example of a data processing operation.
FIG. 9 shows one example of a flowchart of processing steps in a memory system of a fifth embodiment of the present invention.
FIG. 10 shows part of the configuration of the memory system of the fifth embodiment and one example of a data processing operation.
FIG. 11 shows an example of the flash-EEPROM nonvolatile memory of the memory system. Best Mode for Carrying Out the Invention
There will now be described embodiments of the present invention with reference to the drawings. In the description, common reference symbols are attached to common portions throughout the drawings. <First Embodiment>
FIG. 1 is a block diagram showing a memory system according to a first embodiment of the present invention. FIG. 2 shows one example of a flowchart of processing steps in the memory system of FIG. 1. FIG. 3 shows part of the configuration of the memory system of FIG. 1 and one example of a data processing operation.
As shown in FIG. 1, a memory system 10 includes a flash-EEPROM (electrically erasable and programmable read only memory) nonvolatile memory (in this example, NAND flash memory) 11 having a plurality of memory cells each of which has a floating gate and in which data can be electrically erased and written, a cache memory (in this example, DRAM (dynamic random access memory) ) 13 that temporarily stores data of the NAND flash memory 11, a control circuit 17 (NAND memory controller 12, DRAM controller 14) that controls the above two types of memories, an MPU (micro processor unit) 15, and an interface circuit IF 16 that communicates with a host computer. The NAND flash memory is integrated with high density and has a large capacity and the DRAM has a higher read/write speed in comparison with a flash memory and has a medium capacity.
The MPU 15 has a function of setting information (start address, the number of transfer pages) of a target area of the NAND flash memory 11 in which an erased page is to be detected and an erased page detection mode into the NAND memory controller 12.
As shown in FIG. 3, the NAND memory controller 12 includes a control register 31, NAND-IF control module 32 and direct memory access controller (DMAC) 33. The NAND-IF control module 32 includes a "0" data count module ("0" data counter) 34, a sequence control circuit (sequencer) 35 that controls the procedure of processing operations, and the like. The NAND memory controller 12 has a function of determining a written/unwritten area of the NAND flash memory 11 by determining an erased area of the NAND flash memory 11. In this example, the NAND memory controller 12 has a function of counting the number of data items "0" for each page in the NAND memory controller 12 while sequentially reading data items from the start address of the target area of the NAND flash memory 11 to the DRAM 13.
As the cache memory 13, either a volatile memory (such as a DRAM or SRAM) or nonvolatile memory (such as an FeRAM, MRAM, PRAM or RRAM) can be used. In the process of the memory system of FIG. 1, first, the MPU 15 sets information (start address, the number of transfer pages) of a target area of the NAND flash memory 11 in which an erased page is to be detected and an erased page detection mode (Erase detection mode) into the NAND memory controller 12.
Thus, the NAND memory controller 12 sequentially reads data items from the NAND flash memory 11 starting from the start position of the target area (in an ascending order from the page address "0") and starts page transfer. Since a page reverse-order programming inhibition restriction is set in the NAND flash memory 11, the NAND memory controller 12 reads data items starting from the page address "0" in an ascending order in the same block, that is, sequentially reads data items from the respective addresses in an address order in which data is first read from the page address "0", then data is read from the page address "1", data is read from the page address "2" and the like. In this example, the NAND memory controller 12 controls so that data is transferred from the NAND flash memory 11 to the DRAM 13 and the number of data items "0" for each page is counted in the NAND memory controller 12. At this time, if the target area is a written page, "0" data is generally mixed in with data itself read from the page. Therefore, when the number of data items "0" at the time of page transfer of data read from the NAND flash memory 11 is 0, it is regarded that the erased page is detected and the address thereof is stored in the control register 31 of the NAND memory controller 12. In this case, if it is detected that a page of a certain address is an erased page, it can be determined that pages of the addresses after the above address are erased pages based on the page reverse-order programming inhibition restriction. That is, the boundary between validity and invalidity of write data can be determined. In other words, since the data items stored in each page in the erased state are all "1" data items, data is read from an area in which the validity/invalidity of data is to be determined by the NAND memory controller 12, data "0" is counted for each unit area (one page) in the NAND memory controller 12, and it is determined that the unit area is an erased page if the count number is 0. At this time, since the page reverse-order programming inhibition restriction is set in the NAND flash memory 11, an address at which an erased page is first detected is held, and even if a new erased page is detected in the following data transfer, the page address at which the new erased page is detected is prevented from being written over the page address at which the erased page is first detected. The above detecting operation is continuously performed up to the final page. Then, the erased page detection result is notified to the MPU 15 by interruption or the like. As a result, the MPU 15 acquires a page address of erased page detection from the control register 31, grasps the boundary of valid data and configures management information.
In this embodiment, when in the erased page detection mode, it is assumed that data read from the NAND flash memory 11 is transferred to the DRAM 13. However, since there are some cases in which it is desired to detect only an erased page address without requiring data transfer, it is desirable to additionally provide a mode option indicating whether read data is transferred to the DRAM 13 or not.
The above process can also be performed by the MPU 15 connected to the NAND flash memory 11. In this case, however, since the time required for comparison of data items becomes long and becomes an overhead for other processes, the function of the process is provided on the NAND memory controller 12 in this embodiment .
<Second Embodiment> FIG. 4 shows one example of a flowchart of processing steps in a memory system of a second embodiment of the present invention. In comparison with the memory system of the first embodiment described before, the memory system adds a function of immediately interrupting transfer of erased page detection to the DRAM 13 and reading from the NAND flash memory 11 in a case where an erased page is detected in the same block when the number of data items "0" is counted while transferring data of a target area in which an erased page is to be detected to the DRAM 13 to a sequencer 35 (FIG. 3) . Determination of validity/invalidity of write data can be made when an erased page is detected and since data after detection of the erased page is invalid data (erased data) , it is not necessary to transfer the data to the DRAM 13. With this function, the extra data transfer time can be omitted and a processing time required in the system can be shortened. <Third Embodiment>
FIG. 5 shows one example of a flowchart of processing steps in a memory system of a third embodiment of the present invention. FIG. 6 shows part of the configuration of the memory system of the third embodiment and one example of a data processing operation.
In the memory system of the first or second embodiment, the count number of data "0" is set to a value not smaller than one as a determination condition when the number of data "0" is counted while transferring data of an area in which an erased page is to be detected to the DRAM 13. In a NAND flash memory, it is common practice to use an error correction (ECC: error check and correction) circuit to take a countermeasure against aging deterioration of data and deterioration of cells accompanied by an increase in the number of writings during the operation. In this case, the data of a portion of each erased page may be set to "0" data even if the erase process is performed. Therefore, in the memory system of the third embodiment, a function of making a determination threshold value of the count number of data "0" variable is provided. As one example of means for realizing the above function, as shown in FIG. 6, a setting register 62 that sets the count number of data "0" is provided in a control register 61 of the NAND memory controller 12 and determination is made by comparing the set value of the setting register 62 with the count value of the "0" data count module 34 that counts data "0".
Thus, if the number of defective bits is previously known, an erased page can be detected for a memory containing a defective bit by setting the "0" count number set value in the setting register 62 by the MPU 15.
<Fourth Embodiment>
FIG. 7 shows one example of a flowchart of processing steps in a memory system of a fourth embodiment of the present invention. FIG. 8 shows part of the configuration of the memory system of the fourth embodiment and one example of a data processing operation.
In the memory system the first to third embodiments, only the count number of data "0" is used as the erased page detection condition. On the other hand, recently, it is absolutely required to add an ECC code to data at the time of usage of a NAND flash memory. Further, in the NAND flash memory, a redundancy area used to store ECC codes is provided in one page. Since an ECC code is added to data written in the NAND flash memory and no ECC code is added in an erased page, an ECC error naturally occurs.
Therefore, as shown in FIG. 8, in the memory system of the fourth embodiment, an ECC module 81 is provided in a NAND memory controller 12. Then, a function for selecting a creation polynomial containing data "0" as an ECC code to be added to data even if data items written in the NAND memory controller 12 are all "1" data and determining the page being erased by using an ECC correction result in addition to the count number of data "0" as an erased page detection condition (determination condition) is provided in a sequencer 35.
Then, even in a structure in which an ECC code is added to data in view of the use of the NAND flash memory, the erased page can be precisely detected by performing an erased page detection process in two stages of determination based on the count number obtained by counting the number of data "0" by using a "0" data count module 34 and determination of presence or not of an ECC error while transferring data read from a target area of the NAND flash memory 11 in which an erased page is to be detected to the DRAM 13. <Fifth Embodiment>
FIG. 9 shows one example of a flowchart of processing steps in a memory system of a fifth embodiment of the present invention and FIG. 10 shows part of the configuration of the memory system of the fifth embodiment and one example of a data processing operation.
In comparison with the memory system of the fourth embodiment, in the memory system of the fifth embodiment, a function of adding an identification number to write data itself is provided. As one example of a means for realizing the function, as shown in FIG. 10, a module (identification number checking module) 101 that checks an identification number is provided in a NAND memory controller 12 and an identification number containing a plurality of data items "0" is provided when data is written into a NAND flash memory 11. Since the data size of a log of management information is not limited, it is easy to add the identification number. On the other hand, if the data size of data from the host side is determined (for example, the minimum unit of ATA that is HDD IF is 512 B) , it is previously determined so as to write an identification number in the redundancy area of the NAND flash memory 11.
Thus, the erased page can be more precisely detected by adding a process of checking an identification number added to data at the write time and an identification number added to data at the read time when the read operation is performed for erase detection and determining the data as valid (written) data at the time of coincidence and as invalid (erased page) data at the time of non-coincidence to the detection condition of the fourth embodiment described before.
The method of writing the identification number in the write data itself as described above can be applied to not only the fourth embodiment but also the first to third embodiments.
<Sixth Embodiment>
Since a page reverse-order programming inhibition restriction is set in a NAND flash memory, it is considered that a page following after a page which is detected as an erased page is an erased page in the same block. In the memory system of each of the above embodiments described before, whether a page is an erased page or not is independently determined in the page unit, but in the sixth embodiment, a function of determining an erased page based on the relation between plural pages is provided in a sequencer 35.
For example, after an erased page is detected in the detection condition of the first to fifth embodiments, and if the next two pages are successively detected as erased pages (that is, three successive pages are erased pages) , it is determined that the detected page is an erased page. In this case, a design is made to set the number of successive pages ("3" in the above example) used as a detection reference by use of a controller. However, even when successive pages are set to plural pages and if an erased page is detected in the remaining one page in the block, a process of ignoring the number of successive pages as the detection condition is performed. FIG. 11 shows an example of the flash-EEPROM nonvolatile memory 11 of the memory system described in each of the embodiments, which is formed of a NAND flash memory. The flash-EEPROM nonvolatile memory 11 comprises a plurality of NAND cell units NU arranged in a matrix. Each of the NAND cell units comprises a plurality of series-connected memory cell transistors MC (in this example, MCO to MC31) . The NAND cell units NU arranged in the row direction constitute a memory block BLK as a minimum unit of data erase. In this example, memory blocks BLKO to BLKn are arranged in the row direction. Each of the memory cell transistors MC has a floating gate electrode formed on a semiconductor substrate via a tunnel insulating film, and a control gate electrode laminated on the floating gate electrode via an inter-gate insulating film.
One end of each NAND cell unit NU is connected to a corresponding bit line BL via a selection gate transistor STl, and the other end thereof is connected to a common source line CELSRC via a selection gate transistor ST2. The control gate electrodes of the memory cell transistors MC of the same row extend in the memory cell row direction and are connected in common to constitute a word line WL (in this example, WLO to WL31) . The control gate electrodes of the selection gate transistors STl of the NAND cell units NU in the same block BLK extend in the memory cell row direction and are connected in common to constitute a selection gate line SGD. Similarly, the control gate electrodes of the selection gate transistors ST2 of the NAND cell units NU in the same block BLK extend in the memory cell row direction and are connected in common to constitute a selection gate line SGS. The word lines WL, the selection gate lines SGD and the selection gate lines SGS are driven in accordance with address inputs supplied from the NAND memory controller 12.
Industrial Applicability
It is effective to apply the disclosed memory system to a NAND flash memory that is restricted by various restriction conditions since it is possible to detect the boundary between the data storage area and the data non-storage area (the boundary between the valid area and invalid area of write data) by detecting an erased page when data is stored in the flash-EEPROM nonvolatile memory that can be formed with a large capacity.

Claims

C L A I M S
1. A memory system comprising a flash-EEPROM nonvolatile memory having a plurality of memory cells that have floating gates and in which data items are electrically erasable and writable, a cache memory that temporarily stores data of the flash-EEPROM nonvolatile memory, a control circuit that controls the flash- EEPROM nonvolatile memory and the cache memory, and an interface circuit that communicates with a host, in which the control circuit functions to read data from a desired target area to-be-determined of the flash- EEPROM nonvolatile memory and detect an erased area to determine a written area/unwritten area by using as a determination condition whether or not a count number of data "0" of the read data has reached a preset criterion count number.
2. The memory system according to claim 1, wherein the control circuit further has a function of using an identification number added to data to be written into the flash-EEPROM memory as the determination condition.
3. The memory system according to claim 1, wherein the control circuit has a function of transferring read data from the target area to the cache memory.
4. The memory system according to claim 1, wherein the control circuit has a function of variably changing the preset criterion count number of data "0".
5. The memory system according to claim 4, wherein the control circuit further has a function of using an identification number added to data to be written into the flash-EEPROM memory as the determination condition.
6. The memory system according to claim 4, wherein the control circuit includes a setting register functioning as means for variably changing the criterion count number of data "0", and a "0" data count module that counts the count number of data "0" of the read data and functions to compare the criterion count number set by the setting register with the count number of data "0" counted by the "0" data count module to detect an erased area and determine the written area/unwritten area.
7. The memory system according to claim 1, wherein the target area is an individual memory block of the flash-EEPROM nonvolatile memory and the control circuit reads data for each unit area of the memory block that is the target area, determines whether the unit area from which data is read is an erased area according to the determination condition to determine a written area/unwritten area.
8. The memory system according to claim 7, wherein one unit of the memory block is a page unit and the data is read in an ascending order of page addresses from individual pages of one memory block.
9. The memory system according to claim 8, wherein the control circuit determines whether a page from which data is read is an erased page according to the determination condition to determine a written area/unwritten area while transferring data read from the individual pages to the cache memory.
10. The memory system according to claim 9, wherein the control circuit interrupts transfer of read data to the cache memory and reading of data from the flash-EEPROM nonvolatile memory when it is determined that the page of the read data is an erased area.
11. The memory system according to claim 10, wherein the control circuit further has a function of using a successive number of erased pages as the determination condition.
12. The memory system according to claim 10, wherein the control circuit further has a function of using an identification number added to data to be written into the flash-EEPROM memory as the determination condition.
13. The memory system according to claim 1, wherein the control circuit further has a function of using an error correction result based on an ECC system with respect to write data of the flash-EEPROM nonvolatile memory as the determination condition.
14. The memory system according to claim 13, wherein the control circuit further has a function of using an identification number added to data to be written into the flash-EEPROM memory as the determination condition.
PCT/JP2009/054375 2008-03-07 2009-03-03 Memory system WO2009110630A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US12/529,473 US20100161881A1 (en) 2008-03-07 2009-03-03 Memory system
EP09709442.9A EP2115594B1 (en) 2008-03-07 2009-03-03 Memory system
CN2009800001425A CN101681300B (en) 2008-03-07 2009-03-03 Memory system
US14/296,001 US9075740B2 (en) 2008-03-07 2014-06-04 Memory system

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2008-058549 2008-03-07
JP2008058549A JP4729062B2 (en) 2008-03-07 2008-03-07 Memory system

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US12/529,473 A-371-Of-International US20100161881A1 (en) 2008-03-07 2009-03-03 Memory system
US14/296,001 Division US9075740B2 (en) 2008-03-07 2014-06-04 Memory system

Publications (1)

Publication Number Publication Date
WO2009110630A1 true WO2009110630A1 (en) 2009-09-11

Family

ID=41056177

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2009/054375 WO2009110630A1 (en) 2008-03-07 2009-03-03 Memory system

Country Status (7)

Country Link
US (2) US20100161881A1 (en)
EP (1) EP2115594B1 (en)
JP (1) JP4729062B2 (en)
KR (1) KR101122485B1 (en)
CN (1) CN101681300B (en)
TW (1) TW201005526A (en)
WO (1) WO2009110630A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011110307A1 (en) * 2010-03-10 2011-09-15 Giesecke & Devrient Gmbh Protection against access violation during the execution of an operating sequence in a portable data carrier
US20220107936A1 (en) * 2012-03-02 2022-04-07 Pure Storage, Inc. Migrating Slices in a Storage Network

Families Citing this family (166)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102004701B (en) * 2009-08-28 2013-01-09 炬才微电子(深圳)有限公司 Method and device for distributing secondary memory
JP5404798B2 (en) 2009-09-21 2014-02-05 株式会社東芝 Virtual storage management device and storage management device
US8443167B1 (en) 2009-12-16 2013-05-14 Western Digital Technologies, Inc. Data storage device employing a run-length mapping table and a single address mapping table
US8194340B1 (en) 2010-03-18 2012-06-05 Western Digital Technologies, Inc. Disk drive framing write data with in-line mapping data during write operations
JP5631750B2 (en) * 2010-03-19 2014-11-26 株式会社東芝 Compound memory
US8856438B1 (en) 2011-12-09 2014-10-07 Western Digital Technologies, Inc. Disk drive with reduced-size translation table
US8699185B1 (en) 2012-12-10 2014-04-15 Western Digital Technologies, Inc. Disk drive defining guard bands to support zone sequentiality when butterfly writing shingled data tracks
US8693133B1 (en) 2010-03-22 2014-04-08 Western Digital Technologies, Inc. Systems and methods for improving sequential data rate performance using sorted data zones for butterfly format
US8687306B1 (en) 2010-03-22 2014-04-01 Western Digital Technologies, Inc. Systems and methods for improving sequential data rate performance using sorted data zones
US9330715B1 (en) 2010-03-22 2016-05-03 Western Digital Technologies, Inc. Mapping of shingled magnetic recording media
US9043533B1 (en) * 2010-06-29 2015-05-26 Emc Corporation Sizing volatile memory cache based on flash-based cache usage
US11614893B2 (en) 2010-09-15 2023-03-28 Pure Storage, Inc. Optimizing storage device access based on latency
US12008266B2 (en) 2010-09-15 2024-06-11 Pure Storage, Inc. Efficient read by reconstruction
JP2012128643A (en) 2010-12-15 2012-07-05 Toshiba Corp Memory system
US8683113B2 (en) * 2011-02-04 2014-03-25 Western Digital Technologies, Inc. Concurrently searching multiple devices of a non-volatile semiconductor memory
US8793429B1 (en) 2011-06-03 2014-07-29 Western Digital Technologies, Inc. Solid-state drive with reduced power up time
KR101948645B1 (en) * 2011-07-11 2019-02-18 삼성전자 주식회사 Method and apparatus for controlling contents using graphic object
US8589640B2 (en) 2011-10-14 2013-11-19 Pure Storage, Inc. Method for maintaining multiple fingerprint tables in a deduplicating storage system
US9213493B1 (en) 2011-12-16 2015-12-15 Western Digital Technologies, Inc. Sorted serpentine mapping for storage drives
JP2013196718A (en) * 2012-03-16 2013-09-30 Toshiba Corp Semiconductor storage device
CN103514110B (en) * 2012-06-20 2016-08-24 华为技术有限公司 The buffer memory management method of non-volatile memory device and device
US9064579B2 (en) * 2012-07-16 2015-06-23 Kabushiki Kaisha Toshiba Semiconductor memory apparatus, data transmission device, and recording method
US20140108705A1 (en) * 2012-10-12 2014-04-17 Sandisk Technologies Inc. Use of High Endurance Non-Volatile Memory for Read Acceleration
KR20160083926A (en) * 2013-11-07 2016-07-12 넷리스트 인코포레이티드 Hybrid memory module and system and method of operating the same
US8850108B1 (en) 2014-06-04 2014-09-30 Pure Storage, Inc. Storage cluster
US10574754B1 (en) 2014-06-04 2020-02-25 Pure Storage, Inc. Multi-chassis array with multi-level load balancing
US11960371B2 (en) 2014-06-04 2024-04-16 Pure Storage, Inc. Message persistence in a zoned system
US11399063B2 (en) 2014-06-04 2022-07-26 Pure Storage, Inc. Network authentication for a storage system
US9213485B1 (en) 2014-06-04 2015-12-15 Pure Storage, Inc. Storage system architecture
US9003144B1 (en) 2014-06-04 2015-04-07 Pure Storage, Inc. Mechanism for persisting messages in a storage system
US9218244B1 (en) 2014-06-04 2015-12-22 Pure Storage, Inc. Rebuilding data across storage nodes
US11068363B1 (en) 2014-06-04 2021-07-20 Pure Storage, Inc. Proactively rebuilding data in a storage cluster
US9836234B2 (en) 2014-06-04 2017-12-05 Pure Storage, Inc. Storage cluster
US9367243B1 (en) 2014-06-04 2016-06-14 Pure Storage, Inc. Scalable non-uniform storage sizes
US11652884B2 (en) 2014-06-04 2023-05-16 Pure Storage, Inc. Customized hash algorithms
US8868825B1 (en) 2014-07-02 2014-10-21 Pure Storage, Inc. Nonrepeating identifiers in an address space of a non-volatile solid-state storage
US11886308B2 (en) 2014-07-02 2024-01-30 Pure Storage, Inc. Dual class of service for unified file and object messaging
US11604598B2 (en) 2014-07-02 2023-03-14 Pure Storage, Inc. Storage cluster with zoned drives
US10114757B2 (en) 2014-07-02 2018-10-30 Pure Storage, Inc. Nonrepeating identifiers in an address space of a non-volatile solid-state storage
US9021297B1 (en) 2014-07-02 2015-04-28 Pure Storage, Inc. Redundant, fault-tolerant, distributed remote procedure call cache in a storage system
US9836245B2 (en) 2014-07-02 2017-12-05 Pure Storage, Inc. Non-volatile RAM and flash memory in a non-volatile solid-state storage
US9811677B2 (en) 2014-07-03 2017-11-07 Pure Storage, Inc. Secure data replication in a storage grid
US8874836B1 (en) 2014-07-03 2014-10-28 Pure Storage, Inc. Scheduling policy for queues in a non-volatile solid-state storage
US9747229B1 (en) 2014-07-03 2017-08-29 Pure Storage, Inc. Self-describing data format for DMA in a non-volatile solid-state storage
US10853311B1 (en) 2014-07-03 2020-12-01 Pure Storage, Inc. Administration through files in a storage system
US8953269B1 (en) 2014-07-18 2015-02-10 Western Digital Technologies, Inc. Management of data objects in a data object zone
US9875055B1 (en) 2014-08-04 2018-01-23 Western Digital Technologies, Inc. Check-pointing of metadata
US9558069B2 (en) 2014-08-07 2017-01-31 Pure Storage, Inc. Failure mapping in a storage array
US10983859B2 (en) 2014-08-07 2021-04-20 Pure Storage, Inc. Adjustable error correction based on memory health in a storage unit
US9766972B2 (en) 2014-08-07 2017-09-19 Pure Storage, Inc. Masking defective bits in a storage array
US9483346B2 (en) 2014-08-07 2016-11-01 Pure Storage, Inc. Data rebuild on feedback from a queue in a non-volatile solid-state storage
US9495255B2 (en) 2014-08-07 2016-11-15 Pure Storage, Inc. Error recovery in a storage cluster
US9082512B1 (en) 2014-08-07 2015-07-14 Pure Storage, Inc. Die-level monitoring in a storage cluster
US10079711B1 (en) 2014-08-20 2018-09-18 Pure Storage, Inc. Virtual file server with preserved MAC address
US9948615B1 (en) 2015-03-16 2018-04-17 Pure Storage, Inc. Increased storage unit encryption based on loss of trust
US11294893B2 (en) 2015-03-20 2022-04-05 Pure Storage, Inc. Aggregation of queries
US9940234B2 (en) 2015-03-26 2018-04-10 Pure Storage, Inc. Aggressive data deduplication using lazy garbage collection
US10082985B2 (en) 2015-03-27 2018-09-25 Pure Storage, Inc. Data striping across storage nodes that are assigned to multiple logical arrays
US10178169B2 (en) 2015-04-09 2019-01-08 Pure Storage, Inc. Point to point based backend communication layer for storage processing
US9672125B2 (en) 2015-04-10 2017-06-06 Pure Storage, Inc. Ability to partition an array into two or more logical arrays with independently running software
US10140149B1 (en) 2015-05-19 2018-11-27 Pure Storage, Inc. Transactional commits with hardware assists in remote memory
US9817576B2 (en) 2015-05-27 2017-11-14 Pure Storage, Inc. Parallel update to NVRAM
US10846275B2 (en) 2015-06-26 2020-11-24 Pure Storage, Inc. Key management in a storage device
US10983732B2 (en) 2015-07-13 2021-04-20 Pure Storage, Inc. Method and system for accessing a file
US11232079B2 (en) 2015-07-16 2022-01-25 Pure Storage, Inc. Efficient distribution of large directories
US10108355B2 (en) 2015-09-01 2018-10-23 Pure Storage, Inc. Erase block state detection
US11341136B2 (en) 2015-09-04 2022-05-24 Pure Storage, Inc. Dynamically resizable structures for approximate membership queries
KR102312404B1 (en) * 2015-09-07 2021-10-13 에스케이하이닉스 주식회사 Storage device and operating method thereof
US10762069B2 (en) 2015-09-30 2020-09-01 Pure Storage, Inc. Mechanism for a system where data and metadata are located closely together
US9768953B2 (en) 2015-09-30 2017-09-19 Pure Storage, Inc. Resharing of a split secret
US10853266B2 (en) 2015-09-30 2020-12-01 Pure Storage, Inc. Hardware assisted data lookup methods
US9843453B2 (en) 2015-10-23 2017-12-12 Pure Storage, Inc. Authorizing I/O commands with I/O tokens
FR3044818B1 (en) 2015-12-02 2018-03-30 Stmicroelectronics (Rousset) Sas METHOD FOR MANAGING A DEFECTIVE LINE OF THE MEMORY PLAN OF A NON-VOLATILE MEMORY AND CORRESPONDING MEMORY DEVICE
US10007457B2 (en) 2015-12-22 2018-06-26 Pure Storage, Inc. Distributed transactions with token-associated execution
US10261690B1 (en) 2016-05-03 2019-04-16 Pure Storage, Inc. Systems and methods for operating a storage system
US11861188B2 (en) 2016-07-19 2024-01-02 Pure Storage, Inc. System having modular accelerators
US10768819B2 (en) 2016-07-22 2020-09-08 Pure Storage, Inc. Hardware support for non-disruptive upgrades
US9672905B1 (en) 2016-07-22 2017-06-06 Pure Storage, Inc. Optimize data protection layouts based on distributed flash wear leveling
US11449232B1 (en) 2016-07-22 2022-09-20 Pure Storage, Inc. Optimal scheduling of flash operations
US11080155B2 (en) 2016-07-24 2021-08-03 Pure Storage, Inc. Identifying error types among flash memory
US10216420B1 (en) 2016-07-24 2019-02-26 Pure Storage, Inc. Calibration of flash channels in SSD
US11604690B2 (en) 2016-07-24 2023-03-14 Pure Storage, Inc. Online failure span determination
US10203903B2 (en) 2016-07-26 2019-02-12 Pure Storage, Inc. Geometry based, space aware shelf/writegroup evacuation
US11797212B2 (en) 2016-07-26 2023-10-24 Pure Storage, Inc. Data migration for zoned drives
US10366004B2 (en) 2016-07-26 2019-07-30 Pure Storage, Inc. Storage system with elective garbage collection to reduce flash contention
US11734169B2 (en) 2016-07-26 2023-08-22 Pure Storage, Inc. Optimizing spool and memory space management
US11886334B2 (en) 2016-07-26 2024-01-30 Pure Storage, Inc. Optimizing spool and memory space management
US11422719B2 (en) 2016-09-15 2022-08-23 Pure Storage, Inc. Distributed file deletion and truncation
US10756816B1 (en) 2016-10-04 2020-08-25 Pure Storage, Inc. Optimized fibre channel and non-volatile memory express access
US9747039B1 (en) 2016-10-04 2017-08-29 Pure Storage, Inc. Reservations over multiple paths on NVMe over fabrics
US10481798B2 (en) 2016-10-28 2019-11-19 Pure Storage, Inc. Efficient flash management for multiple controllers
US11550481B2 (en) 2016-12-19 2023-01-10 Pure Storage, Inc. Efficiently writing data in a zoned drive storage system
US11307998B2 (en) 2017-01-09 2022-04-19 Pure Storage, Inc. Storage efficiency of encrypted host system data
US9747158B1 (en) 2017-01-13 2017-08-29 Pure Storage, Inc. Intelligent refresh of 3D NAND
US11955187B2 (en) 2017-01-13 2024-04-09 Pure Storage, Inc. Refresh of differing capacity NAND
US10979223B2 (en) 2017-01-31 2021-04-13 Pure Storage, Inc. Separate encryption for a solid-state drive
US10528488B1 (en) 2017-03-30 2020-01-07 Pure Storage, Inc. Efficient name coding
US11016667B1 (en) 2017-04-05 2021-05-25 Pure Storage, Inc. Efficient mapping for LUNs in storage memory with holes in address space
US10944671B2 (en) 2017-04-27 2021-03-09 Pure Storage, Inc. Efficient data forwarding in a networked device
US10141050B1 (en) 2017-04-27 2018-11-27 Pure Storage, Inc. Page writes for triple level cell flash memory
US10516645B1 (en) 2017-04-27 2019-12-24 Pure Storage, Inc. Address resolution broadcasting in a networked device
US11467913B1 (en) 2017-06-07 2022-10-11 Pure Storage, Inc. Snapshots with crash consistency in a storage system
US11947814B2 (en) 2017-06-11 2024-04-02 Pure Storage, Inc. Optimizing resiliency group formation stability
US11138103B1 (en) 2017-06-11 2021-10-05 Pure Storage, Inc. Resiliency groups
US11782625B2 (en) 2017-06-11 2023-10-10 Pure Storage, Inc. Heterogeneity supportive resiliency groups
US10425473B1 (en) 2017-07-03 2019-09-24 Pure Storage, Inc. Stateful connection reset in a storage cluster with a stateless load balancer
US10402266B1 (en) 2017-07-31 2019-09-03 Pure Storage, Inc. Redundant array of independent disks in a direct-mapped flash storage system
US10877827B2 (en) 2017-09-15 2020-12-29 Pure Storage, Inc. Read voltage optimization
US10210926B1 (en) 2017-09-15 2019-02-19 Pure Storage, Inc. Tracking of optimum read voltage thresholds in nand flash devices
US10496330B1 (en) 2017-10-31 2019-12-03 Pure Storage, Inc. Using flash storage devices with different sized erase blocks
US10884919B2 (en) 2017-10-31 2021-01-05 Pure Storage, Inc. Memory management in a storage system
US11024390B1 (en) 2017-10-31 2021-06-01 Pure Storage, Inc. Overlapping RAID groups
US10545687B1 (en) 2017-10-31 2020-01-28 Pure Storage, Inc. Data rebuild when changing erase block sizes during drive replacement
US10515701B1 (en) 2017-10-31 2019-12-24 Pure Storage, Inc. Overlapping raid groups
US10860475B1 (en) 2017-11-17 2020-12-08 Pure Storage, Inc. Hybrid flash translation layer
US10990566B1 (en) 2017-11-20 2021-04-27 Pure Storage, Inc. Persistent file locks in a storage system
US10929053B2 (en) 2017-12-08 2021-02-23 Pure Storage, Inc. Safe destructive actions on drives
US10719265B1 (en) 2017-12-08 2020-07-21 Pure Storage, Inc. Centralized, quorum-aware handling of device reservation requests in a storage system
US10929031B2 (en) 2017-12-21 2021-02-23 Pure Storage, Inc. Maximizing data reduction in a partially encrypted volume
US10467527B1 (en) 2018-01-31 2019-11-05 Pure Storage, Inc. Method and apparatus for artificial intelligence acceleration
US10733053B1 (en) 2018-01-31 2020-08-04 Pure Storage, Inc. Disaster recovery for high-bandwidth distributed archives
US10976948B1 (en) 2018-01-31 2021-04-13 Pure Storage, Inc. Cluster expansion mechanism
US11036596B1 (en) 2018-02-18 2021-06-15 Pure Storage, Inc. System for delaying acknowledgements on open NAND locations until durability has been confirmed
US11494109B1 (en) 2018-02-22 2022-11-08 Pure Storage, Inc. Erase block trimming for heterogenous flash memory storage devices
US12001688B2 (en) 2019-04-29 2024-06-04 Pure Storage, Inc. Utilizing data views to optimize secure data access in a storage system
US11995336B2 (en) 2018-04-25 2024-05-28 Pure Storage, Inc. Bucket views
US10931450B1 (en) 2018-04-27 2021-02-23 Pure Storage, Inc. Distributed, lock-free 2-phase commit of secret shares using multiple stateless controllers
US10853146B1 (en) 2018-04-27 2020-12-01 Pure Storage, Inc. Efficient data forwarding in a networked device
US11385792B2 (en) 2018-04-27 2022-07-12 Pure Storage, Inc. High availability controller pair transitioning
US11436023B2 (en) 2018-05-31 2022-09-06 Pure Storage, Inc. Mechanism for updating host file system and flash translation layer based on underlying NAND technology
JP7030636B2 (en) 2018-07-12 2022-03-07 キオクシア株式会社 Memory system and its control method
US11438279B2 (en) 2018-07-23 2022-09-06 Pure Storage, Inc. Non-disruptive conversion of a clustered service from single-chassis to multi-chassis
US11354058B2 (en) 2018-09-06 2022-06-07 Pure Storage, Inc. Local relocation of data stored at a storage device of a storage system
US11520514B2 (en) 2018-09-06 2022-12-06 Pure Storage, Inc. Optimized relocation of data based on data characteristics
US11500570B2 (en) 2018-09-06 2022-11-15 Pure Storage, Inc. Efficient relocation of data utilizing different programming modes
US11868309B2 (en) 2018-09-06 2024-01-09 Pure Storage, Inc. Queue management for data relocation
US10454498B1 (en) 2018-10-18 2019-10-22 Pure Storage, Inc. Fully pipelined hardware engine design for fast and efficient inline lossless data compression
US10976947B2 (en) 2018-10-26 2021-04-13 Pure Storage, Inc. Dynamically selecting segment heights in a heterogeneous RAID group
US11334254B2 (en) 2019-03-29 2022-05-17 Pure Storage, Inc. Reliability based flash page sizing
US11775189B2 (en) 2019-04-03 2023-10-03 Pure Storage, Inc. Segment level heterogeneity
US11099986B2 (en) 2019-04-12 2021-08-24 Pure Storage, Inc. Efficient transfer of memory contents
US11714572B2 (en) 2019-06-19 2023-08-01 Pure Storage, Inc. Optimized data resiliency in a modular storage system
US11281394B2 (en) 2019-06-24 2022-03-22 Pure Storage, Inc. Replication across partitioning schemes in a distributed storage system
US11893126B2 (en) 2019-10-14 2024-02-06 Pure Storage, Inc. Data deletion for a multi-tenant environment
CN110797076B (en) * 2019-10-16 2021-09-14 中国科学院微电子研究所 NAND Flash time sequence testing method
CN111078136B (en) * 2019-10-22 2023-05-05 力高(山东)新能源技术股份有限公司 Method for preventing flash life reduction caused by BMS dynamic data storage
US11847331B2 (en) 2019-12-12 2023-12-19 Pure Storage, Inc. Budgeting open blocks of a storage unit based on power loss prevention
US12001684B2 (en) 2019-12-12 2024-06-04 Pure Storage, Inc. Optimizing dynamic power loss protection adjustment in a storage system
US11416144B2 (en) 2019-12-12 2022-08-16 Pure Storage, Inc. Dynamic use of segment or zone power loss protection in a flash device
US11704192B2 (en) 2019-12-12 2023-07-18 Pure Storage, Inc. Budgeting open blocks based on power loss protection
US11188432B2 (en) 2020-02-28 2021-11-30 Pure Storage, Inc. Data resiliency by partially deallocating data blocks of a storage device
US11507297B2 (en) 2020-04-15 2022-11-22 Pure Storage, Inc. Efficient management of optimal read levels for flash storage systems
US11256587B2 (en) 2020-04-17 2022-02-22 Pure Storage, Inc. Intelligent access to a storage device
US11416338B2 (en) 2020-04-24 2022-08-16 Pure Storage, Inc. Resiliency scheme to enhance storage performance
US11474986B2 (en) 2020-04-24 2022-10-18 Pure Storage, Inc. Utilizing machine learning to streamline telemetry processing of storage media
US11768763B2 (en) 2020-07-08 2023-09-26 Pure Storage, Inc. Flash secure erase
US11513974B2 (en) 2020-09-08 2022-11-29 Pure Storage, Inc. Using nonce to control erasure of data blocks of a multi-controller storage system
US11681448B2 (en) 2020-09-08 2023-06-20 Pure Storage, Inc. Multiple device IDs in a multi-fabric module storage system
US11487455B2 (en) 2020-12-17 2022-11-01 Pure Storage, Inc. Dynamic block allocation to optimize storage system performance
US11847324B2 (en) 2020-12-31 2023-12-19 Pure Storage, Inc. Optimizing resiliency groups for data regions of a storage system
US11614880B2 (en) 2020-12-31 2023-03-28 Pure Storage, Inc. Storage system with selectable write paths
US11630593B2 (en) 2021-03-12 2023-04-18 Pure Storage, Inc. Inline flash memory qualification in a storage system
US11507597B2 (en) 2021-03-31 2022-11-22 Pure Storage, Inc. Data replication to meet a recovery point objective
CN113099286B (en) * 2021-03-31 2023-10-31 深圳创维-Rgb电子有限公司 Unified program recommendation method and system based on EPG
US11832410B2 (en) 2021-09-14 2023-11-28 Pure Storage, Inc. Mechanical energy absorbing bracket apparatus
US11994723B2 (en) 2021-12-30 2024-05-28 Pure Storage, Inc. Ribbon cable alignment apparatus

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0714392A (en) * 1993-06-14 1995-01-17 Toshiba Corp Nonvolatile semiconductor memory and semiconductor disk device using the same
JP2001092723A (en) * 1999-09-21 2001-04-06 Hitachi Ltd Ecc control circuit and memory system having the same
JP2001125834A (en) * 1999-10-27 2001-05-11 Fujitsu Ltd Memory access method and device
JP2004234545A (en) * 2003-01-31 2004-08-19 Toshiba Corp Control circuit and memory controller
JP2006114042A (en) * 2004-10-12 2006-04-27 Samsung Electronics Co Ltd Nonvolatile memory device and its high-speed programming method
JP2007172259A (en) * 2005-12-21 2007-07-05 Nec Electronics Corp Flash memory, memory control circuit, microcomputer and memory control method
JP2008009874A (en) * 2006-06-30 2008-01-17 Tdk Corp Memory controller, flash memory system equipped with memory controller, and method for controlling flash memory

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB9903490D0 (en) * 1999-02-17 1999-04-07 Memory Corp Plc Memory system
JP2004310268A (en) 2003-04-03 2004-11-04 Nec Micro Systems Ltd Semiconductor device with built-in flash memory, control method for flash memory, and program for the method
US7363411B2 (en) 2003-10-06 2008-04-22 Intel Corporation Efficient system management synchronization and memory allocation
US7173863B2 (en) 2004-03-08 2007-02-06 Sandisk Corporation Flash controller cache architecture
JP2005353171A (en) 2004-06-10 2005-12-22 Toshiba Corp Semiconductor memory device and its blank page retrieval method
KR100643287B1 (en) * 2004-11-19 2006-11-10 삼성전자주식회사 Data processing device and method for flash memory
US20060181949A1 (en) * 2004-12-31 2006-08-17 Kini M V Operating system-independent memory power management
JP4768504B2 (en) * 2006-04-28 2011-09-07 株式会社東芝 Storage device using nonvolatile flash memory
JP5317689B2 (en) 2008-12-27 2013-10-16 株式会社東芝 Memory system

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0714392A (en) * 1993-06-14 1995-01-17 Toshiba Corp Nonvolatile semiconductor memory and semiconductor disk device using the same
JP2001092723A (en) * 1999-09-21 2001-04-06 Hitachi Ltd Ecc control circuit and memory system having the same
JP2001125834A (en) * 1999-10-27 2001-05-11 Fujitsu Ltd Memory access method and device
JP2004234545A (en) * 2003-01-31 2004-08-19 Toshiba Corp Control circuit and memory controller
JP2006114042A (en) * 2004-10-12 2006-04-27 Samsung Electronics Co Ltd Nonvolatile memory device and its high-speed programming method
JP2007172259A (en) * 2005-12-21 2007-07-05 Nec Electronics Corp Flash memory, memory control circuit, microcomputer and memory control method
JP2008009874A (en) * 2006-06-30 2008-01-17 Tdk Corp Memory controller, flash memory system equipped with memory controller, and method for controlling flash memory

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP2115594A4 *

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011110307A1 (en) * 2010-03-10 2011-09-15 Giesecke & Devrient Gmbh Protection against access violation during the execution of an operating sequence in a portable data carrier
CN102792310A (en) * 2010-03-10 2012-11-21 德国捷德有限公司 Protection against access violation during the execution of an operating sequence in a portable data carrier
US9589157B2 (en) 2010-03-10 2017-03-07 Giesecke & Devrient Gmbh Protection against access violation during the execution of an operating sequence in a portable data carrier
US20220107936A1 (en) * 2012-03-02 2022-04-07 Pure Storage, Inc. Migrating Slices in a Storage Network
US11934380B2 (en) * 2012-03-02 2024-03-19 Pure Storage, Inc. Migrating slices in a storage network

Also Published As

Publication number Publication date
EP2115594B1 (en) 2013-04-24
CN101681300B (en) 2012-09-26
EP2115594A4 (en) 2011-11-02
KR101122485B1 (en) 2012-03-02
CN101681300A (en) 2010-03-24
US20140289588A1 (en) 2014-09-25
KR20090117934A (en) 2009-11-16
JP2009217391A (en) 2009-09-24
EP2115594A1 (en) 2009-11-11
US20100161881A1 (en) 2010-06-24
US9075740B2 (en) 2015-07-07
TW201005526A (en) 2010-02-01
JP4729062B2 (en) 2011-07-20

Similar Documents

Publication Publication Date Title
US9075740B2 (en) Memory system
US8621266B2 (en) Nonvolatile memory system and related method of performing erase refresh operation
JP5185156B2 (en) Memory controller and semiconductor memory device
US8351288B2 (en) Flash storage device and data protection method thereof
US20170060425A1 (en) Memory system and method of controlling nonvolatile memory
US10503433B2 (en) Memory management method, memory control circuit unit and memory storage device
US11461171B2 (en) Memory system and method of operating the same
US9778862B2 (en) Data storing method for preventing data losing during flush operation, memory control circuit unit and memory storage apparatus
US10809943B2 (en) Data processing method for improving utilization rate and program time after sudden power off event and associated data storage device
CN112860194B (en) Memory control method, memory storage device and memory control circuit unit
US20160300617A1 (en) Memory device and associated erase method
US11614886B2 (en) Memory system and operating method thereof
US11467903B2 (en) Memory system and operating method thereof
US11474726B2 (en) Memory system, memory controller, and operation method thereof
US11294596B2 (en) Memory controller and operating method thereof
US20090300272A1 (en) Method for increasing reliability of data accessing for a multi-level cell type non-volatile memory
CN112783435A (en) Storage device and method of operating storage device
JP2009266125A (en) Memory system
JP2005292925A (en) Memory controller, flash memory system, and control method for flash memory
US11404137B1 (en) Memory system and operating method of memory system
JP4068594B2 (en) Flash memory controller, flash memory system, and flash memory control method
US11704050B2 (en) Memory system for determining a memory area in which a journal is stored according to a number of free memory blocks
US20120311243A1 (en) Method for increasing reliability of data accessing for a multi-level cell type non-volatile memory
KR20110019227A (en) Non-volatile memory device having wear-leveling function and memory system thereof
JP4332108B2 (en) Memory controller, flash memory system, and flash memory control method

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200980000142.5

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 2009709442

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 1020097018120

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 12529473

Country of ref document: US

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 09709442

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE