WO2006078232A1 - Hardware-efficient searcher architecture for cdma cellular receivers - Google Patents
Hardware-efficient searcher architecture for cdma cellular receivers Download PDFInfo
- Publication number
- WO2006078232A1 WO2006078232A1 PCT/US2005/000763 US2005000763W WO2006078232A1 WO 2006078232 A1 WO2006078232 A1 WO 2006078232A1 US 2005000763 W US2005000763 W US 2005000763W WO 2006078232 A1 WO2006078232 A1 WO 2006078232A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- scrambling code
- chip
- multipath signal
- delayed samples
- searcher
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/69—Spread spectrum techniques
- H04B1/707—Spread spectrum techniques using direct sequence modulation
- H04B1/7073—Synchronisation aspects
- H04B1/7075—Synchronisation aspects with code phase acquisition
- H04B1/70757—Synchronisation aspects with code phase acquisition with increased resolution, i.e. higher than half a chip
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/69—Spread spectrum techniques
- H04B1/707—Spread spectrum techniques using direct sequence modulation
- H04B1/7073—Synchronisation aspects
- H04B1/7075—Synchronisation aspects with code phase acquisition
- H04B1/708—Parallel implementation
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B2201/00—Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
- H04B2201/69—Orthogonal indexing scheme relating to spread spectrum techniques in general
- H04B2201/707—Orthogonal indexing scheme relating to spread spectrum techniques in general relating to direct sequence modulation
- H04B2201/70707—Efficiency-related aspects
Definitions
- CDMA Code Division Multiple Access
- 2G second-generation
- 3G third-generation
- CDMA is a form of multiplexing that allows numerous signals (channels) to occupy a single physical transmission channel, thereby optimizing bandwidth. These signals, are transmitted using the same frequency band and are differentiated by transmitting each signal using a different spreading code.
- the spreading codes are orthogonal to each other. This property enables separate signals to be transmitted simultaneously from a transmitter (e.g., a base station) since a CDMA receiver can distinguish between these signals by correlating each received signal against a given spreading code. In a similar fashion, scrambling codes are used to distinguish between different base stations.
- the searcher generates a profile, which is a vector of the correlation output at different time delays. This profile is examined to determine the delays of the multipath signal at which various paths are located. This information can be passed to a rake receiver portion of the CDMA receiver.
- a rake receiver uses several baseband correlators, referred to as fingers, to individually process several paths of a multipath signal in accordance with the determined delays. In any case, the individual outputs of the rake receiver are combined to achieve improved communications reliability and performance.
- a searcher typically is one of the largest blocks in a CDMA receiver, and is inefficient with respect to hardware design and power consumption.
- a conventional searcher utilizes hardware-implemented linear feedback shift registers (LFSRs) to generate different offsets of the scrambling code, ⁇ n particular, an LFSR generates a portion of the scrambling code dynamically, or "on the fly", with a new scrambling code chip value being generated for each chip in the dwell time.
- LFSRs linear feedback shift registers
- the CDMA receiver requires one finger to extract each path. Accordingly, one LFSR is needed for each individual finger since each finger operates at a different phase/delay of the scrambling code.
- an apparatus comprises a receiver for receiving a multipath signal and a searcher that stores delayed samples of the received multipath signal, wherein the searcher is operative on the delayed samples of the received multipath signal for identifying one or more paths of the received multipath signal.
- the searcher comprises a shift register for storing sub-chip samples of a received multipath signal, a number of descramblers, a memory for storing a scrambling code and an integrator.
- Fig. 2 further illustrates scrambling code generator 135 of Fig. 1 in accordance with the principles of the invention
- FIG. 4 to 6 further illustrate the operation of searcher 125 of Fig. 3:
- Fig. 7 is a flow chart illustrating a method of operation for a searcher in accordance with yet another embodiment of the present invention.
- Filtered signals are provided to a tapped delay line 115.
- the latter receives samples of a received multipath signal and provides different delayed versions therof.
- Outputs of the tapped delay line 1 15, called taps feed samples to the cell search system 120, the searcher 125, and each of the fingers 130A-130N.
- the tapped delay line 1 15 can be sub- chip in terms of resolution. Each tap provides samples for a different delayed version of a received multipath signal.
- the signal provided to the cell search system 120 includes timing information. More particularly, the signal includes a composite Synchronization Channel (SCH) and a Common Pilot Channel (CPICH).
- the cell search system 120 determines timing information using the provided signal. More particularly, the cell search system 120 performs operations such as slot synchronization, frame synchronization, and scrambling code determination.
- a scrambling code generator 135 provides scrambling codes needed by the searcher 125 and the fingers 130A-13ON.
- the scrambling code generator 135 can be a memory, in which the scrambling code determined by the cell search system 120 can be stored.
- the scrambling code is typically the length of a radio frame.
- the scrambling code covers a radio frame (38,400 chips) and comprises 38,400 chip values.
- each scrambling code chip value includes an in-phase (I) and quadrature (Q) component.
- the scrambling code memory is chip based and stores a complete period of a scrambling code (e.g., a UMTS frame spans 38,400 chips).
- the amount of memory required to store the scrambling code value is equal to: (38400 x 2) bits. This is further illustrated in Fig. 2, which shows an illustrative scrambling code generator 135.
- the latter comprises 38,400 memory locations 131 , each memory location storing I and Q values of the scrambling code value.
- a simple index, or pointer provides the requir-ed offset into the scrambling code value to provide that portion of the scrambling code needed by a respective finger.
- index 133 points to a particular portion of the scrambling code chip value for use by, e.g., searcher 125. As such, if a different scrambling code chip value is required, the index value for. that finger is simply changed — thus pointing to a different scrambling code chip value.
- sample shifter 210 spans 12 chips. As samples are provided from the sample shifter 210 to the various descramblers 215A-215D, additional samples are loaded from the pre-store O register 205 to the sample shifter 210.
- the sample shifter 210 can be loaded with 4 or more samples during each correlation operation (described below). In one embodiment, the sample shifter 210 can be loaded with 8 samples, corresponding to a resolution of one chip. [0032]
- the sample shifter 210 is clocked with a 32x clock and sends four samples per clock cycle to the descramblers 215A-215D, with one sample being sent to each 5 descrambler. This is further illustrated in Figs. 4 and 5. Turning first to the top portion of Fig.
- this portion shows a time axis 251 , which illustrates that searcher 125 performs a number of correlation operations, K, over a "dwell time", each correlation operation corresponding to. e.g., one chip interval.
- values for the dwell time may be programmable. Since in this example, a correlation operation happens to occur during a chip 0 interval, illustrative values for K are 128. 256, or 512 chips.
- a particular correlation operation during a chip interval is shown in the context of time axis 252 in the lower portion of Fig. 4. During each chip interval, searcher 125 performs a "correlation operation" on the 96 samples from sample shifter 210.
- searcher 125 is clocked at 32x the chip rate. As such there are thirty-two clocks during each chip interval. In this example, twenty- 5 four of these clocks are illustratively used for performing correlations (portion 253) and the remaining eight of these clocks are illustratively used for "housekeeping" functions, e.g.. load, shift operations, etc. (portions 254). Thus, at each of the correlation clocks, four samples at a time are provided to respective descramblers 215A. 215B. 215C and 215D. This results in searcher 125 performing 96 (24 x 4) correlations every chip of the dwell.
- any of the clock values described herein are merely illustrative and, as such, the inventive concept is not so limited.
- the distribution between "housekeeping" functions and correlation clocks can vary (e.g., "housekeeping can occur at the end of a chip); "housekeeping" functions may be performed in parallel and/or the sample shifter can be clocked at rates other than 32 clocks per chip.
- each descrambler 215 reads the current value of the scrambling code that is used for processing the samples stored in sample shifter 230. For example, in one embodiment, the same scrambling code and offset is used during a particular correlation operation. The offset of the scrambling code is updated for subsequent correlation operations until the dwell time is reached. In any case, the scrambling code value is read from the scrambling code generator 135 (described above). As shown in Fig. 2, rather than incorporating one linear feedback shift register to generate a unique scrambling code for each descrambler dynamically, each descrambler 215A-215D reads the scrambling code from a single source, the memory of scrambling code generator 135.
- Each descrambler 215 multiplies its input sample by the scrambling code value obtained from the scrambling code generator 135. This is further illustrated in Fig. 5 with regard to the samples from sample shifter 210.
- sample shifter 210 stores 96 sample values.
- sample shifter 210 provides values stored in registers 1 , 2, 3 and 4 to the respective descramblers.
- the value stored in register 1 is provided to descrambler 215A
- the value stored in register 2 is provided to descrambler 215B, etc.
- the value stored in register 1 is denoted as "(A)".
- the contents of the sample shifter are shifted down by eight samples (thus the values stored in registers 89 through 96 are replaced by the values previously stored in registers 81 through 88) - and a new set of eight samples are loaded into registers 1 through 8. This is further illustrated in Fig. 5. where the previously stored sample value "(A)" has been shifted down to register 9 of sample shifter 210 and new values are loaded in registers 1 through 8 from-pre-store register 205.
- each of -the descramblers 215A-215D is implemented without a multiplier. Contrary to conventional searchers which store "+1” or “-1” values of the scrambling code, the -present invention stores "0” or "1” scrambling code values within the memory of scrambling code generator 135. That is, a scrambling code value of "+]” can be stored as “1", while a scrambling code value of "-]” can be stored as "0". It should be appreciated, however, that "+1” can be made to correspond with "0” and “-1” with “1” as may be desired.
- each descrambler 215A-215D performs a complex (i.e. real and imaginary) descramble using simplified logic that flips the sign of the input sample as needed. For example, in the case where a scrambling code value of "+1" is -stored in the memory of scrambling code generator 135 as "1" and a value of "-1" is stored as "0", multiplication by "+1” can be performed by passing the sample to the output unchanged. Multiplication by "-1” can be performed by inverting the sign of the sample.
- This aspect of the searcher 125 and the scrambling code generator 135 allows the descramblers 215A-215D to be implemented without multipliers, which tend to be costly in terms of hardware area and power consumption.
- the first four register values of result shifter 225 are summed with the output values of each of the respective descramblers. This is represented in Fig. 6 by the first grouping of four arrows (281). For example, if descrambler 215 A provides the correlation output value "(Y)" this is summed with the illustrative register value of zero
- each register of results shifter 225 ⁇ accumulates or integrates values over a time period, e.g., a dwell.
- the dwell is not complete, the 8 samples stored in the pre-store register 205 are shifted into the sample shifter 210 for the next correlation operation and the process continues. If the dwell is complete, mux 230, which can be controlled via external hardware or software, reads the results from the result shifter 225 via address signal 229. In particular. O signal 229 selects a particular one of the 96 register values of results shifter 226 (226-1 through 226-96) for application to other portions of apparatus 100 via signal 231. [0040] Since searcher 125 operates at thirty two clocks per chip interval and utilizes twenty four of these clocks to perform correlations four samples at a time. 96 parallel correlation computations can be performed within the duration of a single chip.
- the searcher 125 continues performing groups of 96 correlations until the programmed -dwell time is reached, at which point the results of the result shifter 225 are read out via mux 230. 5
- the searcher 125 has been described with reference to specific chip resolutions, operating frequencies, and number of components, the present invention is not so limited. For example, any of a variety of chip resolutions and operating frequencies can be used so long as suitable adjustments are made with respect to the searcher 125 architecture, as a whole, so that the searcher 125 operates substantially as described herein.
- specific values have been specified with respect to the number of adders, descramblers. and register capacities, such values can be scaled or changed according to the architecture implemented or desired.
- step 305 a span of chip samples representing different points in time of a received multipath signal are stored.
- the span of chip samples covers twelve chips, with 8 samples per chip.
- step 310 a correlation operation is performed for the span of stored chip samples over a period of time using k samples at a time.
- the period of time is a chip interval and four samples are correlated at a time. Results of each of the correlations are accumulated with previous correlation results..
- step 315 a determination is made as to whether the programmed or established dwell time has been completed. If not, the method continues with step 320 wherein the stored chip samples are shifted such that new samples are loaded therein. Correlation then continues in step 310. However, if the dwell time is complete, then, in step 325, the receiver analyzes the results as is known in the art for identifying various paths of the received multipath signal.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Mobile Radio Communication Systems (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Noise Elimination (AREA)
- Circuits Of Receivers In General (AREA)
Abstract
Description
Claims
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2005/000763 WO2006078232A1 (en) | 2005-01-14 | 2005-01-14 | Hardware-efficient searcher architecture for cdma cellular receivers |
EP05705430A EP1836775A1 (en) | 2005-01-14 | 2005-01-14 | Hardware-efficient searcher architecture for cdma cellular receivers |
CN2005800467268A CN101103548B (en) | 2005-01-14 | 2005-01-14 | Cdma cellular receiver and receiving method |
JP2007551231A JP4790728B2 (en) | 2005-01-14 | 2005-01-14 | Apparatus and method in a cellular receiver |
US11/792,885 US7903722B2 (en) | 2005-01-14 | 2005-01-14 | Hardware-efficient searcher architecture for code division multiple access (CDMA) cellular receivers |
BRPI0519844-5A BRPI0519844A2 (en) | 2005-01-14 | 2005-01-14 | apparatus and method for use in a receiver |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/US2005/000763 WO2006078232A1 (en) | 2005-01-14 | 2005-01-14 | Hardware-efficient searcher architecture for cdma cellular receivers |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006078232A1 true WO2006078232A1 (en) | 2006-07-27 |
Family
ID=34960224
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2005/000763 WO2006078232A1 (en) | 2005-01-14 | 2005-01-14 | Hardware-efficient searcher architecture for cdma cellular receivers |
Country Status (6)
Country | Link |
---|---|
US (1) | US7903722B2 (en) |
EP (1) | EP1836775A1 (en) |
JP (1) | JP4790728B2 (en) |
CN (1) | CN101103548B (en) |
BR (1) | BRPI0519844A2 (en) |
WO (1) | WO2006078232A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101257323B (en) * | 2008-04-19 | 2011-11-16 | 桂林电子科技大学 | Method for separating multiple radial and multiple address interference in detecting pulse ultra-broad band signal |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4612864B2 (en) * | 2005-05-19 | 2011-01-12 | キヤノン株式会社 | Communication device, reception method, codec, decoder, communication module, communication unit, and decoding method in the device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1109323A2 (en) * | 1999-12-14 | 2001-06-20 | Fujitsu Limited | Apparatus producing a continous stream of correlation values |
US6700925B1 (en) * | 1999-03-01 | 2004-03-02 | Nec Electronics Corporation | Apparatus for detecting correlation, spectrum despread apparatus and receiver having the same, and method for detecting correlation |
DE10241693A1 (en) * | 2002-09-09 | 2004-03-25 | Infineon Technologies Ag | Execution method for several correlation procedures in mobile radio system with read out of sample values from sample value data memory independent of executed correlation procedure |
Family Cites Families (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5060239A (en) * | 1989-05-12 | 1991-10-22 | Alcatel Na Network Systems Corp. | Transfer strobe time delay selector and method for performing same |
US5648893A (en) | 1993-07-30 | 1997-07-15 | Sun Microsystems, Inc. | Upgradable multi-chip module |
US5483292A (en) * | 1994-03-09 | 1996-01-09 | Samsung Electronics Co., Ltd. | Symbol clock regeneration in digital signal receivers for recovering digital data buried in NTSC TV signals |
US5468893A (en) * | 1994-07-08 | 1995-11-21 | The Goodyear Tire & Rubber Company | Preparation of sulfur-containing organosilicon compounds |
US5648983A (en) * | 1995-04-24 | 1997-07-15 | Lucent Technologies Inc. | CDMA rake receiver with sub-chip resolution |
US5764687A (en) * | 1995-06-20 | 1998-06-09 | Qualcomm Incorporated | Mobile demodulator architecture for a spread spectrum multiple access communication system |
JP2751920B2 (en) * | 1996-06-21 | 1998-05-18 | 日本電気株式会社 | Method and apparatus for synchronously acquiring spread spectrum signal |
JP2762996B1 (en) | 1996-12-11 | 1998-06-11 | 日本電気株式会社 | Receiver |
US5995512A (en) * | 1997-01-17 | 1999-11-30 | Delco Electronics Corporation | High speed multimedia data network |
JPH10240388A (en) | 1997-02-28 | 1998-09-11 | Toshiba Corp | Power saving device and power unit for computer system |
EP0935204A3 (en) * | 1998-02-05 | 2001-02-28 | Texas Instruments Incorporated | Programmable correlator coprocessor |
JP2000124847A (en) | 1998-10-15 | 2000-04-28 | Ricoh Co Ltd | Cdma system mobile communication receiver |
KR100450791B1 (en) * | 1999-07-13 | 2004-10-01 | 삼성전자주식회사 | CDMA demodulating method and demodulator |
US7327779B1 (en) * | 1999-07-23 | 2008-02-05 | Agilent Technologies, Inc. | Method and apparatus for high-speed software reconfigurable code division multiple access communication |
DE10012875B4 (en) * | 2000-03-16 | 2004-04-01 | Infineon Technologies Ag | pager |
EP1439728A3 (en) * | 2000-04-10 | 2005-03-02 | Samsung Electronics Co., Ltd. | Method for measuring confusion rate of a common packet channel in a cdma communication system |
EP1170874A1 (en) * | 2000-07-05 | 2002-01-09 | Infineon Technologies AG | Receiver, especially for mobile communications |
US7248635B1 (en) * | 2000-07-20 | 2007-07-24 | Silicon Graphics, Inc. | Method and apparatus for communicating computer data from one point to another over a communications medium |
US7339955B2 (en) * | 2000-09-25 | 2008-03-04 | Pulse-Link, Inc. | TDMA communication method and apparatus using cyclic spreading codes |
KR100488078B1 (en) | 2000-12-21 | 2005-05-09 | 엘지전자 주식회사 | Pilot Signal Detector of Mobile Communication System and Method thereof |
JP2002290281A (en) * | 2001-01-16 | 2002-10-04 | Kawasaki Steel Corp | Rake receiver |
US7130331B2 (en) * | 2001-06-01 | 2006-10-31 | Qualcomm Incorporated | Method and apparatus for searching time-division multiplexed synchronization sequences |
WO2003041322A2 (en) * | 2001-10-31 | 2003-05-15 | Infineon Technologies Ag | Hardware structure and method for a transceiver device with configurable co-processors for mobile radio applications |
GB2397986B (en) * | 2001-11-02 | 2004-12-15 | Toshiba Res Europ Ltd | Receiver processing system |
US6771693B2 (en) * | 2001-12-27 | 2004-08-03 | Interdigital Technology Corporation | Enhanced rake structure |
GB2386444B (en) * | 2002-03-12 | 2004-05-26 | Toshiba Res Europ Ltd | Digital correlators |
KR100871219B1 (en) * | 2002-04-24 | 2008-12-01 | 삼성전자주식회사 | Cell search apparatus for multi search in mobile communication system and method thereof |
US6937643B2 (en) * | 2002-04-30 | 2005-08-30 | Qualcomm Inc | ROM-based PN generation for wireless communication |
US7061967B2 (en) * | 2002-06-24 | 2006-06-13 | Comsys Communication & Signal Processing Ltd. | Multipath channel tap delay estimation in a CDMA spread spectrum receiver |
US7406102B2 (en) * | 2002-07-03 | 2008-07-29 | Freescale Semiconductor, Inc. | Multi-mode method and apparatus for performing digital modulation and demodulation |
US6987797B2 (en) * | 2002-07-26 | 2006-01-17 | Qualcomm Incorporated | Non-parametric matched filter receiver for wireless communication systems |
US7522655B2 (en) * | 2002-09-09 | 2009-04-21 | Infineon Technologies Ag | Method and device for carrying out a plurality of correlation procedures in a mobile telephony environment |
JP2004164566A (en) | 2002-09-27 | 2004-06-10 | Casio Comput Co Ltd | Power control system of communication terminal, and the power control method of communication terminal |
TW578409B (en) * | 2002-10-25 | 2004-03-01 | Benq Corp | Method and apparatus for synchronizing with base station |
US6888372B1 (en) * | 2002-12-20 | 2005-05-03 | Altera Corporation | Programmable logic device with soft multiplier |
KR100546318B1 (en) * | 2003-02-22 | 2006-01-26 | 삼성전자주식회사 | Integrated cell searcher of dual mode modem applying for different communication modes |
GB0305561D0 (en) * | 2003-03-11 | 2003-04-16 | Ttpcomm Ltd | Multi-path searching |
US20050002442A1 (en) * | 2003-07-02 | 2005-01-06 | Litwin Louis Robert | Method and apparatus for detection of Pilot signal with frequency offset using multi-stage correlator |
KR100606105B1 (en) * | 2003-07-04 | 2006-07-28 | 삼성전자주식회사 | Apparatus and method for cell search in mobile communication system using multiple access scheme |
BRPI0412468A (en) * | 2003-07-11 | 2006-09-19 | Qualcomm Inc | dynamic direct link shared channel for a wireless communication system |
US7746506B2 (en) * | 2004-04-08 | 2010-06-29 | Hewlett-Packard Development Company, L.P. | Image production using enhanced eye-marks |
KR100715910B1 (en) * | 2004-09-20 | 2007-05-08 | 삼성전자주식회사 | Apparatus and method for cell search in mobile communication system using multiple access scheme |
US8543138B2 (en) * | 2005-03-04 | 2013-09-24 | Qualcomm Incorporated | Multi-sector broadcast paging channel |
-
2005
- 2005-01-14 JP JP2007551231A patent/JP4790728B2/en not_active Expired - Fee Related
- 2005-01-14 BR BRPI0519844-5A patent/BRPI0519844A2/en not_active IP Right Cessation
- 2005-01-14 US US11/792,885 patent/US7903722B2/en active Active
- 2005-01-14 EP EP05705430A patent/EP1836775A1/en not_active Withdrawn
- 2005-01-14 WO PCT/US2005/000763 patent/WO2006078232A1/en active Application Filing
- 2005-01-14 CN CN2005800467268A patent/CN101103548B/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6700925B1 (en) * | 1999-03-01 | 2004-03-02 | Nec Electronics Corporation | Apparatus for detecting correlation, spectrum despread apparatus and receiver having the same, and method for detecting correlation |
EP1109323A2 (en) * | 1999-12-14 | 2001-06-20 | Fujitsu Limited | Apparatus producing a continous stream of correlation values |
DE10241693A1 (en) * | 2002-09-09 | 2004-03-25 | Infineon Technologies Ag | Execution method for several correlation procedures in mobile radio system with read out of sample values from sample value data memory independent of executed correlation procedure |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101257323B (en) * | 2008-04-19 | 2011-11-16 | 桂林电子科技大学 | Method for separating multiple radial and multiple address interference in detecting pulse ultra-broad band signal |
Also Published As
Publication number | Publication date |
---|---|
BRPI0519844A2 (en) | 2009-03-17 |
EP1836775A1 (en) | 2007-09-26 |
CN101103548A (en) | 2008-01-09 |
US20080130546A1 (en) | 2008-06-05 |
US7903722B2 (en) | 2011-03-08 |
JP4790728B2 (en) | 2011-10-12 |
JP2008527911A (en) | 2008-07-24 |
CN101103548B (en) | 2011-12-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CA2263676C (en) | Symbol-matched filter having a low silicon and power requirement | |
US6363105B1 (en) | Flexible sliding correlator for direct sequence spread spectrum systems | |
KR0173904B1 (en) | Rake receiver for direct spread code division multiple access system | |
IL145488A (en) | Programmable matched filter searcher | |
CA2360061A1 (en) | Sequential-acquisition, multi-band, multi-channel, matched filter | |
JP2002300083A (en) | Correlation circuit for spread spectrum communication | |
WO2003092236A1 (en) | Flexible correlation and queueing in cdma communication systems | |
KR100229042B1 (en) | Rake receiver for reducing hardware consumption and enhancing search ability | |
KR20050053720A (en) | System and method for detecting direct sequence spread spectrum signals using pipelined vector processing | |
US7209461B2 (en) | Method and apparatus for chip-rate processing in a CDMA system | |
KR100647937B1 (en) | Method and wcdma for multirate physical channel reception | |
US8442094B2 (en) | Cell search using rake searcher to perform scrambling code determination | |
KR101157108B1 (en) | Correlator for primary cell search using memory architecture | |
US8059776B2 (en) | Method and system for sub-chip resolution for secondary cell search | |
US7903722B2 (en) | Hardware-efficient searcher architecture for code division multiple access (CDMA) cellular receivers | |
CN101310455B (en) | Monolithic Rake receiver and receiving method | |
JP2002305466A (en) | Rake receiving apparatus | |
KR20070100739A (en) | Hardware-efficient searcher architecture for cdma cellular receivers | |
KR100837065B1 (en) | Multicode rake receiver in a mobile station | |
US20080137846A1 (en) | Ram- Based Scrambling Code Generator for Cdma | |
KR20070099610A (en) | Ram-based scrambling code generator for cdma |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 11792885 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 4781/DELNP/2007 Country of ref document: IN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2007551231 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020077016107 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580046726.8 Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005705430 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2005705430 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: PI0519844 Country of ref document: BR Kind code of ref document: A2 |