WO2006068430A1 - System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof - Google Patents
System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof Download PDFInfo
- Publication number
- WO2006068430A1 WO2006068430A1 PCT/KR2005/004452 KR2005004452W WO2006068430A1 WO 2006068430 A1 WO2006068430 A1 WO 2006068430A1 KR 2005004452 W KR2005004452 W KR 2005004452W WO 2006068430 A1 WO2006068430 A1 WO 2006068430A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- balance
- voltage
- cell
- reading
- period
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/0029—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries with safety or protection devices or circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01M—PROCESSES OR MEANS, e.g. BATTERIES, FOR THE DIRECT CONVERSION OF CHEMICAL ENERGY INTO ELECTRICAL ENERGY
- H01M10/00—Secondary cells; Manufacture thereof
- H01M10/42—Methods or arrangements for servicing or maintenance of secondary cells or secondary half-cells
- H01M10/44—Methods for charging or discharging
- H01M10/441—Methods for charging or discharging for several batteries or cells simultaneously or sequentially
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/0013—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries acting upon several batteries simultaneously or sequentially
- H02J7/0014—Circuits for equalisation of charge between batteries
- H02J7/0016—Circuits for equalisation of charge between batteries using shunting, discharge or bypass circuits
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J7/00—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries
- H02J7/0029—Circuit arrangements for charging or depolarising batteries or for supplying loads from batteries with safety or protection devices or circuits
- H02J7/00302—Overcharge protection
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E60/00—Enabling technologies; Technologies with a potential or indirect contribution to GHG emissions mitigation
- Y02E60/10—Energy storage using batteries
Definitions
- the invention relates to a battery balancing system reading voltages of cells in a multicell battery pack and comparing the read voltages to charge or discharge the cells, and more particularly to a battery balancing system turning off a balance current when measuring a cell voltage and enabling the balance current to flow during a balance period, thereby improving an accuracy of a voltage balancing of cells.
- a battery power supply unit is an electric power source supplying an energy to a related electronic device and a multicell battery pack is applied as the supply unit.
- a multicell battery pack is applied as the supply unit.
- the multicell pack rather than a single cell, it is possible to apply a high voltage or to increase a capacity.
- the cell itself has charge/ discharge characteristics, a voltage of each cell tends to be unbalanced as time goes by.
- the voltage difference between the cells in the battery pack may generate an unbalancing between the battery cells, thereby causing a capacity loss of the battery pack.
- various battery balancing systems and methods for balancing each cell so as to prevent overcharges of all battery cells and to uniformly charge the cells.
- the method has also a disadvantage that a cell voltage of the entire battery pack becomes lower than its original lowest voltage if the number of low voltage cells is increased.
- FIG. 1 is a schematic view of a system commonly using a path in which a balance current flows and a voltage detection path in a lithium ion cell battery of the prior art
- Fig. 2 is a view showing voltage values read in a lithium ion cell battery of the prior art.
- the CPU 3 reads the terminal voltages of the cells when the balance current flows, the read voltage values of the cells may be different due to a voltage drop resulting from the balance current.
- the battery balancing system according to the prior art has diverse condition limitations. For example, it performs a voltage balancing only when the system itself is not operated. Due to the limitations, the voltage balancing operation becomes complicated, an unnecessary time is consumed and an accuracy of the voltage balancing is decreased.
- An object of the invention is to divide a balance period and a voltage measuring period in a lithium ion cell battery, thereby improving an accuracy of a voltage balancing.
- a system for adjusting a voltage balancing of cells in a lithium ion multicell battery pack comprising a vertical interface outputting inputs of a reading balance signal defining a voltage reading period and a balance period and a reading hold signal holding a cell voltage when reading a voltage; an interface outputting an address clock for designating an address of a cell to be controlled and an input of a balance hold signal for independently reading a cell voltage within the voltage balance period; and a control section of a cell balancing adjusting circuit connected to the vertical interface and the interface and receiving signal outputs therefrom to adjust a balancing of cells.
- the address counter may sequentially change lines of the cells when an address counter clock is inputted.
- the system may further comprise a voltage detecting switch section for reading a voltage of one of the cells and a current switch section for supplying a balance current to one of the cells.
- the cell voltage may be read to determine a target value of the balance and to decide to which cell the balance current is allowed to flow.
- the balance current may flow to the decided cell.
- the address counter may produce a reset pulse by a time difference between the reading balance pulse and the reading hold pulse.
- FIG. 1 is a schematic view showing an apparatus adjusting a voltage balancing using a line selecting device in a lithium ion cell battery according to the prior art
- FIG. 2 is a view showing a voltage reading timing of cells in a lithium ion cell battery according to the prior art
- FIG. 3 shows a voltage balancing system of cells in a multicell battery pack, according to an embodiment of the invention
- FIG. 4 is a block diagram showing a master module of a lithium ion cell battery according to an embodiment of the invention
- FIG. 5 is a timing diagram showing a reading period and a balancing period according to an embodiment of the invention.
- FIG. 3 shows a system performing a voltage balancing of cells of a multicell battery pack according to an embodiment of the invention.
- a system controller 1 comprises a CPU 1-1, and collects and calculates diverse cell related data of each battery pack from a plurality of multicell battery packs 2, 7, 8, 9 and system inside sensors 1-4, 1-5, 1-13, thereby controlling the whole system.
- the controller 1 transmits data or a control signal to an apparatus using the plurality of multicell battery packs.
- Output terminals of cells (4S+4S) of the multicell battery packs 2, 7, 8, 9 are connected in series.
- the output terminal (TB-) of the multicell battery pack are used as a power output terminal of the system.
- the output terminal (TB-) of the multicell battery pack passes through a current detecting device 1-4 and an emergency interception device 1-8.
- the current detecting device 1-4 is provided to detect current flowing in a cell and a resistance or
- the multicell battery pack 2 comprises a CPU 2- 1 , a DC-DC converter 2-2, an auxiliary switch 2-3, a master module 3 and a slave module 5.
- the master module 3 and the slave module 5 have a substantially same structure.
- the master module 3 comprises four cells 4S, a protecting circuit 3-1 and a balance control circuit 4.
- the slave module 5 comprises four cells 4S, a protecting circuit 5-1 and a balance control circuit 6.
- the balance control circuits 4, 6 have a function of converting a terminal voltage of each cell into a ground potential so that the CPU 2- 1 can read the terminal voltage.
- the balance control circuits 4, 6 of the master module 3 and the slave module 5 are respectively structured such that they can transmit/receive a signal through a vertical interface 6-1 (VIF).
- a vertical interface 4-1 in the balance control circuit 4 of the master module 3 can transmit/receive a signal with the multicell battery pack 7 below thereof.
- the signal comprises a signal for synchronizing the multicell battery pack 2 and a signal for synchronizing an interval of the multicell battery pack 2 and the multicell battery pack 7.
- the master module 3 comprises the vertical interface 4-1, an interface 4-2, a control section 4-3, a voltage switch section 4-4 and a current switch section 4-5.
- the vertical interface 4-1 consists of two NPN transistors and two PNP transistors.
- the NPN transistor Since the NPN transistor is turned on by applying a bias voltage to a base terminal thereof, an emitter terminal is inputted with a reading hold (RH) pulse and a reading balance (RB) pulse. Accordingly, when a "low (L)" signal is inputted through the emitter terminal of the NPN transistor, the PNP transistor is turned on, so that an inversion output can be obtained through an inverter. The inversion output is inputted into the control section 4-3 of a balance control circuit.
- RH reading hold
- RB reading balance
- the vertical interface 4-1 is under "hold period" when the reading hold
- the interface 4-2 consists of two NPN transistors and resistances. A base of the
- NPN transistor is connected to a bias power supply and under turned-on state.
- An emitter terminal of the NPN transistor is inputted with a balance hold (BH) pulse and an address clock (AdrClk) pulse.
- BH balance hold
- AdrClk address clock
- an output thereof is inputted into the control section 4-3 of the balance control circuit.
- the balance hold (BH) pulse is provided to read a cell voltage during the balance period.
- the reading hold (RH) pulse is provided to synchronize balancing operations of all the cells, the balance hold (BH) pulse is provided to perform a voltage reading with an independent timing, rather than taking a synchronization between the cells.
- the address clock (AdrClk) is converted into the "low (L)” state from the “high (H)” state. It is structured that the "low (L)” period is shorter than the “high (H)” period and a cell alternation switch is inhibited (INH) during the "low (L)” state. As a result, it is possible to prevent an abnormal operation occurring during a transition state of a cell replacement and it is preferred to secure the period of the "low (L)" state until the transition state is stabilized.
- An address counter (IC A4) of the control section 4-3 designates cell addresses of the voltage detecting switch section 4-4 and the current switch section 4-5.
- the voltage detecting switch section 4-4 is provided to read a voltage of one of the cells and the current switch section 4-5 is provided to supply the balance current to one of the cells.
- the address clock (AdrClk) is inputted into a terminal (E) of the address counter.
- Outputs (QO, Ql) of the address counter are inputted into selection terminals (A, B) of an analog line selecting device (IC B2) of the current switch section 4-5 and an analog line selecting device (IC A5) of the voltage detecting switch section 4-4.
- the line selecting devices (IC B2, IC A5) are converted into four lines with a combination of the selection terminals (A, B). Each line corresponds to cells (B1-B4).
- A4) is under reset state and to sequentially correspond to the cells (B2, B3, B4) when the address clock (AdrClk) is inputted.
- An output terminal (Q2) of the address counter (IC A4) is used to convert the master module and the slave module.
- the output terminal (Q2) is at the "low (L)" state
- the slave module becomes the INH state
- the master module becomes the INH state. Thereby, the master module and the slave module are converted.
- a reset terminal (R) of the address counter (IC A4) is inputted with a reset pulse just before the reading hold (RH) pulse enters. Thereby, the counter counts from "zero (O)".
- the reset pulse it is determined a width or timing of the reading balance (RB) pulse and the reading hold (RH) pulse.
- the reading balance (RB) pulse is inputted earlier than the reading hold (RH) pulse.
- INH terminals of the analog line selecting device (IC B2) of the current switch section 4-5 and the analog selecting device (IC A5) of the voltage detecting switch section 4-4 are inputted with the output (Q2) of the address counter (IC A4) and INH pulses from the reading balance (RB) clock and the address clock (AdrClk).
- the reading balance (RB) pulse inputted through the vertical interface 4-1 defines the "reading period” and the "balance period”. In other words, it is referred to as the "reading period” when the reading pulse is at the "high (H)” state and the “balance period” when the reading pulse is at the "low (L)” state.
- the balance current is turned off, the cell voltage is read, and it is determined a target value of the balance and a cell to which the balance current is allowed to flow. After the "reading period", the balance current flows to the determined cell during the "balance period”.
- the reading hold (RH) pulse holds the cell voltage. It is a “hold period” when the reading hold pulse is at the “high (H)” state and a “non-hold period” when the reading hold pulse is at the "low (L)” state.
- the reading hold (RH) pulse becomes the “high (H)” somewhat later than the reading balance (RB) pulse.
- the reading hold (RH) pulse does not require the "high (H)” state if the cell voltage reading is terminated.
- the reading balance (RB) pulse maintains the "high (H)" state during the “high (H)” state period and becomes the “low (L)” state at the same timing as the reading balance (RB) pulse.
- the address counter Due to the time difference between the reading balance (RB) pulse and the reading hold (RH) pulse, the address counter produces the reset pulse.
- the address counter (A4) is reset by the reset pulse.
- the detected cell voltage is inputted into the CPU.
- the CPU communicates with the system controller to transmit/receive the data.
- the target voltage of the balance is determined by the transmission/reception, thereby deciding a cell of the balance on/off.
- a direction of the balance current is determined as either a cell charge direction or cell discharge direction by comparing the target voltage of the balance and the detected voltage.
- the balance current is allowed to flow to a cell corresponding to the balance on, according to the balance on/off determined in advance. For example, in case of the cell (Bl), since the balance current thereof is under "off state", it is progressed to the address of the cell (B2) after the address counter clock (AdrClk) again enters. The cell (B2) affects the address thereof for a long time since the balance current thereof is under "on state”. Likewise, the cells (B3, B5, B8) are under on state for a long time.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Electrochemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Charge And Discharge Circuits For Batteries Or The Like (AREA)
- Secondary Cells (AREA)
Abstract
Description
Claims
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CA002591791A CA2591791C (en) | 2004-12-24 | 2005-12-22 | System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof |
JP2007544279A JP4463856B2 (en) | 2004-12-24 | 2005-12-22 | Voltage balance control system and method for lithium ion battery |
US11/722,765 US7638973B2 (en) | 2004-12-24 | 2005-12-22 | System for controlling voltage balancing in a plurality of lithium-ion cell battery packs and method thereof |
CN2005800446685A CN101088202B (en) | 2004-12-24 | 2005-12-22 | System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof |
EP05821933A EP1834395A4 (en) | 2004-12-24 | 2005-12-22 | System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2004-0112018 | 2004-12-24 | ||
KR20040112018 | 2004-12-24 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006068430A1 true WO2006068430A1 (en) | 2006-06-29 |
Family
ID=36601982
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/KR2005/004452 WO2006068430A1 (en) | 2004-12-24 | 2005-12-22 | System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof |
Country Status (8)
Country | Link |
---|---|
US (1) | US7638973B2 (en) |
EP (1) | EP1834395A4 (en) |
JP (1) | JP4463856B2 (en) |
KR (1) | KR100660728B1 (en) |
CN (2) | CN101088202B (en) |
CA (1) | CA2591791C (en) |
TW (1) | TWI311843B (en) |
WO (1) | WO2006068430A1 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1976090A1 (en) * | 2007-03-28 | 2008-10-01 | Kabushiki Kaisha Toshiba | Protection device for assembled battery, and battery pack unit |
EP2194630A1 (en) * | 2008-12-01 | 2010-06-09 | Samsung SDI Co., Ltd. | Battery management system and battery management method |
US8154266B2 (en) | 2007-12-29 | 2012-04-10 | Byd Company Limited | Bi-directional DC power circuit |
US8228032B2 (en) | 2007-12-29 | 2012-07-24 | Byd Company Limited | Voltage balance circuit to transfer energy between cells of a duel cell rechargeable battery |
US8398626B2 (en) | 2004-10-08 | 2013-03-19 | Covidien Ag | Electrosurgical system employing multiple electrodes |
US8480665B2 (en) | 2007-09-07 | 2013-07-09 | Covidien Lp | Cool tip junction |
US8872482B2 (en) | 2009-11-30 | 2014-10-28 | Eun-Ey Jung | Battery pack and active cell balancing battery management system including the same |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100680901B1 (en) * | 2006-02-28 | 2007-02-09 | 김금수 | A battery management system and method of controlling thereof |
KR100869709B1 (en) * | 2007-03-13 | 2008-11-21 | 주식회사 현대오토넷 | Battery cell balancing device |
US8269469B2 (en) * | 2008-08-12 | 2012-09-18 | Ivus Industries, Llc | Equalizing method and circuit for ultracapacitors |
US8519670B2 (en) * | 2009-03-23 | 2013-08-27 | Motiv Power Systems, Inc. | System and method for balancing charge within a battery pack |
TWI400854B (en) * | 2009-09-15 | 2013-07-01 | Green Solution Tech Co Ltd | Circuit and method for balancing battery voltages |
US8698351B2 (en) * | 2009-10-20 | 2014-04-15 | Motiv Power Systems, Inc. | System and method for managing a power system with multiple power components |
CN102027628B (en) * | 2009-11-30 | 2014-05-14 | 郑润珥 | Battery pack and active cell balancing battery management system including same |
WO2012144674A1 (en) * | 2011-04-22 | 2012-10-26 | Sk 이노베이션 주식회사 | Detachable battery module, and method and apparatus for the charge equalization of a battery string using same |
US9575135B2 (en) * | 2011-06-01 | 2017-02-21 | Datang Nxp Semiconductors Co., Ltd. | Battery monitoring circuit, apparatus and method |
JP5690698B2 (en) * | 2011-10-04 | 2015-03-25 | 株式会社マキタ | Battery pack for electric tools |
US9148029B2 (en) * | 2012-07-13 | 2015-09-29 | Fu-Sheng Tsai | Active balancing circuit for balancing battery units |
US8901888B1 (en) | 2013-07-16 | 2014-12-02 | Christopher V. Beckman | Batteries for optimizing output and charge balance with adjustable, exportable and addressable characteristics |
CN104143844A (en) * | 2013-05-08 | 2014-11-12 | 舒英豪 | Compound cell balance system |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5998967A (en) * | 1998-02-16 | 1999-12-07 | Rohm Co., Ltd. | Lithium-ion battery pack |
JP2000182677A (en) * | 1998-12-11 | 2000-06-30 | Matsushita Electric Ind Co Ltd | Secondary battery charging device |
JP2004301782A (en) * | 2003-03-31 | 2004-10-28 | Yazaki Corp | Fully charging state detecting device, its method, charging state detecting device and its method, and deterioration detecting device and its method |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5498950A (en) * | 1994-04-29 | 1996-03-12 | Delco Electronics Corp. | Battery monitoring, charging and balancing apparatus |
US5710503A (en) * | 1996-02-01 | 1998-01-20 | Aims Systems, Inc. | On-line battery monitoring system with defective cell detection capability |
US6114835A (en) * | 1999-07-26 | 2000-09-05 | Unitrode Corporation | Multi-cell battery pack charge balancing circuit |
JP2001178008A (en) * | 1999-12-20 | 2001-06-29 | Nec Corp | Cell balance adjusting method and circuit thereof, irregular cell voltage detecting circuit, and method therefor |
JP2002374633A (en) * | 2001-06-14 | 2002-12-26 | Osaka Gas Co Ltd | Power storage device |
TWI241762B (en) * | 2001-09-03 | 2005-10-11 | Gpe Internat Ltd | An intelligent fast battery charger |
US6700350B2 (en) * | 2002-05-30 | 2004-03-02 | Texas Instruments Incorporated | Method and apparatus for controlling charge balance among cells while charging a battery array |
CN1469524A (en) * | 2002-07-15 | 2004-01-21 | 林国平 | Accumulator charging and discharging control system |
US20060103350A1 (en) * | 2004-11-12 | 2006-05-18 | Akku Power Electronic Co., Ltd. | [an equalizing-charge charger] |
JP4186916B2 (en) * | 2004-11-18 | 2008-11-26 | 株式会社デンソー | Battery pack management device |
JP4611387B2 (en) * | 2004-12-24 | 2011-01-12 | エルジー・ケム・リミテッド | Voltage balance control system for lithium ion battery and control method thereof |
JP4658795B2 (en) * | 2005-12-27 | 2011-03-23 | プライムアースEvエナジー株式会社 | Battery inspection device, voltage measuring instrument, and fixture |
KR100778414B1 (en) * | 2006-10-12 | 2007-11-22 | 삼성에스디아이 주식회사 | Battery management system and driving method thereof |
-
2005
- 2005-12-22 JP JP2007544279A patent/JP4463856B2/en active Active
- 2005-12-22 US US11/722,765 patent/US7638973B2/en active Active
- 2005-12-22 EP EP05821933A patent/EP1834395A4/en not_active Ceased
- 2005-12-22 CA CA002591791A patent/CA2591791C/en active Active
- 2005-12-22 WO PCT/KR2005/004452 patent/WO2006068430A1/en active Application Filing
- 2005-12-22 CN CN2005800446685A patent/CN101088202B/en active Active
- 2005-12-22 CN CN2010102843920A patent/CN101944757B/en active Active
- 2005-12-23 TW TW094146068A patent/TWI311843B/en active
- 2005-12-23 KR KR1020050128935A patent/KR100660728B1/en active IP Right Grant
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5998967A (en) * | 1998-02-16 | 1999-12-07 | Rohm Co., Ltd. | Lithium-ion battery pack |
JP2000182677A (en) * | 1998-12-11 | 2000-06-30 | Matsushita Electric Ind Co Ltd | Secondary battery charging device |
JP2004301782A (en) * | 2003-03-31 | 2004-10-28 | Yazaki Corp | Fully charging state detecting device, its method, charging state detecting device and its method, and deterioration detecting device and its method |
Non-Patent Citations (1)
Title |
---|
See also references of EP1834395A4 * |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8398626B2 (en) | 2004-10-08 | 2013-03-19 | Covidien Ag | Electrosurgical system employing multiple electrodes |
EP1976090A1 (en) * | 2007-03-28 | 2008-10-01 | Kabushiki Kaisha Toshiba | Protection device for assembled battery, and battery pack unit |
US7973534B2 (en) | 2007-03-28 | 2011-07-05 | Kabushiki Kaisha Tohshiba | Protection device for assembled battery, and battery pack unit |
US8480665B2 (en) | 2007-09-07 | 2013-07-09 | Covidien Lp | Cool tip junction |
US8154266B2 (en) | 2007-12-29 | 2012-04-10 | Byd Company Limited | Bi-directional DC power circuit |
US8228032B2 (en) | 2007-12-29 | 2012-07-24 | Byd Company Limited | Voltage balance circuit to transfer energy between cells of a duel cell rechargeable battery |
EP2194630A1 (en) * | 2008-12-01 | 2010-06-09 | Samsung SDI Co., Ltd. | Battery management system and battery management method |
US8405352B2 (en) | 2008-12-01 | 2013-03-26 | Samsung Sdi Co., Ltd. | Battery management system and battery management method |
US8872482B2 (en) | 2009-11-30 | 2014-10-28 | Eun-Ey Jung | Battery pack and active cell balancing battery management system including the same |
Also Published As
Publication number | Publication date |
---|---|
JP4463856B2 (en) | 2010-05-19 |
JP2008522580A (en) | 2008-06-26 |
CN101944757B (en) | 2012-07-04 |
CN101088202A (en) | 2007-12-12 |
TW200637105A (en) | 2006-10-16 |
EP1834395A1 (en) | 2007-09-19 |
US7638973B2 (en) | 2009-12-29 |
KR100660728B1 (en) | 2006-12-21 |
EP1834395A4 (en) | 2011-07-27 |
US20080303484A1 (en) | 2008-12-11 |
TWI311843B (en) | 2009-07-01 |
CN101088202B (en) | 2010-11-10 |
CN101944757A (en) | 2011-01-12 |
KR20060073524A (en) | 2006-06-28 |
CA2591791A1 (en) | 2006-06-29 |
CA2591791C (en) | 2009-12-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CA2591791C (en) | System for controlling voltage balancing in a plurality of litium-ion cell battery packs and method thereof | |
EP1836757B1 (en) | System for controlling voltage balancing in a plurality of litium-ion cell battery packs | |
CN102736030B (en) | Battery voltage detector | |
KR20100124499A (en) | Battery management system and driving method thereof | |
JP2004007983A (en) | Method and apparatus for controlling charge balance between cells during charging of battery array | |
JP2011069782A (en) | Voltage monitoring circuit, and battery power supply device | |
JPH0823639A (en) | Circuit for detecting battery voltage | |
JP2007166847A (en) | Capacity regulator of battery pack | |
JP2011078276A (en) | Charging controller and charging control method in charging controller | |
JP2003282150A (en) | Testing device for secondary battery | |
KR20130061019A (en) | Battery pack | |
JP5332062B2 (en) | Uninterruptible power supply system and battery charging method | |
CN113972724A (en) | Detection circuit and method, communication device and method, and battery equalization control method | |
JP2007085843A (en) | Failure detector for electric current sensor and its method | |
JP2003227852A (en) | Current detection method and current detection device | |
CN214626396U (en) | Battery voltage detection circuit and communication device of series lithium battery system | |
CN215419618U (en) | Communication device and system of series lithium battery stacking system and electric equipment | |
CN113972725A (en) | Communication device, method and system of series lithium battery stacking system and electric equipment | |
JP4861043B2 (en) | Battery pack, energy remaining amount monitoring method and secondary battery module | |
CN118432214A (en) | Active equalization method of portable power supply |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KN KP KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2007544279 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2591791 Country of ref document: CA |
|
WWE | Wipo information: entry into national phase |
Ref document number: 200580044668.5 Country of ref document: CN |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
REEP | Request for entry into the european phase |
Ref document number: 2005821933 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2005821933 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2005821933 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 11722765 Country of ref document: US |