WO2006050146A2 - Transceiver based loop back initiation - Google Patents

Transceiver based loop back initiation Download PDF

Info

Publication number
WO2006050146A2
WO2006050146A2 PCT/US2005/039046 US2005039046W WO2006050146A2 WO 2006050146 A2 WO2006050146 A2 WO 2006050146A2 US 2005039046 W US2005039046 W US 2005039046W WO 2006050146 A2 WO2006050146 A2 WO 2006050146A2
Authority
WO
WIPO (PCT)
Prior art keywords
signal
node
electro
switch array
optical transceiver
Prior art date
Application number
PCT/US2005/039046
Other languages
French (fr)
Other versions
WO2006050146A3 (en
Inventor
Jayne C. Hahin
Gerald L. Dybsetter
Luke M. Ekkizogloy
Stephen T. Nelson
Original Assignee
Finisar Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Finisar Corporation filed Critical Finisar Corporation
Priority to EP05815035A priority Critical patent/EP1805912A2/en
Publication of WO2006050146A2 publication Critical patent/WO2006050146A2/en
Publication of WO2006050146A3 publication Critical patent/WO2006050146A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B10/00Transmission systems employing electromagnetic waves other than radio-waves, e.g. infrared, visible or ultraviolet light, or employing corpuscular radiation, e.g. quantum communication
    • H04B10/50Transmitters
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B10/00Transmission systems employing electromagnetic waves other than radio-waves, e.g. infrared, visible or ultraviolet light, or employing corpuscular radiation, e.g. quantum communication
    • H04B10/03Arrangements for fault recovery
    • H04B10/035Arrangements for fault recovery using loopbacks
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B10/00Transmission systems employing electromagnetic waves other than radio-waves, e.g. infrared, visible or ultraviolet light, or employing corpuscular radiation, e.g. quantum communication
    • H04B10/07Arrangements for monitoring or testing transmission systems; Arrangements for fault measurement of transmission systems
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B10/00Transmission systems employing electromagnetic waves other than radio-waves, e.g. infrared, visible or ultraviolet light, or employing corpuscular radiation, e.g. quantum communication
    • H04B10/40Transceivers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B10/00Transmission systems employing electromagnetic waves other than radio-waves, e.g. infrared, visible or ultraviolet light, or employing corpuscular radiation, e.g. quantum communication
    • H04B10/60Receivers
    • H04B10/66Non-coherent receivers, e.g. using direct detection

Definitions

  • Optical networks are thus found in a wide variety of high speed applications ranging from as modest as a small Local Area Network (LAN) to as grandiose as the backbone of the Internet.
  • LAN Local Area Network
  • an optical transmitter also referred to as an electro-optic transducer
  • an electro-optic transducer such as a laser or Light Emitting Diode (LED).
  • the electro-optic transducer emits light when current is passed there through, the intensity of the emitted light being a function of the current magnitude.
  • Data reception is generally implemented by way of an optical receiver (also referred to as an optoelectronic transducer), an example of which is a photodiode.
  • the optoelectronic transducer receives light and generates a current, the magnitude of the generated current being a function of the intensity of the received light.
  • optical transceivers typically include a driver (e.g., referred to as a "laser driver” when used to drive a laser signal) configured to control the operation of the optical transmitter in response to various control inputs.
  • the optical transceiver also generally includes an amplifier (e.g., often referred to as a "post- amplifier”) configured to perform various operations with respect to certain parameters of a data signal received by the optical receiver.
  • a controller circuit (hereinafter referred to the "controller”) controls the operation of the laser driver and post amplifier.
  • the optical transceiver configured to initiate operation in loopback mode.
  • the optical transceiver includes a receive path comprising an opto-electric transducer that converts a received optical signal into an electrical signal and a post amplifier that processes the electrical signal.
  • the optical transceiver also includes a transmit path comprising an electro-optic transducer driver that generates an electrical signal and an electro-optic transducer that converts the electrical signal into an optical transmit signal.
  • the transceiver further includes a configurable switch array capable of a connecting and disconnecting a node in the receive path between the opto-electric transducer and the post-amplifier with a node in the transmit path between the electro- optic transducer driver and the electro-optic transducer.
  • the optical transceiver further includes a memory capable of having microcode written to it. The microcode is structured such that it causes the transceiver to control the configurable switch array.
  • this allows the optical transceiver to initiate operation in loop back mode without the need for additional hardware.
  • Figure 1 schematically illustrates an example of an optical transceiver that may implement features of the present invention
  • Figure 2 schematically illustrates an example of a control module of Figure 1
  • Figure 3 schematically illustrates an example of an optical transceiver portion including a configurable switch array in accordance with an embodiment of the present invention
  • Figure 4 illustrates an embodiment of operation in a first loop back mode
  • Figure 5 illustrates an embodiment of operation in a second loop back mode
  • Figure 6 illustrates an embodiment of operation in a third loop back mode
  • Figure 7 illustrates an embodiment of operation in a fourth loop back mode
  • Figure 8 illustrates an embodiment of operation in a fifth loop back mode.
  • the principles of the present invention relate to an operational optical transceiver configured to initiate operation in loop back mode.
  • the optical transceiver includes transmit and receive signal paths, a memory capable of having microcode written to it, and a configurable switch array that is used to connect and disconnect the two signal paths as appropriate for a desired loop back mode.
  • the microcode is structured to cause the optical transceiver to control the configurable switch array. This allows for analysis and diagnostics of the signal data.
  • An example operational optical transceiver environment will first be described. Then, the operation in accordance with the invention will be described with respect to the operational environment.
  • Figure 1 illustrates an optical transceiver 100 in which the principles of the present invention may be employed. While the optical transceiver 100 will be described in some detail, the optical transceiver 100 is described by way of illustration only, and not by way of restricting the scope of the invention. The principles of the present invention are suitable for IG 5 2G, 4G, 8G, 1OG and higher bandwidth fiber optic links.
  • the principles of the present invention may be implemented in optical (e.g., laser) transmitter/receivers of any form factor such as XFP, SFP and SFF, without restriction. Having said this, the principles of the present invention are not limited to an optical transceiver environment at all.
  • optical e.g., laser
  • the optical transceiver 100 receives an optical signal from fiber HOA using receiver 101.
  • the receiver 101 acts as an opto-electric transducer by transforming the - A -
  • the receiver 101 provides the resulting eLectrical signal to a post-amplifier 102.
  • the post-amplifier 102 amplifies the signal and provides the amplified signal to an external host 1 1 1 as represented by arrow 102 A.
  • the external host 11 1 may be any computing system capable of communicating with the optical transceiver 100.
  • the external host 111 may contain a host memory 112 that may be a volatile or non- volatile memory source.
  • the optical transcei ⁇ ver 100 may be a printed circuit board or other components/chips within the host 111 , although this is not required.
  • the optical transceiver 100 may also receive electrical signals from the rxost 1 1 1 for transmission onto the fiber HOB.
  • an electro-optic transducer driver 103 also referred to a laser driver 103 receives the electrical signal as represented by the arrow 103 A, and drives an electro-optic transducer 104 (also referred to as traxismitter 104) with signals that cause the transmitter 104 (e.g., a laser or Light Emitting Diode (LED)) to emit onto the fiber HOB optical signals representative of the information in the electrical signal provided by the host 111.
  • the transmitter 104 serves as an electro-optic transducer.
  • the optical transceiver 100 includes a control module 105, which may evaluate temperature and voltage conditions axid other operational circumstances, and receive information from the post-amplifier 102 (as represented by arrow 105A) and from the laser driver 103 (as represented b>y arrow 105B). This allows the control module 105 to optimize the dynamically varying performance, and additionally detect when there is a loss of signal.
  • control module 105 may counteract these changes by adjusting settings on the post-amplifier 102 and/or the laser driver 103 as also represented d by the arrows 105A and 105B. These settings adjustments are quite intermittent since they are only made when temperature or voltage or other low frequency changes so warrant. Receive power is an example of such a low frequency change.
  • the control module 105 may have access to a persistent memory 106, "which in one embodiment, is an Electrically Erasable and Programmable Read Only Memory (EEPROM).
  • EEPROM Electrically Erasable and Programmable Read Only Memory
  • the persistent memory 106 and the control module 105 may be packaged together in the same package or in different packages without restriction. Persistent memory 106 may also be any other non-volatile memory source.
  • the control module 105 includes both an analog portion 108 and a digital portion 109. Together, they allow the control module to implement logic digitally, while still largely interfacing with the rest of the optical transceiver 100 using analog signals.
  • Figure 2 schematically illustrates an example 200 of the control module 105 in further detail.
  • the control module 200 includes an analog portion 200A that represents an example of the analog portion 108 of Figure 1, and a digital portion 200B that represents an example of the digital portion 109 of Figure 1.
  • the analog portion 200A may contain digital to analog converters, analog to digital converters, high speed comparators (e.g., for event detection), voltage based reset generators, voltage regulators, voltage references, clock generator, and other analog components.
  • the analog portion 200A includes sensors 21 IA, 21 IB, 211C amongst potentially others as represented by the horizontal ellipses 21 ID. Each of these sensors may be responsible for measuring operational parameters that may be measured from the control module 200 such as, for example, supply voltage and transceiver temperature.
  • the control module may also receive external analog or digital signals from other components within the optical transceiver that indicate other measured parameters such as, for example, laser bias current, transmit power, receive power, laser wavelength, laser temperature, and Thermo Electric Cooler (TEC) current.
  • Two external lines 212A and 212B are illustrated for receiving such external analog signals although there may be many of such lines.
  • the internal sensors may generate analog signals that represent the measured values.
  • the externally provided signals may also be analog signals.
  • the analog signals are converted to digital signals so as to be available to the digital portion 200B of the control module 200 for further processing.
  • each analog parameter value may have its own Analog to Digital Converter (ADC).
  • ADC Analog to Digital Converter
  • each signal may be periodically sampled in a round robin fashion using a single ADC such as the illustrated ADC 214.
  • each analog value may be provided to a multiplexer 213, which selects in a round robin fashion, one of the analog signals at a time for sampling by the ADC 214.
  • multiplexer 213 may be programmed to allow any order of analog signals to be sampled by ADC 214.
  • the analog portion 200A of the control module 200 may also include other analog components 215 such as, for example, digital to analog converters, other analog to digital converters, high speed comparators (e.g., for event detection), voltage based reset generators, voltage regulators, voltage references, clock generator, and other analog components.
  • analog components 215 such as, for example, digital to analog converters, other analog to digital converters, high speed comparators (e.g., for event detection), voltage based reset generators, voltage regulators, voltage references, clock generator, and other analog components.
  • the digital portion 200B of the control module 200 may include a timer module 202 that provides various timing signals used by the digital portion 200B. Such timing signals may include, for example, programmable processor clock signals.
  • the timer module 202 may also act as a watchdog timer.
  • Two general-purpose processors 203A and 203B are also included.
  • the processors recognize instructions that follow a particular instruction set, and may perform normal general-purpose operation such as shifting, branching, adding, subtracting, multiplying, dividing, Boolean operations, comparison operations, and the like.
  • the general-purpose processors 203 A and 203B are each a 16-bit processor and may be identically structured.
  • the precise structure of the instruction set is not important to the principles of the present invention as the instruction set may be optimized around a particular hardware environment, and as the precise hardware environment is not important to the principles of the present invention.
  • a host communications interface 204 is used to communicate with the host 111, possibly implemented using a two-wire interface such as I 2 C shown in Figure 1 as the serial data (SDA) and serial clock (SCL) lines on the optical transceiver 100. Other host communication interfaces may also be implemented as well. Data may be provided from the control module 105 to the host 111 using this host communications interface to allow for digital diagnostics and readings of temperature levels, transmit/receiver power levels, and the like.
  • the external device interface 205 is used to communicate with, for example, other modules within the optical transceiver 100 such as, for example, the post-amplifier 102, the laser driver 103, or the persistent memory 106.
  • the internal controller system memory 206 may be Random Access Memory (RAM) or non-volatile memory.
  • the memory controller 207 shares access to the controller system memory 206 amongst each of the processors 203A and 203B and with the host communication interface 204 and the external device interface 205.
  • the host communication interface 204 includes a serial interface controller 20 IA
  • the external device interface 205 includes a serial interface controller 20 IB.
  • the two serial interface controllers 201 A and 20 IB may communicate using a two-wire interface such as I 2 C or another interface so long as the interface is recognized by both communicating modules.
  • One serial interface controller e.g., serial interface controller 201B
  • the other serial interface controller e.g., serial interface controller 201A
  • An input/output multiplexer 208 multiplexes the various input/output pins of the control module 200 to the various components within the control module 200. This enables different components to dynamically assign pins in accordance with the then- existing operational circumstances of the control module 200. Accordingly, there may be more input ⁇ output nodes within the control module 200 than there are pins available on the control module 200, thereby reducing the footprint of the control module 200.
  • Register sets 209 contain a number of individual registers. These registers may be used by the processors 203 to write microcode generated data that controls high speed comparison in optical transceiver 100. Alternatively, the registers may hold data selecting operational parameters for comparison. Additionally, the registers may be memory mapped to the various components of optical transceiver 100 for controlling aspects of the component such as laser bias current or transmit power. Having described a specific environment with respect to Figures 1 and 2, it will be understood that this specific environment is only one of countless architectures in which the principles of the present invention may be employed. As previously stated, the principles of the present invention are not intended to be limited to any particular environment. Accordingly, the principles of the present invention relate to an optical transceiver that may be configured to initiate operation in loop back mode.
  • loop back mode occurs when a signal from either the transmit path or the receive path is made to loop back and flow onto the other path. This allows for diagnostics and analysis of the signal, thereby testing the functionality of components within the transmit and receive paths.
  • optical transceivers are not configured to initiate operation in loop back mode by themselves. Instead, an optical transceiver host computing system initiates and controls any loop back mode operation. The host often required additional hardware such as a Field Programmable Gate Array (FPGA) for loop back mode operation. This may be expensive. In addition, the use of other hardware such as a FPGA often slows down the response time of the optical transceiver.
  • FPGA Field Programmable Gate Array
  • FIG. 3 depicts a more detailed view of a portion 300 of an optical transceiver configured to implement the principles of the present invention.
  • the portion 300 includes receiver 301 (also referred to as an opto-electric transducer) and post-amplifier 302 in the receive path, and laser driver 303 (also referred to as an electro-optic transducer driver) and transmitter 304 (also referred to as an electro-optic transducer) in the transmit path.
  • laser driver 303 also referred to as an electro-optic transducer driver
  • transmitter 304 also referred to as an electro-optic transducer
  • Figure 3 shows a configurable switch array dispersed amongst and between the transmit and receive paths.
  • the specifically illustrated configurable switch is only one example of many possible configurable switch arrays that may be used to facilitate the principles of the present invention.
  • the configurable switch array may be any switch array, whether now known or discovered in the future, that may be configured by microcode.
  • microcode is defined to mean any type of operational or control code, such as, but not limited to, firmware and software, that runs on a microprocessor and controls the operation of the transceiver when executed.
  • each individual switch in the configurable switch array may be as straightforward as being a single transistor. However, the switches may be more complex, involving potentially many circuit components.
  • the depicted configurable switch array of Figure 3 is illustrated and will be described as conceptually including switches 305 through 308.
  • transceiver control module 200 contains processors 203 and a bank of register sets 209. In some embodiments, it may be possible that one or more of the registers 209 may be memory mapped to combinational logic that control switches 305 through 308.
  • the processors 203 may write microcode to these registers to control the operation of the switches.
  • a register from register sets 209 may be a one byte register that includes a single bit of digital data that controls whether a corresponding switch in the configurable switch array is open or closed. For example, if the switch in the configurable switch array receives a binary 1, then the switch may close. Conversely, if the switch receives a binary 0, then the switch may open.
  • control module 200 may have a dedicated memory location that may be dedicated to receive high-level commands.
  • This dedicated memory location may be for receiving only high-level commands for controlling the configurable switch array to thereby initiate or terminate certain loop back modes.
  • the memory location may receive a variety of high-level commands over time, including high-level commands for controlling loop back modes.
  • the memory location may be a register in register sets 209 or it may be a portion of controller system memory 206.
  • a user would write a command to the dedicated memory location directing that transceiver 100 enter loop back mode.
  • the host 111 may write the command to the memory location.
  • the processors 203 would then poll the memory location for a command or read an interrupt that is initiated when new data is written to the memory location.
  • the processors 203 would then direct the appropriate switch(es) to close or open so as to initiate operation in loop back mode.
  • the processors 203 may control the configurable switch array to have a specific configuration in response to a user input. For example, a user or the host 111 may specify that electrical loop back is desired, and the processors 203 may control the configurable switch array accordingly.
  • the processors 203 may, in response to execution of microcode, perform their own evaluation on whether or not loop back mode is desired, and which loop back mode to enter. For example, if low receive power is detected, then the processors 203 may enter loop back mode without external instructions.
  • Switches 305 and 306 would be open and switches 307 and 308 would be closed, thus keeping the transmit and receive paths intact, and isolating the transmit and receive paths from each other.
  • the transmit electrical signal flows onto the receive path at the electrical interface while transceiver 100 ceases to transmit.
  • This loop back mode is illustrated by Figure 4.
  • a binary 1 is provided to switch 305, causing switch 305 to close. This would cause a connection between the transmit and receive signal paths.
  • Switches 307 and 308 would receive a binary 0, which would cause them to open.
  • the transmit electrical signal from laser driver 303 would flow back into post-amplifier 302.
  • Control module 105 would then be able to analyze the transmit electrical signal. In this mode, if the received signal was the same as the transmit signal, then it could be quickly inferred that the post- amplifier 302 and the laser driver 303 were functioning properly. This information could be communicated to the host 111 for analysis.
  • the transmit electrical signal flows onto the receive path at the electrical interface while transceiver 100 continues to optically transmit.
  • This loop back mode is illustrated by Figure 5.
  • a binary 1 is provided to switch 305, causing it to close and make a connection between the two signal paths.
  • a binary 1 is also provided to switch 307 causing it to close (or remain closed), and thereby keeping the transmit path fully intact.
  • Switch 308 would receive a binary 0 which would cause it to open. In this way, the optically received signal would not contribute to the electrically received signal measured after the post-amplifier 302.
  • optical transceiver 100 may also be necessary for the optical transceiver 100 to initiate loop back mode for the optical signal interface of the transmit and receive paths.
  • a remote optical transceiver that may be communicatively coupled to optical transceiver 100 by fibers 110 may sense that the optical signal being transmitted by the remote transceiver is not correct.
  • the remote transceiver may communicate with transceiver 100 and ask it to initiate operation in optical loop back mode.
  • control module 105 would initiate the optical loop back mode.
  • Processors 203 would write data to a register in register sets 209 that was memory mapped to control the switches as described above. Alternatively, a command may be written to the dedicated memory location.
  • a third loop back mode illustrated in Figure 6, the optical signal from the remote transceiver is sent to receiver 301.
  • the optical signal then flows from the receive path to the transmit path at the optical interface and is transmitted by transmitter 304 back to the remote transceiver.
  • a binary 1 is sent to switch 306, causing it to close and connect the receive and transmit optical paths, allowing the optical signal to flow from receiver 301 to transmitter 304.
  • a binary 0 is sent to switches 307 and 308, causing them to open. This prevents the optical signal from flowing to post- amplifier 302 and laser driver 303.
  • This mode allows the remote transceiver to compare the signal it has sent to transceiver portion 300 with the signal transceiver portion 300 transmits back.
  • the remote transceiver may be able to diagnose whether the fibers permit an optical signal to be transmitted and received, and/or whether the transmitters and receivers are functioning.
  • transceiver 100 may receive the optical signal while causing the optical signal to flow onto the transmit path at the optical interface and causing the signal to be transmitted back to the remote transceiver.
  • Figure 7 a binary 1 is sent to switch 306, causing it to close and connect the receive and transmit paths, allowing the optical signal to flow to transmitter 304 for transmission back to the remote transceiver.
  • Switch 308 also receives a binary 1 and closes, allowing the optical signal to flow from receiver 301 to post-amplifier 302.
  • Switches 305 and 307 would each receive a binary 0 and would open, preventing the laser driver 303 from impacting the signal received by the host 111 and the optical signal returned to the remote transceiver, respectively. This mode allows the remote transceiver to compare the signal it has sent to transceiver 100 with the signal transceiver 100 transmits back and also allows analysis of the signal by transceiver 100.
  • a fifth possible loop back mode it may be desirable to perform electrical and optical loop backs simultaneously.
  • the electrical signal from transceiver 100 is made to flow back onto the receive path.
  • the optical signal from the remote transceiver is made to flow onto the transmit path.
  • Figure 8 a binary 1 is sent to switches 305 and 306, causing them to close.
  • a binary 0 is sent to switches 307 and 308 causing them to open.
  • Closing switch 305 allows the transmit electrical signal from laser driver 303 to flow back into post-amplifier 302. Control module 105 would then be able to analyze the transmit electrical signal.
  • Closing switch 306 allows the optical signal from the remote transceiver to flow from the receiver 301 to transmitter 304 where it is transmitted back to the remote transceiver.
  • the remote transceiver may then analyze the signal.
  • Control module 105 may also initiate the end of operation in loop back mode. Control module 105 may determine that it is no longer desirable to operate in loop back mode. Processors 203 would write the appropriate logic to a register in register sets 209 or would read a command written to the dedicated memory location. This register would in turn provide a binary 1 to switches 307 and 308 and cause them to close or remain closed, depending of which loop back mode described above was being implemented. A binary 0 would be provided to switches 305 and 306, causing them to open. Alternatively, the command in the dedicated memory location would cause processors 203 to close switches 307 and 308 and to open switches 305 and 306. This would disconnect the transmit and receive paths and would allow for normal receiving and transmitting of signals by transceiver 100.
  • host 111 may cause transceiver 100 to initiate loop back mode.
  • Host 11 1 may receive information from transceiver 100 regarding such operational parameters as transmit and receive power. When these parameters reach a certain value, host 111 may automatically direct control module 105 to initiate loop back mode by sending directions to control module 105 over the SCL and SDA lines. For example, if the host received information that the transmit power was too low, then the host may direct control module to initiate loop back mode 2 in the manner described above. This would help ascertain if the problem causing the low transmit power was in the electric transmit signal, was a broken transmit fiber HOB, or some other cause. In like manner, the host 111 may direct that control module 105 initiate and perform the other loop back modes in the manner previously described.
  • Host 111 may also act as a backup for transceiver initiation of loop back operation.
  • the transceiver 100 may be configured to initiate loop back mode on in own in the manner described. However, should transceiver 100 fail to properly initiate loop back mode on its own for whatever reason, then host 111 may step in and force transceiver 100 to begin loop back mode operation. This may be a very beneficial safeguard.
  • transceiver 100 it may be possible for a user to cause transceiver 100 to operate in loop back mode. For example, suppose a user desired to analyze the transmit electric signal to verify that it was at a correct level. The user would be able to direct host 111 by use of an attached keyboard or mouse to cause control module 105 to initiate loop back mode 1 by opening and closing switches 305-308 in the manner already discussed. The user would also be able to cause transceiver 100 to operate in any of the loop back modes discussed. This would give the user the ability to run various diagnostics on transceiver 100 through use of the different loop back modes.
  • a first pin may be configured to cause operation in one of the loop back modes previously discussed when a designated pin is in a low voltage and configured to cause operation in a different loopback when in a high voltage position.
  • the pin or pins may be configurable by microcode to operate in a given loop back mode. For example, one user may only desire operation in loop back mode 1 while anther user may desire operation in loop back mode 4 and the one or more pins may be configured to produce this result.
  • the configurable switch array may be contained within the laser driver 303 chip or the post-amplifier 302 chip.
  • Switches 305-308 may be configured to open and close when a given input/output pin of the chip that is tied to the particular switch is toggled from low to high voltage or low to high voltage. In this manner, operation in the various loop back modes already discussed may be implemented by the optical transceiver.
  • the principles of the present invention provide for an optical transceiver with many benefits over current optical transceivers.
  • the present invention allows for transceiver based loop back initiation.
  • the transceiver is configured to initiate operation in loop back mode by connecting and disconnecting the transmit and receive paths as needed. This allows for analysis and determination of transmit or receive signal path problems.
  • the host may be configured to direct the transceiver to initiate loop back mode. This provides an important backup should the transceiver fail to initiate loop back mode on its own.
  • a user is able to direct that the transceiver initiate loop back mode. This provides an effective way for the user to analyze desired signal paths in the transceiver. Accordingly, the principles of the present invention represent a significant advancement in the art of optical transceivers.

Landscapes

  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Optical Communication System (AREA)

Abstract

An operational optical transceiver (100) configured to initiate operation in loop back mode. The optical transceiver includes transmit and receive signal paths (110A, HOB), a memory (106) capable of having microcode written to it, and a configurable switch array (305, 306, 307, 308) that is used to connect and disconnect the two signal paths as appropriate for a desired loop back mode. The microcode is structured to cause the optical transceiver to control the configurable switch array. This allows for analysis and diagnostics of the signal data.

Description

TRANSCEIVER BASED LOOP BACK INITIATION
BACKGROUND
Computing and networking technology have transformed our world. As the amount of information communicated over networks has increased, high speed transmission has become ever more critical. Many high speed data transmission networks rely on optical transceivers and similar devices for facilitating transmission and reception of digital data embodied in the form of optical signals over optical fibers. Optical networks are thus found in a wide variety of high speed applications ranging from as modest as a small Local Area Network (LAN) to as grandiose as the backbone of the Internet.
Typically, data transmission in such networks is implemented by way of an optical transmitter (also referred to as an electro-optic transducer), such as a laser or Light Emitting Diode (LED). The electro-optic transducer emits light when current is passed there through, the intensity of the emitted light being a function of the current magnitude. Data reception is generally implemented by way of an optical receiver (also referred to as an optoelectronic transducer), an example of which is a photodiode. The optoelectronic transducer receives light and generates a current, the magnitude of the generated current being a function of the intensity of the received light.
Various other components are also employed by the optical transceiver to aid in the control of the optical transmit and receive components, as well as the processing of various data and other signals. For example, such optical transceivers typically include a driver (e.g., referred to as a "laser driver" when used to drive a laser signal) configured to control the operation of the optical transmitter in response to various control inputs. The optical transceiver also generally includes an amplifier (e.g., often referred to as a "post- amplifier") configured to perform various operations with respect to certain parameters of a data signal received by the optical receiver. A controller circuit (hereinafter referred to the "controller") controls the operation of the laser driver and post amplifier.
The subject matter claimed herein is not limited to embodiments that solve any disadvantages or that operate only in environments such as those described above. Rather, this background is only provided to illustrate one exemplary technology area where some embodiments described herein may be practiced. BRIEF SUMMARY
The forgoing problems with the prior state of the art are overcome by the principles of the present invention, which relate to an optical transceiver configured to initiate operation in loopback mode. The optical transceiver includes a receive path comprising an opto-electric transducer that converts a received optical signal into an electrical signal and a post amplifier that processes the electrical signal. The optical transceiver also includes a transmit path comprising an electro-optic transducer driver that generates an electrical signal and an electro-optic transducer that converts the electrical signal into an optical transmit signal.
The transceiver further includes a configurable switch array capable of a connecting and disconnecting a node in the receive path between the opto-electric transducer and the post-amplifier with a node in the transmit path between the electro- optic transducer driver and the electro-optic transducer. In addition, the optical transceiver further includes a memory capable of having microcode written to it. The microcode is structured such that it causes the transceiver to control the configurable switch array. Advantageously, this allows the optical transceiver to initiate operation in loop back mode without the need for additional hardware.
This Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used as an aid in determining the scope of the claimed subject matter.
Additional features and advantages will be set forth in the description which follows, and in part will be obvious from the description, or may be learned by the practice of the teaching herein. The features and advantages of the teaching herein may be realized and obtained by means of the instruments and combinations particularly pointed out in the appended claims. These and other features will become more fully apparent from the following description and appended claims, or may be learned by the practice of the invention as set forth hereinafter.
BRIEF DESCRIPTION OF THE DRAWINGS
To further clarify the above and other advantages and features of the present invention, a more particular description of the invention will be rendered by reference to specific embodiments thereof which are illustrated in the appended drawings. It is appreciated that these drawings depict only typical embodiments of the invention and are therefore not to be considered limiting of its scope. The invention will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
Figure 1 schematically illustrates an example of an optical transceiver that may implement features of the present invention;
Figure 2 schematically illustrates an example of a control module of Figure 1; Figure 3 schematically illustrates an example of an optical transceiver portion including a configurable switch array in accordance with an embodiment of the present invention;
Figure 4 illustrates an embodiment of operation in a first loop back mode; Figure 5 illustrates an embodiment of operation in a second loop back mode; Figure 6 illustrates an embodiment of operation in a third loop back mode;
Figure 7 illustrates an embodiment of operation in a fourth loop back mode; and Figure 8 illustrates an embodiment of operation in a fifth loop back mode. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS The principles of the present invention relate to an operational optical transceiver configured to initiate operation in loop back mode. The optical transceiver includes transmit and receive signal paths, a memory capable of having microcode written to it, and a configurable switch array that is used to connect and disconnect the two signal paths as appropriate for a desired loop back mode. The microcode is structured to cause the optical transceiver to control the configurable switch array. This allows for analysis and diagnostics of the signal data. An example operational optical transceiver environment will first be described. Then, the operation in accordance with the invention will be described with respect to the operational environment.
Figure 1 illustrates an optical transceiver 100 in which the principles of the present invention may be employed. While the optical transceiver 100 will be described in some detail, the optical transceiver 100 is described by way of illustration only, and not by way of restricting the scope of the invention. The principles of the present invention are suitable for IG5 2G, 4G, 8G, 1OG and higher bandwidth fiber optic links.
Furthermore, the principles of the present invention may be implemented in optical (e.g., laser) transmitter/receivers of any form factor such as XFP, SFP and SFF, without restriction. Having said this, the principles of the present invention are not limited to an optical transceiver environment at all.
The optical transceiver 100 receives an optical signal from fiber HOA using receiver 101. The receiver 101 acts as an opto-electric transducer by transforming the - A -
optical signal into an electrical signal. The receiver 101 provides the resulting eLectrical signal to a post-amplifier 102. The post-amplifier 102 amplifies the signal and provides the amplified signal to an external host 1 1 1 as represented by arrow 102 A. The external host 11 1 may be any computing system capable of communicating with the optical transceiver 100. The external host 111 may contain a host memory 112 that may be a volatile or non- volatile memory source. In one embodiment, the optical transcei~ver 100 may be a printed circuit board or other components/chips within the host 111 , although this is not required.
The optical transceiver 100 may also receive electrical signals from the rxost 1 1 1 for transmission onto the fiber HOB. Specifically, an electro-optic transducer driver 103 (also referred to a laser driver 103) receives the electrical signal as represented by the arrow 103 A, and drives an electro-optic transducer 104 (also referred to as traxismitter 104) with signals that cause the transmitter 104 (e.g., a laser or Light Emitting Diode (LED)) to emit onto the fiber HOB optical signals representative of the information in the electrical signal provided by the host 111. Accordingly, the transmitter 104 serves as an electro-optic transducer.
The behavior of the receiver 101, the post-amplifier 102, the laser driver 103, and the transmitter 104 may vary dynamically due to a number of factors. For example, temperature changes, power fluctuations, and feedback conditions may each affect the performance of these components. Accordingly, the optical transceiver 100 includes a control module 105, which may evaluate temperature and voltage conditions axid other operational circumstances, and receive information from the post-amplifier 102 (as represented by arrow 105A) and from the laser driver 103 (as represented b>y arrow 105B). This allows the control module 105 to optimize the dynamically varying performance, and additionally detect when there is a loss of signal. Specifically, the control module 105 may counteract these changes by adjusting settings on the post-amplifier 102 and/or the laser driver 103 as also represented d by the arrows 105A and 105B. These settings adjustments are quite intermittent since they are only made when temperature or voltage or other low frequency changes so warrant. Receive power is an example of such a low frequency change. The control module 105 may have access to a persistent memory 106, "which in one embodiment, is an Electrically Erasable and Programmable Read Only Memory (EEPROM). The persistent memory 106 and the control module 105 may be packaged together in the same package or in different packages without restriction. Persistent memory 106 may also be any other non-volatile memory source.
The control module 105 includes both an analog portion 108 and a digital portion 109. Together, they allow the control module to implement logic digitally, while still largely interfacing with the rest of the optical transceiver 100 using analog signals. Figure 2 schematically illustrates an example 200 of the control module 105 in further detail. The control module 200 includes an analog portion 200A that represents an example of the analog portion 108 of Figure 1, and a digital portion 200B that represents an example of the digital portion 109 of Figure 1.
For example, the analog portion 200A may contain digital to analog converters, analog to digital converters, high speed comparators (e.g., for event detection), voltage based reset generators, voltage regulators, voltage references, clock generator, and other analog components. For example, the analog portion 200A includes sensors 21 IA, 21 IB, 211C amongst potentially others as represented by the horizontal ellipses 21 ID. Each of these sensors may be responsible for measuring operational parameters that may be measured from the control module 200 such as, for example, supply voltage and transceiver temperature. The control module may also receive external analog or digital signals from other components within the optical transceiver that indicate other measured parameters such as, for example, laser bias current, transmit power, receive power, laser wavelength, laser temperature, and Thermo Electric Cooler (TEC) current. Two external lines 212A and 212B are illustrated for receiving such external analog signals although there may be many of such lines.
The internal sensors may generate analog signals that represent the measured values. In addition, the externally provided signals may also be analog signals. In this case, the analog signals are converted to digital signals so as to be available to the digital portion 200B of the control module 200 for further processing. Of course, each analog parameter value may have its own Analog to Digital Converter (ADC). However, to preserve chip space, each signal may be periodically sampled in a round robin fashion using a single ADC such as the illustrated ADC 214. In this case, each analog value may be provided to a multiplexer 213, which selects in a round robin fashion, one of the analog signals at a time for sampling by the ADC 214. Alternatively, multiplexer 213 may be programmed to allow any order of analog signals to be sampled by ADC 214.
As previously mentioned, the analog portion 200A of the control module 200 may also include other analog components 215 such as, for example, digital to analog converters, other analog to digital converters, high speed comparators (e.g., for event detection), voltage based reset generators, voltage regulators, voltage references, clock generator, and other analog components.
The digital portion 200B of the control module 200 may include a timer module 202 that provides various timing signals used by the digital portion 200B. Such timing signals may include, for example, programmable processor clock signals. The timer module 202 may also act as a watchdog timer.
Two general-purpose processors 203A and 203B are also included. The processors recognize instructions that follow a particular instruction set, and may perform normal general-purpose operation such as shifting, branching, adding, subtracting, multiplying, dividing, Boolean operations, comparison operations, and the like. In one embodiment, the general-purpose processors 203 A and 203B are each a 16-bit processor and may be identically structured. The precise structure of the instruction set is not important to the principles of the present invention as the instruction set may be optimized around a particular hardware environment, and as the precise hardware environment is not important to the principles of the present invention.
A host communications interface 204 is used to communicate with the host 111, possibly implemented using a two-wire interface such as I2C shown in Figure 1 as the serial data (SDA) and serial clock (SCL) lines on the optical transceiver 100. Other host communication interfaces may also be implemented as well. Data may be provided from the control module 105 to the host 111 using this host communications interface to allow for digital diagnostics and readings of temperature levels, transmit/receiver power levels, and the like. The external device interface 205 is used to communicate with, for example, other modules within the optical transceiver 100 such as, for example, the post-amplifier 102, the laser driver 103, or the persistent memory 106. The internal controller system memory 206 (not to be confused with the external persistent memory 106) may be Random Access Memory (RAM) or non-volatile memory. The memory controller 207 shares access to the controller system memory 206 amongst each of the processors 203A and 203B and with the host communication interface 204 and the external device interface 205. In one embodiment, the host communication interface 204 includes a serial interface controller 20 IA, and the external device interface 205 includes a serial interface controller 20 IB. The two serial interface controllers 201 A and 20 IB may communicate using a two-wire interface such as I2C or another interface so long as the interface is recognized by both communicating modules. One serial interface controller (e.g., serial interface controller 201B) is a master component, while the other serial interface controller (e.g., serial interface controller 201A) is a slave component.
An input/output multiplexer 208 multiplexes the various input/output pins of the control module 200 to the various components within the control module 200. This enables different components to dynamically assign pins in accordance with the then- existing operational circumstances of the control module 200. Accordingly, there may be more input\output nodes within the control module 200 than there are pins available on the control module 200, thereby reducing the footprint of the control module 200.
Register sets 209 contain a number of individual registers. These registers may be used by the processors 203 to write microcode generated data that controls high speed comparison in optical transceiver 100. Alternatively, the registers may hold data selecting operational parameters for comparison. Additionally, the registers may be memory mapped to the various components of optical transceiver 100 for controlling aspects of the component such as laser bias current or transmit power. Having described a specific environment with respect to Figures 1 and 2, it will be understood that this specific environment is only one of countless architectures in which the principles of the present invention may be employed. As previously stated, the principles of the present invention are not intended to be limited to any particular environment. Accordingly, the principles of the present invention relate to an optical transceiver that may be configured to initiate operation in loop back mode.
In many instances, it is desirable to operate an optical transceiver in loop back mode. In the specification and in the claims, loop back mode occurs when a signal from either the transmit path or the receive path is made to loop back and flow onto the other path. This allows for diagnostics and analysis of the signal, thereby testing the functionality of components within the transmit and receive paths. However, optical transceivers are not configured to initiate operation in loop back mode by themselves. Instead, an optical transceiver host computing system initiates and controls any loop back mode operation. The host often required additional hardware such as a Field Programmable Gate Array (FPGA) for loop back mode operation. This may be expensive. In addition, the use of other hardware such as a FPGA often slows down the response time of the optical transceiver. The principles of the present invention allow for configuring the optical transceiver to initiate loop back mode. Figure 3 depicts a more detailed view of a portion 300 of an optical transceiver configured to implement the principles of the present invention. The portion 300 includes receiver 301 (also referred to as an opto-electric transducer) and post-amplifier 302 in the receive path, and laser driver 303 (also referred to as an electro-optic transducer driver) and transmitter 304 (also referred to as an electro-optic transducer) in the transmit path. For example, if the portion 300 was implemented within the specific optical transceiver 100 of Figure 1 , components 301 through 304 of Figure 3 could be the same as components 101 through 104 of Figure 1 although this is not required. Operation of the present invention will be described with reference to Figures 1 , 2, and 3.
Figure 3 shows a configurable switch array dispersed amongst and between the transmit and receive paths. As will be appreciated by one skilled in the art, the specifically illustrated configurable switch is only one example of many possible configurable switch arrays that may be used to facilitate the principles of the present invention. In the specification and in the claims, the configurable switch array may be any switch array, whether now known or discovered in the future, that may be configured by microcode. In the description and in the claims, "microcode" is defined to mean any type of operational or control code, such as, but not limited to, firmware and software, that runs on a microprocessor and controls the operation of the transceiver when executed. For example, each individual switch in the configurable switch array may be as straightforward as being a single transistor. However, the switches may be more complex, involving potentially many circuit components. The depicted configurable switch array of Figure 3 is illustrated and will be described as conceptually including switches 305 through 308.
In many instances, when switches 305 through 308 open and close while connecting the transmit and receive paths during loop back operation, as will described in more detail to follow, an undesirable capacitive interaction may be introduced into the transmitted and received signals. This capacitive effect may distort or otherwise degrade the transmitted and received signals. To reduce the capacitive effect, switches 305 through 308 may be implemented as a low capacitive switching array. Low capacitive switching arrays are well known in the art and need not be described in further detail. Referring back to Figure 2, transceiver control module 200, as described above, contains processors 203 and a bank of register sets 209. In some embodiments, it may be possible that one or more of the registers 209 may be memory mapped to combinational logic that control switches 305 through 308. The processors 203 may write microcode to these registers to control the operation of the switches. For example, a register from register sets 209 may be a one byte register that includes a single bit of digital data that controls whether a corresponding switch in the configurable switch array is open or closed. For example, if the switch in the configurable switch array receives a binary 1, then the switch may close. Conversely, if the switch receives a binary 0, then the switch may open.
In another embodiment, control module 200 may have a dedicated memory location that may be dedicated to receive high-level commands. This dedicated memory location may be for receiving only high-level commands for controlling the configurable switch array to thereby initiate or terminate certain loop back modes. Alternatively, the memory location may receive a variety of high-level commands over time, including high-level commands for controlling loop back modes. The memory location may be a register in register sets 209 or it may be a portion of controller system memory 206. A user would write a command to the dedicated memory location directing that transceiver 100 enter loop back mode. Alternatively, the host 111 may write the command to the memory location. The processors 203 would then poll the memory location for a command or read an interrupt that is initiated when new data is written to the memory location. If a loop-back control command was found, the processors 203 would then direct the appropriate switch(es) to close or open so as to initiate operation in loop back mode. The processors 203 may control the configurable switch array to have a specific configuration in response to a user input. For example, a user or the host 111 may specify that electrical loop back is desired, and the processors 203 may control the configurable switch array accordingly. However, the processors 203 may, in response to execution of microcode, perform their own evaluation on whether or not loop back mode is desired, and which loop back mode to enter. For example, if low receive power is detected, then the processors 203 may enter loop back mode without external instructions.
For example, suppose that the portion 300 of the optical transceiver was transmitting and receiving signals in normal operation without being in loop back mode. Switches 305 and 306 would be open and switches 307 and 308 would be closed, thus keeping the transmit and receive paths intact, and isolating the transmit and receive paths from each other.
When a malfunction is detected, or the optical transceiver is to be tested, there are a variety of different loop back modes that may be appropriate to diagnose a problem or to test a component. These various loop back modes are described and illustrated with respect to Figures 4 through 8.
In one possible loop back mode, the transmit electrical signal flows onto the receive path at the electrical interface while transceiver 100 ceases to transmit. This loop back mode is illustrated by Figure 4. In this case, referring to Figure 3, a binary 1 is provided to switch 305, causing switch 305 to close. This would cause a connection between the transmit and receive signal paths. Switches 307 and 308 would receive a binary 0, which would cause them to open. In this way, the transmit electrical signal from laser driver 303 would flow back into post-amplifier 302. Control module 105 would then be able to analyze the transmit electrical signal. In this mode, if the received signal was the same as the transmit signal, then it could be quickly inferred that the post- amplifier 302 and the laser driver 303 were functioning properly. This information could be communicated to the host 111 for analysis.
In another possible loop back mode, the transmit electrical signal flows onto the receive path at the electrical interface while transceiver 100 continues to optically transmit. This loop back mode is illustrated by Figure 5. In this case, referring to Figure 3, a binary 1 is provided to switch 305, causing it to close and make a connection between the two signal paths. A binary 1 is also provided to switch 307 causing it to close (or remain closed), and thereby keeping the transmit path fully intact. Switch 308 would receive a binary 0 which would cause it to open. In this way, the optically received signal would not contribute to the electrically received signal measured after the post-amplifier 302. Once again, in this mode, if the received signal was the same as the transmit signal, then it could be quickly inferred that the post-amplifier 302 and the laser driver 303 were functioning properly. However, if there were not problem with the complete link on the transmit path to the other optical transceiver, then the transmit path may remain intact thereby being productive even during loop back diagnostics. Once again the results could be communicated to the host 111 for analysis.
In some instances it may also be necessary for the optical transceiver 100 to initiate loop back mode for the optical signal interface of the transmit and receive paths. In this case, a remote optical transceiver that may be communicatively coupled to optical transceiver 100 by fibers 110 may sense that the optical signal being transmitted by the remote transceiver is not correct. The remote transceiver may communicate with transceiver 100 and ask it to initiate operation in optical loop back mode. As in both of the electrical loop back modes described above, control module 105 would initiate the optical loop back mode. Processors 203 would write data to a register in register sets 209 that was memory mapped to control the switches as described above. Alternatively, a command may be written to the dedicated memory location.
In a third loop back mode, illustrated in Figure 6, the optical signal from the remote transceiver is sent to receiver 301. The optical signal then flows from the receive path to the transmit path at the optical interface and is transmitted by transmitter 304 back to the remote transceiver. In this case, referring to Figure 3, a binary 1 is sent to switch 306, causing it to close and connect the receive and transmit optical paths, allowing the optical signal to flow from receiver 301 to transmitter 304. A binary 0 is sent to switches 307 and 308, causing them to open. This prevents the optical signal from flowing to post- amplifier 302 and laser driver 303. This mode allows the remote transceiver to compare the signal it has sent to transceiver portion 300 with the signal transceiver portion 300 transmits back. From this information, the remote transceiver may be able to diagnose whether the fibers permit an optical signal to be transmitted and received, and/or whether the transmitters and receivers are functioning. In a fourth possible loop back mode, transceiver 100 may receive the optical signal while causing the optical signal to flow onto the transmit path at the optical interface and causing the signal to be transmitted back to the remote transceiver. This is illustrated in Figure 7. In this case, referring to Figure 3, a binary 1 is sent to switch 306, causing it to close and connect the receive and transmit paths, allowing the optical signal to flow to transmitter 304 for transmission back to the remote transceiver.. Switch 308 also receives a binary 1 and closes, allowing the optical signal to flow from receiver 301 to post-amplifier 302. Switches 305 and 307 would each receive a binary 0 and would open, preventing the laser driver 303 from impacting the signal received by the host 111 and the optical signal returned to the remote transceiver, respectively. This mode allows the remote transceiver to compare the signal it has sent to transceiver 100 with the signal transceiver 100 transmits back and also allows analysis of the signal by transceiver 100.
In a fifth possible loop back mode, it may be desirable to perform electrical and optical loop backs simultaneously. The electrical signal from transceiver 100 is made to flow back onto the receive path. The optical signal from the remote transceiver is made to flow onto the transmit path. This is illustrated in Figure 8. In this case, referring to Figure 3, a binary 1 is sent to switches 305 and 306, causing them to close. A binary 0 is sent to switches 307 and 308 causing them to open. Closing switch 305 allows the transmit electrical signal from laser driver 303 to flow back into post-amplifier 302. Control module 105 would then be able to analyze the transmit electrical signal. Closing switch 306 allows the optical signal from the remote transceiver to flow from the receiver 301 to transmitter 304 where it is transmitted back to the remote transceiver. The remote transceiver may then analyze the signal.
Control module 105 may also initiate the end of operation in loop back mode. Control module 105 may determine that it is no longer desirable to operate in loop back mode. Processors 203 would write the appropriate logic to a register in register sets 209 or would read a command written to the dedicated memory location. This register would in turn provide a binary 1 to switches 307 and 308 and cause them to close or remain closed, depending of which loop back mode described above was being implemented. A binary 0 would be provided to switches 305 and 306, causing them to open. Alternatively, the command in the dedicated memory location would cause processors 203 to close switches 307 and 308 and to open switches 305 and 306. This would disconnect the transmit and receive paths and would allow for normal receiving and transmitting of signals by transceiver 100. In another embodiment, it may be possible to configure host 111 to cause transceiver 100 to initiate loop back mode. Host 11 1 may receive information from transceiver 100 regarding such operational parameters as transmit and receive power. When these parameters reach a certain value, host 111 may automatically direct control module 105 to initiate loop back mode by sending directions to control module 105 over the SCL and SDA lines. For example, if the host received information that the transmit power was too low, then the host may direct control module to initiate loop back mode 2 in the manner described above. This would help ascertain if the problem causing the low transmit power was in the electric transmit signal, was a broken transmit fiber HOB, or some other cause. In like manner, the host 111 may direct that control module 105 initiate and perform the other loop back modes in the manner previously described.
Host 111 may also act as a backup for transceiver initiation of loop back operation. As mentioned previously, the transceiver 100 may be configured to initiate loop back mode on in own in the manner described. However, should transceiver 100 fail to properly initiate loop back mode on its own for whatever reason, then host 111 may step in and force transceiver 100 to begin loop back mode operation. This may be a very beneficial safeguard.
In an additional embodiment, it may be possible for a user to cause transceiver 100 to operate in loop back mode. For example, suppose a user desired to analyze the transmit electric signal to verify that it was at a correct level. The user would be able to direct host 111 by use of an attached keyboard or mouse to cause control module 105 to initiate loop back mode 1 by opening and closing switches 305-308 in the manner already discussed. The user would also be able to cause transceiver 100 to operate in any of the loop back modes discussed. This would give the user the ability to run various diagnostics on transceiver 100 through use of the different loop back modes.
In a further embodiment, it may be possible to initiate operation in loop back mode by toggling or otherwise switching an input/output pin or wire or group of input/output pins or wires of the control module 105. For example, a first pin may be configured to cause operation in one of the loop back modes previously discussed when a designated pin is in a low voltage and configured to cause operation in a different loopback when in a high voltage position. When the pin was in a neutral position, then perhaps no loop back mode operation is implemented. The pin or pins may be configurable by microcode to operate in a given loop back mode. For example, one user may only desire operation in loop back mode 1 while anther user may desire operation in loop back mode 4 and the one or more pins may be configured to produce this result.
In other embodiments, the configurable switch array may be contained within the laser driver 303 chip or the post-amplifier 302 chip. Switches 305-308 may be configured to open and close when a given input/output pin of the chip that is tied to the particular switch is toggled from low to high voltage or low to high voltage. In this manner, operation in the various loop back modes already discussed may be implemented by the optical transceiver.
The principles of the present invention provide for an optical transceiver with many benefits over current optical transceivers. Specifically, the present invention allows for transceiver based loop back initiation. The transceiver is configured to initiate operation in loop back mode by connecting and disconnecting the transmit and receive paths as needed. This allows for analysis and determination of transmit or receive signal path problems. In addition, the host may be configured to direct the transceiver to initiate loop back mode. This provides an important backup should the transceiver fail to initiate loop back mode on its own. Finally, a user is able to direct that the transceiver initiate loop back mode. This provides an effective way for the user to analyze desired signal paths in the transceiver. Accordingly, the principles of the present invention represent a significant advancement in the art of optical transceivers. The present invention may be embodied in other specific forms without departing from its spirit or essential characteristics. The described embodiments are to be considered in all respects only as illustrative and not restrictive. The scope of the invention is, therefore, indicated by the appended claims rather than by trie foregoing description. All changes which come within the meaning and range of equivalency of the claims are to be embraced within their scope.

Claims

CLAIMSWhat is claimed is:
1. An optical transceiver comprising the following: a receive path comprising an opto-electric transducer configured to convert a received optical signal into a received electrical signal, and a post-amplifier configured to process the received electrical signal; a transmit path comprising an electro-optic transducer driver configured to generate an electrical transmit signal, and an electro -optic transducer configured to convert the electrical transmit signal into an optical transmit signal; a configurable switch array capable of selectively connecting and disconnecting a node in the receive path between the opto-electric transducer and the post-amplifier with a node in the transmit path between the electro-optic transducer driver and the electro-optic transducer; a memory capable of having microcode written to it, wherein the microcode is structured to cause the optical transceiver to initiate operation in loop back mode by performing the following: an act of controlling the configurable switch array.
2. An optical transceiver in accordance with Claim 1, wherein the configurable switch array comprises: a first switch for connecting the electro-optic traunsducer driver to the post- amplifier; a second switch for connecting the opto-electric transducer to the electro-optic transducer; a third switch for connecting the electro-optic transducer driver to the electro- optic transducer; and a fourth switch for connecting the post-amplifier to tfcie opto-electric transducer.
3. An optical transceiver in accordance with Claim 1, wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the electro-optic transducer driver to provide a signal to the post-amplifier while ceasing to provide a, signal to the electro-optic transducer.
4. An optical transceiver in accordance with Claim 1 , wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the electro-optic transducer driver to provide a signal to the post-amplifier while continuing to provide a signal to the electro-optic transducer.
5. An optical transceiver in accordance with Claim 1 , wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the opto-electric transducer to provide a signal to the electro-optic transducer while ceasing to provide a signal to the post-amplifier.
6. An optical transceiver in accordance with Claim 1 , wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the opto-electric transducer to provide a signal to the electro-optic transducer while continuing to provide a signal to the post-amplifier.
7. An optical transceiver in accordance with Claim \ , wherein the node between the receive and transmit paths is a first node and the configurable switch array is further capable of selectively connecting and disconnecting a second node in the receive path between the opto-electric transducer and the post-amplifier with a second node in the transmit path between the electro-optic transducer driver and the electro-optic transducer, the act of controlling the configurable switch array comprising: an act of the configurable switch array connecting the first node in the receive path with the first node in the transmit path that causes the electro-optic transducer driver to provide a signal to the post-amplifier while ceasing to provide a signal to the electro- optic transducer; and an act of the configurable switch array connecting the second node in the receive path with the second node in the transmit path that causes the opto-electric transducer to provide a signal to the electro-optic transducer while ceasing to provide a signal to the post-amplifier.
8. An optical transceiver in accordance with Claim 1 , wherein the memory is one or more registers that are memory mapped to the configurable switch array.
9. An optical transceiver in accordance with Claim 1, wherein the memory is a dedicated memory location for receiving high-level commands for controlling the configurable switch array.
10. An optical transceiver in accordance with Claim 1, wherein the optical transceiver initiates operation in loop back mode in response to detecting an operational error.
11. An optical transceiver in accordance with Claim 1, wherein the optical transceiver initiates operation in loop back mode in response to a user request for diagnostics.
12. An optical transceiver in accordance with Claim 1, wherein the optical transceiver initiates operation in loop back mode in response to a request from a host computing system.
13. An optical transceiver in accordance with Claim 1 further comprising: while the optical transceiver is operating in loop back mode, an act of the optical transceiver initiating the end of operation in loop mode in response to a determination that loop back mode operation is no longer desired.
14. An optical transceiver in accordance with Claim 1, wherein the configurable switch array is a low capacitive switching array.
15. An optical transceiver in accordance with Claim 1, wherein the optical transceiver initiates operation in loop back mode in response to an input/output pin being toggled.
16. In an optical transceiver including a receive path comprising an opto- electric transducer configured to convert a received optical signal into a received electrical signal, and a post-amplifier configured to process the received electrical signal, a transmit path comprising an electro-optic transducer driver configured to generate an electrical transmit signal, and an electro-optic transducer configured to convert the electrical transmit signal into an optical transmit signal a configurable switch array capable of selectively connecting and disconnecting a node in the receive path between the opto-electric transducer and the post-amplifier with a node in the transmit path between the electro-optic transducer driver and the electro-optic transducer and a memory capable of having microcode written to it, the microcode structured to cause the optical transceiver to control the configurable switch array, a method for the optical transceiver to initiate operation in loopback mode, the method comprising: an act of controlling the configurable switch array.
17. The method in accordance with Claim 16, wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the electro-optic transducer driver to provide a signal to the post-amplifier while ceasing to provide a signal to the electro-optic transducer.
18. The method in accordance with Claim 16, wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the electro-optic transducer driver to provide a signal to the post-amplifier while continuing to provide a signal to the electro-optic transducer.
19. The method in accordance with Claim 16, wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the opto-electric transducer to provide a signal to the electro-optic transducer while ceasing to provide a signal to the post-amplifier.
20. The method in accordance with Claim 16, wherein the act of controlling the configurable switch array comprises: an act of the configurable switch array connecting the node in the receive path with the node in the transmit path to cause the opto-electric transducer to provide a signal to the electro-optic transducer while continuing to provide a signal to the post-amplifier.
21. The method in accordance with Claim 16, wherein the node between the receive and transmit paths is a first node and the configurable switch array is further capable of selectively connecting and disconnecting a second node in the receive path between the opto-electric transducer and the post-amplifier with a second node in the transmit path between the electro-optic transducer driver and the electro-optic transducer, the act of controlling the configurable switch array comprising: an act of the configurable switch array connecting the first node in the receive path with the first node in the transmit path that causes the electro-optic transducer driver to provide a signal to the post-amplifier while ceasing to provide a signal to the electro- optic transducer; and an act of the configurable switch array connecting the second node in the receive path with the second node in the transmit path that causes the opto-electric transducer to provide a signal to the electro-optic transducer while ceasing to provide a signal to the post-amplifier.
PCT/US2005/039046 2004-10-29 2005-10-28 Transceiver based loop back initiation WO2006050146A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP05815035A EP1805912A2 (en) 2004-10-29 2005-10-28 Transceiver based loop back initiation

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US62336004P 2004-10-29 2004-10-29
US60/623,360 2004-10-29
US11/260,448 US7881616B2 (en) 2004-10-29 2005-10-27 Transceiver based loop back initiation
US11/260,448 2005-10-27

Publications (2)

Publication Number Publication Date
WO2006050146A2 true WO2006050146A2 (en) 2006-05-11
WO2006050146A3 WO2006050146A3 (en) 2007-02-08

Family

ID=36262059

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/039046 WO2006050146A2 (en) 2004-10-29 2005-10-28 Transceiver based loop back initiation

Country Status (4)

Country Link
US (1) US7881616B2 (en)
EP (1) EP1805912A2 (en)
KR (1) KR20070057996A (en)
WO (1) WO2006050146A2 (en)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7881616B2 (en) 2004-10-29 2011-02-01 Finisar Corporation Transceiver based loop back initiation
US8583395B2 (en) * 2007-07-23 2013-11-12 Finisar Corporation Self-testing optical transceiver
US7881615B2 (en) * 2007-07-26 2011-02-01 Finisar Corporation Dynamic digital diagnostic alerts
US20090116845A1 (en) * 2007-11-02 2009-05-07 Wen Li Tetintelligent optical transceiver capable of optical-layer management
EP2073082B1 (en) * 2007-12-17 2011-07-20 Siemens Aktiengesellschaft Method for initialising a data storage system and automation component
US7995598B2 (en) * 2008-01-18 2011-08-09 International Business Machines Corporation Small form factor pluggable (SFP) status indicator
US8787772B2 (en) * 2008-02-13 2014-07-22 Applied Optoelectronics, Inc. Laser package including semiconductor laser and memory device for storing laser parameters
US8644713B2 (en) * 2009-11-12 2014-02-04 Packet Photonics, Inc. Optical burst mode clock and data recovery
US8798456B2 (en) * 2010-09-01 2014-08-05 Brocade Communications Systems, Inc. Diagnostic port for inter-switch link testing in electrical, optical and remote loopback modes
US11012153B2 (en) * 2011-11-18 2021-05-18 Level 3 Communications, Llc Optical test device and systems
US8417114B1 (en) * 2011-11-18 2013-04-09 Level 3 Communications, Llc Apparatus, system and method for network monitoring
US20140368116A1 (en) * 2013-06-14 2014-12-18 Jeffrey D. Walters Wireless lighting control
US11057114B2 (en) * 2016-08-04 2021-07-06 Acacia Communications, Inc. Optical loopback circuits for transceivers and related methods
US9900103B1 (en) 2016-11-02 2018-02-20 Alcatel-Lucent Usa Inc. Optical transceiver having an interface circuit with a routing capability
US10778561B2 (en) 2017-09-08 2020-09-15 Avago Technologies International Sales Pte. Limited Diagnostic port for inter-switch and node link testing in electrical, optical and remote loopback modes
US10637584B1 (en) 2019-02-28 2020-04-28 Elenion Technologies, Llc Optical transceiver with integrated optical loopback

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5978113A (en) * 1997-08-29 1999-11-02 Kight; William Dorsey Apparatus for remote loopback testing and isolation of loss of signal failures within synchronous optical networks
US20040165888A1 (en) * 1998-12-14 2004-08-26 Tellabs Operations, Inc. Optical network connection test apparatus and methods

Family Cites Families (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4784454A (en) * 1982-08-02 1988-11-15 Andrew Corporation Optical fiber and laser interface device
US5144632A (en) * 1990-04-23 1992-09-01 Coherent, Inc. Laser with actively stabilized etalon for single frequency operation
US5035481A (en) * 1990-08-23 1991-07-30 At&T Bell Laboratories Long distance soliton lightwave communication system
US5019769A (en) * 1990-09-14 1991-05-28 Finisar Corporation Semiconductor laser diode controller and laser diode biasing control method
US5812572A (en) * 1996-07-01 1998-09-22 Pacific Fiberoptics, Inc. Intelligent fiberoptic transmitters and methods of operating and manufacturing the same
US6512617B1 (en) * 1998-02-03 2003-01-28 Applied Micro Circuits Corporation Methods and systems for control and calibration of VCSEL-based optical transceivers
US6618425B1 (en) * 1999-11-17 2003-09-09 Cymer, Inc. Virtual laser operator
US6400737B1 (en) * 1999-12-14 2002-06-04 Agere Systems Guardian Corp. Automatic closed-looped gain adjustment for a temperature tuned, wavelength stabilized laser source in a closed-loop feedback control system
US6684349B2 (en) * 2000-01-18 2004-01-27 Honeywell International Inc. Reliability assessment and prediction system and method for implementing the same
US7032031B2 (en) * 2000-06-23 2006-04-18 Cloudshield Technologies, Inc. Edge adapter apparatus and method
US20020027688A1 (en) * 2000-09-05 2002-03-07 Jim Stephenson Fiber optic transceiver employing digital dual loop compensation
US6590644B1 (en) * 2001-01-12 2003-07-08 Ciena Corporation Optical module calibration system
US20020097468A1 (en) * 2001-01-24 2002-07-25 Fsona Communications Corporation Laser communication system
US7149430B2 (en) * 2001-02-05 2006-12-12 Finsiar Corporation Optoelectronic transceiver having dual access to onboard diagnostics
US20020143920A1 (en) * 2001-03-30 2002-10-03 Opticom, Inc. Service monitoring and reporting system
US7245635B2 (en) * 2001-06-01 2007-07-17 Fujitsu Limited System and method for resizing the physical link bandwidth based on utilization thereof
US6898702B1 (en) * 2001-06-29 2005-05-24 Ciena Corporation System and method for staggered starting of embedded system modules in an optical node
US7949025B2 (en) 2001-12-27 2011-05-24 Tecey Software Development Kg, Llc Laser optics integrated control system and method of operation
US7831152B2 (en) * 2002-06-04 2010-11-09 Finisar Corporation Optical transceiver
US7729617B2 (en) * 2002-06-04 2010-06-01 Samir Satish Sheth Flexible, dense line card architecture
US7664401B2 (en) * 2002-06-25 2010-02-16 Finisar Corporation Apparatus, system and methods for modifying operating characteristics of optoelectronic devices
US20040057730A1 (en) * 2002-09-18 2004-03-25 Harry Littlejohn Control processor for use with a transceiver in an optical wireless network
US7245835B1 (en) * 2002-10-29 2007-07-17 Finisar Corporation Digital and programmable control of optical transceiver elements
US7515620B2 (en) 2002-10-29 2009-04-07 Finisar Corporation Method for optimizing laser diode operating current
US7107414B2 (en) * 2003-01-15 2006-09-12 Avago Technologies Fiber Ip (Singapore) Ptd. Ltd. EEPROM emulation in a transceiver
US7215891B1 (en) * 2003-06-06 2007-05-08 Jds Uniphase Corporation Integrated driving, receiving, controlling, and monitoring for optical transceivers
US7282944B2 (en) * 2003-07-25 2007-10-16 Power Measurement, Ltd. Body capacitance electric field powered device for high voltage lines
US7215889B2 (en) * 2003-11-17 2007-05-08 Finisar Corporation Compact optical transceivers for host bus adapters
US20050135756A1 (en) * 2003-12-19 2005-06-23 Chao Zhang Bi-directional optical transceiver module having automatic-restoring unlocking mechanism
US7720387B2 (en) * 2004-06-30 2010-05-18 Finisar Corporation Microcode-driven calculation of temperature-dependent operational parameters in an optical transmitter/receiver
US7493048B2 (en) * 2004-06-30 2009-02-17 Finisar Corporation Transceiver with persistent logging mechanism
US7509050B2 (en) * 2004-06-30 2009-03-24 Finisar Corporation Microcode-driven self-calibration of optical transceivers to environmental conditions
US8705973B2 (en) * 2004-09-07 2014-04-22 Finisar Corporation Optical transceiver with off-transceiver logging mechanism
US7881616B2 (en) 2004-10-29 2011-02-01 Finisar Corporation Transceiver based loop back initiation
US7650070B2 (en) * 2004-12-30 2010-01-19 Finisar Corporation Self-testing optical transceiver controller using internalized loopbacks
US8583395B2 (en) * 2007-07-23 2013-11-12 Finisar Corporation Self-testing optical transceiver

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5978113A (en) * 1997-08-29 1999-11-02 Kight; William Dorsey Apparatus for remote loopback testing and isolation of loss of signal failures within synchronous optical networks
US20040165888A1 (en) * 1998-12-14 2004-08-26 Tellabs Operations, Inc. Optical network connection test apparatus and methods

Also Published As

Publication number Publication date
KR20070057996A (en) 2007-06-07
WO2006050146A3 (en) 2007-02-08
US7881616B2 (en) 2011-02-01
EP1805912A2 (en) 2007-07-11
US20060093372A1 (en) 2006-05-04

Similar Documents

Publication Publication Date Title
US7881616B2 (en) Transceiver based loop back initiation
US8583395B2 (en) Self-testing optical transceiver
US7650070B2 (en) Self-testing optical transceiver controller using internalized loopbacks
US20060093365A1 (en) Selectable host-transceiver interface protocol
US8229301B2 (en) Configuration of optical transceivers to perform custom features
US7533254B2 (en) Volatile memory persistence during warm reboot in an optical transceiver
US7295750B2 (en) Access key enabled update of an optical transceiver
US8267600B2 (en) Early self-validation of persistent memory during boot in an optical transceiver
EP1817853A2 (en) Inter-transceiver module communication for optimization of link between transceivers
WO2007035290A2 (en) Optical transceiver with custom logging mechanism
US7526208B2 (en) Changing transceiver module device addresses using a single host interface
WO2006073999A2 (en) Programmable loss of signal detect hardware and method
US7908406B2 (en) Interface architecture for facilitating communication regardless of protocol
AU2005282385A1 (en) Protocol specific transceiver firmware
US7493048B2 (en) Transceiver with persistent logging mechanism
WO2006014414A2 (en) Filtering digital diagnostics information in an optical transceiver prior to reporting to host
US7350986B2 (en) Microcode-driven programmable receive power levels in an optical transceiver
US20060051099A1 (en) Optical transceiver with off-transceiver logging mechanism
US7957649B2 (en) Module command interface for an optical transceiver
US7522840B2 (en) Adjustable boot speed in an optical transceiver
WO2008113036A1 (en) Laser driver bias current calibration
US20090067848A1 (en) Limited life transceiver
CN101053185A (en) Transceiver based on loop back initiation
KR20070022807A (en) Filtering Digital Diagnostics Information In An Optical Transceiver Prior To Reporting To Host

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KN KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 200580037473.8

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 1020077009855

Country of ref document: KR

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 2005815035

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2005815035

Country of ref document: EP