WO2005029696A1 - High performance low noise amplifier - Google Patents
High performance low noise amplifier Download PDFInfo
- Publication number
- WO2005029696A1 WO2005029696A1 PCT/IB2004/003061 IB2004003061W WO2005029696A1 WO 2005029696 A1 WO2005029696 A1 WO 2005029696A1 IB 2004003061 W IB2004003061 W IB 2004003061W WO 2005029696 A1 WO2005029696 A1 WO 2005029696A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal processing
- processing circuit
- signals
- amplification
- transistor
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
- H03D7/16—Multiple-frequency-changing
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/45—Differential amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
- H03D7/14—Balanced arrangements
- H03D7/1408—Balanced arrangements with diodes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
- H03D7/14—Balanced arrangements
- H03D7/1425—Balanced arrangements with transistors
- H03D7/1433—Balanced arrangements with transistors using bipolar transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
- H03D7/14—Balanced arrangements
- H03D7/1425—Balanced arrangements with transistors
- H03D7/1441—Balanced arrangements with transistors using field-effect transistors
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
- H03D7/14—Balanced arrangements
- H03D7/1425—Balanced arrangements with transistors
- H03D7/1458—Double balanced arrangements, i.e. where both input signals are differential
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D7/00—Transference of modulation from one carrier to another, e.g. frequency-changing
- H03D7/14—Balanced arrangements
- H03D7/1425—Balanced arrangements with transistors
- H03D7/1491—Arrangements to linearise a transconductance stage of a mixer arrangement
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D2200/00—Indexing scheme relating to details of demodulation or transference of modulation from one carrier to another covered by H03D
- H03D2200/0041—Functional aspects of demodulators
- H03D2200/0043—Bias and operating point
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D2200/00—Indexing scheme relating to details of demodulation or transference of modulation from one carrier to another covered by H03D
- H03D2200/0041—Functional aspects of demodulators
- H03D2200/009—Reduction of local oscillator or RF leakage
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/372—Noise reduction and elimination in amplifier
Definitions
- the invention concerns the field of radio receiver circuits. More particularly the invention relates to circuit topology of a signal processing circuit intended to be stacked with two quadrature mixer circuits.
- a signal processing circuit receives a pair of input signals in phase opposition on two input terminals and provides two pairs of output currents in phase opposition on four output terminals, each input signal being amplified in an amplification unit and being split in a splitting unit.
- Said output terminals of said signal processing circuit are then connected to said mixer circuits in such a way that each mixer circuit receives a pair of signals that are in phase opposition.
- Such a pair of signals that are in phase opposition can also be called differential signal, said differential signal meaning said pair of signals.
- the invention notably relates to the reception of signals like, for example, radio signals, telecommunication signals, telephone signals, audio baseband signals, wireless analog signals, video signals etc...
- the invention also concerns any receiver for such signals and chips intended to be implemented in said receiver.
- a receiver can be a phone in wireless standard, DECT for example, a radio receptor, a wireless controller...
- First tasks performed in a reception chain RC as represented in Fig.l in a radio receiver circuit are amplification of signals in order not to corrupt said signals with too a high noise floor and a frequency translation that allows further processing at a much lower signal frequency.
- signals are, for example, radio frequency signals and are constituted of a pair of input signals that are in phase opposition Sp and Sn.
- the use of two mixer circuits M_I and M_Q operated by two local oscillation signals in quadrature, LOI and LOQ allows an image rejection and consequently enhances the quality of the reception.
- mixer circuits need currents at their inputs.
- the term 'mixer circuit' designates here the part of the circuit that does the frequency translation, the signal processing circuit designating the part of the circuit that prepares the input signal for entering into the mixer circuit.
- a Gilbert quad is a good example of a mixer circuit.
- a signal processing circuit SPC as described in the introduction is necessary to provide two pairs of current signals (SIn,SIp) and (SQn,SQp) from a pair of signals in phase opposition (Sp and Sn), one for the mixer M_I and one for the mixer M_Q. Each mixer then provides a pair of signals in phase opposition (ISIn,ISIp) and (ISQn,ISQp) at an intermediate frequency.
- the voltage gain of the first stage has to be low in order to fulfill the linearity constraint. Moreover, with such a two-stage topology large voltage swings are observed on the first stage output at the frequency of the input signals and its harmonics. This might disturb local oscillation signals.
- a single stage topology for a signal processing circuit as presented in the introduction is proposed in European patent application EP0998025. As represented in Fig.2, I and Q transconductances are two duplicated amplification units LNAU as used in the two- stage topology described hereinbefore. Indeed, using four amplification transistors instead of two enables to use each amplification transistor as a transconductance.
- the two mixer circuits are directly connected to the collector of amplification transistors Tip, TQp, Tin, TQn in such a way that each mixer circuit receives a pair of signals in phase opposition.
- Tip, TQp, Tin, TQn amplification transistors
- each of the four branches further includes a cascode transistor, bases of said four cascode transistors being connected together.
- each of the two amplification units includes at least an amplification transistors, of which the base is connected to one input terminal and the collector is connected to another transistor in cascode, said transistor in cascode being connected by its collector to the respective splitting unit and being connected by its base to the transistor in cascode of the other amplification unit.
- the invention also relates to a chip implementing a signal processing circuit according to the invention and a receiver including such a chip.
- Fig.l represents a schematic diagram of a reception chain as known in the prior art
- Fig.2 represents a signal processing circuit as known in the prior art
- Fig.3 represents a first embodiment of a signal processing circuit according to the invention
- Fig.4 represents a second embodiment of a signal processing circuit according to the invention
- Fig.5 represents a third embodiment of a signal processing circuit according to the invention
- Fig.6 represents a signal processing circuit according to the invention stacked with two mixers
- Fig.7 represents a block diagram of a receiver of radio frequency signals according to invention
- Fig.8 represents the local oscillation signals in the temporal dimension.
- functions or constructions well-known to the person skilled in the art are not described in detail in order not to obscure the invention .
- Fig.1 presents a schematic diagram of a reception chain RC as known in the prior art.
- FIG.2 presents a signal processing circuit as known in the prior art. Using this signal processing circuit, the same bias current is shared between said signal processing circuit and mixer circuits. Effectively signals provided on outputs of four amplification transistors, of which bases are connected to the input signals, are currents. Said amplification transistors also constitute a splitting unit. This allows to directly connect a mixer circuit that requires a current input. The signal processing circuit SPC and mixer circuits are consequently stacked on top of each other.
- Fig.3 presents a first embodiment of a signal processing circuit SPC according to the invention.
- Said signal processing circuit is intended to receive a pair of input signals in phase opposition (Sn and Sp) on two input terminals and to provide two pairs of output currents in phase opposition (Sln.SIp) and (SQn,SQp) on four output terminals intended to be connected to said two mixer circuits.
- Each input signal Sn and Sp is amplified by a low noise amplification unit LNAUn and LNAUp and is split by a splitting unit SPLUn and SPLUp.
- said low noise amplification unit LNAU is conventionally realized through an amplification transistor Tp and Tn.
- Signal Sn is provided to the base of an amplification transistor Tn and signal Sp is provided to the base of an amplification transistor Tp.
- Said amplification transistors Tp and Tn are biased by a common biasing intensity Ibias, connected through an inductive element Lp and Ln to the emitter of said amplification transistors Tp and Tn.
- the collector of each amplification transistor Tp and Tn is connected to the respective splitting unit SPLUp and SPLUn.
- a splitting unit SPLU includes two branches called Bl and BQ. In this paragraph, only the splitting unit SPLUp for the signal Sp is described. The description would be similar for the signal Sn by replacing p by n in the references.
- the two branches BIp and BQp are connected at a node Ep connected to said amplification unit LNAUp and one of said output terminals.
- Each branch BIp and BQp respectively includes at least an identical low value resistance Rip and RQp.
- the role of such resistors Rip and RQp is that the accuracy of the current splitting is realized through said resistors instead of through the transistors of the mixer circuits.
- the matching is thus made by the resistors of the splitting unit independently of the resistance of the mixer circuits and their load.
- the DC voltage at the terminals of a load resistor is generally around 800mV.
- the current arriving on node Ep is thus split between the two branches thanks to the presence of the two resistances of the splitting unit.
- these resistances are of a low value, they do not introduce any gain.
- large voltage headroom is available as only one transistor is used and resistances are of low value.
- Fig.4 presents another exemplary embodiment of a signal processing circuit according to the invention.
- the embodiment of Fig.4 proposes to add another transistor in cascode TCp and TCn to each amplification unit LNAUp and LNAUn.
- Such a transistor in cascode TCp and TCn has an isolation function against leaks from local oscillation signals LO to the input signal S.
- said transistor in cascode TCp is connected, by its emitter, to the amplification transistor Tp and, by its collector, to said splitting unit SPLUp and, by its base, to the transistor in cascode TCn of the other amplification unit LNAUn.
- the voltage headroom is reduced but the disturbance caused by local oscillation to the input signal is reduced.
- Fig.5 presents yet another embodiment of a signal processing circuit.
- the above-mentioned isolation is realized through cascode transistors inserted on each branch of the two splitting units SPLUp and SPLUn. The bases of the four cascode transistors are connected together.
- the main parameters to be adjusted for a reception chain as generically presented in Fig.l are the noise, the linearity, the local oscillation disturbances, the dissipated power and the die area. These parameters are more or less critical depending on the application to which the reception chain is dedicated.
- the noise is mainly created by transistors of the circuit.
- the main noise contributors are shot noise and thermal noise from input transistors, base and collector. This noise is identical for any implementations of the transistor.
- Equivalent input voltage and current are identical noise contributors. Linearity properties are similar and better for all presented one-stage topologies than for the two-stage topology.
- the local oscillation disturbances are critical.
- the local oscillation signals might be disturbed by the input radio signals (ZIF applications).
- This is related to the so-called local oscillation pulling phenomenon : oscillators are very sensitive to disturbances that arise close to their oscillation frequency.
- the oscillator frequency is equal to the RF frequency, or one of its harmonics.
- the dissipated power is usually a significant portion of overall circuit consumption.
- the die area is generally not very critical for this kind of circuit.
- a very popular circuit for the mixer circuit is the double- balanced Mixer from Gilbert, called Gilbert quad.
- a Gilbert quad translates signals S at input frequency INF to signals IS at intermediate frequency IF.
- a current to voltage load MLD_I, MLD_Q e.g. a simple resistor Rip, RIn, RQp, RQn
- a simple resistor Rip, RIn, RQp, RQn needs to be connected at the mixer outputs on which output signals ISIp, ISIn, ISQp and ISQn are provided.
- Capacitors CI and CQ are implemented to filter out out-of- channel interferences that may exist when running at intermediate frequency IF.
- the signal processed by a Gilbert quad is also a current. This is the reason why the signal fed from the signal processing circuit SPC to the mixer circuit is a current.
- Fig.6 presents a signal processing circuit according to the invention stacked with two mixers. Such stacked circuits are thus reproduced on a chip according to the invention. Said chip generally includes other functions for the functioning of a receiver of the invention as represented in Fig.7.
- the properties of the different signal processing circuit embodiments of the invention and of the prior art will now be described and compared.
- the signal processing circuit represented in Fig.2 has noise and linearity properties superior to the ones of a two-stage topology, especially at large emitter degeneration.
- the I side has no influence on the Q side.
- This is different in the invention because of the structure of the splitting unit. Because of the presence of a resistance in the splitting unit, the sum of the p and n signals presents variations because of the transistor's emitter effect.
- Another advantage is that no current is lost in the mixer when there is temporairly no gain (M_Q here). It makes overall mixer gain higher. This is similar for
- the I-Q gain matching in order to have the same gain on each I and Q side, is determined by the matching of the resistors RI and RQ and, to a smaller extent, of the transistors of the I and Q mixer circuits.
- cascode transistors TCp, TCn are inserted in the amplification units. Their role is to absorb the disturbances generated from local oscillation signals to input signals. Consequently, the signal processing circuit as presented in Fig.4 presents a better isolation of input signals.
- cascode transistors TCIp, TCQp, TCIn, TCQn are inserted in the splitting unit above the resistors. Their role is also to absorb the disturbances generated from local oscillation signals to input signals.
- gm is the amplification unit input transconductance
- R is the mixer load. This gain is slightly inferior to the one obtained with the two-stage topology that is around 30 dB.
- the main noise contributors of all topologies, including the one of the prior art, are identical.
- One-stage topologies have fewer components to contribute to noise. But this is balanced by the mixer circuits that are slightly noisier because there was a bit less gain in front of them.
- Figs.3 and 4 a noise term depending on commutation speed of the quad is fairly reduced. Consequently , Voltage headroom is more comfortable with only two stacked transistors, for the embodiment presented in Fig.3.
- the isolation of the input signal from the local isolation leaks is very good for the embodiments presented in Figs.4 and 5.
- the isolation of the local oscillation signals from the input signals' leaks is weak in two-stage topologies where the input voltage is amplified.
- the embodiment presented in Fig.5 amplifies the input signal on top of the amplification transistors and as the current split is done with resistors, leaks can occur.
- the other embodiments of the invention present a good isolation.
- Benefits of the one or more embodiments of the invention are superior noise performance at lower bias current.
- Embodiments that present a reduced impact on pulling the input signal to the local oscillation signals are also proposed.
- An application of the invention concerns reception chains as small signals have to be processed.
- a circuit as described in Fig.6 can also be used in a transmission chain for example to have good linearity characteristics. If larger signals are processed, the use of the invention is less critical but can be advantageous.
- Fig.7 presents a block diagram of a receiver of radio frequency signals according to the invention. Generally such a receiver is intended to receive and to transmit signals through an antenna ANT. A commutation device COM controls the access to the antenna ANT. Said commutation device COM is connected at least to a reception chain RX and to a transmission chain TX. Said reception chain RX includes at least a signal processing circuit SPC according to the invention and a frequency translation unit FTCR, generally constituted of mixer circuits. A processing unit MC follows these circuits.
- This processing unit MC also processes the signals to be transmitted and is thus connected to a transmission chain TX that includes at least a frequency translation unit FTCT and an amplification unit AMPT.
- a receiver is advantageously a telecommunication apparatus: mobile phone...
- the embodiment as disclosed in Fig.3 and the embodiments presented in Figs.4 and 5 are not exclusive. Other alternative embodiments may be derived in accordance with principles of the invention defined in the Claims to accomplish the same objectives. It is to be understood that the present invention is not limited to the aforementioned embodiments and variations and modifications may be made without departing from the spirit and scope of the invention as defined in the appended claims. In this respect, the following closing remarks are made. It is to be understood that the present invention is not limited to the used type of transistors.
- Similar embodiments can use other transistor types, e.g. MOS... Resistive emitter degeneration can be used rather than inductive emitter degeneration.
- inductive degeneration allows superior noise performance.
- a current source often implemented as a pure resistance connected from the power supply to the emitters of the cascode transistors, or to the emitters of the Gilbert, quads can be added. It allows to get both a high input transconductance from the input pair, and a low voltage drop across the resistor load. It is to be understood that the invention is not limited to the aforementioned telecommunication application. The invention can be used within any application using a reception chain needing a frequency translation before further processing. Radio frequency applications are thus of particular interest to the invention.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
- Superheterodyne Receivers (AREA)
Abstract
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN2004800273874A CN1856933B (en) | 2003-09-23 | 2004-09-15 | Signal processing circuit, chip and receiverb comprising the circuit |
EP04769429.4A EP1668775B1 (en) | 2003-09-23 | 2004-09-15 | High performance low noise amplifier |
US10/572,885 US7565128B2 (en) | 2003-09-23 | 2004-09-15 | High performance low noise amplifier |
JP2006526731A JP2007506326A (en) | 2003-09-23 | 2004-09-15 | High performance low noise amplifier |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP03300129.8 | 2003-09-23 | ||
EP03300129 | 2003-09-23 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2005029696A1 true WO2005029696A1 (en) | 2005-03-31 |
Family
ID=34354619
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2004/003061 WO2005029696A1 (en) | 2003-09-23 | 2004-09-15 | High performance low noise amplifier |
Country Status (6)
Country | Link |
---|---|
US (1) | US7565128B2 (en) |
EP (1) | EP1668775B1 (en) |
JP (1) | JP2007506326A (en) |
KR (1) | KR20060121886A (en) |
CN (1) | CN1856933B (en) |
WO (1) | WO2005029696A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006295381A (en) * | 2005-04-07 | 2006-10-26 | Sharp Corp | Voltage - current conversion circuit, mixer circuit, and mobile apparatus |
WO2009117713A1 (en) * | 2008-03-21 | 2009-09-24 | Qualcomm Incorporated | Quadrature output low noise transconductance amplifier having differential input |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2008018033A2 (en) * | 2006-08-09 | 2008-02-14 | Nxp B.V. | Signal processor comprising a frequency converter |
US8731506B2 (en) * | 2008-07-28 | 2014-05-20 | Marvell World Trade Ltd. | Complementary low noise transductor with active single ended to differential signal conversion |
CN101826842B (en) * | 2009-03-06 | 2012-12-12 | 晨星软件研发(深圳)有限公司 | Frequency mixer capable of improving quality of signal |
US8779810B2 (en) * | 2011-07-15 | 2014-07-15 | Qualcomm Incorporated | Dynamic divide by 2 with 25% duty cycle output waveforms |
JP5571732B2 (en) * | 2012-04-17 | 2014-08-13 | 日本電信電話株式会社 | Differential amplifier |
FR3026250A1 (en) | 2014-09-19 | 2016-03-25 | St Microelectronics Sa | ELECTRONIC DEVICE FOR A RADIO FREQUENCY SIGNAL RECEIVING CHAIN, COMPRISING A LOW NOISE TRANSCONDUCTIVE AMPLIFIER STAGE |
CN112702022B (en) * | 2020-12-28 | 2021-11-23 | 北京力通通信有限公司 | Low-noise large-bandwidth signal processing device |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0434203A2 (en) * | 1989-12-16 | 1991-06-26 | Nortel Networks Corporation | Cross-coupled mixer stage for zero IF radio |
US5847623A (en) * | 1997-09-08 | 1998-12-08 | Ericsson Inc. | Low noise Gilbert Multiplier Cells and quadrature modulators |
US6308058B1 (en) * | 1997-01-11 | 2001-10-23 | Mitel Semiconductor Limited | Image reject mixer |
US20020098820A1 (en) * | 2001-01-24 | 2002-07-25 | Dijkmans Eise Carel | Front end and high frequency receiver having quadrature low noise amplifier |
US6496545B1 (en) * | 1999-02-02 | 2002-12-17 | Lucent Technologies Inc. | Single side-band mixer |
US20030169089A1 (en) * | 2002-03-08 | 2003-09-11 | Tajinder Manku | High linearity gilbert i q dual mixer |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
IT1212776B (en) * | 1983-09-29 | 1989-11-30 | Ates Componenti Elettron | TRANSISTOR AMPLIFIER AND MIXER INPUT STAGE FOR A RADIO RECEIVER. |
JPH1056336A (en) * | 1996-08-09 | 1998-02-24 | Mitsubishi Electric Corp | Mixer circuit |
FR2770351A1 (en) * | 1997-10-28 | 1999-04-30 | Philips Electronics Nv | HIGH GAIN AMPLIFIER HAVING LIMITED OUTPUT DYNAMIC |
US6157822A (en) * | 1999-07-08 | 2000-12-05 | Motorola, Inc. | Tuned low power/low noise mixer |
GB2379814B (en) * | 2001-07-05 | 2003-10-29 | Zarlink Semiconductor Ltd | A mixer circuit arrangement and an image-reject mixer circuit arrangement |
JP2003332628A (en) * | 2002-05-13 | 2003-11-21 | Nippon Sheet Glass Co Ltd | Light-emitting unit, and lighting device and image reader using the same |
JP3770819B2 (en) * | 2001-09-28 | 2006-04-26 | 株式会社ルネサステクノロジ | Wireless communication receiver |
-
2004
- 2004-09-15 US US10/572,885 patent/US7565128B2/en active Active
- 2004-09-15 JP JP2006526731A patent/JP2007506326A/en active Pending
- 2004-09-15 WO PCT/IB2004/003061 patent/WO2005029696A1/en active Application Filing
- 2004-09-15 CN CN2004800273874A patent/CN1856933B/en not_active Expired - Fee Related
- 2004-09-15 KR KR1020067005673A patent/KR20060121886A/en not_active Application Discontinuation
- 2004-09-15 EP EP04769429.4A patent/EP1668775B1/en not_active Expired - Lifetime
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0434203A2 (en) * | 1989-12-16 | 1991-06-26 | Nortel Networks Corporation | Cross-coupled mixer stage for zero IF radio |
US6308058B1 (en) * | 1997-01-11 | 2001-10-23 | Mitel Semiconductor Limited | Image reject mixer |
US5847623A (en) * | 1997-09-08 | 1998-12-08 | Ericsson Inc. | Low noise Gilbert Multiplier Cells and quadrature modulators |
US6496545B1 (en) * | 1999-02-02 | 2002-12-17 | Lucent Technologies Inc. | Single side-band mixer |
US20020098820A1 (en) * | 2001-01-24 | 2002-07-25 | Dijkmans Eise Carel | Front end and high frequency receiver having quadrature low noise amplifier |
US20030169089A1 (en) * | 2002-03-08 | 2003-09-11 | Tajinder Manku | High linearity gilbert i q dual mixer |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006295381A (en) * | 2005-04-07 | 2006-10-26 | Sharp Corp | Voltage - current conversion circuit, mixer circuit, and mobile apparatus |
WO2009117713A1 (en) * | 2008-03-21 | 2009-09-24 | Qualcomm Incorporated | Quadrature output low noise transconductance amplifier having differential input |
US7656230B2 (en) | 2008-03-21 | 2010-02-02 | Qualcomm, Incorporated | Quadrature output low noise transconductance amplifier having differential input |
KR101126054B1 (en) * | 2008-03-21 | 2012-03-29 | 퀄컴 인코포레이티드 | Quadrature output low noise transconductance amplifier having differential input |
Also Published As
Publication number | Publication date |
---|---|
CN1856933B (en) | 2011-04-13 |
EP1668775A1 (en) | 2006-06-14 |
CN1856933A (en) | 2006-11-01 |
US7565128B2 (en) | 2009-07-21 |
US20080125072A1 (en) | 2008-05-29 |
EP1668775B1 (en) | 2013-06-19 |
KR20060121886A (en) | 2006-11-29 |
JP2007506326A (en) | 2007-03-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7062248B2 (en) | Direct conversion receiver having a low pass pole implemented with an active low pass filter | |
US7633345B2 (en) | Amplifier and the method thereof | |
US7392033B2 (en) | Reducing active mixer flicker noise | |
US7532055B2 (en) | CMOS-based receiver for communications applications | |
US6999746B2 (en) | Image rejection mixer | |
JP3721144B2 (en) | Frequency converter, quadrature demodulator and quadrature modulator | |
US7710185B2 (en) | Tuneable circuit for canceling third order modulation | |
US7565128B2 (en) | High performance low noise amplifier | |
US7860470B2 (en) | Cross coupled high frequency buffer | |
US8045951B2 (en) | Dual-LO mixer and radio | |
US6104227A (en) | RF mixer circuit and method of operation | |
US6850752B2 (en) | Single-to-differential conversion circuit outputting DC-balanced differential signal | |
EP1698048A2 (en) | Mixer with feedback | |
US7126424B2 (en) | Interface circuit for connecting to an output of a frequency converter | |
US9520833B1 (en) | Active ring mixer | |
KR100630626B1 (en) | Mixer capable of decreasing distortion of output current and method of frequency modulation | |
KR20080075522A (en) | Enhanced mixer device | |
US5650714A (en) | Orthogonal signal generation system | |
JPH04365207A (en) | Frequency conversion circuit | |
JPH06326520A (en) | Frequency converting circuit | |
Sim | CMOS I/Q down-converter operating at 2GHz for wireless communication receiver |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200480027387.4 Country of ref document: CN |
|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BW BY BZ CA CH CN CO CR CU CZ DK DM DZ EC EE EG ES FI GB GD GE GM HR HU ID IL IN IS JP KE KG KP KZ LC LK LR LS LT LU LV MA MD MK MN MW MX MZ NA NI NO NZ PG PH PL PT RO RU SC SD SE SG SK SY TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SZ TZ UG ZM ZW AM AZ BY KG MD RU TJ TM AT BE BG CH CY DE DK EE ES FI FR GB GR HU IE IT MC NL PL PT RO SE SI SK TR BF CF CG CI CM GA GN GQ GW ML MR SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2004769429 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006526731 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 10572885 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020067005673 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 2004769429 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020067005673 Country of ref document: KR |
|
WWP | Wipo information: published in national office |
Ref document number: 10572885 Country of ref document: US |