WO2004105121A1 - Method for manufacturing a multi-level interconnect structure - Google Patents
Method for manufacturing a multi-level interconnect structure Download PDFInfo
- Publication number
- WO2004105121A1 WO2004105121A1 PCT/GB2004/001933 GB2004001933W WO2004105121A1 WO 2004105121 A1 WO2004105121 A1 WO 2004105121A1 GB 2004001933 W GB2004001933 W GB 2004001933W WO 2004105121 A1 WO2004105121 A1 WO 2004105121A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- mandrel material
- mandrel
- trenches
- vias
- features
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 119
- 238000004519 manufacturing process Methods 0.000 title claims description 18
- 239000000463 material Substances 0.000 claims abstract description 188
- 230000008569 process Effects 0.000 claims abstract description 56
- 239000010410 layer Substances 0.000 claims description 174
- 239000010949 copper Substances 0.000 claims description 29
- 239000004020 conductor Substances 0.000 claims description 28
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 26
- 229910052802 copper Inorganic materials 0.000 claims description 26
- 239000000758 substrate Substances 0.000 claims description 26
- 238000005530 etching Methods 0.000 claims description 23
- 238000011049 filling Methods 0.000 claims description 22
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 claims description 18
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 18
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 17
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 17
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 14
- 229910052732 germanium Inorganic materials 0.000 claims description 14
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 14
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 14
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 claims description 12
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 10
- 229910052782 aluminium Inorganic materials 0.000 claims description 9
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 9
- 230000008021 deposition Effects 0.000 claims description 9
- 239000011800 void material Substances 0.000 claims description 9
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 8
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 8
- 239000010936 titanium Substances 0.000 claims description 8
- 229910052719 titanium Inorganic materials 0.000 claims description 8
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 7
- 239000011241 protective layer Substances 0.000 claims description 7
- 229910052715 tantalum Inorganic materials 0.000 claims description 7
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 7
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 claims description 7
- 239000003989 dielectric material Substances 0.000 abstract description 15
- 239000000470 constituent Substances 0.000 abstract description 2
- 229910052751 metal Inorganic materials 0.000 description 35
- 239000002184 metal Substances 0.000 description 35
- 238000001465 metallisation Methods 0.000 description 29
- 238000000151 deposition Methods 0.000 description 14
- 238000001020 plasma etching Methods 0.000 description 12
- 238000005229 chemical vapour deposition Methods 0.000 description 9
- 238000005240 physical vapour deposition Methods 0.000 description 8
- 238000005498 polishing Methods 0.000 description 8
- 239000000126 substance Substances 0.000 description 8
- 229910003481 amorphous carbon Inorganic materials 0.000 description 6
- 239000007789 gas Substances 0.000 description 6
- 238000012545 processing Methods 0.000 description 6
- 238000013459 approach Methods 0.000 description 5
- 230000004888 barrier function Effects 0.000 description 5
- 239000008393 encapsulating agent Substances 0.000 description 5
- 239000000376 reactant Substances 0.000 description 5
- 229910000881 Cu alloy Inorganic materials 0.000 description 4
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 4
- 239000002243 precursor Substances 0.000 description 4
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 239000002002 slurry Substances 0.000 description 3
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 2
- 230000009471 action Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 2
- 238000000137 annealing Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 229910000078 germane Inorganic materials 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 230000037361 pathway Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 239000003870 refractory metal Substances 0.000 description 2
- 230000002787 reinforcement Effects 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 229910000077 silane Inorganic materials 0.000 description 2
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 238000005299 abrasion Methods 0.000 description 1
- -1 aluminum Chemical class 0.000 description 1
- 239000000908 ammonium hydroxide Substances 0.000 description 1
- 239000006227 byproduct Substances 0.000 description 1
- 239000003153 chemical reaction reagent Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000004070 electrodeposition Methods 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- 238000007654 immersion Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000001404 mediated effect Effects 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 238000003672 processing method Methods 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 230000002459 sustained effect Effects 0.000 description 1
- 239000013077 target material Substances 0.000 description 1
- 238000002230 thermal chemical vapour deposition Methods 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 238000007704 wet chemistry method Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the invention relates to the manufacture of integrated circuit chips and, more particularly, to a process for manufacturing multilevel interconnect structures for integrated circuit chips .
- Multi-level interconnect structures have been developed that match the advances in active-device density by more effectively routing metallization lines between the active devices. In certain IC designs, five or more individual levels of metallization lines may be required to accommodate the active-device density. Multilevel interconnect structures arrange the metallization lines in multiple layers in which the metallization lines of each individual level are formed in an interlevel dielectric. The interlevel dielectric electrically isolates the metallization lines from one another in each level of the interconnect structure and electrically isolates metallization lines in adjacent levels .
- Damascene processes are routinely used in back-end-of-line (BEOL) processing for fabricating multilevel interconnect structures.
- BEOL back-end-of-line
- trenches and vias are etched in a layer of an interlevel dielectric and filled with metal, such as copper (Cu) or a Cu-based alloy, to create metallization lines and vertical conductive paths between metallization lines in different levels.
- Copper has superior electromigration resistance and a lower resistivity than other candidate metals, such as aluminum, considered for in fabricating multilevel interconnect structures .
- Traditional subtractive etching approaches cannot be used to form copper metallization lines because copper is difficult to etch. Therefore, damascene processes are particularly meaningful for fabricating copper metallization lines.
- the interlevel dielectric layer is conformally covered by a blanket of metal that simultaneously fills the trenches and vias .
- Excess overburden metal is removed from the interlayer dielectric by a process such as chemical-mechanical polishing (CMP) .
- CMP chemical-mechanical polishing
- Metal remaining in the trenches extends substantially horizontal relative to the substrate to define metallization lines, and metal remaining in the vias provides contacts between metallization lines in adjacent levels.
- a single-damascene process forms trenches and vias in distinct interlevel dielectric layers and fills each with a distinct blanket deposition of metal .
- the line-to-line spacings between adjacent, on-pitch metallization lines in individual layers and between metallization lines in adjacent layers of the multilevel interconnect structure are reduced.
- Shrinking the line-to-line spacings increases the line-to-line capacitance, which slows the speed of the signals carried by the metallization lines and results in propagation delay.
- the line-to-line capacitance may be reduced by reducing the dielectric constant of the interlevel dielectric.
- one trend in multilevel interconnect structures is to form the interlevel dielectric from a dielectric material characterized by a relative permittivity or dielectric constant less than the dielectric constant of silicon oxide or fluorinated silicon glass.
- such low-k dielectrics are characterized by a dielectric constant less than about 4, which represents the dielectric constant of silicon oxide.
- candidate low-k materials include spin-on low-k films, such as SILK commercially available from Dow Chemical Co. (Midland, MI), and chemical vapor deposition low-k films, such as organosilicates .
- low-k dielectrics permit adjacent metallization lines to be positioned closer together and decreases the number of levels in the multilevel interconnect structure.
- the effect of low-k dielectrics is to improve the performance of an IC chip for a given wiring density.
- Damascene processes place stringent requirements on the properties of the material forming the interlevel dielectric layer and, hence, on the candidate low-k dielectrics projected for use as an interlevel dielectric.
- the host of requirements has limited the integration of low-k dielectrics into damascene processes for fabricating multilevel interconnect structures.
- low-k dielectrics must be compatible with the cleaning, etching, CMP and thermal treatments characteristic of a damascene process .
- the low-k dielectric must have sufficient mechanical strength and chemical stability to withstand all process steps .
- interlevel dielectric layers formed from a conventional low-k dielectric are covered by an etch stop layer as protection from photoresist stripping processes .
- the etch stop layer also serves as a hard mask for CMP processes that remove excess metal overburdening the interlevel dielectric after the blanket deposition that fills the vias and trenches.
- Conventional low-k dielectrics are soft and prone to undercutting when polished by a CMP process if the etch stop layer is omitted. Because many low-k dielectrics are hydrophilic, the etch stop layer also shields the interlevel dielectric from moisture introduced during the CMP processes and protects the interlevel dielectric from attack by aggressive post-CMP cleaning.
- etch stop layers eliminate these adverse effects, their presence adds to the complexity of the damascene process. In particular, a distinct deposition is required to create each etch stop layer.
- Another disadvantage is that the most commonly used etch stop material, silicon nitride, has a rather high dielectric constant ranging between about 6 and about 8. Therefore, the presence of etch stop layers increases the effective dielectric constant and capacitance of the interlevel dielectric.
- An extremely low-k dielectric for forming a multilevel interconnect structure is air, which has a dielectric constant of about unity.
- Mechanical strength is lent during processing by incorporating a sacrificial or removable material as a temporary interlevel dielectric and removing the sacrificial material after the levels of the multilevel interconnect structure are completed. The spaces formerly occupied by the sacrificial material are air-filled voids.
- amorphous carbon as a sacrificial material.
- the amorphous carbon is removed by providing passageways extending through the interconnect structure and heating in an oxidizing environment to convert the amorphous carbon to a carbonaceous gas that escapes through the passageways.
- two capping layers of silicon nitride are applied over the metallization lines of each interconnect level before the amorphous carbon is removed.
- Each capping layer requires a discrete lithographic patterning and etching step that adds fabrication costs and that may increase the IC chip size to account for overlay tolerances between the two capping layers.
- the removal of the amorphous carbon is recognized to deteriorate the material forming the metallization lines, which necessitates fully encapsulating the metallization lines with an adhesion promotion barrier layer.
- the sacrificial amorphous carbon is removed from each level of the interconnect structure before successive levels are formed, which adds significant complexity to the manufacture of multilevel interconnect structures.
- Another conventional approach for forming an air dielectric uses a flowable oxide or hydrogen silicate glass as a sacrificial material.
- the sacrificial material is removed by a wet chemical etch after all levels of the multilevel interconnect structure are formed.
- the interconnect levels are formed by a damascene via and substractive-etch metallization line process, not a single- or dual-damascene process.
- the substractive-etch process forming the metallization lines also defines the pathways among the different levels of the interconnect structure for subsequently removing the sacrificial material.
- Yet another conventional approach for forming an air dielectric relies on silicon nitride as a sacrificial material.
- the metallization lines are formed by a subtractive process and coated with 100 nm to 200 nm of silicon oxide as a protective layer for the subsequent removal of the sacrificial material.
- the sacrificial material is removed by a chemical etchant with a high etch selectively for nitride to oxide, such as phosphoric acid.
- the protective layer must be relatively thick as phosphoric acid etches silicon oxide at a slow but measurable rate.
- the proposed thickness of the protective layer needed to prevent etching of the metallization lines is comparable to the spacing between adjacent metallization lines.
- this conventional approach becomes unworkable for providing an air dielectric as the gap between on-pitch metallization lines decreases .
- a method for manufacturing a multilevel interconnect structure comprising: applying a mandrel material to a substrate; removing portions of the mandrel material to form trenches; removing portions of the mandrel material to form vias, the trenches opening onto the underlying vias; filling the vias and the trenches with a conductive material to create a plurality of features having the mandrel material disposed between adjacent features; forming at least one layer overlying the features and the mandrel material; defining at least one passageway leading to the mandrel material through the layer; and removing the mandrel material by introducing an isotropic etchant into the passageway, the isotropic etchant selectively etching the mandrel material to leave an air void between adjacent features.
- the mandrel material may be selected from the group consisting of amorphous silicon, amorphous germanium, and amorphous silicon-germanium.
- the mandrel material is amorphous silicon and the isotropic etchant contains potassium hydroxide.
- the mandrel material is amorphous germanium and the isotropic etchant contains hydrogen peroxide.
- the removing portions of the mandrel material to form trenches may be performed by a single lithographic and etch operation. Similarly, the removing portions of the mandrel material to form vias is performed by a single lithographic and etch operation.
- the multilevel interconnect structure may be free of protective layers covering the mandrel material.
- the conductive material may be copper.
- the isotropic etchant may be capable of removing the mandrel material selective to copper.
- the isotropic etchant may be capable of removing the mandrel material selective to titanium, titanium nitride, tantalum, tantalum nitride, silicon oxide, silicon nitride, and aluminum.
- the filling the vias and the trenches with the conductive material may further comprise introducing the conductive material into the vias and the trenches by a single deposition of the conductive material.
- a method for manufacturing a multilevel interconnect structure comprising: forming a first layer of a mandrel material on a substrate; removing portions of the first layer of the mandrel material to form first trenches; removing portions of the first layer of the mandrel material to form first vias, the first trenches opening onto the underlying first vias; filling the first vias and the first trenches with a conductive material to create a plurality of first features having the mandrel material horizontally separating adjacent first features; forming a second layer of the mandrel material overlying the first features; removing portions of the second layer of the mandrel material to form second trenches; removing portions of the second layer of the mandrel material to form second vias, the second trenches opening onto the underlying second vias; filling the second vias and the second trenches with the conductive material to create a plurality of second features having the mandrel material horizontal
- a method for manufacturing a multilevel interconnect structure comprising: applying a mandrel material to a substrate, the mandrel material being selected from the group consisting of amorphous silicon, amorphous germanium, and amorphous silicon- germanium; removing portions of the mandrel material to form trenches; removing portions of the mandrel material to form vias, the trenches opening onto the underlying vias; filling the vias and the trenches simultaneously with a conductive material to create a plurality of features having the mandrel material disposed between adjacent features; forming at least one layer overlying the features and the mandrel material; defining at least one passageway leading to the mandrel material through the layer; and removing the mandrel material by introducing an isotropic etchant into the passageway, the isotropic etchant selectively etching the mandrel material to leave an air void between adjacent features.
- a multilevel interconnect structure produced by the process comprising: applying a mandrel material to a substrate; removing portions of the mandrel material to form trenches; removing portions of the mandrel material to form vias, the trenches opening onto the underlying vias; filling the vias and the trenches with a conductive material to create a plurality of features having the mandrel material disposed between adjacent features; forming at least one layer overlying the features and the mandrel material; defining at least one passageway leading to the mandrel material through the layer; and removing the mandrel material by introducing an isotropic etchant into the passageway, the isotropic etchant selectively etching the mandrel material to leave an air void between adjacent features.
- Preferred embodiments of the invention are directed to a method for manufacturing a multilevel interconnect structure.
- a mandrel material is applied to a substrate and portions of the mandrel material are removed to form trenches and vias, in which the trenches may open onto the underlying vias.
- the vias and the trenches are then filled with a conductive material, preferably simultaneously by a single deposition, to create a plurality of features.
- the mandrel material is disposed between adjacent features and at least one layer is formed overlying the features and mandrel material .
- One or more passageways are defined leading to the mandrel material through the layer and an isotropic etchant is introduced into each passageway.
- the isotropic etchant selectively etches the mandrel material to leave an air void between adjacent features.
- the mandrel material is selected from among amorphous silicon, amorphous germanium, and amorphous silicon-germanium.
- additional levels of filled vias and trenches may be formed in separate layers of mandrel material applied before the overlying layer is formed and subsequently removed by the isotropic etchant.
- the use of the mandrel material as a sacrificial interlevel layer which is removable after processing to leave behind air-filled spaces, overcomes the difficulties encountered with the integration of low-k dielectrics in damascene processes.
- the mandrel material does not require etch stop layers or other cap layers for protection and structural strength during CMP processes .
- the mandrel material is chemically resistant to etchants used during photoresist stripping and has a structural rigidity that opposes mechanical pressure applied during CMP processes . The elimination of such etch stop layers from the multilevel interconnect structure lowers the effective dielectric constant of the interconnect structure.
- the mandrel material is fully compatible with single or dual damascene processes as the vias and trenches are may be formed by standard lithographic and etch techniques in the mandrel material. As a result, no additional process steps are required to integrate the principles of the invention into a damascene process. Moreover, the mandrel material is sufficiently rigid that additional process steps are not required to form structural reinforcement, such as support pillars. Such structural reinforcement may also increase the effective dielectric constant. Implementing the principles of the invention adds little or no additional cost to a damascene process and does not necessitate any additional lithographic steps that could otherwise increase chip size to account for mask overlay tolerances needed to accomplish pattern alignment.
- the mandrel material is removable selective to copper metal and conventional liners filling the vias and trenches of multilevel interconnect structures formed with damascene processes without etch stop layers .
- the mandrel material is also removed selective to other exposed materials in the multilevel interconnect structure including, but not limited to, silicon oxide, silicon nitride, and aluminum. Therefore, the removal of the mandrel material to leave behind air-filled interlevel dielectric layers does not compromise or degrade the residual metallization or other materials present in the interconnect structure.
- the dielectric properties of the mandrel material are not relevant to the invention, nor to the completed IC chip, because the mandrel material is removed from the back-end-of-line (BEOL) before the fabrication of the IC chip is complete.
- BEOL back-end-of-line
- FIGS. 1-19 are cross-sectional views of a portion of a substrate at various stages of an embodiment of a damascene processing method in accordance with principles of the invention.
- the invention is directed to manufacturing a multi-layer interconnect structure for an integrated circuit having air as the interlevel dielectric between individual levels of metallization.
- a sacrificial mandrel material replaces the interlevel dielectric during the fabrication of the interconnect structure and, after fabrication, is removed and the empty spaces are filled with air.
- a portion of a substrate 10 includes regions such as gate conductors 12 of field effect transistors (FET's) and shallow trench isolation (STI) structures 14.
- Substrate 10 may be any suitable semiconductor substrate material, including but not limited to silicon and gallium arsenide, upon which or within which active devices may be formed by front-end-of-line (FEOL) processes.
- An insulating layer 16 constituted by a material of relatively high electrical resistivity, such as borophosphosilicate glass (BPSG) , is deposited on the substrate 10 as a pre-metal dielectric.
- the exposed surface of the insulating layer 16 is polished flat and planarized by a chemical-mechanical polishing (CMP) process or any other suitable planarization technique.
- CMP processes involve a polishing or mechanical abrasion action aided chemically by a slurry introduced between a polishing pad and the substrate 10.
- Contacts 18 are provided by forming contact openings in the insulating layer 16 by a standard lithographic and etch process, introducing a conductive material, such as tungsten, by a blanket deposition that fills the contact openings, and removing the excess overburden of conductive material down to the insulating layer 16 by any suitable planarization technique, such as a CMP process.
- the etch stop layer 20 may be composed of any of a number of different materials, such as silicon nitride or silicon oxide, deposited by conventional physical vapor deposition or chemical vapor deposition techniques .
- a mandrel layer 22 is deposited on the etch stop layer 20.
- the mandrel layer 22 represents material that is removed by a subsequent processing step.
- the mandrel layer 22 has a thickness in the range of approximately 100 nm to approximately 1000 nm.
- the mandrel layer 22 may be deposited by any conventional deposition technique, including but not limited to chemical vapor deposition and physical vapor deposition, compatible with depositing the material forming layer 22.
- a plurality of trenches 24 are defined in the mandrel layer 22 that extend vertically to the horizontal level of the etch stop layer 20.
- Trenches 24 may be formed using a single conventional lithographic and etch operation in which a resist layer (not shown) is applied to the mandrel layer 22, exposed to impart a latent image pattern characteristic of the trenches 24, and developed to transform the latent image pattern into a final image pattern that defines masked areas and unmasked areas on mandrel layer 22 at the locations of the trenches 24, and portions of mandrel layer 22 are removed in unmasked areas by any suitable etching process, such as anisotropic etching (e.g. plasma etching or reactive ion etching), that produces vertical trench sidewalls, down to the etch stop layer 20 to define the trenches 24.
- the patterned resist is stripped after trenches 24 are formed.
- horizontal as used herein is defined as a plane parallel to the conventional plane or surface of substrate 10, regardless of orientation.
- vertical refers to a direction perpendicular to the horizontal, as just defined. Terms, such as “on”, “above”, “below”, “side” (as in “sidewall”), “higher”, “lower”, “over”, and “under”, are defined with respect to the horizontal plane.
- the exposed surfaces of the mandrel layer 22 may be optionally covered by a thin oxide layer 26 grown, for example, by low temperature plasma oxidation.
- a typical thickness for oxide layer 26, which may be silicon oxide, is about 10 nm to about 50 nm.
- etching such as by plasma or reactive ion etching, to permit the establishment of electrical contact with the contacts 18.
- Areas of the oxide layer 26, if present, on the horizontal surfaces of the mandrel layer 22 are also removed by wet or dry etching.
- An adhesion-promoting barrier liner 27 is then applied to the horizontal and vertical surfaces of the trenches 24.
- Typical materials suitable for liner 27 include titanium, titanium nitride, tantalum, tantalum nitride, other refractory metals, metal nitrides, and combinations of the same.
- a seed layer (not shown) may be applied over the liner 27 to promote subsequent electrodeposition of a conductive material, such as copper or a copper alloy.
- a conductive layer 28 of a metal such as copper or a copper alloy, is blanket deposited conformally on substrate 10 by a suitable deposition technique, such as by plating with electroless or electroplating techniques.
- the conductive layer 28 may be deposited by a physical vapor deposition or chemical vapor deposition.
- metal fills the trenches 24 and overburdens the patterned remnants of mandrel layer 22.
- the substrate 10 may be heat treated to anneal the metal of conductive layer 28 before subsequent process steps.
- annealing copper increases the grain size to improve electromigration reliability and promote bonding with liner 27.
- excess metal from conductive layer 28, portions of the liner 27 present on the mandrel layer 22, and portions of any oxide layer 26 present on the mandrel layer 22 are removed by any suitable planarization technique, such as a CMP process, stopping at the horizontal level of the trenches 24 to provide a planarized surface.
- the inlaid metal originating from conductive layer 28 that fills the trenches 24 defines conductive features 28' surrounded by the material of mandrel layer 22.
- the mandrel layer 22 serves as a polishing stop layer for CMP processes.
- the resulting structure defines a first level, generally indicated by reference numeral 29, of the multilevel interconnect structure.
- a typical thickness for the mandrel layer 30 is between about 100 nm and about 1500 nm, preferably about 1000 nm.
- the mandrel layer 30 may be deposited by any conventional deposition technique, including, but not limited to, chemical vapor deposition and physical vapor deposition, compatible with depositing the material forming layer 30.
- a plurality of vias 32 are defined in the mandrel layer 30 using a single conventional lithographic and etch operation.
- a resist layer (not shown) is applied to the mandrel layer 30, exposed to impart a latent image pattern characteristic of the vias 32, developed to transform the latent image pattern into a final image pattern that defines masked areas and unmasked areas on mandrel layer 30 at the locations of the vias 32, and subsequently etched by any suitable etching process, such as anisotropic etching (e.g. plasma etching or reactive ion etching), that produces vertical via sidewalls, to remove material from mandrel layer 30 in unmasked areas and form vias 32.
- Vias 32 extend vertically through the mandrel layer 30 down to conductive lines 28' for establishing electrical interconnections. After vias 32 are defined, the patterned resist layer is stripped.
- a plurality of trenches 34 is provided in the mandrel layer 30 using a single conventional lithographic and etch operation.
- a resist layer (not shown) is applied to the mandrel layer 30, exposed to impart a latent image pattern characteristic of the trenches 34, developed to transform the latent image pattern into a final image pattern that defines masked areas and unmasked areas on the mandrel layer 30 at the locations of trenches 34, and subsequently etched by any suitable etching process, such as anisotropic etching (e.g. plasma etching or reactive ion etching) , that produces substantially vertical trench sidewalls, to remove material from mandrel layer 30 in unmasked areas and form trenches 34.
- anisotropic etching e.g. plasma etching or reactive ion etching
- the patterned resist is stripped.
- the trenches 34 are formed in alignment with the vias 32 so as to generally have an overlying relationship.
- the exposed horizontal and vertical surfaces of the mandrel layer 30 may be optionally covered by a thin oxide layer 36, which may be silicon oxide grown, for example, by low temperature plasma oxidation.
- vias 32 may be formed after trenches
- an adhesion-promoting barrier liner 39 is applied to the horizontal and vertical surfaces of the vias 32 and trenches 34.
- Typical materials suitable for liner 39 include titanium, titanium nitride, tantalum, tantalum nitride, other refractory metals, metal nitrides, and combinations of the same.
- a seed layer (not shown) may be applied over the liner 39 to promote subsequent deposition of a conductive material, such as copper or a copper alloy, if deposited by electroplating.
- a conductive layer 38 of a metal such as copper (Cu) or a copper alloy, is blanket deposited over the mandrel layer 30.
- the metal of conductive layer 38 fills vias 32 and trenches 34 and overburdens the patterned remnants of mandrel layer 30.
- the substrate 10 may be heat treated to anneal the metal of conductive layer 38 before subsequent process steps. In particular, annealing copper increases the grain size to improve electromigration reliability and promote bonding with liner 39.
- excess metal in conductive layer 38, portions of the liner 39, and portions of any oxide layer 36 on the mandrel layer 30 that project above the upper horizontal level of trenches 34 are removed by any suitable planarization technique, such as a CMP process, to provide a planarized surface.
- the mandrel layer 30 acts as a polishing stop layer.
- the inlaid metal within the trenches 34 defines conductive lines 34' surrounded by the material of mandrel layer 30 and the inlaid metal within the vias 32 defines conductive plugs 32 ' .
- the resulting structure defines a second level, generally indicated by reference numeral 40, of the multilevel interconnect structure.
- the conductive plugs 32' filling vias 32 and the conductive lines 34' filling trenches 34 interconnect active devices and other similar conductive lines in other levels of the interconnect structure.
- each of the conductive plugs 32' is in electrical contact at its lower end with one of the conductive features 28' and in electrical contact at its upper end with one of the conductive lines 34'.
- a third interconnect level is added to the structure of FIG. 11.
- the third interconnect level 42 includes a mandrel layer 50 surrounding conductive plugs 44 defined by metal filling vias 46 in mandrel layer 50, conductive lines 48 defined by metal filling trenches 49 in mandrel layer 50, a liner 51 for the conductive plugs 44 and conductive lines 48, and an optional oxide layer 53.
- FIG. 11 illustrates the multilevel interconnect structure as having three individual levels 29, 40, 42
- the invention is not so limited as additional levels similar to levels 40 and 42 may be added to multilevel interconnect structure as mandated by the IC chip design and active device density.
- the invention contemplates a hybrid integration for principles of the invention that incorporates air as an interlevel dielectric at upper levels of the multilevel interconnect structure and relies on a conventional low-k dielectric material, such as a spin-on low-k film or a chemical vapor deposition low-k film, as an interlevel dielectric in lower levels vertically below the levels from which the mandrel material is removed.
- a conventional low-k dielectric material such as a spin-on low-k film or a chemical vapor deposition low-k film
- the mandrel layers 22, 30 and 50 are formed from any material capable of being removed by an isotropic etch process, such as a wet chemical etch process or a gaseous chemical etch process, selective to the other materials in the completed multilevel interconnect structure.
- the isotropic etchprocess should be selective to the metal filling the vias and trenches of the damascene structure, the liner imposed between the mandrel layer and the metal, and any other materials, including but not limited to silicon oxide and silicon nitride, of the multilevel interconnect structure exposed to the etch process.
- the material forming the mandrel layers 22, 30 and 50 is removable selective to the metal and liner filling the vias and trenches so that a protective barrier layer is not required.
- the material forming the mandrel layers 22, 30 and 50 should also have a hardness sufficient to operate as a polish stop for CMP processing of the metal deposited on the patterned mandrel layers 22, 30 and 50 to fill the vias and trenches with metal to form conductive plugs and conductive lines.
- the material forming the mandrel layers 22, 30 and 50 should be as hard and, preferably, harder to polish than the metal filling the vias and trenches of the damascene structure.
- the material constituting mandrel layers 22, 30 and 50 should also not be dissolved, attacked or otherwise adversely affected by the slurry used during CMP process that planarizes the conductive material filling the vias and trenches or by reagents used in the clean operations following the CMP.
- conventional CMP processes for polishing copper may use a slurry consisting of either hydrogen peroxide and alumina, ammonium hydroxide and alumina, or nitric acid and alumina, to which the material forming the mandrel layers 22, 30 and 50 should be resistant if copper metallization, as is preferred, is utilized in the multilevel interconnect structure.
- Preferred candidate materials for mandrel layers 22, 30 and 50 are amorphous silicon, amorphous germanium and amorphous silicon germanium.
- Amorphous silicon is etchable in an isotropic etchant consisting of a solution of potassium hydroxide, which etches the mandrel layers 22, 30, and 50 selective to copper, the copper liner, and other common exposed materials on the substrate, such as silicon oxide, silicon nitride, and titanium.
- Amorphous silicon is conventionally produced by thermal chemical vapor deposition (CVD) using a silicon-yielding precursor, such as silane (SiH 4 ) , as a reactant gas, by low pressure chemical vapor deposition (LPCVD) using a silicon-yielding precursor as a reactant gas, by plasma-enhanced chemical vapor deposition (PECVD) using a silicon-yielding precursor as a reactant gas, or by techniques of physical vapor deposition (PVD) .
- CVD thermal chemical vapor deposition
- LPCVD low pressure chemical vapor deposition
- PECVD plasma-enhanced chemical vapor deposition
- PVD physical vapor deposition
- Amorphous germanium which is isotropically etchable in a solution containing hydrogen peroxide, may be formed by similar CVD methods using a germanium-yielding precursor, such as germane (GeH 4 ) , as a reactant gas or by a PVD technique.
- Amorphous silicon germanium may be deposited by a CVD process using a reactant gas mixture, such as germane and silane, or by PVD using a target material of a suitable composition.
- a plurality of vias 54 are formed in the insulating layer 52 using conventional lithographic and etch techniques. Specifically, a resist layer (not shown) is applied to the insulating layer 52 , exposed to impart a latent image pattern characteristic of the vias 54, developed to transform the latent image pattern into a final image pattern that defines masked areas and unmasked areas on insulating layer 52 at the locations of the vias 54, and subsequently etched by any suitable etching process, such as anisotropic etching (e.g. plasma etching or reactive ion etching), that produces tapered via sidewalls, to remove material from insulating layer 52 in unmasked areas and form vias 54.
- the vias 54 extend vertically to the horizontal plane of conductive lines 48.
- a conductive layer 56 is blanket deposited on the insulating layer 52.
- the conductive layer 56 is formed of a metal having a relatively high electrical conductivity, such as aluminum or an aluminum-based alloy.
- the metal filling vias 54 define conductive plugs 54'.
- Conductive layer 56 is patterned using conventional subtractive lithographic and etch techniques to form conductive wiring lines 58.
- the conductive wiring lines 58 overlay the conductive plugs 54', so that the vias 54 remain metal-filled.
- the wiring lines 58 are passivated by depositing an insulating layer 60 constituted by one or more dielectric materials, such as silicon oxide or silicon nitride. At least one and, preferably, a plurality of passageways 62 are defined in the insulating layer 52 and the insulating layer 60 by conventional lithographic and etch techniques at locations.
- a resist layer (not shown) is applied to the insulating layer 60, exposed to impart a latent image pattern characteristic of the passageways 62 , developed to transform the latent image pattern into a final image pattern that defines masked areas and unmasked areas on insulating layer 60 at the locations of the passageways 62 , and subsequently etched by any suitable etching process, such as anisotropic etching (e.g. plasma etching or reactive ion etching), that produces substantially vertical via sidewalls, to remove material from insulating layer 52 and insulating layer 60 in unmasked areas and form passageways 62.
- etching process such as anisotropic etching (e.g. plasma etching or reactive ion etching), that produces substantially vertical via sidewalls, to remove material from insulating layer 52 and insulating layer 60 in unmasked areas and form passageways 62.
- Each of the passageways 62 is located between the conductive plugs 54' and wiring lines 58.
- the passageways 62 extend through the insulating layer 52 and the insulating layer 60, but not through the metal originally associated with conductive layer 56.
- the passageways 62 extend toward the substrate 10 to define unobstructed discrete liquid pathways that permit fluid access to the mandrel layers 22, 30, and 50.
- An isotropic etchant is introduced into the passageways 62 for removing the mandrel layers 22, 30, and 50.
- the isotropic etchant 61 may be introduced by either a wet chemical process or a gaseous chemcial process .
- isotropic etchant 61 is applied over the entire substrate 10, such as by immersing the substrate 10 in a liquid chemical bath containing isotropic etchant 61.
- the isotropic etchant 61 etches the material forming the mandrel layers 22, 30 and 50, preferably equally in all directions at the same rate. The immersion of the substrate 10 is sustained until the mandrel layers 22, 30 and 50 are removed.
- the chemical action of the isotropic etchant 61 dissolves and removes the material forming the mandrel layers 22, 30, and 50, while the materials forming barrier layer 20, oxide layers 26 and 36, liners 27, 39 and 51, conductive layers 28, 38, and 56, insulating layer 52, and insulating layer 60, are not significantly modified.
- the byproducts from the etched mandrel material exit the interconnect structure by diffusion mediated by isotropic etchant 61 through the passageways 62.
- Air voids 63 define a volumetric space formerly occupied by the material of mandrel layers 22, 30, and 50 and now filled by air having a dielectric constant of about unity.
- the air voids 63 electrically isolate conductive features 28', conductive plugs 32', conductive lines 34', conductive plugs 44, and conductive lines 48 from among one another.
- the air dielectric furnishes a low-k interlayer dielectric effective for lowering the line-to-line capacitance.
- an encapsulant 64 is deposited over the multilevel interconnect structure.
- the encapsulant 64 has portions 66 that fill and seal the passageways 62. In the uncured state, the viscosity of the encapsulant 64 should be sufficiently high so that the portions 66 fill the passageways but do not enter the air voids 63.
- the encapsulant 64 is exposed to open areas for pads (not shown) and then cured to a structurally stable form.
- An exemplary encapsulant 64 is polyimide having a thickness of several microns.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04731043A EP1625617A1 (en) | 2003-05-22 | 2004-05-04 | Method for manufacturing a multi-level interconnect structure |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/443,709 US6713835B1 (en) | 2003-05-22 | 2003-05-22 | Method for manufacturing a multi-level interconnect structure |
US10/443,709 | 2003-05-22 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2004105121A1 true WO2004105121A1 (en) | 2004-12-02 |
Family
ID=31994378
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/GB2004/001933 WO2004105121A1 (en) | 2003-05-22 | 2004-05-04 | Method for manufacturing a multi-level interconnect structure |
Country Status (6)
Country | Link |
---|---|
US (1) | US6713835B1 (en) |
EP (1) | EP1625617A1 (en) |
KR (1) | KR20060015515A (en) |
CN (1) | CN1795552A (en) |
TW (1) | TWI284944B (en) |
WO (1) | WO2004105121A1 (en) |
Families Citing this family (192)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6016000A (en) * | 1998-04-22 | 2000-01-18 | Cvc, Inc. | Ultra high-speed chip semiconductor integrated circuit interconnect structure and fabrication method using free-space dielectrics |
US6627530B2 (en) * | 2000-12-22 | 2003-09-30 | Matrix Semiconductor, Inc. | Patterning three dimensional structures |
US6984892B2 (en) * | 2001-03-28 | 2006-01-10 | Lam Research Corporation | Semiconductor structure implementing low-K dielectric materials and supporting stubs |
US6919637B2 (en) * | 2002-09-30 | 2005-07-19 | Intel Corporation | Interconnect structure for an integrated circuit and method of fabrication |
US6890828B2 (en) * | 2003-06-05 | 2005-05-10 | International Business Machines Corporation | Method for supporting a bond pad in a multilevel interconnect structure and support structure formed thereby |
US6913946B2 (en) * | 2003-06-13 | 2005-07-05 | Aptos Corporation | Method of making an ultimate low dielectric device |
US6995073B2 (en) * | 2003-07-16 | 2006-02-07 | Intel Corporation | Air gap integration |
US7175966B2 (en) * | 2003-09-19 | 2007-02-13 | International Business Machines Corporation | Water and aqueous base soluble antireflective coating/hardmask materials |
US20050077629A1 (en) * | 2003-10-14 | 2005-04-14 | International Business Machines Corporation | Photoresist ash process with reduced inter-level dielectric ( ILD) damage |
US20050263891A1 (en) * | 2004-05-28 | 2005-12-01 | Bih-Huey Lee | Diffusion barrier for damascene structures |
CN1705098A (en) * | 2004-06-02 | 2005-12-07 | 中芯国际集成电路制造(上海)有限公司 | Method and structure for low K intermediate dielectric layer |
US20060006538A1 (en) * | 2004-07-02 | 2006-01-12 | Lsi Logic Corporation | Extreme low-K interconnect structure and method |
US7205486B2 (en) * | 2004-07-16 | 2007-04-17 | Cardiac Pacemakers, Inc. | Thermally isolated via structure |
US7193327B2 (en) * | 2005-01-25 | 2007-03-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier structure for semiconductor devices |
JP2007035996A (en) * | 2005-07-28 | 2007-02-08 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
US8409970B2 (en) * | 2005-10-29 | 2013-04-02 | Stats Chippac, Ltd. | Semiconductor device and method of making integrated passive devices |
US7485581B2 (en) * | 2005-11-30 | 2009-02-03 | Lam Research Corporation | Device with gaps for capacitance reduction |
TW200735308A (en) * | 2005-12-23 | 2007-09-16 | Koninkl Philips Electronics Nv | On-chip interconnect-stack cooling using sacrificial interconnect segments |
CN1996589B (en) * | 2005-12-31 | 2010-10-13 | 上海集成电路研发中心有限公司 | Structure of the Damascus using the gas filling to reduce the dielectric constant and its making method |
US8097949B2 (en) * | 2006-03-30 | 2012-01-17 | Nxp B.V. | Control of localized air gap formation in an interconnect stack |
US8399349B2 (en) | 2006-04-18 | 2013-03-19 | Air Products And Chemicals, Inc. | Materials and methods of forming controlled void |
US20070257366A1 (en) * | 2006-05-03 | 2007-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Barrier layer for semiconductor interconnect structure |
US7649239B2 (en) * | 2006-05-04 | 2010-01-19 | Intel Corporation | Dielectric spacers for metal interconnects and method to form the same |
US7534696B2 (en) * | 2006-05-08 | 2009-05-19 | International Business Machines Corporation | Multilayer interconnect structure containing air gaps and method for making |
KR100782487B1 (en) | 2006-08-21 | 2007-12-05 | 삼성전자주식회사 | Void-restricting structure, semiconductor devices having the void-restricting structure and methods of forming the same |
US7666781B2 (en) * | 2006-11-22 | 2010-02-23 | International Business Machines Corporation | Interconnect structures with improved electromigration resistance and methods for forming such interconnect structures |
US7608538B2 (en) | 2007-01-05 | 2009-10-27 | International Business Machines Corporation | Formation of vertical devices by electroplating |
US8030733B1 (en) | 2007-05-22 | 2011-10-04 | National Semiconductor Corporation | Copper-compatible fuse target |
US7964934B1 (en) | 2007-05-22 | 2011-06-21 | National Semiconductor Corporation | Fuse target and method of forming the fuse target in a copper process flow |
US8505199B2 (en) * | 2007-08-15 | 2013-08-13 | Tessera, Inc. | Method of fabricating an interconnection element having conductive posts |
US20170004978A1 (en) * | 2007-12-31 | 2017-01-05 | Intel Corporation | Methods of forming high density metal wiring for fine line and space packaging applications and structures formed thereby |
US7897514B2 (en) | 2008-01-24 | 2011-03-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor contact barrier |
US8138603B2 (en) | 2008-05-06 | 2012-03-20 | International Business Machines Corporation | Redundancy design with electro-migration immunity |
EP2283517B1 (en) | 2008-05-27 | 2016-07-13 | Nxp B.V. | Integrated circuit manufacturing method and integrated circuit |
US7709956B2 (en) * | 2008-09-15 | 2010-05-04 | National Semiconductor Corporation | Copper-topped interconnect structure that has thin and thick copper traces and method of forming the copper-topped interconnect structure |
JP2010108966A (en) * | 2008-10-28 | 2010-05-13 | Elpida Memory Inc | Semiconductor device and method of manufacturing semiconductor device |
DE102009023377B4 (en) * | 2009-05-29 | 2017-12-28 | Globalfoundries Dresden Module One Limited Liability Company & Co. Kg | Method for producing a microstructure component having a metallization structure with self-aligned air gap |
JP5491077B2 (en) * | 2009-06-08 | 2014-05-14 | キヤノン株式会社 | Semiconductor device and manufacturing method of semiconductor device |
KR101616044B1 (en) * | 2009-07-03 | 2016-04-28 | 삼성전자주식회사 | Semiconductor device comprising landing pad formed by electroless plating |
US8455364B2 (en) * | 2009-11-06 | 2013-06-04 | International Business Machines Corporation | Sidewall image transfer using the lithographic stack as the mandrel |
US9324576B2 (en) | 2010-05-27 | 2016-04-26 | Applied Materials, Inc. | Selective etch for silicon films |
CN101982879A (en) * | 2010-10-15 | 2011-03-02 | 复旦大学 | Low dielectric constant medium and copper interconnection structure and integration method thereof |
US8822342B2 (en) * | 2010-12-30 | 2014-09-02 | Globalfoundries Singapore Pte. Ltd. | Method to reduce depth delta between dense and wide features in dual damascene structures |
US10283321B2 (en) | 2011-01-18 | 2019-05-07 | Applied Materials, Inc. | Semiconductor processing system and methods using capacitively coupled plasma |
US9064815B2 (en) | 2011-03-14 | 2015-06-23 | Applied Materials, Inc. | Methods for etch of metal and metal-oxide films |
US8999856B2 (en) | 2011-03-14 | 2015-04-07 | Applied Materials, Inc. | Methods for etch of sin films |
US8808563B2 (en) | 2011-10-07 | 2014-08-19 | Applied Materials, Inc. | Selective etch of silicon by way of metastable hydrogen termination |
CN102543852B (en) * | 2011-12-27 | 2014-07-16 | 格科微电子(上海)有限公司 | Metal interconnection structure and manufacturing method thereof |
US8652962B2 (en) | 2012-06-19 | 2014-02-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etch damage and ESL free dual damascene metal interconnect |
US9267739B2 (en) | 2012-07-18 | 2016-02-23 | Applied Materials, Inc. | Pedestal with multi-zone temperature control and multiple purge capabilities |
US9373517B2 (en) | 2012-08-02 | 2016-06-21 | Applied Materials, Inc. | Semiconductor processing with DC assisted RF power for improved control |
US20140048888A1 (en) | 2012-08-17 | 2014-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained Structure of a Semiconductor Device |
US9034770B2 (en) | 2012-09-17 | 2015-05-19 | Applied Materials, Inc. | Differential silicon oxide etch |
US9023734B2 (en) | 2012-09-18 | 2015-05-05 | Applied Materials, Inc. | Radical-component oxide etch |
US9390937B2 (en) | 2012-09-20 | 2016-07-12 | Applied Materials, Inc. | Silicon-carbon-nitride selective etch |
US9132436B2 (en) | 2012-09-21 | 2015-09-15 | Applied Materials, Inc. | Chemical control features in wafer process equipment |
US8969212B2 (en) | 2012-11-20 | 2015-03-03 | Applied Materials, Inc. | Dry-etch selectivity |
US8980763B2 (en) | 2012-11-30 | 2015-03-17 | Applied Materials, Inc. | Dry-etch for selective tungsten removal |
US9111877B2 (en) | 2012-12-18 | 2015-08-18 | Applied Materials, Inc. | Non-local plasma oxide etch |
US8921234B2 (en) | 2012-12-21 | 2014-12-30 | Applied Materials, Inc. | Selective titanium nitride etching |
US8659173B1 (en) | 2013-01-04 | 2014-02-25 | International Business Machines Corporation | Isolated wire structures with reduced stress, methods of manufacturing and design structures |
US10256079B2 (en) | 2013-02-08 | 2019-04-09 | Applied Materials, Inc. | Semiconductor processing systems having multiple plasma configurations |
US8921225B2 (en) * | 2013-02-13 | 2014-12-30 | Globalfoundries Inc. | Method for off-grid routing structures utilizing self aligned double patterning (SADP) technology |
US9362130B2 (en) | 2013-03-01 | 2016-06-07 | Applied Materials, Inc. | Enhanced etching processes using remote plasma sources |
US10068834B2 (en) | 2013-03-04 | 2018-09-04 | Cree, Inc. | Floating bond pad for power semiconductor devices |
US9040422B2 (en) | 2013-03-05 | 2015-05-26 | Applied Materials, Inc. | Selective titanium nitride removal |
US20140271097A1 (en) | 2013-03-15 | 2014-09-18 | Applied Materials, Inc. | Processing systems and methods for halide scavenging |
US9493879B2 (en) | 2013-07-12 | 2016-11-15 | Applied Materials, Inc. | Selective sputtering for pattern transfer |
US9006584B2 (en) | 2013-08-06 | 2015-04-14 | Texas Instruments Incorporated | High voltage polymer dielectric capacitor isolation device |
US9773648B2 (en) | 2013-08-30 | 2017-09-26 | Applied Materials, Inc. | Dual discharge modes operation for remote plasma |
US9576809B2 (en) | 2013-11-04 | 2017-02-21 | Applied Materials, Inc. | Etch suppression with germanium |
US9520303B2 (en) | 2013-11-12 | 2016-12-13 | Applied Materials, Inc. | Aluminum selective etch |
US9245762B2 (en) | 2013-12-02 | 2016-01-26 | Applied Materials, Inc. | Procedure for etch rate consistency |
US9287095B2 (en) | 2013-12-17 | 2016-03-15 | Applied Materials, Inc. | Semiconductor system assemblies and methods of operation |
US9287134B2 (en) | 2014-01-17 | 2016-03-15 | Applied Materials, Inc. | Titanium oxide etch |
US9396989B2 (en) | 2014-01-27 | 2016-07-19 | Applied Materials, Inc. | Air gaps between copper lines |
US9293568B2 (en) | 2014-01-27 | 2016-03-22 | Applied Materials, Inc. | Method of fin patterning |
US9159669B2 (en) * | 2014-01-30 | 2015-10-13 | Infineon Technologies Ag | Nanotube structure based metal damascene process |
US9385028B2 (en) | 2014-02-03 | 2016-07-05 | Applied Materials, Inc. | Air gap process |
US9499898B2 (en) | 2014-03-03 | 2016-11-22 | Applied Materials, Inc. | Layered thin film heater and method of fabrication |
US9299575B2 (en) | 2014-03-17 | 2016-03-29 | Applied Materials, Inc. | Gas-phase tungsten etch |
US9299538B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9299537B2 (en) | 2014-03-20 | 2016-03-29 | Applied Materials, Inc. | Radial waveguide systems and methods for post-match control of microwaves |
US9903020B2 (en) | 2014-03-31 | 2018-02-27 | Applied Materials, Inc. | Generation of compact alumina passivation layers on aluminum plasma equipment components |
US9269590B2 (en) | 2014-04-07 | 2016-02-23 | Applied Materials, Inc. | Spacer formation |
US9309598B2 (en) | 2014-05-28 | 2016-04-12 | Applied Materials, Inc. | Oxide and metal removal |
US9378969B2 (en) | 2014-06-19 | 2016-06-28 | Applied Materials, Inc. | Low temperature gas-phase carbon removal |
US9406523B2 (en) | 2014-06-19 | 2016-08-02 | Applied Materials, Inc. | Highly selective doped oxide removal method |
US9583380B2 (en) | 2014-07-17 | 2017-02-28 | Globalfoundries Inc. | Anisotropic material damage process for etching low-K dielectric materials |
US9425058B2 (en) | 2014-07-24 | 2016-08-23 | Applied Materials, Inc. | Simplified litho-etch-litho-etch process |
US9378978B2 (en) | 2014-07-31 | 2016-06-28 | Applied Materials, Inc. | Integrated oxide recess and floating gate fin trimming |
US9496167B2 (en) | 2014-07-31 | 2016-11-15 | Applied Materials, Inc. | Integrated bit-line airgap formation and gate stack post clean |
US9159606B1 (en) * | 2014-07-31 | 2015-10-13 | Applied Materials, Inc. | Metal air gap |
US9659753B2 (en) | 2014-08-07 | 2017-05-23 | Applied Materials, Inc. | Grooved insulator to reduce leakage current |
US9553102B2 (en) | 2014-08-19 | 2017-01-24 | Applied Materials, Inc. | Tungsten separation |
US9355856B2 (en) | 2014-09-12 | 2016-05-31 | Applied Materials, Inc. | V trench dry etch |
US9368364B2 (en) | 2014-09-24 | 2016-06-14 | Applied Materials, Inc. | Silicon etch process with tunable selectivity to SiO2 and other materials |
US9355862B2 (en) | 2014-09-24 | 2016-05-31 | Applied Materials, Inc. | Fluorine-based hardmask removal |
US9613822B2 (en) | 2014-09-25 | 2017-04-04 | Applied Materials, Inc. | Oxide etch selectivity enhancement |
US9966240B2 (en) | 2014-10-14 | 2018-05-08 | Applied Materials, Inc. | Systems and methods for internal surface conditioning assessment in plasma processing equipment |
US9355922B2 (en) | 2014-10-14 | 2016-05-31 | Applied Materials, Inc. | Systems and methods for internal surface conditioning in plasma processing equipment |
US11637002B2 (en) | 2014-11-26 | 2023-04-25 | Applied Materials, Inc. | Methods and systems to enhance process uniformity |
US9299583B1 (en) | 2014-12-05 | 2016-03-29 | Applied Materials, Inc. | Aluminum oxide selective etch |
US9443956B2 (en) | 2014-12-08 | 2016-09-13 | Globalfoundries Inc. | Method for forming air gap structure using carbon-containing spacer |
US10573496B2 (en) | 2014-12-09 | 2020-02-25 | Applied Materials, Inc. | Direct outlet toroidal plasma source |
US10224210B2 (en) | 2014-12-09 | 2019-03-05 | Applied Materials, Inc. | Plasma processing system with direct outlet toroidal plasma source |
US9390967B2 (en) | 2014-12-11 | 2016-07-12 | International Business Machines Corporation | Method for residue-free block pattern transfer onto metal interconnects for air gap formation |
US9373561B1 (en) | 2014-12-18 | 2016-06-21 | International Business Machines Corporation | Integrated circuit barrierless microfluidic channel |
US9478626B2 (en) | 2014-12-19 | 2016-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with an interconnect structure and method for forming the same |
US9502258B2 (en) | 2014-12-23 | 2016-11-22 | Applied Materials, Inc. | Anisotropic gap etch |
US9343272B1 (en) | 2015-01-08 | 2016-05-17 | Applied Materials, Inc. | Self-aligned process |
US11257693B2 (en) | 2015-01-09 | 2022-02-22 | Applied Materials, Inc. | Methods and systems to improve pedestal temperature control |
US9373522B1 (en) | 2015-01-22 | 2016-06-21 | Applied Mateials, Inc. | Titanium nitride removal |
US9449846B2 (en) | 2015-01-28 | 2016-09-20 | Applied Materials, Inc. | Vertical gate separation |
US20160225652A1 (en) | 2015-02-03 | 2016-08-04 | Applied Materials, Inc. | Low temperature chuck for plasma processing systems |
US9728437B2 (en) | 2015-02-03 | 2017-08-08 | Applied Materials, Inc. | High temperature chuck for plasma processing systems |
US9881805B2 (en) | 2015-03-02 | 2018-01-30 | Applied Materials, Inc. | Silicon selective removal |
US9741593B2 (en) | 2015-08-06 | 2017-08-22 | Applied Materials, Inc. | Thermal management systems and methods for wafer processing systems |
US9691645B2 (en) | 2015-08-06 | 2017-06-27 | Applied Materials, Inc. | Bolted wafer chuck thermal management systems and methods for wafer processing systems |
US9349605B1 (en) | 2015-08-07 | 2016-05-24 | Applied Materials, Inc. | Oxide etch selectivity systems and methods |
US9768058B2 (en) | 2015-08-10 | 2017-09-19 | Globalfoundries Inc. | Methods of forming air gaps in metallization layers on integrated circuit products |
US10504700B2 (en) | 2015-08-27 | 2019-12-10 | Applied Materials, Inc. | Plasma etching systems and methods with secondary plasma injection |
US9530737B1 (en) * | 2015-09-28 | 2016-12-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
KR102460075B1 (en) | 2016-01-27 | 2022-10-31 | 삼성전자주식회사 | Semiconductor devices and methods of manufacturing semiconductor devices |
US10522371B2 (en) | 2016-05-19 | 2019-12-31 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
US10504754B2 (en) | 2016-05-19 | 2019-12-10 | Applied Materials, Inc. | Systems and methods for improved semiconductor etching and component protection |
WO2018004537A1 (en) * | 2016-06-28 | 2018-01-04 | Intel Corporation | Integration of single crystalline transistors in back end of line (beol) |
US9865484B1 (en) | 2016-06-29 | 2018-01-09 | Applied Materials, Inc. | Selective etch using material modification and RF pulsing |
US10910416B2 (en) * | 2016-08-25 | 2021-02-02 | Sony Semiconductor Solutions Corporation | Semiconductor device, image pickup device, and method for manufacturing semiconductor device |
US10062575B2 (en) | 2016-09-09 | 2018-08-28 | Applied Materials, Inc. | Poly directional etch by oxidation |
US10629473B2 (en) | 2016-09-09 | 2020-04-21 | Applied Materials, Inc. | Footing removal for nitride spacer |
US9934942B1 (en) | 2016-10-04 | 2018-04-03 | Applied Materials, Inc. | Chamber with flow-through source |
US9721789B1 (en) | 2016-10-04 | 2017-08-01 | Applied Materials, Inc. | Saving ion-damaged spacers |
US10062585B2 (en) | 2016-10-04 | 2018-08-28 | Applied Materials, Inc. | Oxygen compatible plasma source |
US10546729B2 (en) | 2016-10-04 | 2020-01-28 | Applied Materials, Inc. | Dual-channel showerhead with improved profile |
US10062579B2 (en) | 2016-10-07 | 2018-08-28 | Applied Materials, Inc. | Selective SiN lateral recess |
US9947549B1 (en) | 2016-10-10 | 2018-04-17 | Applied Materials, Inc. | Cobalt-containing material removal |
US10049979B2 (en) * | 2016-10-13 | 2018-08-14 | Globalfoundries Inc. | IC structure including TSV having metal resistant to high temperatures and method of forming same |
US9768034B1 (en) | 2016-11-11 | 2017-09-19 | Applied Materials, Inc. | Removal methods for high aspect ratio structures |
US10163696B2 (en) | 2016-11-11 | 2018-12-25 | Applied Materials, Inc. | Selective cobalt removal for bottom up gapfill |
US10242908B2 (en) | 2016-11-14 | 2019-03-26 | Applied Materials, Inc. | Airgap formation with damage-free copper |
US10026621B2 (en) | 2016-11-14 | 2018-07-17 | Applied Materials, Inc. | SiN spacer profile patterning |
US10566206B2 (en) | 2016-12-27 | 2020-02-18 | Applied Materials, Inc. | Systems and methods for anisotropic material breakthrough |
US10431429B2 (en) | 2017-02-03 | 2019-10-01 | Applied Materials, Inc. | Systems and methods for radial and azimuthal control of plasma uniformity |
US10403507B2 (en) | 2017-02-03 | 2019-09-03 | Applied Materials, Inc. | Shaped etch profile with oxidation |
US10043684B1 (en) | 2017-02-06 | 2018-08-07 | Applied Materials, Inc. | Self-limiting atomic thermal etching systems and methods |
US10319739B2 (en) | 2017-02-08 | 2019-06-11 | Applied Materials, Inc. | Accommodating imperfectly aligned memory holes |
US10943834B2 (en) | 2017-03-13 | 2021-03-09 | Applied Materials, Inc. | Replacement contact process |
US10319649B2 (en) | 2017-04-11 | 2019-06-11 | Applied Materials, Inc. | Optical emission spectroscopy (OES) for remote plasma monitoring |
US11276590B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Multi-zone semiconductor substrate supports |
US11276559B2 (en) | 2017-05-17 | 2022-03-15 | Applied Materials, Inc. | Semiconductor processing chamber for multiple precursor flow |
US10049891B1 (en) | 2017-05-31 | 2018-08-14 | Applied Materials, Inc. | Selective in situ cobalt residue removal |
US10497579B2 (en) | 2017-05-31 | 2019-12-03 | Applied Materials, Inc. | Water-free etching methods |
US10920320B2 (en) | 2017-06-16 | 2021-02-16 | Applied Materials, Inc. | Plasma health determination in semiconductor substrate processing reactors |
US10541246B2 (en) | 2017-06-26 | 2020-01-21 | Applied Materials, Inc. | 3D flash memory cells which discourage cross-cell electrical tunneling |
US10727080B2 (en) | 2017-07-07 | 2020-07-28 | Applied Materials, Inc. | Tantalum-containing material removal |
US10541184B2 (en) | 2017-07-11 | 2020-01-21 | Applied Materials, Inc. | Optical emission spectroscopic techniques for monitoring etching |
US10354889B2 (en) | 2017-07-17 | 2019-07-16 | Applied Materials, Inc. | Non-halogen etching of silicon-containing materials |
US10043674B1 (en) | 2017-08-04 | 2018-08-07 | Applied Materials, Inc. | Germanium etching systems and methods |
US10170336B1 (en) | 2017-08-04 | 2019-01-01 | Applied Materials, Inc. | Methods for anisotropic control of selective silicon removal |
US10297458B2 (en) | 2017-08-07 | 2019-05-21 | Applied Materials, Inc. | Process window widening using coated parts in plasma etch processes |
US11018134B2 (en) * | 2017-09-26 | 2021-05-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for manufacturing the same |
US11705414B2 (en) * | 2017-10-05 | 2023-07-18 | Texas Instruments Incorporated | Structure and method for semiconductor packaging |
US10128086B1 (en) | 2017-10-24 | 2018-11-13 | Applied Materials, Inc. | Silicon pretreatment for nitride removal |
US10283324B1 (en) | 2017-10-24 | 2019-05-07 | Applied Materials, Inc. | Oxygen treatment for nitride etching |
US10256112B1 (en) | 2017-12-08 | 2019-04-09 | Applied Materials, Inc. | Selective tungsten removal |
US10903054B2 (en) | 2017-12-19 | 2021-01-26 | Applied Materials, Inc. | Multi-zone gas distribution systems and methods |
US11328909B2 (en) | 2017-12-22 | 2022-05-10 | Applied Materials, Inc. | Chamber conditioning and removal processes |
US10854426B2 (en) | 2018-01-08 | 2020-12-01 | Applied Materials, Inc. | Metal recess for semiconductor structures |
US10431494B2 (en) * | 2018-01-29 | 2019-10-01 | International Business Machines Corporation | BEOL self-aligned interconnect structure |
US10964512B2 (en) | 2018-02-15 | 2021-03-30 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus and methods |
US10679870B2 (en) | 2018-02-15 | 2020-06-09 | Applied Materials, Inc. | Semiconductor processing chamber multistage mixing apparatus |
TWI766433B (en) | 2018-02-28 | 2022-06-01 | 美商應用材料股份有限公司 | Systems and methods to form airgaps |
US10593560B2 (en) | 2018-03-01 | 2020-03-17 | Applied Materials, Inc. | Magnetic induction plasma source for semiconductor processes and equipment |
US10319600B1 (en) | 2018-03-12 | 2019-06-11 | Applied Materials, Inc. | Thermal silicon etch |
US10497573B2 (en) | 2018-03-13 | 2019-12-03 | Applied Materials, Inc. | Selective atomic layer etching of semiconductor materials |
US10573527B2 (en) | 2018-04-06 | 2020-02-25 | Applied Materials, Inc. | Gas-phase selective etching systems and methods |
US10490406B2 (en) | 2018-04-10 | 2019-11-26 | Appled Materials, Inc. | Systems and methods for material breakthrough |
US10699879B2 (en) | 2018-04-17 | 2020-06-30 | Applied Materials, Inc. | Two piece electrode assembly with gap for plasma control |
US10886137B2 (en) | 2018-04-30 | 2021-01-05 | Applied Materials, Inc. | Selective nitride removal |
US10872778B2 (en) | 2018-07-06 | 2020-12-22 | Applied Materials, Inc. | Systems and methods utilizing solid-phase etchants |
US10755941B2 (en) | 2018-07-06 | 2020-08-25 | Applied Materials, Inc. | Self-limiting selective etching systems and methods |
US10672642B2 (en) | 2018-07-24 | 2020-06-02 | Applied Materials, Inc. | Systems and methods for pedestal configuration |
US10892198B2 (en) | 2018-09-14 | 2021-01-12 | Applied Materials, Inc. | Systems and methods for improved performance in semiconductor processing |
US11049755B2 (en) | 2018-09-14 | 2021-06-29 | Applied Materials, Inc. | Semiconductor substrate supports with embedded RF shield |
US11062887B2 (en) | 2018-09-17 | 2021-07-13 | Applied Materials, Inc. | High temperature RF heater pedestals |
US11417534B2 (en) | 2018-09-21 | 2022-08-16 | Applied Materials, Inc. | Selective material removal |
US11682560B2 (en) | 2018-10-11 | 2023-06-20 | Applied Materials, Inc. | Systems and methods for hafnium-containing film removal |
US11121002B2 (en) | 2018-10-24 | 2021-09-14 | Applied Materials, Inc. | Systems and methods for etching metals and metal derivatives |
US11437242B2 (en) | 2018-11-27 | 2022-09-06 | Applied Materials, Inc. | Selective removal of silicon-containing materials |
US11721527B2 (en) | 2019-01-07 | 2023-08-08 | Applied Materials, Inc. | Processing chamber mixing systems |
US10920319B2 (en) | 2019-01-11 | 2021-02-16 | Applied Materials, Inc. | Ceramic showerheads with conductive electrodes |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1014439A1 (en) * | 1998-10-05 | 2000-06-28 | STMicroelectronics SA | Method of manufacturing an inter- or intra-metal dielectric comprising air in an integrated circuit |
US20020127844A1 (en) * | 2000-08-31 | 2002-09-12 | International Business Machines Corporation | Multilevel interconnect structure containing air gaps and method for making |
US20020145201A1 (en) * | 2001-04-04 | 2002-10-10 | Armbrust Douglas Scott | Method and apparatus for making air gap insulation for semiconductor devices |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5117276A (en) * | 1989-08-14 | 1992-05-26 | Fairchild Camera And Instrument Corp. | High performance interconnect system for an integrated circuit |
JPH0722583A (en) * | 1992-12-15 | 1995-01-24 | Internatl Business Mach Corp <Ibm> | Multilayer circuit device |
US6057224A (en) * | 1996-03-29 | 2000-05-02 | Vlsi Technology, Inc. | Methods for making semiconductor devices having air dielectric interconnect structures |
US6277728B1 (en) * | 1997-06-13 | 2001-08-21 | Micron Technology, Inc. | Multilevel interconnect structure with low-k dielectric and method of fabricating the structure |
US6245658B1 (en) * | 1999-02-18 | 2001-06-12 | Advanced Micro Devices, Inc. | Method of forming low dielectric semiconductor device with rigid, metal silicide lined interconnection system |
US6255712B1 (en) * | 1999-08-14 | 2001-07-03 | International Business Machines Corporation | Semi-sacrificial diamond for air dielectric formation |
US6709968B1 (en) * | 2000-08-16 | 2004-03-23 | Micron Technology, Inc. | Microelectronic device with package with conductive elements and associated method of manufacture |
US6386939B1 (en) * | 2001-04-06 | 2002-05-14 | Pao-Chang Wu | Pinwheel device |
US6403461B1 (en) * | 2001-07-25 | 2002-06-11 | Chartered Semiconductor Manufacturing Ltd. | Method to reduce capacitance between metal lines |
-
2003
- 2003-05-22 US US10/443,709 patent/US6713835B1/en not_active Expired - Fee Related
-
2004
- 2004-05-04 EP EP04731043A patent/EP1625617A1/en not_active Withdrawn
- 2004-05-04 WO PCT/GB2004/001933 patent/WO2004105121A1/en active Application Filing
- 2004-05-04 KR KR1020057019869A patent/KR20060015515A/en not_active Application Discontinuation
- 2004-05-04 CN CNA2004800141131A patent/CN1795552A/en active Pending
- 2004-05-06 TW TW093112743A patent/TWI284944B/en not_active IP Right Cessation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1014439A1 (en) * | 1998-10-05 | 2000-06-28 | STMicroelectronics SA | Method of manufacturing an inter- or intra-metal dielectric comprising air in an integrated circuit |
US20020127844A1 (en) * | 2000-08-31 | 2002-09-12 | International Business Machines Corporation | Multilevel interconnect structure containing air gaps and method for making |
US20020145201A1 (en) * | 2001-04-04 | 2002-10-10 | Armbrust Douglas Scott | Method and apparatus for making air gap insulation for semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
TWI284944B (en) | 2007-08-01 |
EP1625617A1 (en) | 2006-02-15 |
TW200509263A (en) | 2005-03-01 |
CN1795552A (en) | 2006-06-28 |
KR20060015515A (en) | 2006-02-17 |
US6713835B1 (en) | 2004-03-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6713835B1 (en) | Method for manufacturing a multi-level interconnect structure | |
JP3660799B2 (en) | Manufacturing method of semiconductor integrated circuit device | |
US6989604B1 (en) | Conformal barrier liner in an integrated circuit interconnect | |
US6051496A (en) | Use of stop layer for chemical mechanical polishing of CU damascene | |
KR100422597B1 (en) | Method of forming semiconductor device with capacitor and metal-interconnection in damascene process | |
US8138082B2 (en) | Method for forming metal interconnects in a dielectric material | |
US6468894B1 (en) | Metal interconnection structure with dummy vias | |
US6972253B2 (en) | Method for forming dielectric barrier layer in damascene structure | |
JP4266502B2 (en) | Method for treating the surface of a copper dual damascene structure on a surface of a semiconductor substrate | |
JP3672752B2 (en) | Dual damascene structure and method for forming the same | |
US6890828B2 (en) | Method for supporting a bond pad in a multilevel interconnect structure and support structure formed thereby | |
US7285489B2 (en) | Dual damascene process for forming a multi-layer low-k dielectric interconnect | |
US20040232552A1 (en) | Air gap dual damascene process and structure | |
US6365506B1 (en) | Dual-damascene process with porous low-K dielectric material | |
US20070155165A1 (en) | Methods for forming damascene wiring structures having line and plug conductors formed from different materials | |
JP3615205B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
JP2004527909A (en) | Damascene process using dielectric barrier film | |
JP2007027734A (en) | Integration control of interconnection air cavity and reliability improvement | |
US6667552B1 (en) | Low dielectric metal silicide lined interconnection system | |
US6218282B1 (en) | Method of forming low dielectric tungsten lined interconnection system | |
US7196423B2 (en) | Interconnect structure with dielectric barrier and fabrication method thereof | |
US20120199980A1 (en) | Integrated circuits having interconnect structures and methods for fabricating integrated circuits having interconnect structures | |
US6350695B1 (en) | Pillar process for copper interconnect scheme | |
WO1991010261A1 (en) | Semiconductor interconnect structure utilizing a polyimide insulator | |
US20020173079A1 (en) | Dual damascene integration scheme using a bilayer interlevel dielectric |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1020057019869 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20048141131 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2004731043 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2004731043 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057019869 Country of ref document: KR |
|
DPEN | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1812/KOLNP/2006 Country of ref document: IN |