WO2004001956A2 - Forward amplifiers - Google Patents

Forward amplifiers Download PDF

Info

Publication number
WO2004001956A2
WO2004001956A2 PCT/US2003/019849 US0319849W WO2004001956A2 WO 2004001956 A2 WO2004001956 A2 WO 2004001956A2 US 0319849 W US0319849 W US 0319849W WO 2004001956 A2 WO2004001956 A2 WO 2004001956A2
Authority
WO
WIPO (PCT)
Prior art keywords
signal
feed
intermodulation
output
input
Prior art date
Application number
PCT/US2003/019849
Other languages
French (fr)
Other versions
WO2004001956A3 (en
Inventor
James R. Blodgett
Original Assignee
Soma Networks, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Soma Networks, Inc. filed Critical Soma Networks, Inc.
Priority to EP03761291A priority Critical patent/EP1552605A4/en
Priority to AU2003247621A priority patent/AU2003247621B2/en
Priority to US10/519,191 priority patent/US7342446B2/en
Priority to CA002527628A priority patent/CA2527628A1/en
Priority to JP2004516186A priority patent/JP2005531224A/en
Priority to MXPA05000247A priority patent/MXPA05000247A/en
Publication of WO2004001956A2 publication Critical patent/WO2004001956A2/en
Publication of WO2004001956A3 publication Critical patent/WO2004001956A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3223Modifications of amplifiers to reduce non-linear distortion using feed-forward
    • H03F1/3229Modifications of amplifiers to reduce non-linear distortion using feed-forward using a loop for error extraction and another loop for error subtraction

Definitions

  • the present invention relates to feed-forward amplifiers. More specifically, the present invention relates to an apparatus and method for controlling gain and phase adjustments in a feed-forward amplifier.
  • One well-known form of amplifier is the feed-forward amplifier, h order to achieve linearity in a feed-forward amplifier, careful control of the amplifier circuitry is required.
  • feed-forward amplifiers two or more gain and phase adjusters are often employed and the taps of each of these adjusters are carefully steered to achieve linearity through the amplifier.
  • detector-controller circuits one for each gain-and-phase adjuster.
  • Each detector-controller circuit is operable to steer the taps of its respective gain-and-phase adjuster in the feed-forward amplifier so that the main amplifier and correctional amplifier can properly cooperate in order to reduce error introduced by the main amplifier.
  • Detector-controller circuits used in feed-forward amplifiers use a number of different techniques to control the phase and gain adjustments in signal and intermodulation cancellation loops.
  • the signal cancellation loop is nulled by measuring the total power at the cancellation node and adaptively minimizing it. This makes sense because the undistorted input signal is being removed (cancelled) from the composite signal. The total power will be minimized when this cancellation is a maximum.
  • the intermodulation cancellation loop can be nulled using a number of techniques including pilot tones, intermodulation detectors, vector signal analysis, and many others.
  • the correction amplifier is typically a rather large amplifier that is sized to be able to handle the peak power demands placed upon it by the correction signal.
  • the correction amplifier lies one of the oft-mentioned disadvantages of feed-forward amplifiers versus other approaches; the wasted power and cost of the correction amplifier.
  • feed-forward amplifiers use gain and phase adjustments in series and in front of the main amplifier in the signal cancellation loop. The most important reason for doing this is to maintain constant gain of the feed-forward amplifier in the face of drift in the main amplifier caused by factors such as temperature variation and component aging. Because the loss in the delayed path in the signal cancellation loop can generally be counted upon not to vary with temperature, placing the gain adjustment in series with the amplifier, and maintaining constant signal cancellation, will result in constant gain. This is very useful from a systems point of view, although it is not, strictly speaking, necessary.
  • the present invention recognizes that maximal cancellation in the signal cancellation loop is not generally desirable.
  • An apparatus and method is disclosed to optimally imbalance the signal cancellation loop so as to improve performance by using the correction amplifier to provide some incremental power to the output of the feed-forward amplifier.
  • the inventor has found that it is possible to increase the overall output power of a feed-forward amplifier by unbalancing the signal cancellation loop. Doing so will, of course, vary the main amplifier's output power and level of intermodulation generation. The question then is, how to imbalance the signal-cancellation loop to provide the optimum combination of signal and distortion products to the correction amplifier while providing best overall performance of the feed-forward amplifier? At first glance it would appear that the gain and phase adjusters in both loops could just be adjusted to yield best performance (minimum intermodulation). However, the inventor has found that the signal cancellation loop should first be nulled using a conventional technique (i.e., minimizing total power at the summing node). There are two reasons for this.
  • the signal cancellation loop should be balanced by minimizing total power at the summing node.
  • the intermodulation cancellation loop should be balanced using an intermodulation detector or other conventional means for balancing the intermodulation cancellation loop.
  • a transition should be made to balancing the signal cancellation loop using the intermodulation detector. Note that then four adjustments (gain and phase in both loops) are being made based upon one measurement (intermodulation at the output of the feed-forward amplifier). The gain adjustment in the signal cancellation loop will no longer be driven to zero to minimize the intermodulation coming from the main amplifier, because in doing so, the signal to the correction amplifier would be greatly increased, resulting in greater overall intennodulation from the feed-forward amplifier.
  • the drive to the main amplifier will be reduced very slightly, yielding a component of the desired signal at the input of the correction amplifier, which, when amplified will add in phase to the signal from the main amplifier.
  • a fine balancing act is then played out, with the main and correction amplifiers driven at optimum levels to yield maximum desired signal and minimum intermodulation at the output of the feed-forward amplifier.
  • a feed-forward amplifier including a signal cancellation loop and a intermodulation cancellation loop.
  • the feedforward amplifier is configured to operate so that on start-up the signal cancellation loop is first balanced so as to minimize signal power in the feed-forward path and thereafter is operated so as to minimize intermodulation at the output of the feed-forward amplifier.
  • a feed-forward amplifier including an input port, an output port, a first main path splitter, a main signal path gain and phase adjuster, a main amplifier, a second main path splitter, a main signal path delay element, a first main path coupler, a third main path splitter, an intermodulation receiver, a feed-forward signal path delay element, a feed-forward path coupler, an attenuator, a feed-forward path splitter, an SPDT switch, a signal-power detector/processor, a signal-power gain controller, a signal-power phase controller, a feed-forward signal path gain and phase adjuster, a correctional amplifier, an intermodulation detector/processor, an intermodulation gain controller, and an intermodulation phase controller.
  • the input of the first main path splitter is connected to the input port so that when an input signal applied to the input port it is split by the first main path splitter into a main signal and a feed-forward signal.
  • the input of the main signal path gain and phase adjuster is connected to the first output of the first main path splitter and has a signal-power gain- control input tap and a signal-power phase-control input tap configured so that the voltage levels on the taps control the gain and phase of the main signal.
  • the input of the main amplifier is connected to the output of the main signal path gain and phase adjuster.
  • the input of second main path splitter is connected to the output of the main amplifier.
  • the input of main signal path delay element is connected to the first output of the second main path splitter.
  • the first input of first main path coupler is connected to the output of the main signal path delay element.
  • the input of third main path splitter is connected to the output of the first main path coupler and the first output of third main path splitter is connected to the output port.
  • the input of intermodulation receiver is connected to the second output of the third main path splitter.
  • the input of feed-forward signal path delay element is connected to the second output of the first main path splitter imposes a delay selected to approximately match the delay in the main signal caused by the main amplifier.
  • the first input of feedforward path coupler is connected to the output of the feed-forward signal path delay element.
  • the attenuator connects the second output of the second main path splitter to the second input of the feed-forward path coupler.
  • the attenuation provided is selected so that the undistorted portion of the main signal provided to the feed-forward path coupler is approximately cancelled out by the feed-forward signal.
  • the input of feed-forward path splitter is connected to the output of the feed-forward path coupler.
  • the first throw of the SPDT switch is connected to the second output of the feed-forward path splitter and the second throw is connected to the output of the intermodulation receiver.
  • the input of the signal-power detector/processor is connected to the pole of the SPDT switch.
  • the signal- power detector/processor is configured to extract and process data from the signal presented to its input indicating how to steer the signal-power gain-control input tap and the signal- power phase-control input tap to minimize the signal presented to its input.
  • the input of the signal-power gain controller is connected to the first output of the signal-power detector/processor.
  • the signal-power gain controller is configured to steer the signal-power gain-control input tap in response to data provided by the signal-power detector/processor to minimize signal power at the feed-forward path splitter when the SPDT switch is set to connect the input of the signal-power detector/processor to the second output of the feedforward path splitter and to minimize the intermodulation received by the intermodulation receiver when the SPDT switch is set to connect the input of the signal-power detector/processor to the output of the intermodulation receiver.
  • the input of the signal- power phase controller is connected to the second output of the signal-power detector/processor.
  • the signal-power phase controller is configured to steer the signal- power phase-control input tap in response to data provided by the signal-power detector/processor to minimize signal power at the feed-forward path splitter when the SPDT switch is set to connect the input of the signal-power detector/processor to the second output of the feed-forward path splitter and to minimize the intermodulation received by the intermodulation receiver when the SPDT switch is set to connect the input of the signal- power detector/processor to the output of the intermodulation receiver.
  • the input of the feed-forward signal path gain and phase adjuster is connected to the first output of the feed- forward path splitter.
  • the feed-forward signal path gain and phase adjuster has a gain- control input tap and a phase-control input tap.
  • the input of the correctional amplifier is connected to the output of the feed-forward signal path gain and phase adjuster.
  • the output is connected to the second input of the first main path coupler.
  • the main signal path delay element provides a delay approximately equal to the delay in the correctional amplifier.
  • the input of the intermodulation detector/processor is connected to the output of the intermodulation receiver.
  • the intermodulation detector/processor is configured to extract and process data from the signal presented to its input indicating how to steer the intermodulation gain-control input tap and the intermodulation phase-control input tap to minimize the signal presented to its input.
  • the input of intermodulation gain controller is connected to the first output of the intermodulation detector/processor.
  • the intermodulation gain controller steers the intermodulation gain-control input tap in response to data provided the intermodulation detector/processor to minimize intermodulation received by the intermodulation receiver.
  • the input of intermodulation phase controller is connected to the first output of the intermodulation detector/processor.
  • the intermodulation phase controller steers the intermodulation phase-control input tap in response to data provided the intermodulation detector/processor to minimize intermodulation received by the intermodulation receiver.
  • the SPDT switch Upon startup of the feed-forward amplifier, the SPDT switch is set so as to connect the feed-forward path splitter to the signal-power detector/processor until the total power in the feed-forward path is minimized and the intermodulation received by the intermodulation receiver is minimized, and then set so as to connect the intermodulation receiver to the signal-power detector/processor.
  • a method for operating a feed-forward amplifier having a signal cancellation loop and a intermodulation cancellation loop On startup, the feed-forward amplifier is operated so that the signal cancellation loop is balanced so as to minimize signal power in the feed-forward path. Then, the feed-forward amplifier is operated so as to minimize intermodulation at the output of the feed-forward amplifier.
  • a method for operating a feed-forward amplifier having a signal cancellation loop including a first gain and phase adjuster, a main amplifier forming a portion of a main signal path, and a feedforward signal path output for providing a feed-forward signal, and an intermodulation cancellation loop com ected to the feed-forward signal path output, including a second gain and phase adjuster, a correctional amplifier, and a correctional coupler for coupling the output of the correctional amplifier to the main signal path downstream of the main amplifier.
  • the first gain and phase adjuster is steered so as to minimize signal power at the feed-forward signal path output and the second gain and phase adjuster is steered so as to minimize intermodulation downstream of the coupler.
  • both of the gain and phase adjusters are steered so as to minimize the intermodulation downstream of the correctional coupler.
  • FIG. 1 is a block diagram of a feed-forward amplifier in accordance with an embodiment of the present invention.
  • the feedforward amplifier 10 comprises an amplifier portion 12 and a detector-controller portion 14.
  • the amplifier portion 12 has an input port 16 and an output port 18.
  • a main signal path runs between the input port 16 and the output port 18 and consists of a series connection of a first main path splitter 20, a main signal path gain and phase adjuster 22, a main amplifier 24, a second main path splitter 26, a main signal path delay element 28, a first main path coupler 30, and a third main path splitter 32.
  • first main path splitter 20 While one output of first main path splitter 20 continues along the main signal path, the other output of first main path splitter 20 heads along a feed-forward path consisting of a feed-forward signal path delay element 34, a feed-forward path coupler 36, a feed-forward path splitter 38, a feed-forward signal path gain and phase adjuster 40, and a correctional amplifier 42.
  • the output of the correctional amplifier 42 leads to an input of the second main path coupler 30.
  • An output of the second main path splitter 26 is connected to an input of the feed-forward path coupler 36, by an attenuator 43.
  • the main signal path gain and phase adjuster 22 has a gain-control input tap T ⁇ and a phase-control input tap T .
  • the feed-forward signal path gain and phase adjuster 40 has a gain-control input tap T 3 and a phase-control input tap T 4 .
  • the gain- control input tap T ls T 3 can be steered to control the amplitude and the phase-control input tap T 2 , T 4 can be steered to control the phase of the signal passing through the respective gain and phase adjuster.
  • the terms "steer”, “steered” and “steering” are intended to comprise all suitable methods of adjusting or controlling of the taps of a gain and phase adjuster.
  • an intermodulation receiver 44 is also included in the amplifier portion 12 . Also included in the amplifier portion 12 is an intermodulation receiver 44, the input of which is connected to the third main path splitter 32.
  • the detector-controller portion 14 includes an SPDT switch 46, one throw of which is connected to an output of the feed-forward path splitter 38 and the other throw of which is connected to the output of the intermodulation receiver 44.
  • the detector-controller portion 14 also includes a signal-power detector/processor 48 and an intermodulation detector/processor 50, each detector/processor having an input and two outputs.
  • the input of the signal-power detector/processor 48 is connected to the pole of the SPDT switch 46.
  • the input of the intermodulation detector/processor 50 is connected to the output of the intermodulation receiver 44.
  • the signal-power detector/processor 48 thereby receives either a signal from the output of the feed-forward path splitter 38 or a signal from the output of the intermodulation receiver 44, depending upon the setting of the SPDT switch 46.
  • the SPDT switch 46 is implemented in firmware in a digital signal processor.
  • the intermodulation detector/processor 50 of course, always receives the output of the intermodulation receiver 44.
  • One output of the signal-power detector/processor 48 is connected to the input of a signal-power gain controller 52 and the other to the input of a signal-power phase controller 54.
  • the output of the signal-power gain controller 52 is connected to the gain-control input tap Ti and the output of the signal-power phase controller 54 is connected to the phase- control input tap T 2 .
  • the outputs of the intermodulation detector/processor 50 are connected to the inputs of an intermodulation gain controller 56 and an intermodulation phase controller 58, respectively.
  • the output of the intermodulation gain controller 56 is in turn connected to the gain-control input tap T 3 and the output of the intermodulation phase controller 58 is connected to the phase-control input tap T .
  • the feed-forward amplifier 10 differs from conventional feed-forward amplifiers primarily in the presence of the SPDT switch 46.
  • the SPDT switch 46 connects the signal-power detector/processor 48 to an output of the feed-forward path splitter 38
  • the feed-forward amplifier 10 will operate in the following conventional manner.
  • An input signal applied to the input port 16 is split by the first main path splitter 20 into the main-signal path and the feed-forward path.
  • the portion of the input signal proceeding down the main signal path passes through the gain and phase adjuster 22 and is then amplified by the main amplifier 24. Non-linearity in the main amplifier 24 may add distortion to the amplified signal.
  • a portion of the signal coming out of the main amplifier 24 is split from the main signal path by the second main path splitter 26, attenuated by the attenuator 43, and coupled into the feed-forward path by the feedforward path coupler 36. Meanwhile, the portion of the input signal proceeding down the feed-forward path from the first main path splitter 20 has passed through the feed-forward signal path delay element 34 before entering the feed-forward path coupler 36.
  • the delay imposed by the feed-forward signal path delay element 34 is chosen in the design of the feed-forward amplifier 10 to approximately match the delay caused by the main amplifier 24 in the main signal path.
  • the attenuation provided by the attenuator 43 is chosen so that the portion of the attenuated signal due to the input signal approximately cancels out the signal entering the feed-forward path coupler 36 from the feed-forward signal path delay element 34.
  • the attenuation provided by the attenuator 43 may be provided in the second main path splitter 26, in which case attenuator 43 would not be needed.
  • the net result is that the signal at the feed-forward path splitter 38 is predominately distortion introduced by the main amplifier 24.
  • some of the input signal will generally also be present at the feed-forward path splitter 38 unless the delay imposed by the feed-forward signal path delay element 34 and the attenuation provided by the attenuator 43 are precisely correct. Even if the delay and attenuation are correctly chosen initially, the main amplifier 24 will inevitably drift due to temperature changes, aging, etc.
  • a gain and phase adjuster such as the main signal path gain and phase adjuster 22
  • a gain and phase adjuster may be added in the feed-forward path upstream of the feed-forward path coupler 36 or in series or in place of the attenuator 43 to accomplish the same result.
  • the SPDT switch 46 is set so as to connect the feed-forward path splitter 38 to the signal-power detector/processor 48
  • the signal present at the feed-forward path splitter 38 is presented to the signal-power detector/processor 48.
  • the signal-power detector/processor 48 measures the total power of the signal applied to it and instructs the signal-power gain controller 52 and the signal-power phase controller 54 to steer the gain-control input tap T ⁇ and the phase- control input tap T 2 so as minimize the total power measured by the signal-power detector/processor 48. The result will tend to be that the portion of the input signal present at the feed-forward path splitter 38 will be minimized.
  • the details of how the signal-power gain controller 52 and the signal-power phase controller 54 determine how to steer the gain- control input tap T] and the phase-control input tap T 2 is outside the scope of the invention; those skilled in the art will be aware of numerous algorithms for so doing.
  • the signal at the feed-forward path splitter 38 which is predominately distortion introduced by the main amplifier 24 passes through the feed-forward signal path gain and phase adjuster 40, is amplified by the correctional amplifier 42, and is presented to an input of the second main path coupler 30.
  • the signal from the feed-forward path will be approximately a polarity-reversed copy of the distortion introduced by the main amplifier 24 and which will approximately cancel out the distortion present in the main signal.
  • the third main path splitter 32 splits the main signal downstream of the second main path coupler 30 and presents a portion of that signal to the intermodulation receiver 44, which in turn provides the intermodulation distortion present in that signal to the intermodulation detector/processor 50.
  • the intermodulation detector/processor 50 instructs the intermodulation gain controller 56 and the intermodulation phase controller 58 to steer the gain-control input tap T 3 and the phase- control input tap T 4 so as minimize the intermodulation received by the intermodulation receiver 44.
  • the details of how the intermodulation gain controller 56 and the intermodulation phase controller 58 determine how to steer the gain-control input tap T 3 and the phase-control input tap T 4 is outside the scope of the invention; those skilled in the art will be aware of numerous algorithms for so doing.
  • SPDT switch 46 is set so as to connect the feed-forward path splitter 38 to the signal-power detector/processor 48) is conventional. However, the inventor has found that by operating the feed-forward amplifier 10 in the following unconventional manner significantly greater overall gain can be achieved. First, the feed-forward amplifier 10 should be powered up. The total power measured by the signal-power detector/processor 48 and the intermodulation distortion measured by the intermodulation detector/processor 50 should be minimized in the conventional manner as described above. However, the SPDT switch 46 should then operated to connect intermodulation receiver 44 to the signal-power detector/processor 48.
  • the signal-power detector/processor 48 will instruct the signal-power gain controller 52 and a signal-power phase controller 54 to steer the gain- control input tap T ⁇ and the phase-control input tap T 2 so as minimize the intermodulation received by the intermodulation receiver 44 rather than total power at feed-forward path splitter 38.
  • the intermodulation detector/processor 50 will simultaneously be instructing the intermodulation gain controller 56 and the intermodulation phase controller 58 to steer the gain-control input tap T 3 and the phase-control input tap T 4 so as minimize the intermodulation received by the intermodulation receiver 44.
  • the algorithms used in the controllers 52, 54, 56, 58 include fixed step sizes for changes to gain or phase.
  • the inventor suggests that the step sizes used by the gain controllers 52, 56 and the signal-power phase controllers 54, 58 in varying the settings of the gain-control input taps Tj, T 3 and the phase-control input tap T 2 , T be reduced after the SPDT switch 46 has been switched so as to route the output of the intermodulation receiver 44 to the signal-power detector/processor 48.
  • feed-forward amplifier design will also understand that the invention may be applicable to increase the overall gain of other types of feed-forward amplifiers that use performance-measuring means for nulling the signal and intermodulation-cancellation loops.

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Amplifiers (AREA)

Abstract

An apparatus and method for operating a feed-forward amplifier in which, after the signal-cancellation and intermodulation-cancellation loops have initially been nulled, the feed-forward amplifier is operated so that both loops are controlled so as to minimize intermodulation at the output of the feed-forward amplifier.

Description

APPARATUS AND METHOD FOR CONTROLLING FEED-FORWARD AMPLDBTERS
FIELD OF THE INVENTION
The present invention relates to feed-forward amplifiers. More specifically, the present invention relates to an apparatus and method for controlling gain and phase adjustments in a feed-forward amplifier.
BACKGROUND OF THE INVENTION
One well-known form of amplifier is the feed-forward amplifier, h order to achieve linearity in a feed-forward amplifier, careful control of the amplifier circuitry is required. In particular, in feed-forward amplifiers two or more gain and phase adjusters are often employed and the taps of each of these adjusters are carefully steered to achieve linearity through the amplifier.
Within the art of feed-forward amplifiers, it is known to use detector-controller circuits, one for each gain-and-phase adjuster. Each detector-controller circuit is operable to steer the taps of its respective gain-and-phase adjuster in the feed-forward amplifier so that the main amplifier and correctional amplifier can properly cooperate in order to reduce error introduced by the main amplifier.
Detector-controller circuits used in feed-forward amplifiers use a number of different techniques to control the phase and gain adjustments in signal and intermodulation cancellation loops. Typically, the signal cancellation loop is nulled by measuring the total power at the cancellation node and adaptively minimizing it. This makes sense because the undistorted input signal is being removed (cancelled) from the composite signal. The total power will be minimized when this cancellation is a maximum. The intermodulation cancellation loop can be nulled using a number of techniques including pilot tones, intermodulation detectors, vector signal analysis, and many others.
A first order or textbook analysis of a feed-forward amplifier would suggest that only undesired distortion products should be amplified by the correction amplifier. In practice, this turns out to be neither possible nor desirable. There will always be some residue of the original undistorted signal in the correction amplifier signal. This is because (1) signal cancellation at the summing node is not perfect, and (2) the main amplifier in the signal cancellation loop will characteristically be driven into non-linearity on signal peaks, resulting in loop imbalance. Perfect cancellation could only be achieved in a perfectly linear system.
Conventional wisdom has been that the signal cancellation loop should be adjusted to yield the best overall cancellation possible, given the dynamic range of the signal used. Again, this is characteristically done by minimizing the total power at the summing node, although it may be done by other techniques such as pilot tone nulling.
The correction amplifier is typically a rather large amplifier that is sized to be able to handle the peak power demands placed upon it by the correction signal. Herein lies one of the oft-mentioned disadvantages of feed-forward amplifiers versus other approaches; the wasted power and cost of the correction amplifier.
Most well-designed feed-forward amplifiers use gain and phase adjustments in series and in front of the main amplifier in the signal cancellation loop. The most important reason for doing this is to maintain constant gain of the feed-forward amplifier in the face of drift in the main amplifier caused by factors such as temperature variation and component aging. Because the loss in the delayed path in the signal cancellation loop can generally be counted upon not to vary with temperature, placing the gain adjustment in series with the amplifier, and maintaining constant signal cancellation, will result in constant gain. This is very useful from a systems point of view, although it is not, strictly speaking, necessary.
SUMMARY OF THE INVENTION
The present invention recognizes that maximal cancellation in the signal cancellation loop is not generally desirable. An apparatus and method is disclosed to optimally imbalance the signal cancellation loop so as to improve performance by using the correction amplifier to provide some incremental power to the output of the feed-forward amplifier.
With gain and phase adjusters placed in series with the main amplifier, the inventor has found that it is possible to increase the overall output power of a feed-forward amplifier by unbalancing the signal cancellation loop. Doing so will, of course, vary the main amplifier's output power and level of intermodulation generation. The question then is, how to imbalance the signal-cancellation loop to provide the optimum combination of signal and distortion products to the correction amplifier while providing best overall performance of the feed-forward amplifier? At first glance it would appear that the gain and phase adjusters in both loops could just be adjusted to yield best performance (minimum intermodulation). However, the inventor has found that the signal cancellation loop should first be nulled using a conventional technique (i.e., minimizing total power at the summing node). There are two reasons for this. First, given no other factors, the intermodulation of the main amplifier will be minimized when the output is minimized. Therefore, from a cold start, the gain adjustment of the signal cancellation loop will be driven to minimum just to minimize intermodulation, which is not a very useful result. Second, there needs to be a minimum level of cancellation so that the signal presented to the correction amplifier does not overwhelm it and drive it into saturation.
The solution is surprisingly straightforward. First, the signal cancellation loop should be balanced by minimizing total power at the summing node. Second, the intermodulation cancellation loop should be balanced using an intermodulation detector or other conventional means for balancing the intermodulation cancellation loop. Third, a transition should be made to balancing the signal cancellation loop using the intermodulation detector. Note that then four adjustments (gain and phase in both loops) are being made based upon one measurement (intermodulation at the output of the feed-forward amplifier). The gain adjustment in the signal cancellation loop will no longer be driven to zero to minimize the intermodulation coming from the main amplifier, because in doing so, the signal to the correction amplifier would be greatly increased, resulting in greater overall intennodulation from the feed-forward amplifier. Characteristically, the drive to the main amplifier will be reduced very slightly, yielding a component of the desired signal at the input of the correction amplifier, which, when amplified will add in phase to the signal from the main amplifier. A fine balancing act is then played out, with the main and correction amplifiers driven at optimum levels to yield maximum desired signal and minimum intermodulation at the output of the feed-forward amplifier. Some slight variation in gain of the feed-forward amplifier will result from this balancing act but it is negligible from a systems point of view.
According to one aspect of the invention, there is provided a feed-forward amplifier including a signal cancellation loop and a intermodulation cancellation loop. The feedforward amplifier is configured to operate so that on start-up the signal cancellation loop is first balanced so as to minimize signal power in the feed-forward path and thereafter is operated so as to minimize intermodulation at the output of the feed-forward amplifier.
According to another aspect of the invention, there is provided a feed-forward amplifier, including an input port, an output port, a first main path splitter, a main signal path gain and phase adjuster, a main amplifier, a second main path splitter, a main signal path delay element, a first main path coupler, a third main path splitter, an intermodulation receiver, a feed-forward signal path delay element, a feed-forward path coupler, an attenuator, a feed-forward path splitter, an SPDT switch, a signal-power detector/processor, a signal-power gain controller, a signal-power phase controller, a feed-forward signal path gain and phase adjuster, a correctional amplifier, an intermodulation detector/processor, an intermodulation gain controller, and an intermodulation phase controller.
The input of the first main path splitter is connected to the input port so that when an input signal applied to the input port it is split by the first main path splitter into a main signal and a feed-forward signal. The input of the main signal path gain and phase adjuster is connected to the first output of the first main path splitter and has a signal-power gain- control input tap and a signal-power phase-control input tap configured so that the voltage levels on the taps control the gain and phase of the main signal. The input of the main amplifier is connected to the output of the main signal path gain and phase adjuster. The input of second main path splitter is connected to the output of the main amplifier. The input of main signal path delay element is connected to the first output of the second main path splitter. The first input of first main path coupler is connected to the output of the main signal path delay element. The input of third main path splitter is connected to the output of the first main path coupler and the first output of third main path splitter is connected to the output port. The input of intermodulation receiver is connected to the second output of the third main path splitter. The input of feed-forward signal path delay element is connected to the second output of the first main path splitter imposes a delay selected to approximately match the delay in the main signal caused by the main amplifier. The first input of feedforward path coupler is connected to the output of the feed-forward signal path delay element. The attenuator connects the second output of the second main path splitter to the second input of the feed-forward path coupler. The attenuation provided is selected so that the undistorted portion of the main signal provided to the feed-forward path coupler is approximately cancelled out by the feed-forward signal. The input of feed-forward path splitter is connected to the output of the feed-forward path coupler. The first throw of the SPDT switch is connected to the second output of the feed-forward path splitter and the second throw is connected to the output of the intermodulation receiver. The input of the signal-power detector/processor is connected to the pole of the SPDT switch. The signal- power detector/processor is configured to extract and process data from the signal presented to its input indicating how to steer the signal-power gain-control input tap and the signal- power phase-control input tap to minimize the signal presented to its input. The input of the signal-power gain controller is connected to the first output of the signal-power detector/processor. The signal-power gain controller is configured to steer the signal-power gain-control input tap in response to data provided by the signal-power detector/processor to minimize signal power at the feed-forward path splitter when the SPDT switch is set to connect the input of the signal-power detector/processor to the second output of the feedforward path splitter and to minimize the intermodulation received by the intermodulation receiver when the SPDT switch is set to connect the input of the signal-power detector/processor to the output of the intermodulation receiver. The input of the signal- power phase controller is connected to the second output of the signal-power detector/processor. The signal-power phase controller is configured to steer the signal- power phase-control input tap in response to data provided by the signal-power detector/processor to minimize signal power at the feed-forward path splitter when the SPDT switch is set to connect the input of the signal-power detector/processor to the second output of the feed-forward path splitter and to minimize the intermodulation received by the intermodulation receiver when the SPDT switch is set to connect the input of the signal- power detector/processor to the output of the intermodulation receiver. The input of the feed-forward signal path gain and phase adjuster is connected to the first output of the feed- forward path splitter. The feed-forward signal path gain and phase adjuster has a gain- control input tap and a phase-control input tap. The input of the correctional amplifier is connected to the output of the feed-forward signal path gain and phase adjuster. The output is connected to the second input of the first main path coupler. The main signal path delay element provides a delay approximately equal to the delay in the correctional amplifier. The input of the intermodulation detector/processor is connected to the output of the intermodulation receiver. The intermodulation detector/processor is configured to extract and process data from the signal presented to its input indicating how to steer the intermodulation gain-control input tap and the intermodulation phase-control input tap to minimize the signal presented to its input. The input of intermodulation gain controller is connected to the first output of the intermodulation detector/processor. The intermodulation gain controller steers the intermodulation gain-control input tap in response to data provided the intermodulation detector/processor to minimize intermodulation received by the intermodulation receiver. The input of intermodulation phase controller is connected to the first output of the intermodulation detector/processor. The intermodulation phase controller steers the intermodulation phase-control input tap in response to data provided the intermodulation detector/processor to minimize intermodulation received by the intermodulation receiver. Upon startup of the feed-forward amplifier, the SPDT switch is set so as to connect the feed-forward path splitter to the signal-power detector/processor until the total power in the feed-forward path is minimized and the intermodulation received by the intermodulation receiver is minimized, and then set so as to connect the intermodulation receiver to the signal-power detector/processor.
According to another aspect of the invention, there is provided a method for operating a feed-forward amplifier having a signal cancellation loop and a intermodulation cancellation loop. On startup, the feed-forward amplifier is operated so that the signal cancellation loop is balanced so as to minimize signal power in the feed-forward path. Then, the feed-forward amplifier is operated so as to minimize intermodulation at the output of the feed-forward amplifier.
According to another aspect of the invention, there is provided a method for operating a feed-forward amplifier having a signal cancellation loop including a first gain and phase adjuster, a main amplifier forming a portion of a main signal path, and a feedforward signal path output for providing a feed-forward signal, and an intermodulation cancellation loop com ected to the feed-forward signal path output, including a second gain and phase adjuster, a correctional amplifier, and a correctional coupler for coupling the output of the correctional amplifier to the main signal path downstream of the main amplifier. The first gain and phase adjuster is steered so as to minimize signal power at the feed-forward signal path output and the second gain and phase adjuster is steered so as to minimize intermodulation downstream of the coupler. Then, when the signal power at the feed-forward signal path output and the intermodulation downstream of the correctional coupler reach minima, both of the gain and phase adjusters are steered so as to minimize the intermodulation downstream of the correctional coupler. BRIEF DESCRIPTION OF THE DRAWINGS
A preferred embodiment of the present invention will now be described, by way of example only, with reference to the attached Figure, wherein:
Figure 1 is a block diagram of a feed-forward amplifier in accordance with an embodiment of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
Referring now to Figure 1, a feed-forward amplifier in accordance with an embodiment of the invention is indicated generally by reference numeral 10. The feedforward amplifier 10 comprises an amplifier portion 12 and a detector-controller portion 14.
The amplifier portion 12 has an input port 16 and an output port 18. A main signal path runs between the input port 16 and the output port 18 and consists of a series connection of a first main path splitter 20, a main signal path gain and phase adjuster 22, a main amplifier 24, a second main path splitter 26, a main signal path delay element 28, a first main path coupler 30, and a third main path splitter 32.
While one output of first main path splitter 20 continues along the main signal path, the other output of first main path splitter 20 heads along a feed-forward path consisting of a feed-forward signal path delay element 34, a feed-forward path coupler 36, a feed-forward path splitter 38, a feed-forward signal path gain and phase adjuster 40, and a correctional amplifier 42. The output of the correctional amplifier 42 leads to an input of the second main path coupler 30. An output of the second main path splitter 26 is connected to an input of the feed-forward path coupler 36, by an attenuator 43.
The main signal path gain and phase adjuster 22 has a gain-control input tap T\ and a phase-control input tap T . Similarly, the feed-forward signal path gain and phase adjuster 40 has a gain-control input tap T3 and a phase-control input tap T4. In each case, the gain- control input tap Tls T3 can be steered to control the amplitude and the phase-control input tap T2, T4 can be steered to control the phase of the signal passing through the respective gain and phase adjuster. As used herein, the terms "steer", "steered" and "steering" are intended to comprise all suitable methods of adjusting or controlling of the taps of a gain and phase adjuster.
Also included in the amplifier portion 12 is an intermodulation receiver 44, the input of which is connected to the third main path splitter 32.
The detector-controller portion 14 includes an SPDT switch 46, one throw of which is connected to an output of the feed-forward path splitter 38 and the other throw of which is connected to the output of the intermodulation receiver 44. The detector-controller portion 14 also includes a signal-power detector/processor 48 and an intermodulation detector/processor 50, each detector/processor having an input and two outputs. The input of the signal-power detector/processor 48 is connected to the pole of the SPDT switch 46. The input of the intermodulation detector/processor 50 is connected to the output of the intermodulation receiver 44. It should be noted that the signal-power detector/processor 48 thereby receives either a signal from the output of the feed-forward path splitter 38 or a signal from the output of the intermodulation receiver 44, depending upon the setting of the SPDT switch 46. Further, in the present embodiment of the invention, the SPDT switch 46 is implemented in firmware in a digital signal processor. The intermodulation detector/processor 50, of course, always receives the output of the intermodulation receiver 44.
One output of the signal-power detector/processor 48 is connected to the input of a signal-power gain controller 52 and the other to the input of a signal-power phase controller 54. The output of the signal-power gain controller 52 is connected to the gain-control input tap Ti and the output of the signal-power phase controller 54 is connected to the phase- control input tap T2. Similarly, the outputs of the intermodulation detector/processor 50 are connected to the inputs of an intermodulation gain controller 56 and an intermodulation phase controller 58, respectively. The output of the intermodulation gain controller 56 is in turn connected to the gain-control input tap T3 and the output of the intermodulation phase controller 58 is connected to the phase-control input tap T .
Those skilled in the art will recognize the feed-forward amplifier 10 differs from conventional feed-forward amplifiers primarily in the presence of the SPDT switch 46. When the SPDT switch 46 connects the signal-power detector/processor 48 to an output of the feed-forward path splitter 38, the feed-forward amplifier 10 will operate in the following conventional manner. An input signal applied to the input port 16 is split by the first main path splitter 20 into the main-signal path and the feed-forward path. The portion of the input signal proceeding down the main signal path passes through the gain and phase adjuster 22 and is then amplified by the main amplifier 24. Non-linearity in the main amplifier 24 may add distortion to the amplified signal. A portion of the signal coming out of the main amplifier 24 is split from the main signal path by the second main path splitter 26, attenuated by the attenuator 43, and coupled into the feed-forward path by the feedforward path coupler 36. Meanwhile, the portion of the input signal proceeding down the feed-forward path from the first main path splitter 20 has passed through the feed-forward signal path delay element 34 before entering the feed-forward path coupler 36. The delay imposed by the feed-forward signal path delay element 34 is chosen in the design of the feed-forward amplifier 10 to approximately match the delay caused by the main amplifier 24 in the main signal path. Further, the attenuation provided by the attenuator 43 is chosen so that the portion of the attenuated signal due to the input signal approximately cancels out the signal entering the feed-forward path coupler 36 from the feed-forward signal path delay element 34. Alternatively, the attenuation provided by the attenuator 43 may be provided in the second main path splitter 26, in which case attenuator 43 would not be needed. The net result is that the signal at the feed-forward path splitter 38 is predominately distortion introduced by the main amplifier 24. However, some of the input signal will generally also be present at the feed-forward path splitter 38 unless the delay imposed by the feed-forward signal path delay element 34 and the attenuation provided by the attenuator 43 are precisely correct. Even if the delay and attenuation are correctly chosen initially, the main amplifier 24 will inevitably drift due to temperature changes, aging, etc.
It is well-known to correct for such drift in the main amplifier 24 by adding a gain and phase adjuster such as the main signal path gain and phase adjuster 22 to the main signal path upstream of the main amplifier 24 so that the input signal remaining at the feedforward path splitter 38 can be minimized. Alternatively, a gain and phase adjuster may be added in the feed-forward path upstream of the feed-forward path coupler 36 or in series or in place of the attenuator 43 to accomplish the same result. Assuming that the SPDT switch 46 is set so as to connect the feed-forward path splitter 38 to the signal-power detector/processor 48, the signal present at the feed-forward path splitter 38 is presented to the signal-power detector/processor 48. The signal-power detector/processor 48 measures the total power of the signal applied to it and instructs the signal-power gain controller 52 and the signal-power phase controller 54 to steer the gain-control input tap T\ and the phase- control input tap T2 so as minimize the total power measured by the signal-power detector/processor 48. The result will tend to be that the portion of the input signal present at the feed-forward path splitter 38 will be minimized. The details of how the signal-power gain controller 52 and the signal-power phase controller 54 determine how to steer the gain- control input tap T] and the phase-control input tap T2 is outside the scope of the invention; those skilled in the art will be aware of numerous algorithms for so doing.
Meanwhile, the signal at the feed-forward path splitter 38, which is predominately distortion introduced by the main amplifier 24 passes through the feed-forward signal path gain and phase adjuster 40, is amplified by the correctional amplifier 42, and is presented to an input of the second main path coupler 30. The signal from the feed-forward path will be approximately a polarity-reversed copy of the distortion introduced by the main amplifier 24 and which will approximately cancel out the distortion present in the main signal. To increase the cancellation, the third main path splitter 32 splits the main signal downstream of the second main path coupler 30 and presents a portion of that signal to the intermodulation receiver 44, which in turn provides the intermodulation distortion present in that signal to the intermodulation detector/processor 50. The intermodulation detector/processor 50 instructs the intermodulation gain controller 56 and the intermodulation phase controller 58 to steer the gain-control input tap T3 and the phase- control input tap T4 so as minimize the intermodulation received by the intermodulation receiver 44. The details of how the intermodulation gain controller 56 and the intermodulation phase controller 58 determine how to steer the gain-control input tap T3 and the phase-control input tap T4 is outside the scope of the invention; those skilled in the art will be aware of numerous algorithms for so doing.
The operation of the feed-forward amplifier 10 as described above (assuming the
SPDT switch 46 is set so as to connect the feed-forward path splitter 38 to the signal-power detector/processor 48) is conventional. However, the inventor has found that by operating the feed-forward amplifier 10 in the following unconventional manner significantly greater overall gain can be achieved. First, the feed-forward amplifier 10 should be powered up. The total power measured by the signal-power detector/processor 48 and the intermodulation distortion measured by the intermodulation detector/processor 50 should be minimized in the conventional manner as described above. However, the SPDT switch 46 should then operated to connect intermodulation receiver 44 to the signal-power detector/processor 48. From then on the signal-power detector/processor 48 will instruct the signal-power gain controller 52 and a signal-power phase controller 54 to steer the gain- control input tap T\ and the phase-control input tap T2 so as minimize the intermodulation received by the intermodulation receiver 44 rather than total power at feed-forward path splitter 38. It should be noted that the intermodulation detector/processor 50 will simultaneously be instructing the intermodulation gain controller 56 and the intermodulation phase controller 58 to steer the gain-control input tap T3 and the phase-control input tap T4 so as minimize the intermodulation received by the intermodulation receiver 44.
The inventor has found that it is advisable to reduce how fast the controllers 52, 54,
56, 58 attempt to null the loops in order to maintain stability after the SPDT switch 46 has been switched so as to route the output of the intermodulation receiver 44 to the signal- power detector/processor 48. Conventionally, the algorithms used in the controllers 52, 54, 56, 58 include fixed step sizes for changes to gain or phase. The inventor suggests that the step sizes used by the gain controllers 52, 56 and the signal-power phase controllers 54, 58 in varying the settings of the gain-control input taps Tj, T3 and the phase-control input tap T2, T be reduced after the SPDT switch 46 has been switched so as to route the output of the intermodulation receiver 44 to the signal-power detector/processor 48.
The end result of applying to invention to the feed forward amplifier 10 has been found to be that complete input signal cancellation does not take place at the feed-forward path splitter 38 and the gain of the main amplifier 24 is reduced slightly, causing the portion of the input signal present at the feed-forward path splitter 38 to be less than the feedforward signal coming from the feed-forward signal path delay element 34. As a result, a portion of the signal presented to the input port 16 enters the correctional amplifier 42 and is amplified and added in phase to the main path signal at the first main path coupler 30.
The embodiment of the invention described above has been tested and found to provide approximately 1 dB higher output power for the same intermodulation distortion as compared to a feed-forward amplifier that minimizes power at the signal-cancellation node and intermodulation at the output of the amplifier. In addition to higher output power, efficiency was improved. Those skilled in the art will recognize that these results are remarkable, given the lengths to which one must go to get tenths of a dB, and the cost of providing those tenths of a dB.
Those skilled in the art of feed-forward amplifier design will also understand that the invention may be applicable to increase the overall gain of other types of feed-forward amplifiers that use performance-measuring means for nulling the signal and intermodulation-cancellation loops.
The above-described embodiments of the invention are intended to be examples of the present invention and alterations and modifications may be effected thereto by those of skill in the art without departing from the scope of the invention that is defined solely by the claims appended hereto.

Claims

Claims:
1. A feed-forward amplifier, comprising a signal cancellation loop and an intermodulation cancellation loop, the feed-forward amplifier configured to operate so that on start-up the signal cancellation loop is balanced so as to minimize signal power in the feed-forward path and thereafter is operated so as to minimize intermodulation at the output of the feed-forward amplifier.
2. A feed- forward amplifier, comprising:
an input port 16;
an output port 18;
a first main path splitter 20, the input of which is connected to the input port 16 so that when an input signal applied to the input port 16 it is split by the first main path splitter 20 into a main signal and a feed-forward signal;
a main signal path gain and phase adjuster 22, the input of which is connected to the first output of the first main path splitter 20, the main signal path gain and phase adjuster 22 having a gain-control input tap T\ and a phase-control input tap T2 configured so that the voltage levels on the taps control the gain and phase of the main signal;
a main amplifier 24, the input of which is connected to the output of the main signal path gain and phase adjuster 22;
a second main path splitter 26, the input of which is connected to the output of the main amplifier 24;
a main signal path delay element 28, the input of which is connected to the first output of the second main path splitter 26,
a first main path coupler 30, the first input of which is connected to the output of the main signal path delay element 28;
a third main path splitter 32, the input of which is connected to the output of the first main path coupler 30 and the first output of which is connected to the output port 18; an intermodulation receiver 44, the input of which is connected to the second output of the third main path splitter 32,
a feed-forward signal path delay element 34, the input of which is connected to the second output of the first main path splitter 20, the delay imposed by the feedforward signal path delay element 34 selected to approximately match the delay in the main signal caused by the main amplifier 24;
a feed-forward path coupler 36, the first input of which is connected to the output of the feed-forward signal path delay element 34;
an attenuator 43 connecting the second output of the second main path splitter 26 to the second input of the feed-forward path coupler 36, the attenuation selected so that the undistorted portion of the main signal provided to the feed-forward path coupler 36 is approximately cancelled out by the feed-forward signal;
a feed-forward path splitter 38, the input of which is connected to the output of the feed-forward path coupler 36;
an SPDT switch 46, the first throw of which is connected to the second output of the feed-forward path splitter 38 and the second throw of which is connected to the output of the intermodulation receiver 44;
a signal-power detector/processor 48, the input of which is connected to the pole of the SPDT switch 46, the signal-power detector/processor 48 configured to extract and process data from the signal presented to its input indicating how to steer the gain-control input tap T[ and the phase-control input tap T2 to minimize the signal presented to its input;
a signal-power gain controller 52, the input of which is connected to the first output of the signal-power detector/processor 48, the signal-power gain controller 52 configured to steer the gain-control input tap T\ in response to data provided by the signal-power detector/processor 48 to minimize signal power at the feed-forward path splitter 38 when the SPDT switch 46 is set to connect the input of the signal- power detector/processor 48 to the second output of the feed-forward path splitter 38 and to minimize the intermodulation received by the intermodulation receiver 44 when the SPDT switch 46 is set to connect the input of the signal-power detector/processor 48 to the output of the intermodulation receiver 44;
a signal-power phase controller 54, the input of which is connected to the second output of the signal-power detector/processor 48, the signal-power phase controller 54 configured to steer the phase-control input tap T2 in response to data provided by the signal-power detector/processor 48 to minimize signal power at the feed-forward path splitter 38 when the SPDT switch 46 is set to connect the input of the signal- power detector/processor 48 to the second output of the feed-forward path splitter 38 and to minimize the intermodulation received by the intermodulation receiver 44 when the SPDT switch 46 is set to connect the input of the signal-power detector/processor 48 to the output of the intermodulation receiver 44;
a feed-forward signal path gain and phase adjuster 40, the input of which is connected to the first output of the feed-forward path splitter 38, the feed-forward signal path gain and phase adjuster 40 having a gain-control input tap T3 and a phase-control input tap T4;
a correctional amplifier 42, the input of which is connected to the output of the feedforward signal path gain and phase adjuster 40 and the output of which is connected to the second input of the first main path coupler 30, the main signal path delay element 28 having a delay approximately equal to the delay in the correctional amplifier 42;
an intermodulation detector/processor 50, the input of which is connected to the output of the intermodulation receiver 44, the intermodulation detector/processor 50 configured to extract and process data from the signal presented to its input indicating how to steer the gain-control input tap T and the phase-control input tap T4 to minimize the signal presented to its input;
an intermodulation gain controller 56, the input of which is connected to the first output of the intermodulation detector/processor 50 and which steers the gain- control input tap T3 in response to data provided the intermodulation detector/processor 50 to minimize intermodulation received by the intermodulation receiver 44; and
an intermodulation phase controller 58, the input of which is connected to the first output of the intermodulation detector/processor 50 and which steers the phase- control input tap T4 in response to data provided the intermodulation detector/processor 50 to minimize intermodulation received by the intermodulation receiver 44,
and in which upon startup of the feed-forward amplifier 10, the SPDT switch 46 is set so as to connect the feed-forward path splitter 38 to the signal-power detector/processor 48 until the total power in the feed-forward path is minimized and the intermodulation received by the intermodulation receiver 44 is minimized, and then set so as to connect the intermodulation receiver 44 to the signal-power detector/processor 48.
3. A method for operating a feed-forward amplifier having a signal cancellation loop and a intermodulation cancellation loop, comprising:
on startup, operating the feed-forward amplifier so that the signal cancellation loop is balanced so as to minimize signal power in the feed-forward path; and
then, operating the feed-forward amplifier so as to minimize intermodulation at the output of the feed-forward amplifier.
4. A method for operating a feed-forward amplifier having a signal cancellation loop including a first gain and phase adjuster, a main amplifier forming a portion of a main signal path, and a feed-forward signal path output for providing a feed-forward signal, and an intermodulation cancellation loop connected to the feed-forward signal path output, including a second gain and phase adjuster, a correctional amplifier, and a correctional coupler for coupling the output of the correctional amplifier to the main signal path downstream of the main amplifier, comprising:
steering the first gain and phase adjuster so as to mimmize signal power at the feed-forward signal path output and the second gain and phase adjuster so as to mimmize intermodulation downstream of the coupler;
and then, when the signal power at the feed-forward signal path output and the intermodulation downstream of the correctional coupler reach minimums,
steering both of the gain and phase adjusters so as to minimize the intermodulation downstream of the correctional coupler.
PCT/US2003/019849 2002-06-25 2003-06-25 Forward amplifiers WO2004001956A2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
EP03761291A EP1552605A4 (en) 2002-06-25 2003-06-25 Forward amplifiers
AU2003247621A AU2003247621B2 (en) 2002-06-25 2003-06-25 Forward amplifiers
US10/519,191 US7342446B2 (en) 2002-06-25 2003-06-25 Apparatus and method for controlling feed-forward amplifiers
CA002527628A CA2527628A1 (en) 2002-06-25 2003-06-25 Forward amplifiers
JP2004516186A JP2005531224A (en) 2002-06-25 2003-06-25 Forward amplifier
MXPA05000247A MXPA05000247A (en) 2002-06-25 2003-06-25 Forward amplifiers.

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US39108402P 2002-06-25 2002-06-25
US60/391,084 2002-06-25

Publications (2)

Publication Number Publication Date
WO2004001956A2 true WO2004001956A2 (en) 2003-12-31
WO2004001956A3 WO2004001956A3 (en) 2005-04-28

Family

ID=30000669

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/019849 WO2004001956A2 (en) 2002-06-25 2003-06-25 Forward amplifiers

Country Status (8)

Country Link
US (1) US7342446B2 (en)
EP (1) EP1552605A4 (en)
JP (1) JP2005531224A (en)
CN (1) CN100472948C (en)
AU (1) AU2003247621B2 (en)
CA (1) CA2527628A1 (en)
MX (1) MXPA05000247A (en)
WO (1) WO2004001956A2 (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4652974B2 (en) * 2005-12-27 2011-03-16 富士通株式会社 Timing adjustment apparatus and timing adjustment method
US9088258B2 (en) * 2008-01-14 2015-07-21 Micro Mobio Corporation RF power amplifier with linearity control
US11036262B1 (en) 2008-01-14 2021-06-15 Micro Mobio Corporation Radio frequency power amplifier with adjacent channel leakage correction circuit
US10938360B1 (en) 2011-10-26 2021-03-02 Micro Mobio Corporation Multimode multiband wireless device with broadband power amplifier
CN107743685A (en) * 2015-06-16 2018-02-27 康普技术有限责任公司 Radio frequency transmitter
US11515617B1 (en) 2019-04-03 2022-11-29 Micro Mobio Corporation Radio frequency active antenna system in a package

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6091297A (en) * 1998-06-21 2000-07-18 Paragon Communications Ltd. Methods and apparatus for adaptive adjustments of feed-forward linearized amplifiers

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5077532A (en) 1990-12-17 1991-12-31 Motorola, Inc. Feed forward distortion minimization circuit
US5485120A (en) * 1994-07-28 1996-01-16 Aval Communications Inc. Feed-forward power amplifier system with adaptive control and control method
US5570063A (en) 1995-05-18 1996-10-29 Spectrian, Inc. RF power amplifier with signal predistortion for improved linearity
US6078216A (en) * 1998-03-31 2000-06-20 Spectrian Corporation Aliased wide band performance monitor for adjusting predistortion and vector modulator control parameters of RF amplifier
US6104241A (en) * 1998-11-18 2000-08-15 Spectrian High efficiency feed-forward RF power amplifier with predistoration enchancement
US6392480B1 (en) * 1999-08-19 2002-05-21 Lucent Technologies Inc. Alternating gain and phase control system and method
JP2001136033A (en) * 1999-11-05 2001-05-18 Nec Corp Feedforward amplifier
US6819173B2 (en) * 2001-04-19 2004-11-16 Motorola, Inc. Method and apparatus for reduction of distortion in a transmitter

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6091297A (en) * 1998-06-21 2000-07-18 Paragon Communications Ltd. Methods and apparatus for adaptive adjustments of feed-forward linearized amplifiers

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1552605A2 *

Also Published As

Publication number Publication date
CN100472948C (en) 2009-03-25
EP1552605A2 (en) 2005-07-13
MXPA05000247A (en) 2005-04-11
AU2003247621A1 (en) 2004-01-06
US20050174173A1 (en) 2005-08-11
WO2004001956A3 (en) 2005-04-28
CA2527628A1 (en) 2003-12-31
CN1663116A (en) 2005-08-31
JP2005531224A (en) 2005-10-13
AU2003247621B2 (en) 2008-05-22
EP1552605A4 (en) 2007-05-30
US7342446B2 (en) 2008-03-11

Similar Documents

Publication Publication Date Title
US5444418A (en) Method and apparatus for feedforward power amplifying
US7002407B2 (en) Delay mismatched feed forward amplifier system using penalties and floors for control
JPH0878965A (en) Feed forward amplifier
EP1001525B1 (en) Feed forward compensation using phase and time modulation
JP3540212B2 (en) Calibration system for feed forward distortion reduction system
EP1003278B1 (en) Nested feed forward distortion reduction system
US7342446B2 (en) Apparatus and method for controlling feed-forward amplifiers
US6166600A (en) Automatic gain and phase controlled feedforward amplifier without pilot signal
US7119543B2 (en) Generator device for generating a magnetic resonance excitation signal
JPH0720235A (en) Mono-pulse tracking apparatus
EP1573907B1 (en) Delay mismatched feed forward amplifier system using penalties and floors for control
WO2003017478A2 (en) Feed forward compensation circuit
JP2002185266A (en) Feed-forward amplifier with gain monitoring function

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 10519191

Country of ref document: US

WWE Wipo information: entry into national phase

Ref document number: 2004516186

Country of ref document: JP

Ref document number: 2003815000X

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: PA/a/2005/000247

Country of ref document: MX

WWE Wipo information: entry into national phase

Ref document number: 2003247621

Country of ref document: AU

WWE Wipo information: entry into national phase

Ref document number: 286/DELNP/2005

Country of ref document: IN

WWE Wipo information: entry into national phase

Ref document number: 2003761291

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2003761291

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2527628

Country of ref document: CA