WO2003090439A2 - Concatenated equalizer/trellis decoder architecture for an hdtv receiver - Google Patents

Concatenated equalizer/trellis decoder architecture for an hdtv receiver Download PDF

Info

Publication number
WO2003090439A2
WO2003090439A2 PCT/US2003/010888 US0310888W WO03090439A2 WO 2003090439 A2 WO2003090439 A2 WO 2003090439A2 US 0310888 W US0310888 W US 0310888W WO 03090439 A2 WO03090439 A2 WO 03090439A2
Authority
WO
WIPO (PCT)
Prior art keywords
trellis
module
equalizer
output signal
data
Prior art date
Application number
PCT/US2003/010888
Other languages
French (fr)
Other versions
WO2003090439A3 (en
Inventor
Seo Weon Heo
Jeongsoon Park
Saul Brian Gelfand
Ivonete Markman
Original Assignee
Thomson Licensing S.A.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Thomson Licensing S.A. filed Critical Thomson Licensing S.A.
Priority to KR1020047016457A priority Critical patent/KR100988225B1/en
Priority to AU2003224899A priority patent/AU2003224899A1/en
Priority to JP2003587088A priority patent/JP2005523647A/en
Priority to BR0309182-1A priority patent/BR0309182A/en
Priority to US10/511,401 priority patent/US7389470B2/en
Priority to MXPA04010141A priority patent/MXPA04010141A/en
Priority to EP03721592A priority patent/EP1495608B1/en
Publication of WO2003090439A2 publication Critical patent/WO2003090439A2/en
Publication of WO2003090439A3 publication Critical patent/WO2003090439A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/25Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM]
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/438Interfacing the downstream path of the transmission network originating from a server, e.g. retrieving encoded video stream packets from an IP network
    • H04N21/4382Demodulation or channel decoding, e.g. QPSK demodulation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/25Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM]
    • H03M13/256Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM] with trellis coding, e.g. with convolutional codes and TCM
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/37Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35
    • H03M13/3746Decoding methods or techniques, not specific to the particular type of coding provided for in groups H03M13/03 - H03M13/35 with iterative decoding
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/63Joint error correction and other techniques
    • H03M13/6331Error control coding in combination with equalisation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0045Arrangements at the receiver end
    • H04L1/0055MAP-decoding
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/004Arrangements for detecting or preventing errors in the information received by using forward error control
    • H04L1/0056Systems characterized by the type of code used
    • H04L1/0059Convolutional codes
    • H04L1/006Trellis-coded modulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L1/00Arrangements for detecting or preventing errors in the information received
    • H04L1/20Arrangements for detecting or preventing errors in the information received using signal quality detector
    • H04L1/208Arrangements for detecting or preventing errors in the information received using signal quality detector involving signal re-encoding
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L25/03012Arrangements for removing intersymbol interference operating in the time domain
    • H04L25/03019Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception
    • H04L25/03057Arrangements for removing intersymbol interference operating in the time domain adaptive, i.e. capable of adjustment during data reception with a recursive structure
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/14Picture signal circuitry for video frequency region
    • H04N5/21Circuitry for suppressing or minimising disturbance, e.g. moiré or halo
    • H04N5/211Ghost signal cancellation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/015High-definition television systems
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/0335Arrangements for removing intersymbol interference characterised by the type of transmission
    • H04L2025/03375Passband transmission
    • H04L2025/03382Single of vestigal sideband
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03433Arrangements for removing intersymbol interference characterised by equaliser structure
    • H04L2025/03439Fixed structures
    • H04L2025/03445Time domain
    • H04L2025/03471Tapped delay lines
    • H04L2025/03484Tapped delay lines time-recursive
    • H04L2025/0349Tapped delay lines time-recursive as a feedback filter
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03592Adaptation methods
    • H04L2025/03598Algorithms
    • H04L2025/03681Control of adaptation
    • H04L2025/037Detection of convergence state
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03006Arrangements for removing intersymbol interference
    • H04L2025/03592Adaptation methods
    • H04L2025/03726Switching between algorithms
    • H04L2025/03732Switching between algorithms according to the convergence state
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/41Structure of client; Structure of client peripherals
    • H04N21/426Internal components of the client ; Characteristics thereof

Definitions

  • This invention relates generally to the field of digital signal processing and more particularly to a concatenated equalizer/trellis decoder suitable for decoding multiple mode trellis encoded High Definition Television (HDTV) signals.
  • HDTV High Definition Television
  • the Advanced Television Systems Committee (ATSC) standard for HDTV in the United States specifies an eight (eight levels per symbol) vestigial sideband (VSB) transmission system as described in the "ATSC Digital Television Standard", Document A/53 published on September 16, 1995. This document sets forth all the requirements regarding HDTV signal characteristics.
  • an equalizer is included which is an adaptive filter which receives the VSB data stream at an average rate equal to the symbol rate of approximately 10.76 MHz.
  • the equalizer attempts to remove linear distortions mainly caused by multipath signal propagation, which is characteristic of terrestrial broadcast channels.
  • One equalizer design suitable for use in an HDTV receiver is a decision feedback equalizer (DFE) as described in John G.
  • DFE decision feedback equalizer
  • FIG. 1 A simplified block diagram of a typical DFE architecture is shown in Figure 1.
  • the DFE is seen to include a Feed Forward Filter (FFF), a Feedback Filter (FBF), a slicer, a lock detector and a mode switch, and is capable of operating in training, blind or decision directed (dd) modes.
  • FFF Feed Forward Filter
  • BPF Feedback Filter
  • dd blind or decision directed
  • the functions of the FFF, FBF and the slicer are well known and together they perform the basic functions of filtering and quantization.
  • the lock detector compares the equalizer output and the slicer levels with a threshold, and in response to that operation generates an updated lock detector output.
  • the mode switch chooses the appropriate input to the FBF filter as well as selecting the error and control signals to be used in performing the equalizer adaptation according to the current equalizer operating mode.
  • the mode switch also examines the lock detector output. In normal operation, the equalizer mode switch has an automatic switching capability, which depends on the status of the equalizer lock detector. The mode switch assumes that the training and blind modes are used for convergence purposes only. After the equalizer lock detector senses convergence, the equalizer is then switched to the decision directed (dd) mode. Whenever convergence is lost, the mode switch returns the equalizer to the training or blind mode.
  • a training sequence is included in the field sync signal in order to provide a mechanism for initial equalizer convergence.
  • the received sequence of coded symbols serves as the input to a synchronization control unit, which detects field and segment synchronization patterns within the symbol sequence and generates the corresponding sync signals.
  • the equalizer coefficients are only updated during the field sync pulse.
  • the final mode of equalizer operation decision directed (dd)
  • the input to the feedback filter is the output of the slicer. Since the adaptation error and the input to the feedback filter are aided by the presence of the slicer, coefficient adaptation occurs throughout the data sequence.
  • the dd mode does not have good convergence characteristics, but once convergence is achieved it has advantages when compared to the other modes of equalizer operation.
  • the presence of the slicer data results in a reduced mean squared error (MSE) and bit error rate (BER) at the equalizer output when compared to operation in the blind mode. Since the dd mode updates its coefficients with every symbol rather than interpreting just the training symbols, the dd mode provides faster adaptation and tracking capabilities than the training mode.
  • MSE mean squared error
  • BER bit error rate
  • Trellis coding is used in combination with other techniques to protect against interference from particular noise sources.
  • Trellis coding requirements for HDTV are presented in sections 4.2.4 - 4.2.6 (Annex D), 10.2.3.9, 10.2.3.10 and other sections of the Digital Television Standards for HDTV Transmission of April 12, 1995 prepared by the ATSC.
  • the HDTV standard presents a trellis coding system that employs an interleaving function involving twelve parallel trellis encoders at a transmitter and twelve parallel trellis decoders at a receiver for processing twelve interleaved data streams.
  • the trellis system employed utilizes a rate 2/3 trellis coded modulation (TCM) code.
  • TCM trellis coded modulation
  • the code is implemented by coding one bit using a rate Vz, four state convolutional encoder, and then adding an FEC uncoded bit which is differentially precoded.
  • Each set of three coded bits produced by the encoder is mapped to an eight level VSB modulator symbol.
  • Figure 2 is a block diagram showing the differential precoder, trellis encoder and corresponding eight level VSB symbol mapper.
  • the twelve identical encoders and precoders are used sequentially, processing each one byte at a time and subsequently transmitting one complete symbol at a time.
  • the input data bits X1 and X2 are encoded as three bits Z2, Z1 , and ZO.
  • Each three-bit word corresponds to one of the eight symbols R.
  • the input bit X2 is processed by a precoder to provide encoded bit Z2.
  • the input bit X1 is encoded as two bits Z1 and ZO by the trellis encoder.
  • An example of a trellis decoder used in an HDTV receiver is disclosed in U.S. Patent no. 5,841 ,478, entitled CODE SEQUENCE DETECTION IN A TRELLIS DECODER, issued on November 24, 1998 to Hu, et al.
  • DFE equalizer
  • the present invention provides a further improvement in HDTV receiver performance by using a concatenated equalizer/trellis decoder structure.
  • Re-encoded trellis decoder outputs rather than the equalizer output, are used as the input signal to the feedback filter of the Decision Feedback Equalizer (DFE). Due to the latency associated with trellis decoding and the fact that the trellis decoder is actually composed of twelve interleaved decoders, the feedback from the trellis decoder to the equalizer cannot be implemented in real time.
  • the present architecture performs the feedback operation by providing an additional trellis decoder and equalizer along with an additional delay unit to provide data synchronization.
  • each module can be cascaded in as many stages as needed in order to achieve the desired balance between complexity and performance.
  • a soft output trellis decoding algorithm may be employed to improve performance.
  • this disclosure is directed to the ATSC HDTV system, the present invention may also be utilized in any receiver in which a DFE is followed by a trellis or convolutional decoder.
  • Figure 1 is a simplified block diagram of a prior art Decision Feedback Equalizer architecture
  • Figure 2 is a block diagram of an ATSC HDTV trellis encoder, differential precoder and symbol mapper;
  • FIG. 3 is a simplified block diagram of the concatenated equalizer/trellis decoder system constructed according to the principles of the present invention
  • Figure 4 is a graph showing the bit error rate versus the signal to noise ratio at the trellis decoder output for a first set of operating conditions, including those achieved by operation of the present invention
  • Figure 5 is a graph showing the bit error rate versus the signal to noise ratio at the trellis decoder output for a second set of operating conditions, including those achieved by operation of the present invention.
  • a simplified block diagram of the present invention shows a decision feedback equalizer module 1 that is interconnected to a first equalizer 2 and a trellis decoder 3 as would be present in a conventional DFE.
  • the improved DFE module 1 can be replicated as many times as needed in an HDTV receiver in order to achieve the desired performance for a given investment in hardware.
  • the DFE module 1 includes a trellis decoder and re-encoder 5, which generates as an output 6 the optimum encoded sequence rather than the optimum decoded sequence.
  • the input data bits X1 and X2 are encoded as three bits Z2, Z1 , and ZO, as shown in Figure 2.
  • Each three-bit word corresponds to one of the eight symbols R.
  • the input bit X2 is processed by a precoder to provide encoded bit Z2.
  • the input bit X1 is encoded as two bits Z1 and ZO by the trellis encoder.
  • the decoder/re-encoder 5 is able to reduce the need for control and mapping logic which is associated with the bits per branch of a trellis network. Instead, additional memory is allocated to the decoder/re-encoder 5 for storing the encoded three bits per branch (Z2, Z1 , and Z0) instead of the decoded two bits (the input data bits X1 and X2) sequence.
  • the delay unit 7 causes a delay that is equivalent to and thereby accounts for the delay introduced by the decoder/re-encoder 5.
  • the DFE module 1 includes a second equalizer 4 which is similar to the first equalizer 2 except that no slicer is required. Not shown in Figure 3 are the functions of the lock detector and mode switch depicted in Figure 1 , which are still required but are not illustrated for the purpose of clarity.
  • the DFE module 1 can be constructed in at least two different forms according to the type of trellis decoder/re-encoder 5 that is utilized.
  • the decoder/re-encoder 5 creates as an output 6 the hard decision data that would be generated by a typical re-encoder unit.
  • This embodiment would create an output 6 that is equivalent to the slicer output in the traditional DFE architecture depicted in Figure 1.
  • this output has the advantage of the correction capability provided by the trellis decoder.
  • the output 6 is a soft decision version of the data and is obtained by utilizing a trellis decoder soft output algorithm, such as the soft output Viterbi algorithm (SOVA).
  • SOVA soft output Viterbi algorithm
  • the SOVA algorithm is a relatively complex trellis decoding algorithm which creates a soft output version of the data by defining reliability bits that are a function of the metric values at the decoding instant. Although more complex than the hard decision decoding scheme, the soft output trellis decoder generates an input to the FBF filter 8 that improves immunity to error propagation.
  • L be the number of memory elements in the trellis encoder
  • M be the channel symbol alphabet size
  • K be the number of trellis branches merging to a state.
  • I the transmitted channel symbol vector
  • 2 ⁇ +N ⁇ e ⁇ e rece j ed vector
  • is an AWGN vector.
  • VA Viterbi algorithm
  • MAP Maximum-/4-Poster/ r/
  • Some MAP algorithms are described in P. Robertson, E. Villebrun and P. Hoeher, "A Comparison of Optimal and Sub-Optimal MAP Decoding Algorithms Operating in the Log Domain", Proceedings of ICC'95, Seattle, Washington, pp.1009-1013, June 1995.
  • the SOVA decoder was considered since the HDTV system is not based on block processing and consequently, it is difficult to apply a bi-directional MAP decoder.
  • sliding window MAP decoding and unidirectional MAP decoding algorithms can be applied to this system since the basic algorithm is the same.
  • FIG. 4 a graph is presented that compares the Bit Error Rate (BER) to the Signal to Noise Ratio (SNR) for an HDTV receiver operating in the AWGN plus multipath channel.
  • Figure 4 shows curves for a hard output module 1 or a soft output module 1 when the original DFE 2 is in soft automatic decision mode: the original system without a module (marked by small diamonds, curve 9), the system with one module (marked by small squares), two modules (marked by stars, curves 12 and 15) and three modules (marked by small circles).
  • curve 10 representing the original system with the standard DFE in hard automatic switching mode.
  • the multipath channel that is the basis of the curves in Figure 4 consists of a single three decibel (dB), three microsecond ghost, which can be characterized as a relatively strong ghost signal.
  • the depicted performance is measured at the output 11 of the trellis decoder 3.
  • the curve 10 depicts the performance at the output 11 of the trellis decoder 3, when module 1 is not present in Figure 3 and the original DFE system depicted in Figure 1 is operating in the automatic (hard) switching mode.
  • the equalizer 2 In the (hard) automatic switching mode, the equalizer 2 is operating in the blind mode prior to convergence and switches to the hard, decision directed mode after convergence is detected. If convergence is lost, the equalizer 2 switches back to the blind operating mode.
  • the curve 9 is similar to curve 10 but depicts the performance of the first equalizer 2 in the soft automatic switching mode.
  • the hard, decision directed mode is replaced by the soft decision directed mode, but is otherwise identical to the (hard) automatic switching mode for the purposes of switching based on the convergence status.
  • the input to the FBF filter in Figure 1 is the output of the equalizer 2 as opposed to the slicer output produced when operating in the (hard) automatic switching mode.
  • the SNR requirement at the TOV point 16 is approximately 17.6 dB, representing an approximately 1.1 dB improvement over the original system operating in the soft automatic switching mode as depicted by curve 9.
  • the two stage implementation of the soft output embodiment of module 1 has approximately 0.6 dB more gain than the corresponding hard output embodiment (17.6 dB vs. 18.2 dB, respectively), which comes at the expense of the increased complexity associated with the soft output (SOVA) algorithm.
  • the performance improvement of the present invention is approximately 1.9 dB (17.6 dB at point 16 vs. 19.5 dB at point 22).
  • the concatenated architecture of the present invention can also be associated with the original system shown in Figure 1 , in which the equivalent of first equalizer 2 is the standard DFE operating in the (hard) automatic switching mode.
  • first equalizer 2 is the standard DFE operating in the (hard) automatic switching mode.
  • Figure 4 shows improved performance when using the soft automatic switching mode for the first equalizer 2, this may not necessarily the case for all channels.
  • Figure 5 depicts the case of the BER versus SNR performance curves for the multipath channel consisting of a single three decibel, three microsecond ghost, which again is a relatively strong ghost signal. The performance depicted is measured at the trellis decoder output 11.
  • Figure 5 shows curves for a soft output module 1 when the original DFE 2 is either in hard automatic switching mode or soft automatic decision mode: the original systems without a module (curves 10 and 9), the systems with one output soft module (represented by small squares), two soft output modules (represented by stars, curves 23 and 24) and three soft output modules (represented by small circles).
  • the curves 9 and 10 representing the original system of Figure 1 in the soft and (hard) automatic modes, respectively, remain unchanged from Figure 4.
  • the remaining curves represent the use of the soft output embodiment of module 1 with first equalizer 2 in either the (hard) automatic switching mode or the soft automatic switching mode.
  • the curve 23 represents the performance of the first equalizer 2 operating in the (hard) automatic switching mode when using two stages of module 1
  • the TOV point 25 shows a SNR requirement at equalizer input 21 of approximately 18.2 dB
  • the curve 24 is for the first equalizer 2 operating in the soft automatic switching mode followed by two stages of module 1.
  • the TOV point 26 shows an SNR requirement of 17.6 dB, or an approximately 0.6 dB improvement when compared to the (hard) automatic switching mode depicted by curve 23.
  • point 27 greater than 18.6 dB
  • the curve 9 for the original system and soft automatic switching mode and the curve 28 for the (hard) automatic switching mode plus one soft output module 1 are seen to merge into approximately equivalent performance .
  • the concatenated equalizer/trellis decoder architecture of the present invention is designed primarily for use with the ATSC HDTV equalizer, the same principle can be usefully applied to any general equalizer arrangement that employs a DFE in a system where the equalizer is followed by a trellis or convolutional decoder.
  • the error propagation into the DFE filter originated by linear distortion, noise and the presence of the slicer in the decision directed (dd) mode results in noise bursts at the equalizer output which will tend to impair decoder performance.

Landscapes

  • Engineering & Computer Science (AREA)
  • Signal Processing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Physics & Mathematics (AREA)
  • Probability & Statistics with Applications (AREA)
  • Theoretical Computer Science (AREA)
  • Multimedia (AREA)
  • Quality & Reliability (AREA)
  • Power Engineering (AREA)
  • Error Detection And Correction (AREA)
  • Cable Transmission Systems, Equalization Of Radio And Reduction Of Echo (AREA)
  • Detection And Prevention Of Errors In Transmission (AREA)

Abstract

A concatenated equalizer/trellis decoding system for use in processing a High Definition Television signal. The re-encoded trellis decoder output (6), rather than the equalizer output (19), is used as an input to the feedback filter (8) of the decision feedback equalizer (4). Hard or soft decision trellis decoding may be applied. In order to account for the latency associated with trellis decoding and the presence of twelve interleaved decoders, feedback from the trellis decoder to the equalizer is performed by replicating the trellis decoder and equalizer hardware in a module (1) that can be cascaded in as many stages as needed to achieve the desired balance between complexity and performance. The present system offers an improvement of between 0.6 and 1.9 decibels. Cascading of two modules (1) is usually sufficient to achieve most of the potential performance improvement.

Description

CONCATENATED EQUALIZER/TRELLIS DECODER ARCHITECTURE
FOR AN HDTV RECEIVER
The present patent application claims priority from provisional patent application no. 60/373,008 filed on April 16, 2002.
BACKGROUND
1. Field of the Invention
This invention relates generally to the field of digital signal processing and more particularly to a concatenated equalizer/trellis decoder suitable for decoding multiple mode trellis encoded High Definition Television (HDTV) signals.
2. Background of the Invention
The Advanced Television Systems Committee (ATSC) standard for HDTV in the United States specifies an eight (eight levels per symbol) vestigial sideband (VSB) transmission system as described in the "ATSC Digital Television Standard", Document A/53 published on September 16, 1995. This document sets forth all the requirements regarding HDTV signal characteristics. In the receiver, an equalizer is included which is an adaptive filter which receives the VSB data stream at an average rate equal to the symbol rate of approximately 10.76 MHz. The equalizer attempts to remove linear distortions mainly caused by multipath signal propagation, which is characteristic of terrestrial broadcast channels. One equalizer design suitable for use in an HDTV receiver is a decision feedback equalizer (DFE) as described in John G. Proakis, "Digital Communications", McGraw-Hill, 2nd edition, 1989, New York and in U.S. Patent no. 6,493,409, entitled PHASE DETECTORS IN CARRIER RECOVERY FOR OFFSET QAM AND VSB, issued on December 10, 2002 to Lin et al. A simplified block diagram of a typical DFE architecture is shown in Figure 1. The DFE is seen to include a Feed Forward Filter (FFF), a Feedback Filter (FBF), a slicer, a lock detector and a mode switch, and is capable of operating in training, blind or decision directed (dd) modes.
The functions of the FFF, FBF and the slicer are well known and together they perform the basic functions of filtering and quantization. The lock detector compares the equalizer output and the slicer levels with a threshold, and in response to that operation generates an updated lock detector output. The mode switch chooses the appropriate input to the FBF filter as well as selecting the error and control signals to be used in performing the equalizer adaptation according to the current equalizer operating mode. The mode switch also examines the lock detector output. In normal operation, the equalizer mode switch has an automatic switching capability, which depends on the status of the equalizer lock detector. The mode switch assumes that the training and blind modes are used for convergence purposes only. After the equalizer lock detector senses convergence, the equalizer is then switched to the decision directed (dd) mode. Whenever convergence is lost, the mode switch returns the equalizer to the training or blind mode.
In the ATSC standard, a training sequence is included in the field sync signal in order to provide a mechanism for initial equalizer convergence. The received sequence of coded symbols serves as the input to a synchronization control unit, which detects field and segment synchronization patterns within the symbol sequence and generates the corresponding sync signals. In the training mode, the equalizer coefficients are only updated during the field sync pulse. The drawbacks of this method are that it requires the prior correct detection of the field sync, and since the training sequence is contained in the field sync, which occurs only once every 25 milliseconds, the rate of convergence is possibly decreased. In an environment of multiple reflected or ghost signals, or in other dynamic environments, the detection of the field sync may be difficult. In those situations the receiver needs some self recovering or blind method of initially adjusting equalizer tap coefficients without referring to the training sequence. Since a blind algorithm works with every data symbol it will also tend to have a faster rate of convergence. An example of a blind convergence algorithm is Godard's Constant Modulus Algorithm (CMA). See D. N. Godard, "Self-Recovering Equalization and Carrier Tracking in Two Dimensional Data Communication Systems", IEEE Transactions on Communications, Vol. COM-28, pp.1867-1875, November 1980. See also D. N. Godard, US Patent 4,309,770.
The final mode of equalizer operation, decision directed (dd), assumes that the input to the feedback filter (FBF) is the output of the slicer. Since the adaptation error and the input to the feedback filter are aided by the presence of the slicer, coefficient adaptation occurs throughout the data sequence. The dd mode does not have good convergence characteristics, but once convergence is achieved it has advantages when compared to the other modes of equalizer operation. The presence of the slicer data results in a reduced mean squared error (MSE) and bit error rate (BER) at the equalizer output when compared to operation in the blind mode. Since the dd mode updates its coefficients with every symbol rather than interpreting just the training symbols, the dd mode provides faster adaptation and tracking capabilities than the training mode.
Trellis coding is used in combination with other techniques to protect against interference from particular noise sources. Trellis coding requirements for HDTV are presented in sections 4.2.4 - 4.2.6 (Annex D), 10.2.3.9, 10.2.3.10 and other sections of the Digital Television Standards for HDTV Transmission of April 12, 1995 prepared by the ATSC. The HDTV standard presents a trellis coding system that employs an interleaving function involving twelve parallel trellis encoders at a transmitter and twelve parallel trellis decoders at a receiver for processing twelve interleaved data streams. The trellis system employed utilizes a rate 2/3 trellis coded modulation (TCM) code. The code is implemented by coding one bit using a rate Vz, four state convolutional encoder, and then adding an FEC uncoded bit which is differentially precoded. Each set of three coded bits produced by the encoder is mapped to an eight level VSB modulator symbol. Figure 2 is a block diagram showing the differential precoder, trellis encoder and corresponding eight level VSB symbol mapper. The twelve identical encoders and precoders are used sequentially, processing each one byte at a time and subsequently transmitting one complete symbol at a time. For each encoder, the input data bits X1 and X2 are encoded as three bits Z2, Z1 , and ZO. Each three-bit word corresponds to one of the eight symbols R. The input bit X2 is processed by a precoder to provide encoded bit Z2. The input bit X1 is encoded as two bits Z1 and ZO by the trellis encoder. An example of a trellis decoder used in an HDTV receiver is disclosed in U.S. Patent no. 5,841 ,478, entitled CODE SEQUENCE DETECTION IN A TRELLIS DECODER, issued on November 24, 1998 to Hu, et al.
The use of DFE techniques has been the subject of controversy in the field of receiver design. While DFE offers a relatively simple method for equalizing a highly dispersive linear channel, it may suffer from error propagation, a mechanism whereby incorrect source symbol estimates may cause future decision errors leading to potentially lengthy error bursts. In the HDTV receiver, when the terrestrial channel introduces multipath and white noise, particularly when the multipath signal is strong and the signal to noise ratio (SNR) is low, error propagation in the feedback filter (FBF) of the equalizer (DFE) affects the performance at the output of the trellis decoder. Simulation of an ATSC receiver including a Decision Feedback Equalizer (DFE) for an HDTV terrestrial channel having strong multipath and Additive White Gaussian Noise (AWGN) shows that receiver performance can be improved if the decision directed mode is replaced by a soft decision directed mode, whereby the input to the FBF filter is the equalizer output instead of the slicer output. In addition, ideally the equalizer feedback filter should receive more accurate symbol decisions than those provided by the equalizer slicer. SUMMARY OF THE INVENTION
The present invention provides a further improvement in HDTV receiver performance by using a concatenated equalizer/trellis decoder structure. Re-encoded trellis decoder outputs, rather than the equalizer output, are used as the input signal to the feedback filter of the Decision Feedback Equalizer (DFE). Due to the latency associated with trellis decoding and the fact that the trellis decoder is actually composed of twelve interleaved decoders, the feedback from the trellis decoder to the equalizer cannot be implemented in real time. The present architecture performs the feedback operation by providing an additional trellis decoder and equalizer along with an additional delay unit to provide data synchronization. The structure is modular and each module can be cascaded in as many stages as needed in order to achieve the desired balance between complexity and performance. In addition, a soft output trellis decoding algorithm may be employed to improve performance. Although this disclosure is directed to the ATSC HDTV system, the present invention may also be utilized in any receiver in which a DFE is followed by a trellis or convolutional decoder.
BRIEF DESCRIPTION OF THE DRAWING
Figure 1 is a simplified block diagram of a prior art Decision Feedback Equalizer architecture;
Figure 2 is a block diagram of an ATSC HDTV trellis encoder, differential precoder and symbol mapper;
Figure 3 is a simplified block diagram of the concatenated equalizer/trellis decoder system constructed according to the principles of the present invention;
Figure 4is a graph showing the bit error rate versus the signal to noise ratio at the trellis decoder output for a first set of operating conditions, including those achieved by operation of the present invention; and Figure 5is a graph showing the bit error rate versus the signal to noise ratio at the trellis decoder output for a second set of operating conditions, including those achieved by operation of the present invention.
DETAILED DESCRIPTION
Referring to Figure 3, a simplified block diagram of the present invention shows a decision feedback equalizer module 1 that is interconnected to a first equalizer 2 and a trellis decoder 3 as would be present in a conventional DFE. The improved DFE module 1 can be replicated as many times as needed in an HDTV receiver in order to achieve the desired performance for a given investment in hardware. The DFE module 1 includes a trellis decoder and re-encoder 5, which generates as an output 6 the optimum encoded sequence rather than the optimum decoded sequence. In a conventional ATSC HDTV system, the input data bits X1 and X2 are encoded as three bits Z2, Z1 , and ZO, as shown in Figure 2. Each three-bit word corresponds to one of the eight symbols R. The input bit X2 is processed by a precoder to provide encoded bit Z2. The input bit X1 is encoded as two bits Z1 and ZO by the trellis encoder. In the DFE module 1 , the decoder/re-encoder 5 is able to reduce the need for control and mapping logic which is associated with the bits per branch of a trellis network. Instead, additional memory is allocated to the decoder/re-encoder 5 for storing the encoded three bits per branch (Z2, Z1 , and Z0) instead of the decoded two bits (the input data bits X1 and X2) sequence. The delay unit 7 causes a delay that is equivalent to and thereby accounts for the delay introduced by the decoder/re-encoder 5. The DFE module 1 includes a second equalizer 4 which is similar to the first equalizer 2 except that no slicer is required. Not shown in Figure 3 are the functions of the lock detector and mode switch depicted in Figure 1 , which are still required but are not illustrated for the purpose of clarity.
The DFE module 1 can be constructed in at least two different forms according to the type of trellis decoder/re-encoder 5 that is utilized. In a first embodiment, the decoder/re-encoder 5 creates as an output 6 the hard decision data that would be generated by a typical re-encoder unit. This embodiment would create an output 6 that is equivalent to the slicer output in the traditional DFE architecture depicted in Figure 1. However, this output has the advantage of the correction capability provided by the trellis decoder.
In a second embodiment, the output 6 is a soft decision version of the data and is obtained by utilizing a trellis decoder soft output algorithm, such as the soft output Viterbi algorithm (SOVA). See J. Hagenauer and P. Hoeher, "A Viterbi Algorithm with Soft-Decision Outputs and its Applications", Proceedings of GLOBECOM'89, pp.1680-1686, November 27-30/1989, Dallas, TX. Also see U.S. Patent no. 5,467,132, entitled METHOD FOR DIGITAL TRANSMISSION OF HIERARCHICAL HDTV, EDTV AND SDTV TELEVISION SIGNALS, issued on November 14, 1995 to Fazer et al. The SOVA algorithm is a relatively complex trellis decoding algorithm which creates a soft output version of the data by defining reliability bits that are a function of the metric values at the decoding instant. Although more complex than the hard decision decoding scheme, the soft output trellis decoder generates an input to the FBF filter 8 that improves immunity to error propagation.
Let L be the number of memory elements in the trellis encoder, s = 2 be the number of states in the trellis diagram, M be the channel symbol alphabet size and K be the number of trellis branches merging to a state. In the ATSC HDTV case, (L , S M K) - (2, 4, 8, 4). Let I be the transmitted channel symbol vector and 2 = Ϊ+N ^e ^e recej ed vector where — is an AWGN vector. Assume that the classical Viterbi algorithm (VA) makes a final decision with delay & , ό being large enough so that all K survivor paths have been merged with sufficiently high probability. The decision consists of selecting the path with the smallest path metric. The path metric for the AWGN channel is given by
Figure imgf000009_0001
where n is the length of the path, J is the channel symbol for the k path at time J and </Λ^ is the signal-to-noise ratio. With this form, we have
P(Z\Ik) eMk) r k = l,2,...,K (2)
T(t) 7 th where * is the channel symbol vector associated with the k path and
P I ϊ ) is the conditional probability of the received vector with respect to the channel symbol vector.
The reliability of each path with respect to the received vector is given by
r<*) (*) =. p( > I z) (Z,IW) P(Z ιlω)P(im) -Λ(k)
K_
∑P(I( IZ) ∑P(Z,IW) XP(ZII( )P(IW) ∑e --Ml) '=ι '=] '=] '=' (3) where it is assumed that " -* is the same for all , due to the equiprobability of the transmitted data. In the conventional VA, all the information along the path is removed except the hard decisions for the survival path, but SOVA updates the a posteriori probability along the survival path using the calculated reliability. That is,
Figure imgf000009_0002
where Jm s t e a posteror pro a ty o e c anne sym o a me j for the survival path (sp^ .
In one embodiment, a reasonable choice for the soft output 6 may be the conditional mean of the channel symbol along the (global) survival path, which is given by
Figure imgf000010_0001
where "m> is the channel symbol corresponding to the label m = ^^• ■ • _
As an example, one could apply a Maximum-/4-Poster/ r/ (MAP) decoding algorithm. Some MAP algorithms are described in P. Robertson, E. Villebrun and P. Hoeher, "A Comparison of Optimal and Sub-Optimal MAP Decoding Algorithms Operating in the Log Domain", Proceedings of ICC'95, Seattle, Washington, pp.1009-1013, June 1995. The SOVA decoder was considered since the HDTV system is not based on block processing and consequently, it is difficult to apply a bi-directional MAP decoder. However, sliding window MAP decoding and unidirectional MAP decoding algorithms can be applied to this system since the basic algorithm is the same.
Referring also to Figure 4, a graph is presented that compares the Bit Error Rate (BER) to the Signal to Noise Ratio (SNR) for an HDTV receiver operating in the AWGN plus multipath channel. Figure 4 shows curves for a hard output module 1 or a soft output module 1 when the original DFE 2 is in soft automatic decision mode: the original system without a module (marked by small diamonds, curve 9), the system with one module (marked by small squares), two modules (marked by stars, curves 12 and 15) and three modules (marked by small circles). In addition, Figure 4 shows curve 10, representing the original system with the standard DFE in hard automatic switching mode. In this depiction, improved performance is indicated by obtaining the same error rate at a lower signal to noise ratio, or in other words, obtaining the same bit error rate when processing a weaker signal. The multipath channel that is the basis of the curves in Figure 4 consists of a single three decibel (dB), three microsecond ghost, which can be characterized as a relatively strong ghost signal. The depicted performance is measured at the output 11 of the trellis decoder 3. The curve 10 depicts the performance at the output 11 of the trellis decoder 3, when module 1 is not present in Figure 3 and the original DFE system depicted in Figure 1 is operating in the automatic (hard) switching mode. In the (hard) automatic switching mode, the equalizer 2 is operating in the blind mode prior to convergence and switches to the hard, decision directed mode after convergence is detected. If convergence is lost, the equalizer 2 switches back to the blind operating mode.
The curve 9 is similar to curve 10 but depicts the performance of the first equalizer 2 in the soft automatic switching mode. In the soft automatic switching mode, the hard, decision directed mode is replaced by the soft decision directed mode, but is otherwise identical to the (hard) automatic switching mode for the purposes of switching based on the convergence status. When equalizer 2 is operating in the soft decision directed mode, the input to the FBF filter in Figure 1 is the output of the equalizer 2 as opposed to the slicer output produced when operating in the (hard) automatic switching mode.
All of the comparisons that are to be made concerning the curves depicted in Figure 4 are based on the Threshold of Visibility (TOV) point 20 for an ATSC HDTV system, which requires a bit error rate of approximately 0.002 at the trellis decoder output 11. The performance of curve 9 at its TOV point 14 results in an SNR requirement for input signal 21 of approximately 18.7 dB. Curve 12 represents the BER vs. SNR curve for two (and three) concatenated stages of the hard output embodiment of module 1 , and at its TOV point 13 the input signal 21 is seen to have an SNR requirement of approximately 18.2 dB, representing a 0.5 dB gain in performance. When utilizing two stages of the soft output embodiment of module 1 , represented by curve 15, the SNR requirement at the TOV point 16 is approximately 17.6 dB, representing an approximately 1.1 dB improvement over the original system operating in the soft automatic switching mode as depicted by curve 9. The two stage implementation of the soft output embodiment of module 1 has approximately 0.6 dB more gain than the corresponding hard output embodiment (17.6 dB vs. 18.2 dB, respectively), which comes at the expense of the increased complexity associated with the soft output (SOVA) algorithm. Finally, when the original system of the standard DFE of Figurel depicted by curve 10 is compared at its TOV point 22 with the soft output embodiment of module 1 , the performance improvement of the present invention is approximately 1.9 dB (17.6 dB at point 16 vs. 19.5 dB at point 22).
The concatenated architecture of the present invention can also be associated with the original system shown in Figure 1 , in which the equivalent of first equalizer 2 is the standard DFE operating in the (hard) automatic switching mode. Although the results shown in Figure 4 show improved performance when using the soft automatic switching mode for the first equalizer 2, this may not necessarily the case for all channels. Figure 5 depicts the case of the BER versus SNR performance curves for the multipath channel consisting of a single three decibel, three microsecond ghost, which again is a relatively strong ghost signal. The performance depicted is measured at the trellis decoder output 11. Figure 5 shows curves for a soft output module 1 when the original DFE 2 is either in hard automatic switching mode or soft automatic decision mode: the original systems without a module (curves 10 and 9), the systems with one output soft module (represented by small squares), two soft output modules (represented by stars, curves 23 and 24) and three soft output modules (represented by small circles). The curves 9 and 10 representing the original system of Figure 1 in the soft and (hard) automatic modes, respectively, remain unchanged from Figure 4. The remaining curves represent the use of the soft output embodiment of module 1 with first equalizer 2 in either the (hard) automatic switching mode or the soft automatic switching mode. The curve 23 represents the performance of the first equalizer 2 operating in the (hard) automatic switching mode when using two stages of module 1 , and the TOV point 25 shows a SNR requirement at equalizer input 21 of approximately 18.2 dB. The curve 24 is for the first equalizer 2 operating in the soft automatic switching mode followed by two stages of module 1. The TOV point 26 shows an SNR requirement of 17.6 dB, or an approximately 0.6 dB improvement when compared to the (hard) automatic switching mode depicted by curve 23. For the higher SNR regions depicted by, for example, point 27 (greater than 18.6 dB), the curve 9 for the original system and soft automatic switching mode and the curve 28 for the (hard) automatic switching mode plus one soft output module 1 are seen to merge into approximately equivalent performance .
Although the concatenated equalizer/trellis decoder architecture of the present invention is designed primarily for use with the ATSC HDTV equalizer, the same principle can be usefully applied to any general equalizer arrangement that employs a DFE in a system where the equalizer is followed by a trellis or convolutional decoder. For such a system the error propagation into the DFE filter originated by linear distortion, noise and the presence of the slicer in the decision directed (dd) mode results in noise bursts at the equalizer output which will tend to impair decoder performance.

Claims

1. In a system for processing a signal containing video data comprising groups of interleaved trellis encoded data packets, an apparatus for providing trellis decoded data, comprising: first means (2) for adaptively filtering signal distortions; first means (5) for identifying and re-encoding trellis decoded data as received from the first means (2) for adaptively filtering signal distortions; a feedback filter (8) responsive to the re-encoded trellis decoded data (6); and a trellis decoder (3) responsive to an output signal generated by the feedback filter, the trellis decoder providing trellis decoded data.
2. A system according to claim 1 , wherein the first means (2) for adaptively filtering signal distortions is a first decision feedback equalizer.
3. A system according to claim 2, further including a second decision feedback equalizer (4) comprising the feedback filter (8) responsive to the re- encoded trellis decoded data (6).
4. A system according to claim 3, further comprising a module (1), the module (1 ) comprising the second decision feedback equalizer (4) and the first means (5) for identifying and re-encoding trellis decoded data as received from the first means (2) for adaptively filtering signal distortions.
5. A system according to claim 4, further comprising a plurality of modules, wherein a first module (1) is responsive to data from the first means (2) for adaptively filtering signal distortions, each succeeding module is responsive to data received from a preceding module and the last trellis decoder (3) is responsive to data received from the last module.
6. A system according to claim 5, wherein each module further comprises: a delay unit (7) for synchronizing data received from a previous stage; and a feed forward filter responsive to data received from the delay unit (7).
7. A system according to claim 6, wherein the first means (5) for identifying and re-encoding trellis decoded data residing within the module (1) is adapted to generate a hard decision data output.
8. A system according to claim 6, wherein the first means (5) for identifying and re-encoding trellis decoded data residing within the module (1) is adapted to generate a soft decision data output.
9. A system according to claim 8, wherein the first means (5) for identifying and re-encoding trellis decoded data residing within the module (1) is adapted to generate a soft decision data output satisfying an equation
Figure imgf000015_0001
where 1(jn^ is a channel symbol corresponding to a label m - ^ ,...,M
10. In a system for processing video data comprising groups of interleaved trellis encoded data packets, a method of providing trellis decoded data comprising the steps of: applying adaptive filtering to the video data and thereby generating a first output signal responsive to the adaptive filtering; decoding and re-encoding the first output signal and thereby generating a re-encoded output signal; applying the re-encoded output signal to a second adaptive filter and thereby generating a second output signal; and applying the second output signal to a trellis decoder and thereby generating a decoded output signal.
11. A system according to claim 10, further comprising the step of forming a module that performs the steps of: decoding and re-encoding the first output signal; and applying the re-encoded output signal to a second adaptive filter.
12. A system according to claim 11 , wherein each module further comprises a delay unit for synchronizing data received from a previous stage.
13. A system according to claim 12, further comprising the step of cascading a plurality of modules so as to receive the first output signal and subsequently apply a final output signal to the trellis decoder and thereby generate the decoded output signal.
14. A system according to claim 13, further comprising the step of applying the re-encoded output signal within each module to the feedback filter in the same module.
15. A system according to claim 14, further comprising the step of decoding and re-encoding within each module so as to generate a re-encoded output signal that is a hard decision version of the interleaved trellis encoded data packets.
16. A system according to claim 14, further comprising the step of decoding and re-encoding within each module so as to generate a re-encoded output signal that is a soft decision version of the interleaved trellis encoded data packets.
17. A system according to claim 16, wherein the step of decoding and re- encoding trellis decoded data residing within each module generates a soft decision data output satisfying an equation
M
*j = ∑p*y -ι<.m'> m=1
Figure imgf000017_0001
where is a channel symbol corresponding to a label - ' '--' and im is the a posteriori probability of the m " channel symbol at time for the survival path ) .
18. An equalizer/trellis decoder system for processing high definition television signals, comprising: a first adaptive filter (2); a trellis decoder and re-encoder (5) adapted to receive trellis encoded data packets from the first adaptive filter (2); a second adaptive filter (4) adapted to receive an input signal (6) generated by the trellis decoder and re-encoder (5); and a final trellis decoder (3) adapted to receive an input signal from the second adaptive filter (4).
19. The equalizer/trellis decoder system of claim 18 wherein the second adaptive filter (4) is a decision feedback equalizer further comprising: a feedback filter (8); and a feed forward filter.
20. The equalizer/trellis decoder system of claim 19 further comprising a delay unit (7) adapted to receive as an input a signal (21) that is an input to the first adaptive filter (2), the delay unit (7) being interconnected to and synchronizing data received by the feed forward filter.
21. The equalizer/trellis decoder of claim 20 wherein an output signal (6) generated by the trellis decoder and re-encoder (5) produces soft decision data.
22. A system according to claim 21 , wherein the output signal (6) generated by the trellis decoder and re-encoder (5) satisfies an equation
Figure imgf000018_0001
where (m> is the channel symbol corresponding to the label
— 1 9 M W (,M m ~ i>Δ>--->m and Jm is the a posteriori probability of the m channel symbol at time J for the survival path ^ .
23. The equalizer/trellis decoder of claim 19 wherein an output signal generated by the trellis decoder and re-encoder (5) produces hard decision data.
24. A system according to claim 18 wherein the first adaptive filter (2) is a Decision Feedback Equalizer operating in either (hard) automatic switching mode or soft automatic switching mode.
PCT/US2003/010888 2002-04-16 2003-04-09 Concatenated equalizer/trellis decoder architecture for an hdtv receiver WO2003090439A2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
KR1020047016457A KR100988225B1 (en) 2002-04-16 2003-04-09 Apparatus for and method of providing trellis decoded data, and equalizer/trellis decoder system
AU2003224899A AU2003224899A1 (en) 2002-04-16 2003-04-09 Concatenated equalizer/trellis decoder architecture for an hdtv receiver
JP2003587088A JP2005523647A (en) 2002-04-16 2003-04-09 HDTV receiver concatenated equalizer / trellis decoder architecture
BR0309182-1A BR0309182A (en) 2002-04-16 2003-04-09 Concatenated truss equalizer / decoder architecture for an hdtv receiver
US10/511,401 US7389470B2 (en) 2002-04-16 2003-04-09 Concatenated equalizer/trellis decoder architecture for an HDTV receiver
MXPA04010141A MXPA04010141A (en) 2002-04-16 2003-04-09 Concatenated equalizer/trellis decoder architecture for an hdtv receiver.
EP03721592A EP1495608B1 (en) 2002-04-16 2003-04-09 Concatenated equalizer/trellis decoder architecture for an hdtv receiver

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US37300802P 2002-04-16 2002-04-16
US60/373,008 2002-04-16

Publications (2)

Publication Number Publication Date
WO2003090439A2 true WO2003090439A2 (en) 2003-10-30
WO2003090439A3 WO2003090439A3 (en) 2004-04-08

Family

ID=29250945

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/010888 WO2003090439A2 (en) 2002-04-16 2003-04-09 Concatenated equalizer/trellis decoder architecture for an hdtv receiver

Country Status (9)

Country Link
US (1) US7389470B2 (en)
EP (1) EP1495608B1 (en)
JP (3) JP2005523647A (en)
KR (1) KR100988225B1 (en)
CN (1) CN100563227C (en)
AU (1) AU2003224899A1 (en)
BR (1) BR0309182A (en)
MX (1) MXPA04010141A (en)
WO (1) WO2003090439A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016130360A1 (en) * 2015-02-09 2016-08-18 Xilinx, Inc. Circuits for and methods of filtering inter-symbol interference for serdes application

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7016651B1 (en) 2002-12-17 2006-03-21 Marvell International Ltd. Apparatus and method for measuring signal quality of a wireless communications link
KR100540171B1 (en) * 2003-05-20 2006-01-10 한국전자통신연구원 Apparatus and Method of On-channel Repeater for ATSC Terrestrial Digital TV Broadcasting Service
US8320442B2 (en) * 2004-05-14 2012-11-27 Zenith Electronics Llc Channel impulse response estimating decision feedback equalizer
US7643752B2 (en) * 2004-12-22 2010-01-05 Clariphy Communications, Inc. Testing of transmitters for communication links by software simulation of reference channel and/or reference receiver
US8111986B1 (en) * 2004-12-22 2012-02-07 Clariphy Communications, Inc. Testing of transmitters for communication links by software simulation of reference channel and/or reference receiver
US7853149B2 (en) * 2005-03-08 2010-12-14 Clariphy Communications, Inc. Transmitter frequency peaking for optical fiber channels
US8254781B2 (en) 2005-06-30 2012-08-28 Clariphy Communications, Inc. Testing of receivers with separate linear O/E module and host used in communication links
US7664394B2 (en) * 2005-06-30 2010-02-16 Clariphy Communications, Inc. Testing of receivers with separate linear O/E module and host used in communication links
US20070288980A1 (en) * 2006-06-08 2007-12-13 Huaning Niu System and method for digital communication having a frame format and parsing scheme with parallel convolutional encoders
US20070286103A1 (en) * 2006-06-08 2007-12-13 Huaning Niu System and method for digital communication having puncture cycle based multiplexing scheme with unequal error protection (UEP)
US8107552B2 (en) 2006-06-28 2012-01-31 Samsung Electronics Co., Ltd. System and method of wireless communication of uncompressed video having a fast fourier transform-based channel interleaver
US7627064B2 (en) * 2006-06-30 2009-12-01 Intel Corporation System and method for enhanced symbol generation
US8194750B2 (en) 2006-10-16 2012-06-05 Samsung Electronics Co., Ltd. System and method for digital communication having a circulant bit interleaver for equal error protection (EEP) and unequal error protection (UEP)
US8116364B2 (en) * 2007-04-18 2012-02-14 Mediatek Inc. Selective slicing equalizer
US20100027610A1 (en) * 2008-07-31 2010-02-04 Mediatek Inc. Equalizer and equalization method
CN102006144B (en) * 2009-09-01 2014-01-08 华为技术有限公司 Precoding method and device as well as frequency domain balancing method and device
US20130028299A1 (en) * 2011-07-26 2013-01-31 Himax Media Solutions, Inc. Adaptive ethernet transceiver with joint decision feedback equalizer and trellis decoder

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5056117A (en) * 1989-08-07 1991-10-08 At&T Bell Laboratories Decision feedback equalization with trellis coding
US5353307A (en) * 1991-09-03 1994-10-04 General Electric Company Automatic simulcast alignment
US5453797A (en) * 1993-02-22 1995-09-26 Massachusetts Institute Of Technology Method and apparatus for decoding broadcast digital HDTV in the presence of quasi-cyclostationary interference

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4833693A (en) * 1985-11-21 1989-05-23 Codex Corporation Coded modulation system using interleaving for decision-feedback equalization
US5031195A (en) * 1989-06-05 1991-07-09 International Business Machines Corporation Fully adaptive modem receiver using whitening matched filtering
US5666170A (en) * 1995-07-12 1997-09-09 Thomson Consumer Electronics, Inc. Apparatus for decoding video signals encoded in different formats
FR2763454B1 (en) * 1997-05-15 1999-08-06 France Telecom EQUALIZATION AND DECODING DEVICE FOR A FREQUENCY SELECTIVE DIGITAL TRANSMISSION CHANNEL
US6816548B1 (en) * 1998-06-23 2004-11-09 Thomson Licensing S.A. HDTV channel equalizer
EP1127424B1 (en) * 1998-11-03 2004-09-29 Broadcom Corporation Dual mode qam/vsb receiver
EP1065851A1 (en) * 1999-07-02 2001-01-03 Motorola, Inc. Decision feedback equaliser with reduced-state sequence estimation
US6690739B1 (en) * 2000-01-14 2004-02-10 Shou Yee Mui Method for intersymbol interference compensation

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5056117A (en) * 1989-08-07 1991-10-08 At&T Bell Laboratories Decision feedback equalization with trellis coding
US5353307A (en) * 1991-09-03 1994-10-04 General Electric Company Automatic simulcast alignment
US5453797A (en) * 1993-02-22 1995-09-26 Massachusetts Institute Of Technology Method and apparatus for decoding broadcast digital HDTV in the presence of quasi-cyclostationary interference

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
See also references of EP1495608A2 *
ZHUANG W. ET AL.: 'Adaptive soft-decision feedback equalization for indoor radio communications using trellis-coded CPFSK' 33TH IEEE VEHICULAR TECHNOLOGY CONFERENCE June 1994, pages 1364 - 1368, XP000497643 *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016130360A1 (en) * 2015-02-09 2016-08-18 Xilinx, Inc. Circuits for and methods of filtering inter-symbol interference for serdes application

Also Published As

Publication number Publication date
KR100988225B1 (en) 2010-10-18
JP2011035919A (en) 2011-02-17
JP5646680B2 (en) 2014-12-24
AU2003224899A1 (en) 2003-11-03
EP1495608A2 (en) 2005-01-12
CN1656762A (en) 2005-08-17
EP1495608B1 (en) 2012-08-08
CN100563227C (en) 2009-11-25
EP1495608A4 (en) 2006-06-07
JP2005523647A (en) 2005-08-04
WO2003090439A3 (en) 2004-04-08
US7389470B2 (en) 2008-06-17
JP2013150350A (en) 2013-08-01
KR20040102098A (en) 2004-12-03
BR0309182A (en) 2005-01-25
MXPA04010141A (en) 2005-06-08
US20050154967A1 (en) 2005-07-14
AU2003224899A8 (en) 2003-11-03

Similar Documents

Publication Publication Date Title
JP5646680B2 (en) HDTV receiver concatenated equalizer / trellis decoder architecture
US5512957A (en) Method and apparatus for combating co-channel NTSC interference for digital TV transmission
US6647071B2 (en) Method and apparatus for equalization and tracking of coded digital communications signals
KR100985486B1 (en) Mode selector apparatus and method for automatically selecting one of a standard automatic switching mode and a soft automatic switching mode in a decision feedback equalizer
US6734920B2 (en) System and method for reducing error propagation in a decision feedback equalizer of ATSC VSB receiver
US7668264B2 (en) Apparatus and method of decision feedback equalization in terrestrial digital broadcasting receiver
US6823489B2 (en) Generation of decision feedback equalizer data using trellis decoder traceback output in an ATSC HDTV receiver
US6178209B1 (en) Method of estimating trellis encoded symbols utilizing simplified trellis decoding
US5648822A (en) Method and apparatus for combating co-channel NTSC interference using a variable-comb filter for digital TV transmission
US6963618B2 (en) Enhanced slice prediction feedback
JP2005506760A (en) Apparatus and method for constraining feedback filter tap coefficient value in decision feedback equalizer
KR20020065585A (en) Truncated metric for ntsc interference rejection in the atsc-hdtv trellis decoder
US7289569B2 (en) HDTV trellis decoder architecture
US20090067486A1 (en) Method and apparatus for joint decoding and equalization
Heo et al. A concatenated equalizer/trellis decoder architecture for a terrestrial digital television receiver
US8861581B2 (en) Receivers for processing vestigial sideband signals and processing methods thereof
KR100804462B1 (en) Serial connected bi-directional equalizer

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NI NO NZ OM PH PL PT RO RU SC SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2003721592

Country of ref document: EP

Ref document number: 10511401

Country of ref document: US

Ref document number: 1020047016457

Country of ref document: KR

Ref document number: 3181/DELNP/2004

Country of ref document: IN

WWE Wipo information: entry into national phase

Ref document number: PA/a/2004/010141

Country of ref document: MX

Ref document number: 2003587088

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 20038125730

Country of ref document: CN

WWP Wipo information: published in national office

Ref document number: 1020047016457

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2003721592

Country of ref document: EP