WO2002077742A1 - Method, apparatus & system for predictive power regulation to a microelectronic circuit - Google Patents

Method, apparatus & system for predictive power regulation to a microelectronic circuit Download PDF

Info

Publication number
WO2002077742A1
WO2002077742A1 PCT/US2002/008575 US0208575W WO02077742A1 WO 2002077742 A1 WO2002077742 A1 WO 2002077742A1 US 0208575 W US0208575 W US 0208575W WO 02077742 A1 WO02077742 A1 WO 02077742A1
Authority
WO
WIPO (PCT)
Prior art keywords
transient
predictive
event signal
adjust
suppression system
Prior art date
Application number
PCT/US2002/008575
Other languages
French (fr)
Inventor
Benjamin Tang
Original Assignee
Primarion, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/945,187 external-priority patent/US7391192B2/en
Application filed by Primarion, Inc. filed Critical Primarion, Inc.
Publication of WO2002077742A1 publication Critical patent/WO2002077742A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/30Means for acting in the event of power-supply failure or interruption, e.g. power-supply fluctuations
    • G06F1/305Means for acting in the event of power-supply failure or interruption, e.g. power-supply fluctuations in the event of power-supply fluctuations

Definitions

  • FIG. 1 illustrates a prior art voltage regulator
  • FIG. 2 illustrates, in block format, an exemplary power regulation system, including a transient suppression device in accordance with an aspect of the present invention
  • the enable signal changes from 1 to 0 causing transistors 408 and 418 to turn on and transistors 412 and 414 to turn off placing first and second charge adjusting capacitors 416 and 410 in parallel again.
  • the parallel combination of charge adjusting capacitors places the voltage V dd /2 in parallel with bypass capacitor 420 which is at a voltage level of Vdd- Therefore, bypass capacitor 420 discharges to parallel charge adjusting capacitors 410 and 416 lowering the voltage level across the bypass capacitor.

Abstract

A transient suppression system is configured for providing power regulation to a microelectronic device. A pre-adjust stage is configured to pre-charge or predischarge a bypass capacitor as driven by a predictive transient event signal and in anticipation of a transient event.

Description

METHOD, APPARATUS & SYSTEM FOR PREDICTIVE POWER REGULATION TO A MICROELECTRONIC CIRCUIT
FIELD OF INVENTION The present invention relates generally to power regulation systems and, in particular, to power regulation systems, devices, and methods suitable for providing predictive transient suppression to microelectronic devices.
BACKGROUND OF THE INVENTION Power supplies for microelectronic devices are typically configured for providing regulated power to electrical loads. Prior art voltage regulators are generally configured to maintain the voltage, supplied to a dynamic load, at a nominal operating load voltage. Typical prior art voltage regulators (e.g., a switching regulator) may be effective in tracking the slow power changes in the dynamic load; however, due to its relatively low bandwidth, the voltage regulators may not be able to suitably track fast changes. Prior art power regulation systems may also include a bypass capacitor to filter the dynamic switching currents generated by the switching regulator or transient changes in the dynamic load current. During operation of a dynamic load, transient power events may occur as a result of, for example, several switches within the load switching in a direction at about the same time. If such transient events are not accounted for, they may cause droops or spikes on the power supply, which may in turn deleteriously effect the performance of the load. As clock rates and circuit density of loads increase, the magnitude and/or frequency of the voltage droop's or spike's typically increases. Prior art voltage regulators are generally not effective at sufficiently compensating for droops and spikes generated by transient load conditions.
Figure 1 depicts a typical prior art voltage regulation device 100. Regulation device 100 is configured to provide operating power to dynamic load 110. During operation, dynamic load 110 may generate high frequency transient events. The internal circuitry activity level may also vary depending on the function the circuit is performing at any given time. Thus, dynamic load 110 may also contain time varying characteristics. As illustrated, system 100 includes a supply voltage 103 coupled to dynamic load 110 through a voltage regulator stage 190, which is coupled to ground 101. Voltage regulator 190 is coupled to dynamic load 110 through a supply inductance 104 and a ground inductance 102. Various reactive transient suppression regulation devices have been developed that reduce the magnitude of voltage droops or spikes by sensing changes in the current to (or in the voltage across) dynamic load 110 and reacting to these changes. While such regulators may be suitable for a variety of applications, reactive regulation devices may exhibit some delay in responding to a transient event. Therefore, a new power regulation system is desirable for effective suppression of transients.
SUMMARY OF THE INVENTION
In accordance with an exemplary embodiment of the present invention, a transient suppression system is configured for providing power regulation and transient suppression regulation to a microelectronic device. In accordance with one aspect of this embodiment, the transient suppression regulator is configured to adjust the charge supplied to a microelectronic device in response to the predictive transient event signal. In accordance with another aspect of the present invention, the transient suppression regulator includes a direct charge supply element which may be configured to directly source or sink current to a microelectronic device as driven by a predictive transient event signal and in anticipation of a transient event. In accordance yet another aspect of the present invention, the transient suppression regulator includes a pre-adjust stage which may be configured to pre-charge or predischarge a bypass capacitor as driven by a predictive transient event signal and in anticipation of a transient event.
BRIEF DESCRIPTION OF THE DRAWING These and other features, aspects and advantages of the present invention may be better understood with reference to the following description, appended claims, and accompanying figures where:
FIG. 1 illustrates a prior art voltage regulator; FIG. 2 illustrates, in block format, an exemplary power regulation system, including a transient suppression device in accordance with an aspect of the present invention; and
FIGS. 3 and 4 illustrate, in circuit format, exemplary transient suppression devices in accordance with various aspects of the present invention.
DETAILED DESCRIPTION
The present invention relates to a power regulation system suitable for providing regulated power to a microelectronic device. Although the power regulation system and method of the present invention may be used to supply power to a variety of microelectronic devices, the invention is conveniently described herein with reference to supplying power to a microprocessor.
The power regulation system and method of the present invention are configured to facilitate suppression of transient load conditions based on a predictive event at the microelectronic device. In accordance with various embodiments of the present invention, the system and method anticipate transient events before the occurrence of the transient event and provide suppression by adjusting power to the transient load. The suppression may be provided either before or after the start of the transient event. The suppression of transients may be realized via predictive transient suppression techniques or a combination of predictive and reactive transient suppressor techniques.
In accordance with one exemplary embodiment of the present invention, a dynamic load is configured to generate and provide a predictive transient event signal to a power supply. In this case, the power supply is configured to receive the predictive transient event signal and to adjust the charge supplied to the load in anticipation of the predicted load transient. In this manner, predictive adjustments in the power supplied to the dynamic load provide a "head start", or "headroom", that may allow more time for the power regulator to react to the transient activity without causing a droop or spike to exceed a tolerance range. The predictive transient event signal may be any signal capable of indicating that the dynamic load will change its power usage in the future. Various electronic devices and microprocessors make load transient prediction possible because they perform observable preparatory steps before initiating/terminating power consuming activities.
Exemplary preparatory actions may include: the sending of enable signals, the activity on specific circuits or portions thereof, or the sending of instructions. Furthermore, many other preparatory actions may provide indications of future changes in load power demands. Various enable signals may indicate the initiation/termination of power consuming activity. Block enable signals, for example, may be sent by a microprocessor to turn on or turn off a block of circuits that are used to perform computations. In another example, clock enable signals may be sent by the microprocessor to control a gated clock circuit. This clock enable may indicate the initiation/termination of a power consuming process, such as transmitting data. The microprocessor may further generate an output enable signal to turn on an output device. Furthermore, an enable signal may include any signal that commands a subset of circuits to start or stop a power consuming activity. The subset of circuits may be on the microprocessor or on a peripheral device and the signal may be generated on or off the microprocessor. In one aspect of the present invention, the enable signals are the predictive transient event signals. In other exemplary embodiments of the present invention, these enable signals may be converted into predictive transient event signals for use by a power regulation system.
Activity on specific circuits may also indicate the initiation/termination of power consuming activity. In other words, observable changes in the current or voltage of specific circuits may predict the future power demands of the microprocessor. For example, when a microprocessor begins processing a number of instructions on a particular buffer tree, the increased current to that buffer tree may indicate the future occurrence of some load changing activity. As another example, a clock driver may be started prior to initiating communication with another microprocessor. The clock driver may draw more current when toggling than in its quiescent state. Therefore, the increased current can be sensed and interpreted to predict that the coming communications session will be a significant power increase on the load. Thus, a predictive transient event signal can be generated representing changes in current or voltage levels at specific portions of the microprocessor or peripheral devices. In like manner, a predictive transient event signal can be generated when instructions, such as those from controllers, schedulers, and the like, indicate the initiation of or termination of power consuming activities. For example, instructions to a printer or modem may indicate future processing or other load changing pre- transient activity on a dynamic load. Pre-transient activity is an activity which often or always precedes a transient event. Therefore, a predictive transient event signal may result from: preparatory activity identifiable by an enable signal causing the preparatory activity, a signal from a sensing device sensing the preparatory activity, or instructions from a controller or scheduler initiating or terminating an activity. Furthermore, the predictive transient event signal may comprise other signals indicative of these preparatory steps.
In addition, predictive transient event signals can be received from multiple sources and from monitoring many different power consuming processes. In one embodiment, the multiple predictive transient event signals may each individually cause pre-adjustments to the voltage level. In other embodiments, the multiple predictive transient event signals may be combined, averaged, weighted, or otherwise processed to represent the combined power changes. Moreover, statistical probabilities may also be used in the event that, for example, the predictive transient event signal indicates a 90% probability of an increase in power consumption. In other words, the magnitude of pre-adjustments to the voltage level may depend on the probability of transient event occurrence.
The power supply may be configured in various ways to receive the predictive transient event signals and to adjust the charge supplied to the load in anticipation of a predicted load transient. In an exemplary embodiment of the present invention, the power supply comprises a transient suppressor device. In one exemplary aspect of the present invention, the transient suppressor device includes a charge supply element. In this case, the charge supply element is configured to directly source or sink current to the load in response to a predictive transient event signal. Various configurations may suitably adjust the charge provided to the load in response to the predictive transient event signal.
In accordance with another exemplary aspect of the present invention, the transient suppressor includes a transient capacitance adjusting ("pre-adjust") stage. In this case, the pre-adjust stage is configured to directly charge or discharge a capacitive element (e.g., a by-pass capacitor) in anticipation of transient events. In yet another exemplary aspect of the present invention, the transient suppressor includes a voltage regulator stage. The voltage regulator stage may be configured to receive the predictive transient event signal and to adjust power supplied to the dynamic load in response to the predictive transient event signal. For example, the voltage regulator may be configured to adjust the voltage across the capacitive element in response to the predictive transient event signal.
As illustrated in FIG. 2, a dynamic predictive transient suppression system 200 in accordance with one aspect of the present invention includes a pre-adjust stage 230 coupled to a capacitive element 220 which is suitably coupled to a dynamic load 210. Dynamic predictive transient suppression system 200 may further include other devices and subcomponents. For example, the system may also include a voltage regulation stage 290. In various embodiments, multiple pre- adjust stages may be configured to receive one or more of multiple predictive transient event signals.
As discussed above, dynamic load 210 may be any microelectronic device such as a microprocessor, microcontroller, or the like. In accordance with one aspect of the present invention, dynamic load 210 is configured to provide at least one predictive transient event signal. In another aspect of the present invention, dynamic load 210 is configured to provide a signal that can be interpreted, by the microprocessor or the power supply, to create at least one predictive transient event signal. For example, a signal to a printer or modem may indicate future processing or other load changing activity on dynamic load 210.
Capacitive element 220 may comprise, for example, one or more capacitive elements located in one or more devices. For example, capacitive element 220 may include one or more capacitive elements on the microprocessor. Furthermore, capacitive element 220 may include one or more capacitive elements on a motherboard. Capacitive element 220 may also be located within the power supply. In addition, the capacitive element 220 may be a part of two or more of these devices. In another aspect of the present invention, capacitive element 220 is part of an integrated circuit, although discrete component capacitors may also be used. In accordance with an exemplary aspect of the present invention, capacitive element 220 is a bypass capacitor which may be located as described above. In accordance with one aspect of the present invention, predictive transient suppression system 200 may include a pre-charge/discharge stage ("pre-adjust stage") 230. Pre-adjust stage 230 is configured to adjust the charge on the capacitive element (e.g., bypass capacitor) in anticipation of a transient event. Pre- adjust stage 230 may include a pre-charge stage 240 and a pre-discharge stage 250. In this embodiment, pre-charge stage 240 includes one or more capacitive elements (e.g., capacitors) which may be charged by power source Vstore 255. The one or more charge supplying elements are configured to selectively add charge to the charge supply element. Pre-discharge stage 250 is configured to discharge a portion of the charge on capacitive element 220. Furthermore, pre- adjust stage 230 may include any circuit configuration that can selectively add or remove a portion of the charge on capacitive element (e.g., bypass capacitor) 220. Pre-adjust stage 230 may also be configured to receive, via signal line 205, a predictive transient event signal. In one aspect of the present invention, predictive transient suppression system 200 additionally, or as an alternative to pre-adjust stage 230, includes a voltage regulation stage 290. Voltage regulation stage 290 is configured to receive a predictive transient event signal and to suitably adjust the voltage across capacitive element (e.g., bypass capacitor) 220 based on the predictive transient event signal. In one aspect of the present invention, voltage regulation stage 290 includes a power integrated circuit ("power IC") and a controller. The controller is configured to receive a predictive transient event signal over predictive transient event signal line 205. In this case, the controller is configured to drive the power IC to adjust the amount of charge stored on the bypass capacitor. The power regulator may comprise, for example, a switching regulator (e.g., Buck Regulator) or linear regulator. For example, the controller may change the duty cycle of the voltage regulator, may use active voltage positioning, may synchronize multiple power switches, or may use other methods to rapidly charge or discharge the capacitor.
In another aspect of the present invention, the power IC may be configured to receive the predictive transient event signal directly and to adjust the amount of charge provided by the power IC to the microprocessor in response to the predictive transient event signal. In accordance with yet another aspect of the present invention, the direct charge supply element, the pre-adjust stage 230, and the voltage regulation stage 290 may be selectively and suitably combined and configured to address transients based on the predictive transient event signal. In addition, these embodiments may be combined with reactive transient suppression methods. FIG. 3 illustrates an exemplary predictive transient power suppression circuit
300 for supplying or removing charge to the microprocessor in anticipation of a transient event. In this exemplary embodiment, signal line 305 is configured to communicate a predictive transient event signal. The predictive transient event signal may, for example, drive a dynamic pre-charging stage 340 or discharging stage 350. These stages may selectively increase or decrease, respectively, the charge on a capacitive element, such as a bypass capacitor 320. This temporary adjustment may increase the "head room" for a coming transient event.
Pre-charge stage 340 may, for example, include a pre-charge storage capacitor 345 and a charge resistor 346. Pre-charge storage capacitor 345 may be configured in parallel with bypass capacitor 320 such that charge on capacitor 345 can be selectively transferred to capacitor 320. In addition, pre-charge storage capacitor 345 may comprise other charge storage elements. Charge resistor 346 may allow slow charging of the storage capacitor 345.
Pre-discharge stage 350 may be configured to discharge a portion of the charge on bypass capacitor 320 directly to ground. However, in this embodiment, the length of time that the capacitor is connected to ground may be regulated such that only a portion of the charge is removed from bypass capacitor 320. In another exemplary embodiment, discharge stage 350 includes both a discharge element such as a discharge capacitor 355 and a discharge resistor 356. Charge may be transferred from bypass capacitor 320 to discharge capacitor 355 and then the charge on capacitor 355 may be removed through discharge resistor 356.
Predictive transient suppression circuit 300 may suitably comprise control circuitry. The control circuitry may, for example, be configured to selectively connect the pre-charge and discharge stages for charging and discharging bypass capacitor 320. An inverter 306 may suitably be used to generate the proper polarity to coordinate the pre-charge with an increase in the dynamic load current and the pre-discharge with a decrease in the dynamic load. The activity change may be detected through a high-pass filter 343 formed by capacitor 342 and resistor 344. PFET 341 serves as a switch through which the voltage supply bypass cap 320 is charged from the stored charge on capacitor 345. Similarly, the activity change may be detected through a high-pass filter 353 formed by capacitor 352 and resistor 354. NFET 351 serves to discharge bypass capacitor 320. Once pre- charging/discharging has occurred, the pre-charge or discharge capacitor may then be recharged/discharged so that another pre-charging/discharging event can be supported. Pre-charging may occur through voltage source 355 (Vst0l-e) and resistor 346.
In the present embodiment, Vst0re is at a higher voltage level compared to Vdd. For example, Vstore may be at 5V, while Vdd is 1.8 V. Other voltage levels may be selected where Vstore is somewhat bigger than Vdd, such that a motive force exists to move charge from storage capacitor 345 to bypass capacitor 320. Using a relatively large value on Vst0re may facilitate the use of smaller capacitors 345 while not sacrificing the amount of charge that can be added to bypass capacitor 320. Moreover, the use of smaller capacitors 345 facilitates using the space on the integrated circuit to make the bypass capacitor 320 larger.
In accordance with this embodiment, if the dynamic load power usage is about to increase, the predictive transient event signal may switch from 0 to 1 and activate PFET 341 to raise the output voltage of the power supply such that the droop begins at a slightly higher voltage level. In this manner, the voltage can droop further before falling outside a suitable window, thus allowing more time for the voltage regulator or other systems to address the transient event. The high-pass filter may be configured such that changes occur only at the transitions between 0 and 1. Other logical circuitry and switches may also be used to achieve pre- charging and pre-discharging of a capacitive element in a transient suppression circuit.
Although various embodiments of the present invention have been described as including both a voltage source Vdd and second voltage source Vstore, in another aspect of the present invention, a predictive transient suppression circuit comprises a single voltage source Vdd- For example, and with reference to FIG. 4, a predictive transient suppression circuit 400 supplies a dynamic load 410 with power from a voltage source Vdd 403. A capacitive element, such as bypass capacitor 420, is configured in parallel with dynamic load 410. Furthermore, two charge adjusting elements (e.g., capacitors) are configured to be selectively connected in series or in parallel with each other. The charge adjusting capacitors may be configured such that the combination of the two capacitors is in parallel with bypass capacitor 420. For example, transient suppression circuit 400 may comprise two pre-storage capacitors 410 and 416. The voltage source 403 may be coupled to ground 401 through supply inductance 404, transistor 408, a first charge adjusting capacitor 410, and ground inductance 402. In a second path, voltage source 403 may be coupled to ground through supply inductance 404, a second charge adjusting capacitor 416, transistor 418, and ground inductance 402. In addition, transistors 412 and 414 are connected in parallel with each other, with emitters connected to collectors, and the combination connected to the node between transistor 408 and first charge adjusting capacitor 410 and between transistor 418 and second charge adjusting capacitor 416.
A signal line 405 may be configured to communicate a predictive transient event signal to transistors 408 and 412. An inverter 406 may be configured to invert the predictive transient event signal and communicate the inverted signal to transistors 418 and 414. The predictive transient event signal may, for example, switch from 0 to 1 when a device is being enabled and from 1 to 0 when a device is being disabled. Therefore, when a device is disabled, the predictive transient event signal provides a 0 to transistor 408 and 412 and a 1 to transistors 414 and 418. This causes transistors 408 and 418 to be on and transistors 412 and 414 to be off. Thus first and second charge adjusting capacitors 410 and 416 are in parallel with each other and may each charge to a maximum value of Vdd.
When a device is being enabled, i.e., when the predictive transient event signal indicates that an increase in dynamic load power is about to occur, the enable signal changes from 0 to 1 causing transistors 408 and 418 to turn off and transistors 412 and 414 to turn on placing the storage capacitors 416 and 410 in series. As each storage capacitor is charged at Vdd, the combined series charge adjusting capacitors cause 2* Vdd volts to be across bypass capacitor 420 which was charged at Vdd. Therefore, the series charge adjusting capacitors discharge to bypass capacitor 420 raising the voltage level across the bypass capacitor. If for example, the bypass capacitor has 10 times the capacitance of the storage capacitors, then the voltage level would increase by 5%. This 5% increase would last for a short time period in anticipation of an increased load demand. However, the power regulator would eventually return the voltage across bypass capacitor 420 to Vdd and across the storage capacitors to Vdd 2.
Similarly, when a device is being disabled, i.e., when the predictive transient event signal indicates that a decrease in dynamic load power is about to occur, the enable signal changes from 1 to 0 causing transistors 408 and 418 to turn on and transistors 412 and 414 to turn off placing first and second charge adjusting capacitors 416 and 410 in parallel again. As each storage capacitor is charged at Vdd/2 before the disable signal, the parallel combination of charge adjusting capacitors places the voltage Vdd/2 in parallel with bypass capacitor 420 which is at a voltage level of Vdd- Therefore, bypass capacitor 420 discharges to parallel charge adjusting capacitors 410 and 416 lowering the voltage level across the bypass capacitor. If for example, the bypass capacitor has 10 times the capacitance of the storage capacitors, then the voltage level may decrease by 5%. This 5% decrease would last for a short time period in anticipation of a decreased load demand. However, the voltage regulation stage would eventually return the voltage across bypass capacitor 420 and each charge adjusting capacitor to Vdd.
These approaches can be extended to multiple charging and discharging units which can be tailored to individual blocks of internal circuitry on the microprocessor. This allows the charging and discharging profiles to accurately match the distributed dynamic load characteristics of complex digital integrated circuits. Similarly, these approaches can be combined with other supply regulation techniques, such as closed loop regulation, to suitably suppress transient events. For example, the predictive transient event suppression may be combined with reactive transient event suppression, where the transient suppressor device is further configured to receive a reactive transient event signal and to adjust the charge supplied to the microelectronic device in response to the reactive transient event signal. In one exemplary embodiment, the reactive transient event signal may comprise a signal from a current sense device as described in U.S. Patent Application Serial No. 09/945,187, entitled "Apparatus and System for Providing Transient Suppression Power Regulation", filed on August 31 , 2001 , which is incorporated by reference. In another exemplary embodiment, the reactive transient event signal may comprise a signal from a voltage sense device as described in U.S. Provisional Patent Application Serial No. 60/277,496, entitled "Dual Loop Regulator Using A Nonlinear Wide-Band Loop," filed March 21 , 2001 , which is incorporated by reference. In addition, multiple sets of charging and discharging units may be included such that several discharges can occur in rapid succession. It should be appreciated that the particular implementations shown and described herein are illustrative of various embodiments of the invention including its best mode, and are not intended to limit the scope of the present invention in any way. Indeed, for the sake of brevity, conventional techniques for signal processing, data transmission, signaling, and network control, and other functional aspects of the systems (and components of the individual operating components of the systems) may not be described in detail herein. Furthermore, the connecting lines shown in the various figures contained herein are intended to represent exemplary functional relationships and/or physical couplings between the various elements. Many alternative or additional functional relationships or physical connections may be present in a practical predictive transient suppression system.
The present invention has been described above with reference to exemplary embodiments. However, those skilled in the art having read this disclosure will recognize that changes and modifications may be made to the embodiments without departing from the scope of the present invention. For instance, the present invention has been described with a single pre-adjust stage for pre-charging or pre- discharging for transient suppression; it should be recognized, however, that more than one pre-adjust stages may be used for transient suppression depending upon the particular requirements and limitations of the system. Also, in another aspect of the present invention, the microprocessor generates predictive event signal(s) that are provided to the power supply for non-transient, or normal mode, power regulation. In this exemplary embodiment, the power supply includes a voltage regulator or similar device configured to regulate power based on the predictive event signal(s) by adjusting the amount of charge placed on a bypass capacitor across the microprocessor. The predictive event signals are generated in similar manner to the predictive transient event signal, however, they may also indicate future non-transient power changes. These and other changes or modifications are intended to be included within the scope of the present invention, as expressed in the following claims.

Claims

CLAIMSWhat is claimed is:
1. A predictive transient power suppression system comprising: a microelectronic device configured to generate a predictive transient event signal; and a transient suppressor device, wherein the transient suppressor device is configured to receive the predictive transient event signal and to adjust the charge supplied to the microelectronic device in response to the predictive transient event signal.
2. The predictive transient power suppression system of claim 1 , wherein the transient suppressor device comprises a direct charge supply element configured to adjust the amount of current supplied directly to the microelectronic device.
3. The predictive transient power suppression system of claim 1 , wherein the transient suppressor device comprises a pre-adjust stage and a capacitive element.
4. The predictive transient power suppression system of claim 1 , wherein transient suppressor device comprises a voltage regulator and a capacitive element.
5. The predictive transient power suppression system of claim 1 , wherein the transient suppressor device comprises a voltage regulator, a pre-adjust stage, and a capacitive element.
6. The predictive transient power suppression system of claim 4, wherein the voltage regulator comprises a power integrated circuit configured to receive the predictive transient event signal.
7. The predictive transient power suppression system of claim 4, wherein voltage regulator comprises a controller configured to receive the predictive transient event signal and the controller is configured to drive a power integrated circuit.
8. The predictive transient power suppression system of claim 1 , wherein the microelectronic device is configured to perform a pre-transient activity.
9. The predictive transient power suppression system of claim 8 wherein the predictive transient event signal is an instruction to perform the pre-transient activity.
10. The predictive transient power suppression system of claim 1 , wherein the predictive transient event signal is an enable signal.
11. The predictive transient power suppression system of claim 1 , wherein the predictive transient event signal represents a change in the power usage of a circuit.
12. The predictive transient power suppression system of claim 3, wherein the capacitive element is a bypass capacitor configured in parallel with the microelectronic device.
13. The predictive transient power suppression system of claim 1 , wherein the transient suppressor device comprises at least one capacitive element and more than one pre-adjust stage configured in an array.
14. The predictive transient power suppression system of claim 13, wherein each of the more than one pre-adjust stages is configured to receive at least one of a plurality of predictive transient event signals and to individually adjust the charge supplied to the microelectronic device in response to the at least one of a plurality of predictive transient event signals.
15. The predictive transient power suppression system of claim 1 , wherein the transient suppressor device is further configured to receive a reactive transient event signal and to adjust the charge supplied to the microelectronic device in response to the reactive transient event signal.
16. The predictive transient power suppression system of claim 1 , wherein the reactive transient event signal comprises a current sense reactive transient event signal.
17. The predictive transient power suppression system of claim , wherein the reactive transient event signal comprises a voltage sense reactive transient event signal.
18. A method for regulating voltage to a variable load, the method comprising the steps of: generating a predictive transient event signal; and adjusting the charge provided to the variable load based on the predictive transient event signal.
19. The method of claim 18 further comprising the step of providing the predictive transient event signal to a transient suppressor device.
20. The method of claim 19 wherein the transient suppressor device comprises a pre-adjust stage configured to adjust the charge supplied to a microelectronic device in anticipation of a transient event.
21. The method of claim 19 wherein the transient suppressor device comprises a voltage regulation stage configured to adjust the charge supplied to a microelectronic device in anticipation of a transient event.
22. The method of claim 19, wherein the transient suppressor device comprises both a pre-adjust stage and a voltage regulation stage configured to adjust the charge supplied to a capacitive element in parallel with a microelectronic device in anticipation of a transient event.
23. The method of claim 20 wherein, the adjusting step further comprises adjusting the charge on a bypass capacitor.
24. The method of claim 22, further comprising the step of using reactive transient suppression techniques to suppress a transient event.
25. The method of claim 18, wherein the adjusting step comprises the step of switching to cause a pre-charged storage capacitor to add charge to a bypass capacitor.
26. The method of claim 18, wherein the adjusting step comprises the step of switching to cause the charge on a bypass capacitor to discharge to a pre- discharged storage capacitor.
27. A predictive transient power suppression system comprising: a transient suppressor device, wherein the transient suppressor device is configured to receive a predictive transient event signal from a microelectronic device, and wherein the transient suppressor device is configured to adjust the charge supplied to the microelectronic device in response to the predictive transient event signal.
28. A power regulation system comprising: a microelectronic device configured to generate a predictive event signal; and a power supply, wherein the power supply is configured to receive the predictive event signal and to adjust the charge supplied to the microelectronic device in response to the predictive event signal, and wherein the power supply comprises a voltage regulator configured to adjust the amount of current supplied to a bypass capacitor across the microelectronic device.
PCT/US2002/008575 2001-03-21 2002-03-21 Method, apparatus & system for predictive power regulation to a microelectronic circuit WO2002077742A1 (en)

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US27749401P 2001-03-21 2001-03-21
US27749601P 2001-03-21 2001-03-21
US60/277,494 2001-03-21
US60/277,496 2001-03-21
US09/945,187 US7391192B2 (en) 2000-08-31 2001-08-31 Apparatus and system for providing transient suppression power regulation
US09/945,187 2001-08-31

Publications (1)

Publication Number Publication Date
WO2002077742A1 true WO2002077742A1 (en) 2002-10-03

Family

ID=27402911

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2002/008575 WO2002077742A1 (en) 2001-03-21 2002-03-21 Method, apparatus & system for predictive power regulation to a microelectronic circuit

Country Status (1)

Country Link
WO (1) WO2002077742A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1473607A1 (en) 2003-04-30 2004-11-03 Marvell World Trade Ltd. Predictive power supply control
WO2009042704A1 (en) * 2007-09-26 2009-04-02 Qualcomm Incorporated Switch mode power supply (smps) and methods thereof
CN109478079A (en) * 2016-10-13 2019-03-15 惠普发展公司,有限责任合伙企业 Switch for feed-through capacitor

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5629608A (en) * 1994-12-28 1997-05-13 Intel Corporation Power regulation system for controlling voltage excursions
US5926394A (en) * 1996-09-30 1999-07-20 Intel Corporation Method and apparatus for regulating the voltage supplied to an integrated circuit

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5629608A (en) * 1994-12-28 1997-05-13 Intel Corporation Power regulation system for controlling voltage excursions
US5926394A (en) * 1996-09-30 1999-07-20 Intel Corporation Method and apparatus for regulating the voltage supplied to an integrated circuit

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1473607A1 (en) 2003-04-30 2004-11-03 Marvell World Trade Ltd. Predictive power supply control
US7454643B2 (en) 2003-04-30 2008-11-18 Marvell World Trade Ltd. Pre-emptive power supply control system and method
US7472294B2 (en) 2003-04-30 2008-12-30 Marvell World Trade Ltd. Pre-emptive power supply control system and method
US7472295B2 (en) 2003-04-30 2008-12-30 Marvell World Trade Ltd. Pre-emptive power supply control system and method
US7711972B2 (en) 2003-04-30 2010-05-04 Marvell World Trade Ltd. Pre-emptive power supply control system and method
WO2009042704A1 (en) * 2007-09-26 2009-04-02 Qualcomm Incorporated Switch mode power supply (smps) and methods thereof
CN101809853A (en) * 2007-09-26 2010-08-18 高通股份有限公司 Switch mode power supply (SMPS) and methods thereof
US7893674B2 (en) 2007-09-26 2011-02-22 Qualcomm, Incorporated Switch mode power supply (SMPS) and methods thereof
KR101131751B1 (en) 2007-09-26 2012-04-05 퀄컴 인코포레이티드 Switch mode power supply smps and methods thereof
CN101809853B (en) * 2007-09-26 2013-11-06 高通股份有限公司 Switch mode power supply (SMPS) and methods thereof
CN109478079A (en) * 2016-10-13 2019-03-15 惠普发展公司,有限责任合伙企业 Switch for feed-through capacitor

Similar Documents

Publication Publication Date Title
KR100342899B1 (en) Booster including charge pumping circuit with its electric power consumption reduced and method of operating the same
US6909265B2 (en) Method, apparatus and system for predictive power regulation to a microelectronic circuit
US9430008B2 (en) Apparatus and method for optimizing use of NVDC chargers
US7711972B2 (en) Pre-emptive power supply control system and method
US6538497B2 (en) On-chip power supply boost for voltage droop reduction
US8046622B2 (en) Dynamically scaling apparatus for a system on chip power voltage
WO2004040767A2 (en) Variable charge pump circuit with dynamic load
US8610417B1 (en) System with device startup anticipated voltage supply for voltage output regulation
KR20050039577A (en) Power supply apparatus capable of supplying a stable converted voltage
EP1245073A1 (en) Charge pump system having multiple independently activated charge pumps and corresponding method
US6801025B2 (en) Method and apparatus for control of voltage regulation
US6804091B2 (en) Switching regulator transient suppressor
JP3887093B2 (en) Display device
WO2001024347A1 (en) Method and apparatus for rapid initialization of charge pump circuits
CN110829839A (en) Power supply control device and control apparatus
JP4960179B2 (en) Data processing apparatus, power supply voltage generation circuit, and power supply voltage generation method thereof
US6847198B2 (en) Frequency sensing voltage regulator
KR100647746B1 (en) Apparatus and method for cpu surge reduction and protection
WO2002077742A1 (en) Method, apparatus & system for predictive power regulation to a microelectronic circuit
US9219352B2 (en) Power off delay circuit and method, and audio system with power off delay
US7388356B2 (en) System and method for providing voltage regulation in a multi-voltage power system
US20060033553A1 (en) Stepwise drivers for DC/DC converters
KR101603776B1 (en) Voltage regulator
US20050099830A1 (en) High voltage generator having separate voltage supply circuit
KR101916586B1 (en) Apparatus for tracking maximum power point

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP