WO2002059963A1 - Method of manufacturing a display device - Google Patents
Method of manufacturing a display device Download PDFInfo
- Publication number
- WO2002059963A1 WO2002059963A1 PCT/IB2001/002688 IB0102688W WO02059963A1 WO 2002059963 A1 WO2002059963 A1 WO 2002059963A1 IB 0102688 W IB0102688 W IB 0102688W WO 02059963 A1 WO02059963 A1 WO 02059963A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- substrate
- semiconductor
- semiconductor devices
- electric connection
- conductor pattern
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 12
- 239000004065 semiconductor Substances 0.000 claims abstract description 77
- 239000000758 substrate Substances 0.000 claims abstract description 73
- 238000000034 method Methods 0.000 claims description 28
- 239000004020 conductor Substances 0.000 claims description 15
- 238000005530 etching Methods 0.000 claims description 7
- 230000008878 coupling Effects 0.000 claims description 5
- 238000010168 coupling process Methods 0.000 claims description 5
- 238000005859 coupling reaction Methods 0.000 claims description 5
- 125000000524 functional group Chemical group 0.000 claims description 5
- 239000003292 glue Substances 0.000 abstract description 2
- 239000013078 crystal Substances 0.000 abstract 4
- 238000001465 metallisation Methods 0.000 description 13
- 230000000694 effects Effects 0.000 description 9
- 239000000463 material Substances 0.000 description 8
- 125000006850 spacer group Chemical group 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 7
- 238000007373 indentation Methods 0.000 description 7
- 239000004973 liquid crystal related substance Substances 0.000 description 6
- 230000001419 dependent effect Effects 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- 230000001681 protective effect Effects 0.000 description 2
- 238000007789 sealing Methods 0.000 description 2
- 229920002994 synthetic fiber Polymers 0.000 description 2
- 239000004983 Polymer Dispersed Liquid Crystal Substances 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000021615 conjugation Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000002845 discoloration Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000011888 foil Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000006194 liquid suspension Substances 0.000 description 1
- 230000004807 localization Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/15—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components having potential barriers, specially adapted for light emission
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
Definitions
- the invention relates to a method of manufacturing a display device, in which a substrate is provided with groups of at least one pixel and a conductor pattern, and in which a semiconductor device for supplying drive voltages to the pixel is fixed to the substrate.
- Examples of such active matrix display devices are the TFT-LCDs or AM- LCDs which are used in laptop computers and in organizers, but they also find an increasingly wider application in GSM telephones.
- LCDs for example, (polymer) LED display devices can be used.
- the invention relates to a method of manufacturing an electronic device, in which at least a substrate is provided with functional groups comprising at least a switching element, and in which a semiconductor device for supplying drive voltages to the switching element is fixed to the substrate.
- a problem occurring in this case is the fact that, for providing the ICs, considerable tolerances are to be taken into account. Not only must the semiconductor devices (ICs) glide, as it were, into the indentations but they also have a certain thickness (approximately 50 micrometers).
- ICs semiconductor devices
- Dependent on variations of thickness certainly when not all ICs come from one and the same wafer, and variations on the surface of the substrate in the depth of the "apertures" or indentations, a variation will occur in the thickness of the electro- optical layer provided on the substrate, which thickness may amount to several micrometers. Notably when thickness-sensitive effects such as, for example, the (S)TN effect are used, this leads to unwanted discoloration and non-uniform switching behavior.
- a further problem is the variation of the thickness of the semiconductor devices (ICs), related to the depth variation of the indentations so that local thickness variations occur in the ultimate surface area (the common surface area of the substrate). Conductor tracks extending in the device shown across the embedded semiconductor devices (ICs), thereby run a great risk of breakage.
- a semiconductor substrate according to the invention is provided with a plurality of semiconductor devices whose surfaces have electric connection contacts, the semiconductor devices being mutually separated in a surface region of the semiconductor substrate and the electric connection contacts being coupled to the conductor pattern (in an electrically conducting manner) whereafter the semiconductor devices are separated from the semiconductor substrate.
- the semiconductor devices are similarly situated with respect to each other as on the semiconductor substrate during their fixation to the substrate, the ICs are provided at a very accurate pitch. This may be a constant pitch in one direction, such as in matrix-shaped configurations of the pixels. The pitch may alternatively be variable.
- a further advantage is that the ICs can now comprise drive electronics at the location of the pixels. This provides great freedom of design.
- the semiconductor devices are separated, for example, by means of an etching treatment in a surface area of the semiconductor substrate.
- the semiconductor devices are provided in a semiconductor layer on an insulating layer (SOI technology) and separated by means of an etching treatment in this semiconductor layer having a thickness of typically 0.2 micrometer.
- SOI technology insulating layer
- these semiconductor devices in the finished display device have a negligible thickness (less than 1 micrometer) as compared with the effective thickness of the liquid layer, so that said thickness-sensitive effects do not occur, not even in the presence of a spacer at the location of an IC.
- the ICs are now placed with great accuracy and without taking extra precautions.
- the contact surfaces may now be considerably smaller, which occupies less IC surface.
- Fig. 1 is a diagrammatic cross-section of a part of a display device according to the invention
- Fig. 2 shows (ungrammatically a flow chart of the method
- Figs. 3 and 4 show diagrammatically steps during the manufacture of the display device of Fig. 1,
- Figs. 5 and 6 show diagrammatically the semiconductor substrate and the substrate of the display device during manufacture of the display device of Fig. 1 , while
- Fig. 7 is an electrical equivalent of a possible embodiment of a display device according to the invention.
- Fig. 8 shows an electron-microscopic image of the semiconductor substrate for fixation of the display device to the substrate.
- Fig. 1 is a diagrammatic cross-section of a part of a light-modulating cell 1 with a liquid crystal material 2 which is present between two substrates 3, 4 of, for example, glass or synthetic material, provided with (ITO or metal) electrodes 5, 6. Together with an intermediate electro-optical layer, parts of the electrode patterns define pixels.
- the display device comprises orientation layers (not shown) which orient the liquid crystal material on the inner walls of the substrates.
- the liquid crystal material may be a (twisted) nematic material having, for example, a positive optical anisotropy and a positive dielectric anisotropy, but may also make use of the STN effect, a bistable effect, a chiral nematic effect, or the PDLC effect.
- the substrates 3, 4 are customarily spaced apart by spacers 7, while the cell is sealed with a sealing rim 8 which is customarily provided with a filling aperture.
- a typical thickness of the layer of liquid crystal material 2 is, for example, 5 micrometers.
- the electrodes 5, 5' have a typical thickness of 0.2 micrometer, while also the thickness of the semiconductor devices (ICs) 20 is about 0.2 micrometer in this example.
- a spacer 7 is shown at the location of an electrode 5' and IC 20.
- the overall thickness of electrode and IC 20 is substantially negligible as compared with the thickness of the layer of liquid crystal material 2.
- the presence of the spacer 7 does not have any influence, or hardly has any influence, on the opto-electrical properties of the display device, notably when spacers with a hard core 8 and an elastic envelope 9 having a thickness of about 0.2 micrometer are chosen.
- the starting material is a semiconductor wafer 10 (see Fig. 2, step I a , Fig. 3), preferably silicon, with a p-type substrate 11 on which an n-type epitaxial layer 15 having a weak doping (10 14 atoms/cm 3 ) is grown.
- n-type layer 13 Prior to this step, a more heavily doped n-type layer 13 (doping about 10 17 atoms/cm 3 ) is provided by means of epitaxial growth or diffusion. Further process steps (implantation, diffusion, etc. ) realize transistors, electronic circuits or other functional units in the epitaxial layer 15. After completion, the surface in the example of Fig. 3 A is coated with an insulating layer such as silicon oxide. Contact metallizations 17 are provided via contact apertures in the insulating layer by means of techniques which are customary in the semiconductor technology. An n-type region 14
- Fig. 3B shows a variant of Fig. 3A, in which the transistors, electronic circuits or other functional units are realized in the SOI technology in which the thin surface area 15 is embedded in insulating layer 19.
- the contact metallizations 17 are directly provided on contact regions of the transistors of the semiconductor devices.
- the n-type regions 14 are subjected via a mask to an etching treatment with HF (under the influence of an electric field).
- the heavily doped n-type region 14 is isotropically etched, as well as the underlying n-type epitaxial layer 13.
- the weakly doped n-type epitaxial layer 15 is, however, etched anisotropically so that, after a given period, only a small region 25 remains in this layer (see Fig. 2, step I b Fig. 3).
- the transistors, electronic circuits (ICs) or other functional units are, however, still at their originally defined position. A regular pattern of such units will generally be manufactured at a fixed pitch.
- substrates 3 of the display device are provided with metallization patterns which (also at defined positions) will comprise one or more electrodes 5' (Fig. 2, steps ⁇ a , JJ b ).
- the parts 5 'of the metallization patterns on the substrate 3 are ordered similarly (the same pitch in different directions) as the electronic circuits (ICs) 20 in the semiconductor wafer 10.
- the semiconductor wafer 10 is turned upside down, in which the metallization patterns 5' on the substrate 3 are accurately aligned with respect to the electronic circuits (ICs) 20 in the semiconductor wafer 10 (Fig. 4), whereafter electrical contact is realized between metallization patterns 5' and the contact metallizations 17.
- ICs electronic circuits
- Fig. 4 the semiconductor wafer 10
- electrical contact is realized between metallization patterns 5' and the contact metallizations 17.
- the electronic circuits (ICs) 20 are detached from the semiconductor wafer 10 by means of vibration or by a different method.
- the substrate 3 is then obtained which is provided with picture electrodes 5 and ICs 20 which are very accurately aligned both with respect to the picture electrodes 5 and with respect to each other (step HI in Fig. 2).
- the reduction of aperture is exclusively determined by the dimension of the ICs (or transistors).
- a first separation between the various electronic circuits (ICs) 20 can be made by means of a HF etching treatment or other methods which are conventional in the semiconductor technology, which ICs are subsequently detached from the substrate also by means of vibration or by means of another method. Not all ICs (transistors) of the substrate 10 are detached from the substrate during this step, because the pitch po of the metallization patterns 5' is usually much larger than the pitch pi, and pitch p 2 of the ICs 20. This will be further explained with reference to Fig. 5.
- the substrate 3 has a size of the order of (or smaller than) the region indicated by the block 22 of detachable ICs, only the ICs 23 (black ICs in Fig. 5) are detached and provided on the substrate. If the substrate 3 is larger than the diagrammatically shown block 22 of detachable ICs, the ICs 23 (black ICs in Fig. 5) are first detached and provided on the part 26 on the substrate 10 (see Fig. 6). Subsequently the adjacent ICs 24 (see Fig. 5) are detached and provided on the part 27 of the substrate 10. Similarly, ICs 20 are provided on the parts 28, 29.
- the display device 1 is subsequently completed in a customary manner, if necessary, by providing orientation layers which orient the liquid crystal material on the inner walls of the substrate.
- Spacers 7 are customarily provided between the substrates 3, 5, as well as a sealing rim 8 which is customarily provided with a filling aperture, whereafter the device is filled with LC material in this example (step JN in Fig. 2).
- ICs 20 are made in advance, more extensive electronic functions can be realized therein than in the conventional polysilicon technology. Notably when using monocrystalline silicon, it is possible to realize functions with which a different type of architecture of the display device can be made possible than with the conventional matrix structure.
- a device 30 is shown in Fig. 7, which is a device having a bus structure.
- the ICs (semiconductor devices) 20 are connected to a supply voltage via connection lines 31, 32 (in this example, line 31 is connected to earth), while the lines 33, 34 supply information and, for example, a clock signal.
- the location of an IC to be provided is known in advance, this may be provided first (during IC processing or via e-PROM techniques), for example, with an address register and one or more data registers.
- the address is recognized by the ICs and picture information is stored, whereafter it is applied to the pixels 35, dependent on commands to be also supplied through the lines 33, 34.
- Fig. 8 is an electron-microscopical image of the semiconductor substrate for fixation to the substrate (Fig. 2, step I ).
- the pixels may also be formed by (polymer) LEDs which may be provided separately or as one assembly, while the invention is also applicable to other display devices, for example, plasma displays, foil displays and display devices based on field emission, electro-optical or electromechanical effects (switchable mirrors).
- the localization may also take place in a radial system of co-ordinates or in a tree structure (fractal structure).
- the pitch may also be variable. This provides the possibility of manufacturing, for example, circular or elliptic display devices.
- the detached ICs may also be provided directly on the substrate 3, in which method apertures which are metallized are etched through the layers 15 by means of an etching method.
- the contact metallizations then extend across the ICs and make contact (for example, via contact apertures in an insulating layer) with through-metallized connections to the contact metallizations 17.
- Said contacts do not need to be electrically conducting contacts. In given applications, it may be useful to provide a capacitive coupling between the contact metallizations 17 and the metallization patterns 5', for example, by providing one or both with a thin insulating layer.
- the method is not limited to display devices.
- the invention is notably applicable to electronic devices (sensors) in which the substrate is provided with functional groups.
- flexible substrates synthetic material
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Physics & Mathematics (AREA)
- Optics & Photonics (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Liquid Crystal (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP01273478A EP1358674A1 (en) | 2001-01-26 | 2001-12-20 | Method of manufacturing a display device |
JP2002560192A JP2004518177A (en) | 2001-01-26 | 2001-12-20 | Display device manufacturing method |
KR1020027012536A KR20020092396A (en) | 2001-01-26 | 2001-12-20 | Method of manufacturing a display device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP01200302 | 2001-01-26 | ||
EP01200302.6 | 2001-01-26 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2002059963A1 true WO2002059963A1 (en) | 2002-08-01 |
Family
ID=8179811
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2001/002688 WO2002059963A1 (en) | 2001-01-26 | 2001-12-20 | Method of manufacturing a display device |
Country Status (7)
Country | Link |
---|---|
US (2) | US6790690B2 (en) |
EP (1) | EP1358674A1 (en) |
JP (1) | JP2004518177A (en) |
KR (1) | KR20020092396A (en) |
CN (1) | CN1230892C (en) |
TW (1) | TW521391B (en) |
WO (1) | WO2002059963A1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2829292B1 (en) * | 2001-08-31 | 2004-09-10 | Atmel Grenoble Sa | METHOD FOR MANUFACTURING COLOR IMAGE SENSOR WITH PLOT ON PLOT WELDED SUPPORT SUBSTRATE |
JP5022552B2 (en) * | 2002-09-26 | 2012-09-12 | セイコーエプソン株式会社 | Electro-optical device manufacturing method and electro-optical device |
US20060165143A1 (en) * | 2005-01-24 | 2006-07-27 | Matsushita Electric Industrial Co., Ltd. | Nitride semiconductor laser device and manufacturing method thereof |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5362671A (en) * | 1990-12-31 | 1994-11-08 | Kopin Corporation | Method of fabricating single crystal silicon arrayed devices for display panels |
EP0631317A2 (en) * | 1993-06-25 | 1994-12-28 | AT&T Corp. | Integrated semiconductor devices and method for manufacture thereof |
US5593917A (en) * | 1991-12-06 | 1997-01-14 | Picogiga Societe Anonyme | Method of making semiconductor components with electrochemical recovery of the substrate |
US5597766A (en) * | 1993-05-27 | 1997-01-28 | Siemens Aktiengesellschaft | Method for detaching chips from a wafer |
US5858814A (en) * | 1996-07-17 | 1999-01-12 | Lucent Technologies Inc. | Hybrid chip and method therefor |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4783594A (en) * | 1987-11-20 | 1988-11-08 | Santa Barbara Research Center | Reticular detector array |
US6448944B2 (en) * | 1993-10-22 | 2002-09-10 | Kopin Corporation | Head-mounted matrix display |
JP4126747B2 (en) * | 1998-02-27 | 2008-07-30 | セイコーエプソン株式会社 | Manufacturing method of three-dimensional device |
KR100298205B1 (en) * | 1998-05-21 | 2001-08-07 | 오길록 | Integrated tri-color light emitting diode and method for fabricating the same |
US6214733B1 (en) * | 1999-11-17 | 2001-04-10 | Elo Technologies, Inc. | Process for lift off and handling of thin film materials |
JP2003077940A (en) * | 2001-09-06 | 2003-03-14 | Sony Corp | Method of transferring device, method of arranging device using same, and method of manufacturing image display device unit |
-
2001
- 2001-11-07 TW TW090127672A patent/TW521391B/en not_active IP Right Cessation
- 2001-12-20 EP EP01273478A patent/EP1358674A1/en not_active Withdrawn
- 2001-12-20 KR KR1020027012536A patent/KR20020092396A/en not_active Application Discontinuation
- 2001-12-20 JP JP2002560192A patent/JP2004518177A/en active Pending
- 2001-12-20 WO PCT/IB2001/002688 patent/WO2002059963A1/en not_active Application Discontinuation
- 2001-12-20 CN CNB01807197XA patent/CN1230892C/en not_active Expired - Fee Related
-
2002
- 2002-01-18 US US10/052,342 patent/US6790690B2/en not_active Expired - Fee Related
-
2004
- 2004-02-26 US US10/787,674 patent/US7067338B2/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5362671A (en) * | 1990-12-31 | 1994-11-08 | Kopin Corporation | Method of fabricating single crystal silicon arrayed devices for display panels |
US5593917A (en) * | 1991-12-06 | 1997-01-14 | Picogiga Societe Anonyme | Method of making semiconductor components with electrochemical recovery of the substrate |
US5597766A (en) * | 1993-05-27 | 1997-01-28 | Siemens Aktiengesellschaft | Method for detaching chips from a wafer |
EP0631317A2 (en) * | 1993-06-25 | 1994-12-28 | AT&T Corp. | Integrated semiconductor devices and method for manufacture thereof |
US5858814A (en) * | 1996-07-17 | 1999-01-12 | Lucent Technologies Inc. | Hybrid chip and method therefor |
Non-Patent Citations (1)
Title |
---|
STEWART R.G.: "Flexible displays with fully integrated electronics", CONFERENCE RECORD OF THE 20TH INTERNATIONAL DISPLAY RESEARCH CONFERENCE, 25 September 2000 (2000-09-25) - 28 September 2000 (2000-09-28), pages 415 - 418, XP008001670 * |
Also Published As
Publication number | Publication date |
---|---|
US20040175869A1 (en) | 2004-09-09 |
CN1419711A (en) | 2003-05-21 |
JP2004518177A (en) | 2004-06-17 |
EP1358674A1 (en) | 2003-11-05 |
US6790690B2 (en) | 2004-09-14 |
KR20020092396A (en) | 2002-12-11 |
US20020102757A1 (en) | 2002-08-01 |
US7067338B2 (en) | 2006-06-27 |
CN1230892C (en) | 2005-12-07 |
TW521391B (en) | 2003-02-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1881359A1 (en) | Display substrate, method of manufacturing and display device comprising the substrate | |
WO2003102905A1 (en) | Non rectangular display device | |
JP2014149429A (en) | Liquid crystal display device and method for manufacturing liquid crystal display device | |
CN111367125A (en) | Array substrate and display panel | |
CN110224023B (en) | Thin film transistor substrate and display device including the same | |
US6690444B1 (en) | Sealing of cells having active backplanes | |
KR100724831B1 (en) | Active matrix substrate and method of manufacturing the same | |
US6790690B2 (en) | Method of manufacturing a display device | |
KR20020095203A (en) | Display device | |
EP1147449B1 (en) | Electro-optic device | |
CN107390440B (en) | Display device | |
KR20060103652A (en) | Liquid crystal display device | |
US20020101414A1 (en) | Display device | |
JP2000187247A (en) | Semiconductor circuit substrate | |
JP3073462B2 (en) | Method of manufacturing SOI semiconductor device using electrochemical etching method and method of manufacturing active drive liquid crystal display device using the same | |
US20050140700A1 (en) | Display device whose display area is divided in groups of pixels; each group provided with scaling means | |
KR20030095905A (en) | Liquid crystal panel of line on glass type and method of fabricating the same | |
KR100488923B1 (en) | Liquid crystal display | |
KR0144233B1 (en) | Manufacturing method and apparatus of active matrix lcd | |
US20020105615A1 (en) | Display device | |
KR100299532B1 (en) | Static electricity blocking method of liquid crystal display | |
WO2002063385A1 (en) | Method of manufacturing display cells | |
CN118284847A (en) | Array substrate, touch display panel, display device and vehicle-mounted display screen | |
KR20040048206A (en) | Circuit connecting line using ITO |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CN JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2001273478 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020027012536 Country of ref document: KR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWE | Wipo information: entry into national phase |
Ref document number: 01807197X Country of ref document: CN |
|
WWP | Wipo information: published in national office |
Ref document number: 1020027012536 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2002560192 Country of ref document: JP |
|
WWP | Wipo information: published in national office |
Ref document number: 2001273478 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2001273478 Country of ref document: EP |