WO2001048493A3 - Low power scan flipflop - Google Patents
Low power scan flipflop Download PDFInfo
- Publication number
- WO2001048493A3 WO2001048493A3 PCT/EP2000/012786 EP0012786W WO0148493A3 WO 2001048493 A3 WO2001048493 A3 WO 2001048493A3 EP 0012786 W EP0012786 W EP 0012786W WO 0148493 A3 WO0148493 A3 WO 0148493A3
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- low power
- power scan
- scan flipflop
- output
- flipflop
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31721—Power aspects, e.g. power supplies for test circuits, power saving during test
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318541—Scan latches or cell details
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Tests Of Electronic Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP00990765A EP1183546A2 (en) | 1999-12-24 | 2000-12-13 | Low power scan flipflop |
KR1020017010726A KR20010102343A (en) | 1999-12-24 | 2000-12-13 | Low power scan flipflop |
JP2001549089A JP2003518631A (en) | 1999-12-24 | 2000-12-13 | Low power scan flip-flop |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP99204527.8 | 1999-12-24 | ||
EP99204527 | 1999-12-24 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2001048493A2 WO2001048493A2 (en) | 2001-07-05 |
WO2001048493A3 true WO2001048493A3 (en) | 2001-12-20 |
Family
ID=8241084
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/EP2000/012786 WO2001048493A2 (en) | 1999-12-24 | 2000-12-13 | Low power scan flipflop |
Country Status (5)
Country | Link |
---|---|
US (1) | US20010052096A1 (en) |
EP (1) | EP1183546A2 (en) |
JP (1) | JP2003518631A (en) |
KR (1) | KR20010102343A (en) |
WO (1) | WO2001048493A2 (en) |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003139824A (en) * | 2001-11-05 | 2003-05-14 | Toshiba Corp | Low-power-consumption testing circuit |
US6968488B2 (en) | 2002-03-01 | 2005-11-22 | Broadcom Corporation | System and method for testing a circuit |
US7895488B1 (en) * | 2006-07-06 | 2011-02-22 | Marvell International Ltd. | Control of clock gate cells during scan testing |
EP2234272A3 (en) | 2009-03-23 | 2015-09-30 | Oticon A/S | Low-power dual-edge-triggered storage cell with scan test support and clock gating circuit therefor |
US8566658B2 (en) | 2011-03-25 | 2013-10-22 | Lsi Corporation | Low-power and area-efficient scan cell for integrated circuit testing |
US8615693B2 (en) | 2011-08-31 | 2013-12-24 | Lsi Corporation | Scan test circuitry comprising scan cells with multiple scan inputs |
US8643411B1 (en) | 2012-10-31 | 2014-02-04 | Freescale Semiconductor, Inc. | System for generating gated clock signals |
US9660626B2 (en) | 2013-03-14 | 2017-05-23 | Medtronic, Inc. | Implantable medical device having clock tree network with reduced power consumption |
US8839178B1 (en) | 2013-03-14 | 2014-09-16 | Medtronic, Inc. | Tool for evaluating clock tree timing and clocked component selection |
US9086458B2 (en) | 2013-08-28 | 2015-07-21 | International Business Machines Corporation | Q-gating cell architecture to satiate the launch-off-shift (LOS) testing and an algorithm to identify best Q-gating candidates |
US10033359B2 (en) * | 2015-10-23 | 2018-07-24 | Qualcomm Incorporated | Area efficient flip-flop with improved scan hold-margin |
US9966953B2 (en) | 2016-06-02 | 2018-05-08 | Qualcomm Incorporated | Low clock power data-gated flip-flop |
KR102369635B1 (en) | 2017-09-06 | 2022-03-03 | 삼성전자주식회사 | Sequential circuit having increased negative setup time |
US10746797B1 (en) | 2019-04-22 | 2020-08-18 | Texas Instruments Incorporated | Dynamically protective scan data control |
US11714125B2 (en) * | 2020-05-12 | 2023-08-01 | Mediatek Inc. | Multi-bit flip-flop with power saving feature |
US20240103066A1 (en) * | 2022-09-27 | 2024-03-28 | Infineon Technologies Ag | Circuit and method for testing a circuit |
US12130330B2 (en) * | 2023-01-25 | 2024-10-29 | Qualcomm Incorporated | Integrated circuit including constant-0 flip flops reconfigured to provide observable and controllable test points |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5329167A (en) * | 1992-09-25 | 1994-07-12 | Hughes Aircraft Company | Test flip-flop with an auxillary latch enabling two (2) bits of storage |
US5887004A (en) * | 1997-03-28 | 1999-03-23 | International Business Machines Corporation | Isolated scan paths |
US5903466A (en) * | 1995-12-29 | 1999-05-11 | Synopsys, Inc. | Constraint driven insertion of scan logic for implementing design for test within an integrated circuit design |
US6114892A (en) * | 1998-08-31 | 2000-09-05 | Adaptec, Inc. | Low power scan test cell and method for making the same |
-
2000
- 2000-12-13 KR KR1020017010726A patent/KR20010102343A/en not_active Application Discontinuation
- 2000-12-13 EP EP00990765A patent/EP1183546A2/en not_active Withdrawn
- 2000-12-13 JP JP2001549089A patent/JP2003518631A/en active Pending
- 2000-12-13 WO PCT/EP2000/012786 patent/WO2001048493A2/en not_active Application Discontinuation
- 2000-12-21 US US09/747,105 patent/US20010052096A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5329167A (en) * | 1992-09-25 | 1994-07-12 | Hughes Aircraft Company | Test flip-flop with an auxillary latch enabling two (2) bits of storage |
US5903466A (en) * | 1995-12-29 | 1999-05-11 | Synopsys, Inc. | Constraint driven insertion of scan logic for implementing design for test within an integrated circuit design |
US5887004A (en) * | 1997-03-28 | 1999-03-23 | International Business Machines Corporation | Isolated scan paths |
US6114892A (en) * | 1998-08-31 | 2000-09-05 | Adaptec, Inc. | Low power scan test cell and method for making the same |
Also Published As
Publication number | Publication date |
---|---|
US20010052096A1 (en) | 2001-12-13 |
EP1183546A2 (en) | 2002-03-06 |
JP2003518631A (en) | 2003-06-10 |
KR20010102343A (en) | 2001-11-15 |
WO2001048493A2 (en) | 2001-07-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2001048493A3 (en) | Low power scan flipflop | |
AU2002332018A1 (en) | Single output stage power amplification for multimode applications | |
MXPA03004761A (en) | Bladeless turbocharger. | |
AU2002226948A1 (en) | Tobile and pervasive output components | |
NL300390I1 (en) | Anti-IL-12 antibodies, compositions, methods and uses. | |
AU2002225824A1 (en) | Loyalty program tracking and conversion system | |
AU2002343658A1 (en) | Power input architecture | |
SE9801671D0 (en) | Integrated circuit and method for bringing an integrated circuit to execute instructions | |
WO2004061635A3 (en) | Adaptive power control | |
AU2002348895A1 (en) | Signal coding | |
AU2001292182A1 (en) | Antenna transducer assembly, and an associated method therefor | |
AR028227A1 (en) | INTEGRATED HEADING COMPRESSION WITH ACCESS TECHNOLOGY. | |
WO2003019339A3 (en) | Portable computer | |
DK1387912T3 (en) | Connecting element to wall elements | |
HK1037268A1 (en) | Multidirectional input device. | |
WO2001079976A3 (en) | Wireless portfolio system and device | |
WO2002027949A3 (en) | Methods of providing signal parameter information using delta-modulation and related systems and terminals | |
ITRM20020298A1 (en) | POWER TRANSMISSION BELT. | |
EP1249971A3 (en) | Network Interface Using Programmable Delay and Frequency Doubler | |
ATE261210T1 (en) | PROGRAMMABLE BUFFER CIRCUIT | |
ZA200107201B (en) | Multidirectional panels. | |
WO2004070510A3 (en) | Device and method of manipulating masked data | |
AU2002227341A1 (en) | Wireless data input engine | |
AU2003284815A1 (en) | Method for conversion of waveguide modes, mode-converting arrangement and antenna arrangement. | |
BR0114176B1 (en) | hydromechanical transmission. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2000990765 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2001 549089 Kind code of ref document: A Format of ref document f/p: F |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020017010726 Country of ref document: KR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
WWP | Wipo information: published in national office |
Ref document number: 1020017010726 Country of ref document: KR |
|
AK | Designated states |
Kind code of ref document: A3 Designated state(s): JP KR |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
WWP | Wipo information: published in national office |
Ref document number: 2000990765 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2000990765 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 1020017010726 Country of ref document: KR |