WO2001045259A1 - Method and apparatus for correcting imperfectly equalized bipolar signals - Google Patents
Method and apparatus for correcting imperfectly equalized bipolar signals Download PDFInfo
- Publication number
- WO2001045259A1 WO2001045259A1 PCT/US2000/041974 US0041974W WO0145259A1 WO 2001045259 A1 WO2001045259 A1 WO 2001045259A1 US 0041974 W US0041974 W US 0041974W WO 0145259 A1 WO0145259 A1 WO 0145259A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- signal
- output
- pulse
- gate
- input
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/06—Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection
- H04L25/061—Dc level restoring means; Bias distortion correction ; Decision circuits providing symbol by symbol detection providing hard decisions only; arrangements for tracking or suppressing unwanted low frequency components, e.g. removal of dc offset
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/125—Discriminating pulses
- H03K5/1252—Suppression or limitation of noise or interference
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/08—Modifications for reducing interference; Modifications for reducing effects due to line faults ; Receiver end arrangements for detecting or overcoming line faults
Definitions
- the invention relates to telecommunications . More particularly, the invention relates to a method and apparatus for correcting imperfectly equalized bipolar signals.
- the first commercial digital voice communications system was installed in 1962 in Chicago, Illinois.
- the system was called "Tl” and was based on the time division multiplexing (TDM) of twenty-four telephone calls on two twisted wire pairs.
- the digital bit rate of the Tl system was 1.544 Mbit/sec ( ⁇ 200 bps) , which was, in the nineteen sixties, about the highest data rate that could be supported by a twisted wire pair for a distance of approximately one mile.
- the cables carrying the Tl signals were buried underground and were accessible via manholes, which were, at that time in Chicago, spaced approximately one mile (actually, 6000 ft.) apart. Thus, analog amplifiers with digital repeaters were conveniently located at intervals of approximately one mile.
- Tl The Tl system is still widely used today and forms a basic building block for higher capacity communication systems including T3 which transports twenty-eight Tl signals.
- the designation Tl was originally coined to describe a particular type of carrier equipment.
- Today Tl is often used to refer to a carrier system, a data rate, and various multiplexing and framing conventions. While it is more accurate to use the designation "DS1" when referring to the multiplexed digital signal formed at an 8KHz rate and used to carry twenty-four voice channels by the Tl carrier, the designations DS1 and Tl are often used interchangeably.
- T1/DS1 systems still have a data rate of 1.544 Mbit/sec and support up to twenty-four voice and/or data DSO channels.
- the designations DS2 and T2 both refer to a system transporting up to four DS1 signals (96 DSO channels) and the designations DS3 and T3 both refer to a system transporting up to seven DS2 signals (672 DSO channels) .
- the timing tolerance for modern Tl equipment has been raised to ⁇ 50 bps.
- the Tl and T2 standards are utilized in North America and Japan. Similar, but incompatible, standards called El and E2 are utilized in Europe.
- the T3 standard is utilized in North America and a similar, but incompatible, standard called E3 is utilized in Europe.
- fiber optic technology called SONET synchronous optical network
- the current standard for T1/DS1 systems incorporates many improvements and enhancements over the original Tl system.
- the basic Tl system is based on a frame of 193 bits, i.e. twenty- four 8-bit channels (the payload) and one framing bit (F) .
- the 192 bit payload need not be "channelized" into 24 DSO channels.
- superframe and extended superframe formats have been defined.
- the superframe (SF) format is composed of twelve consecutive Tl frames, i.e. approximately 1.5 milliseconds of a Tl signal.
- the twelve framing bits F are divided into two groups, six terminal framing bits F t and six signalling framing bits F s .
- the F t bits are used to identify frame boundaries and the F ⁇ bits are used to identify superframe boundaries.
- the F s bits are also used to identify signalling frames.
- the extended superframe (ESF) format is composed of twenty-four consecutive Tl frames, i.e., approximately 3 milliseconds of a Tl signal. In the ESF format, the twenty-four F bits are divided into three groups. Six F bits are used to provide a 2 kbps framing pattern sequence (FPS) which is used to identify the frame and ESF boundaries.
- FPS framing pattern sequence
- F bits are used to provide a 2 kbps CRC (cyclic redundancy check error checking) channel utilizing a CRC-6 code.
- the remaining twelve F bits are used to provide a 4 kbps data link (DL) channel.
- the DL channel is sometimes referred to as the "FDL channel” or "FDL link” where DL stands for data link and F stands for facility or facilities.
- the present Tl specification also includes provisions for different "line codes", sometimes referred to as "transmission codes".
- line codes are signalling conventions which are designed to facilitate frame synchronization and error detection.
- One popular line code is known generally as alternate mark inversion (AMI or bipolar line code) .
- AMI utilizes a ternary signal (positive, negative, and null) to convey binary digits (zero and one) . Successive binary ones are represented by signal elements of alternate polarity and of equal magnitude. Binary zeros are represented by signal elements having zero amplitude. Under the AMI line code, a non-zero signal element which follows a nonzero signal element of the same polarity is called a "bipolar violation" .
- Prior art Figure 1 illustrates the bipolar signal for the binary digits 1011.
- the horizontal lines in Figure 1 illustrate switching thresholds .
- the voltage levels are analyzed and if the voltage crosses either threshold, a binary 1 is detected.
- Figure 1 illustrates an ideal signal where the timing of the pulses is virtually perfect.
- Prior art Figure 4 illustrates how the signal of Figure 1 appears as "logic levels" to the data slicer receiving it. This virtually perfect signal has correct pulses with correct duration (pulse width) .
- Signals that are transmitted over coaxial cable or stored on a magnetic medium are susceptible to inter-symbol interference (ISI) . ISI occurs when the frequencies making up the transmitted waveform undergo different time delays when traveling to the receiver.
- ISI inter-symbol interference
- the solution to the problem of ISI is to use an “equalizer” at the receiver which reverses the time delays caused by the transmission medium.
- An ideal equalizer is a filter having a frequency response which is inverse to that of the medium which caused the ISI.
- ISI is variable and the equalizer must constantly adapt, via a feedback network, to the changing frequency response of the transmission medium.
- Such an equalizer is called an "adaptive equalizer” .
- Prior art Figure 2 illustrates the signal of Figure 1 after it has travelled through a length of coaxial cable.
- the ISI introduced into the signal distorts the signal by slowing the rise and fall times such that some pulses may fail to cross the switching threshold. Without equalization this signal will be received as having the logic levels shown in Figure 5.
- the ISI introduced into the signal will cause it to be misinterpreted as representing the binary digits 1010 rather than 1011.
- Prior art Figure 3 illustrates the signal of Figure 1 after it has travelled through a length of coaxial cable and after it has passed through an adaptive equalizer. This signal will be received as having the logic levels shown in Figure 6. Since most equalizers have a high pass frequency response and thus act like a differentiator, transitions are exaggerated. These exaggerated transitions can be seen in Figure 3 following each pulse. Sometimes, the exaggerated transition can result in a false pulse like the second pulse in Figure 3. This false pulse is likely to be of shorter duration than a genuine pulse. In both cases of Figure 2 (under-equalization) and Figure 3 (over-equalization) pulses of incorrect duration result, i.e. pulses which are too wide or too narrow ( Figures 5 and 6) .
- false bits can occur in the case of overequalization. If pulses are too wide, they may be interpreted as an erroneous bipolar violation by the receiver logic. If the pulses are too narrow, indicating overequalization, two error conditions can occur. First, a narrow pulse representing a valid data bit may be interpreted as a zero by the receiver logic. Second, a narrow pulse produced by an overshoot of the falling edge of a valid bit may be interpreted as a false one by the receiver logic .
- the apparatus of the present invention includes at least one delay line having a reset control, at least one AND gate, and at least one one-shot multivibrator.
- the apparatus is used in conjunction with an adaptive equalizer having a slicer which converts the equalized bipolar analog signal into two digital signals, i.e. a positive bit pulse stream and a negative bit pulse stream.
- the output of the adaptive equalizer is coupled via the slicer to the input of the apparatus of the invention. More particularly, each output of the slicer is coupled to the input and reset of a respective one of the delay lines as well as to one input of a respective one of the AND gates.
- the output of each delay line is coupled to the other input of the respective AND gate.
- the output of each AND gate is coupled to the input of the respective one-shot multivibrator and the output of each one-shot multivibrator is a corrected signal .
- the time delay is approximately equal to the pulse width of an erroneous pulse which is expected from over equalization.
- narrow pulses are removed from the signal.
- the output of the AND gate contains only pulses which were wide enough in the original signal that they overlapped in time with the pulses in the delayed signal.
- the one-shot multivibrator is configured such that each pulse entering it from the output of the AND gate causes a pulse of a set length to be generated by the one-shot multivibrator. The output of the one-shot multivibrator therefore contains pulses of equal length, thereby setting received bits to the proper width.
- a pulse from the equalizer if a pulse from the equalizer is wide enough to bleed into an adjacent data bit, a pulse of the opposite polarity will cause the delay line to reset and restart the process. This reset will also activate if a narrow pulse is followed by a narrow gap and then followed by a pulse of proper width.
- Figure 1 is a prior art wave diagram of a bipolar signal without any inter-symbol interference
- Figure 2 is a prior art wave diagram of the signal of Figure 1 after it has passed through a transmission medium causing inter-symbol interference;
- Figure 3 is a prior art wave diagram of the signal of Figure 1 after it has passed through a transmission medium causing inter-symbol interference and after it has passed through an adaptive equalizer;
- Figure 4 is a prior art pulse diagram of the signal of Figure 1 as interpreted by a data slicer
- Figure 5 is a prior art pulse diagram of the signal of Figure 2 as interpreted by a data slicer
- Figure 6 is a prior art pulse diagram of the signal of Figure 3 as interpreted by a data slicer
- Figure 7 is a high level block diagram of a apparatus according to the invention.
- Figure 8 is a timing diagram illustrating how the signal of Figure 6 is corrected by the apparatus of Figure 7;
- Figure 9 is a timing diagram illustrating how the delay line reset operates to remove narrow error pulses.
- the apparatus 10 of the present invention 10 is intended to be used with an adaptive equalizer/slicer 11, hereinafter referred to generally as an equalizer, having a positive bits output 11a and a negative bits output lib.
- the apparatus 10 includes a circuit for the positive bits and a circuit for the negative bits. More particularly, for the positive bits, the invention includes a delay line 12 having an input 12a, an output 12b, and a reset control 12c, an AND gate 14 having two inputs 14a, 14b and an output 14c, a one-shot multivibrator 16 having an input 16a and an output 16b, an OR gate 18 having two inputs 18a, 18b and an output 18c, and an inverter 20 having an input 20a and an output 20b.
- the invention includes a delay line 12' having an input 12a', an output 12b', and a reset control 12c', an AND gate 14' having two inputs 14a', 14b' and an output 14c', a one-shot multivibrator 16' having an input 16a' and an output 16b' an OR gate 18' having two inputs 18a', 18b' and an output 18c', and an inverter 20' having an input 20a' and an output 20b' .
- the positive bits output 11a of the equalizer is coupled to the input 12a of the delay line 12 as well as to one input 14a of the AND gate 14.
- the output 12b of the delay line is coupled to the other input 14b of the AND gate 14.
- the output 14c of the AND gate 14 is coupled to the input 16a of the one-shot multivibrator 16 and the output of the one-shot multivibrator is the corrected positive bits signal.
- the output 18c of the OR gate 18 is coupled to the reset input 12c of the delay line.
- Input 18a of the OR gate 18 is coupled to the output 20b of the inverter 20, the input of which 20a is coupled to the positive bits output 11a of the equalizer.
- Input 18b of the OR gate 18 is coupled to the negative bits output lib of the equalizer.
- the negative bits output lib of the equalizer is coupled to the input 12a' of the delay line 12' as well as to one input 14a' of the AND gate 14' and to one input 18b of the OR gate of the positive bits circuit.
- the output 12b' of the delay line is coupled to the other input 14b' of the AND gate 14' .
- the output 14c' of the AND gate 14' is coupled to the input 16a' of the one-shot multivibrator 16 ' and the output of the one-shot multivibrator is the corrected negative bits signal .
- the output 18c' of the OR gate 18' is coupled to the reset input 12c' of the delay line.
- Input 18a' of the OR gate 18' is coupled to the output 20b' of the inverter 20', the input of which 20a' is coupled to the negative bits output 11a' of the equalizer.
- Input 18b' of the OR gate 18' is coupled to the positive bits output 11a of the equalizer.
- the time delay of the delay lines 12, 12' is approximately equal to the pulse width of an erroneous pulse which is expected from over- equalization, e.g. a pulse width of between 20-40% of proper pulse width.
- a pulse width of between 20-40% of proper pulse width When the delayed signal is compared to the original signal via the AND gates 14, 14', narrow pulses are removed from the signal.
- the first signal "A" in Figure 8 is substantially the same as the over-equalized signal discussed above with reference to Figures 3 and 6.
- the second pulse, between t4 and t5 is an erroneous pulse having a width of (t5- t4) .
- the second signal “B” in Figure 8 is substantially identical to the signal “A” but is delayed by a time (t2-tl) which is preferably slightly greater than the pulse width (t5- t4) of the erroneous pulse (s).
- Signal “B” is the output of the delay line.
- Signal “C” in Figure 8 is the output of the AND gate.
- the first pulse in signal “C” begins at time t2 and ends at time t3 resulting in a pulse which is somewhat narrower than the first pulse of signal "A” .
- the second pulse in signal “A” appears immediately after the first pulse in signal "B” at time t4 and ends at time t5 before the appearance of the second pulse in signal "B” which appears at time t5 and ends at time t ⁇ .
- the one-shot multivibrators 16 and 16 ' are configured such that the pulses entering it from the output of the AND gates 14 and 14 ' cause a pulses of set length to be generated by the one-shot multivibrators.
- the output of the one-shot multivibrators is shown as signal "D" in Figure 8.
- the time delays 12, 12' are reset when a pulse of opposite polarity is detected, i.e., the positive bits output at 16b is squelched when a negative bit is detected at the input 18b of the OR gate 18, while the negative bits output at 16b' is squelched when a positive bit is detected at the input 18b' of the OR gate 18' .
- narrow pulses are filtered out of the bit stream as illustrated in Figure 9.
- the signal E in Figure 9 illustrates a positive bits output of the equalizer as it enters the apparatus of the invention.
- the signal F in Figure 9 illustrates the signal applied to the reset 12c of the time delay 12 in response to the signal E.
- the signal G in Figure 9 illustrates the output 16b of the positive bits one shot.
- the reset signal F When the signal E is low, it is inverted by the inverter 20 so that the reset signal F is high. When the signal E goes high (representing an incoming bit) at tl for example, the reset signal F goes low to allow the incoming bit to pass through the time delay 12. If, however, a narrow (erroneous) bit appears as shown by the signal E, the reset signal F goes high, at t2 for example, resetting the time delay before the bit can make it through the time delay. When the valid bit arrives, at t3 for example, the reset signal goes low until t4 for example, long enough to allow the bit to travel through the delay.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
Claims
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IL14971000A IL149710A0 (en) | 1999-11-17 | 2000-11-07 | Method and apparatus for correcting imperfectly equalized bipolar signals |
CA002388002A CA2388002A1 (en) | 1999-11-17 | 2000-11-07 | Method and apparatus for correcting imperfectly equalized bipolar signals |
EP00993004A EP1232566A1 (en) | 1999-11-17 | 2000-11-07 | Method and apparatus for correcting imperfectly equalized bipolar signals |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/441,976 | 1999-11-17 | ||
US09/441,976 US6271698B1 (en) | 1999-11-17 | 1999-11-17 | Method and apparatus for correcting imperfectly equalized bipolar signals |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2001045259A1 true WO2001045259A1 (en) | 2001-06-21 |
Family
ID=23755053
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2000/041974 WO2001045259A1 (en) | 1999-11-17 | 2000-11-07 | Method and apparatus for correcting imperfectly equalized bipolar signals |
Country Status (6)
Country | Link |
---|---|
US (1) | US6271698B1 (en) |
EP (1) | EP1232566A1 (en) |
CN (1) | CN1390385A (en) |
CA (1) | CA2388002A1 (en) |
IL (1) | IL149710A0 (en) |
WO (1) | WO2001045259A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2012024010A1 (en) * | 2010-08-20 | 2012-02-23 | Raytheon Company | Recovering distorted digital data |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7027499B2 (en) * | 2001-06-20 | 2006-04-11 | Agere Systems Inc. | Detection and correction circuit for blind equalization convergence errors |
GB2478760B (en) * | 2010-03-17 | 2016-03-23 | Phyworks Ltd | Adaptive equalizing repeater with output control |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3671959A (en) * | 1969-01-24 | 1972-06-20 | Kokusai Denshin Denwa Co Ltd | Binary to ternary converter |
US5760612A (en) * | 1996-08-13 | 1998-06-02 | Advanced Micro Devices Inc. | Inertial delay circuit for eliminating glitches on a signal line |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4760279A (en) * | 1986-07-02 | 1988-07-26 | Kabushiki Kaisha Toshiba | Noise cancelling circuit |
-
1999
- 1999-11-17 US US09/441,976 patent/US6271698B1/en not_active Expired - Lifetime
-
2000
- 2000-11-07 CN CN00815656A patent/CN1390385A/en active Pending
- 2000-11-07 CA CA002388002A patent/CA2388002A1/en not_active Abandoned
- 2000-11-07 WO PCT/US2000/041974 patent/WO2001045259A1/en not_active Application Discontinuation
- 2000-11-07 IL IL14971000A patent/IL149710A0/en unknown
- 2000-11-07 EP EP00993004A patent/EP1232566A1/en not_active Withdrawn
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3671959A (en) * | 1969-01-24 | 1972-06-20 | Kokusai Denshin Denwa Co Ltd | Binary to ternary converter |
US5760612A (en) * | 1996-08-13 | 1998-06-02 | Advanced Micro Devices Inc. | Inertial delay circuit for eliminating glitches on a signal line |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2012024010A1 (en) * | 2010-08-20 | 2012-02-23 | Raytheon Company | Recovering distorted digital data |
US8428204B2 (en) | 2010-08-20 | 2013-04-23 | Raytheon Company | Recovering distorted digital data |
Also Published As
Publication number | Publication date |
---|---|
IL149710A0 (en) | 2002-11-10 |
CN1390385A (en) | 2003-01-08 |
US6271698B1 (en) | 2001-08-07 |
EP1232566A1 (en) | 2002-08-21 |
CA2388002A1 (en) | 2001-06-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6269127B1 (en) | Serial line synchronization method and apparatus | |
Sato | A method of self-recovering equalization for multilevel amplitude-modulation systems | |
US6307869B1 (en) | System and method for phase recovery in a synchronous communication system | |
US4584690A (en) | Alternate Mark Invert (AMI) transceiver with switchable detection and digital precompensation | |
US4839534A (en) | Method and apparatus for establishing a system clock in response to the level of one of two clock signal sources | |
US5408473A (en) | Method and apparatus for transmission of communication signals over two parallel channels | |
US4775984A (en) | Synchronous digital cable transmission system | |
EP0119004B1 (en) | Ring communications system | |
CA1170334A (en) | Bit synchronizer | |
US5796796A (en) | Pointer adjustment jitter cancellation processor utilizing phase hopping and phase leaking techniques | |
US4535451A (en) | Fourth-order digital multiplex system for transmitting a plurality of digital signals at a nominal bit rate of 44 736 kbit/s | |
GB2175176A (en) | Signal transmission arrangement, a transmitter and a receiver for such an arrangement and a communication system including such an arrangement | |
US5923455A (en) | Data identifying device and light receiver using the same | |
US4524462A (en) | System for jointly transmitting high-frequency and low-frequency digital signals over a fiber-optical carrier | |
US4123625A (en) | Digital regenerator having improving noise immunity | |
US6271698B1 (en) | Method and apparatus for correcting imperfectly equalized bipolar signals | |
CA1078523A (en) | Data communications system with improved asynchronous retiming circuit | |
Inoue et al. | Time-shared two-wire digital subscriber transmission system and its application to the digital telephone set | |
US3760111A (en) | Pulse regenerative repeater for a multilevel pulse communication system | |
CA1254631A (en) | Encoding and decoding signals for transmission over a multi-access medium | |
CN100555931C (en) | The device of conditioning signal sampled point, system and method | |
EP0124576B1 (en) | Apparatus for receiving high-speed data in packet form | |
US5737309A (en) | Method and apparatus for interface communications in a tandem cross connect | |
CA1222291A (en) | Transmission response measurements | |
US6009109A (en) | Process for transmission of digital application data |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): CA CN IL IN |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2388002 Country of ref document: CA |
|
WWE | Wipo information: entry into national phase |
Ref document number: IN/PCT/2002/703/CHE Country of ref document: IN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 008156565 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 149710 Country of ref document: IL |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2000993004 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 2000993004 Country of ref document: EP |
|
WWW | Wipo information: withdrawn in national office |
Ref document number: 2000993004 Country of ref document: EP |