WO2001035529A3 - Single chip cmos transmitter/receiver and method of using same - Google Patents

Single chip cmos transmitter/receiver and method of using same Download PDF

Info

Publication number
WO2001035529A3
WO2001035529A3 PCT/US2000/031065 US0031065W WO0135529A3 WO 2001035529 A3 WO2001035529 A3 WO 2001035529A3 US 0031065 W US0031065 W US 0031065W WO 0135529 A3 WO0135529 A3 WO 0135529A3
Authority
WO
WIPO (PCT)
Prior art keywords
signals
carrier frequency
frequency
channel signal
receiver
Prior art date
Application number
PCT/US2000/031065
Other languages
French (fr)
Other versions
WO2001035529A2 (en
Inventor
Kyeongho Lee
Deog-Kyoon Jeong
Joonbae Park
Wonchan Kim
Original Assignee
Global Comm Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Global Comm Technology Inc filed Critical Global Comm Technology Inc
Priority to AU16005/01A priority Critical patent/AU767508B2/en
Priority to CA002391480A priority patent/CA2391480C/en
Priority to JP2001537164A priority patent/JP4618759B2/en
Priority to EP00978551.0A priority patent/EP1228564B1/en
Publication of WO2001035529A2 publication Critical patent/WO2001035529A2/en
Publication of WO2001035529A3 publication Critical patent/WO2001035529A3/en
Priority to HK03106994.0A priority patent/HK1054825A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/099Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
    • H03L7/0995Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/16Networks for phase shifting
    • H03H11/22Networks for phase shifting providing two or more phase shifted output signals, e.g. n-phase output
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/197Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
    • H03L7/1974Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/26Circuits for superheterodyne receivers
    • H04B1/28Circuits for superheterodyne receivers the receiver comprising at least one semiconductor device having three or more electrodes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W52/00Power management, e.g. TPC [Transmission Power Control], power saving or power classes
    • H04W52/04TPC
    • H04W52/52TPC using AGC [Automatic Gain Control] circuits or amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/372Noise reduction and elimination in amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/04Frequency selective two-port networks
    • H03H2011/0494Complex filters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Superheterodyne Receivers (AREA)
  • Circuits Of Receivers In General (AREA)
  • Transceivers (AREA)

Abstract

The RF communication system includes an antenna that receives/transmits RF signals, a PLL (730) that generates multi-phase clock signals having a frequency different from a carrier frequency and a reference signal having a carrier frequency, a demodulation-mixer (720) that mixes the received RF signals with the multi-phase clock signals having the frequency different from the carrier frequency to output signals having a frequency reduced relative to the carrier frequency, two stage amplification (740, 750) that amplifies a selected channel signal to a required dynamic level, and an A/D converting unit (770 A) for converting the RF signals from the mixing unit into digital signals. The two stage amplification can provide the selected channel signal with sufficient gain, even when an adjacent channel signal is output by the demodulation mixer (720) with greater amplitude or power.
PCT/US2000/031065 1999-11-12 2000-11-13 Single chip cmos transmitter/receiver and method of using same WO2001035529A2 (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
AU16005/01A AU767508B2 (en) 1999-11-12 2000-11-13 Single chip CMOS transmitter/receiver and method of using same
CA002391480A CA2391480C (en) 1999-11-12 2000-11-13 Single chip cmos transmitter/receiver and method of using same
JP2001537164A JP4618759B2 (en) 1999-11-12 2000-11-13 Single chip CMOS transmitter / receiver and method of use thereof
EP00978551.0A EP1228564B1 (en) 1999-11-12 2000-11-13 Single chip cmos transmitter/receiver and method of using same
HK03106994.0A HK1054825A1 (en) 1999-11-12 2003-09-27 Single chip cmos transmitter/receiver and method of using same

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US16487499P 1999-11-12 1999-11-12
US60/164,874 1999-11-12
USGCT-011 2000-11-06

Publications (2)

Publication Number Publication Date
WO2001035529A2 WO2001035529A2 (en) 2001-05-17
WO2001035529A3 true WO2001035529A3 (en) 2001-10-11

Family

ID=22596460

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2000/031065 WO2001035529A2 (en) 1999-11-12 2000-11-13 Single chip cmos transmitter/receiver and method of using same

Country Status (3)

Country Link
EP (1) EP1228564B1 (en)
KR (1) KR100696411B1 (en)
WO (1) WO2001035529A2 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7027791B2 (en) * 2001-09-28 2006-04-11 International Business Machines Corporation Analog baseband signal processing system and method
JP4647361B2 (en) 2005-03-29 2011-03-09 ルネサスエレクトロニクス株式会社 Semiconductor integrated circuit
US8957743B2 (en) 2008-11-18 2015-02-17 Freescale Semiconductor, Inc. Integrated circuit, communication unit and method for phase compensation
EP2533128B1 (en) * 2011-06-09 2014-01-08 ams AG Regulated current source and method for providing a regulated output current
US10608582B2 (en) * 2017-12-20 2020-03-31 Globalfoundries Inc. Local oscillator distribution for a millimeter wave semiconductor device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5880613A (en) * 1996-10-11 1999-03-09 Kabushiki Kaisha Toshiba Logic storing circuit and logic circuit
US5963855A (en) * 1996-01-17 1999-10-05 Nokia Mobile Phones Limited Method for extending the RSSI range and radio transceiver operating in accordance with this method

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1070858A (en) * 1996-05-07 1998-03-10 Tadakatsu Yamamoto Dynamo-electric machine with hollow rotor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5963855A (en) * 1996-01-17 1999-10-05 Nokia Mobile Phones Limited Method for extending the RSSI range and radio transceiver operating in accordance with this method
US5880613A (en) * 1996-10-11 1999-03-09 Kabushiki Kaisha Toshiba Logic storing circuit and logic circuit

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1228564A4 *

Also Published As

Publication number Publication date
KR20020068345A (en) 2002-08-27
EP1228564B1 (en) 2015-09-09
EP1228564A4 (en) 2007-01-24
WO2001035529A2 (en) 2001-05-17
EP1228564A2 (en) 2002-08-07
KR100696411B1 (en) 2007-03-20

Similar Documents

Publication Publication Date Title
CA2391480A1 (en) Single chip cmos transmitter/receiver and method of using same
US5819165A (en) System for regulating the power output of and linearizing the transmission signal from a radio transmitter
US7889057B2 (en) RFID reader
WO2000036757A3 (en) Apparatus and method for wireless communications
IL143764A0 (en) Integrated transmitter and receiver components for a dual-band transceiver
AU6902000A (en) Automatic gain control loop for frequency conversion of quadrature signals
GB2345811B (en) Radio frequency receiver circuit
WO2000052840A8 (en) Multi-band transceiver utilizing direct conversion receiver and direct conversion receiver
CA2338564A1 (en) Single chip cmos transmitter/receiver and vco-mixer structure
EP0838896A3 (en) Radio receiver gain control
WO1999055019A1 (en) Mobile communication system
US7218896B1 (en) Multiplexed wireless receiver and transmitter
KR980007140A (en) Transmitter / receiver of time division full duplex spread spectrum communication system
WO2002056490A3 (en) Direct conversion digital domain control
WO2001035529A3 (en) Single chip cmos transmitter/receiver and method of using same
EP0940929A3 (en) Radio and communication method using a transmitted intermediate frequency
EP0896425A3 (en) Receiving apparatus for digital broadcasting
WO1997012446A3 (en) Receiver architecture for the receiving of angle-modulated/ angle-keyed carrier signals
WO2002035718A3 (en) Direct conversion radio transceiver
EP0977368A3 (en) Radio transceiver and circuit
WO2001047106A3 (en) Transmitter power amplifier ramping method
US5550871A (en) Satellite communication receiving apparatus
US5774502A (en) Fully integrated data receiver and method for receiving on/off keyed AM/PDSK modulated signals
KR100365731B1 (en) Mobile communication terninal able to local area radio frequency communication
US6597747B1 (en) Baseband signal processing circuit capable of accurately setting phase difference between analog I signal and analog Q signal to 90 degrees

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
AK Designated states

Kind code of ref document: A3

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CR CU CZ DE DK DM DZ EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG UZ VN YU ZA ZW

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2001 537164

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 2391480

Country of ref document: CA

Ref document number: 1020027006132

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 16005/01

Country of ref document: AU

WWE Wipo information: entry into national phase

Ref document number: 2000978551

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 008174385

Country of ref document: CN

WWP Wipo information: published in national office

Ref document number: 2000978551

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020027006132

Country of ref document: KR

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWG Wipo information: grant in national office

Ref document number: 16005/01

Country of ref document: AU

DPE2 Request for preliminary examination filed before expiration of 19th month from priority date (pct application filed from 20040101)