WO1999064881A1 - Integrated circuit tester with amorphous logic - Google Patents

Integrated circuit tester with amorphous logic Download PDF

Info

Publication number
WO1999064881A1
WO1999064881A1 PCT/US1999/012757 US9912757W WO9964881A1 WO 1999064881 A1 WO1999064881 A1 WO 1999064881A1 US 9912757 W US9912757 W US 9912757W WO 9964881 A1 WO9964881 A1 WO 9964881A1
Authority
WO
WIPO (PCT)
Prior art keywords
alc
data
input
output
dut
Prior art date
Application number
PCT/US1999/012757
Other languages
French (fr)
Inventor
Roman A. Slizynski
Bryan J. Dinteman
Original Assignee
Credence Systems Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Credence Systems Corporation filed Critical Credence Systems Corporation
Priority to KR1020007013813A priority Critical patent/KR20010052611A/en
Priority to EP99927320A priority patent/EP1095287A4/en
Priority to JP2000553821A priority patent/JP2002517762A/en
Publication of WO1999064881A1 publication Critical patent/WO1999064881A1/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/319Tester hardware, i.e. output processing circuits
    • G01R31/3193Tester hardware, i.e. output processing circuits with comparison between actual response and known fault free response
    • G01R31/31935Storing data, e.g. failure memory
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/316Testing of analog circuits

Definitions

  • the present invention relates in general to integrated circuit (IC) testers and in particular to an IC tester having amorphous logic for real-time analysis of acquired test data.
  • IC integrated circuit
  • a typical "per-pin" general purpose integrated circuit (IC) tester includes a set of channels, one for each pin of an IC device under test (DUT) . At various times during a test each channel may either send a test signal to a DUT pin or sample a DUT output signal to produce sample data representing the state or magnitude of the DUT output signal.
  • a host computer separately programs each channel to tell it what to do during the test and when to do it . The host computer then sends a START signal concurrently to all channels to tell them to start the test.
  • all channels operate independently, but they each time their test activities with reference to a master clock signal so that test activities at all DUT pins are synchronized.
  • each channel sampling a DUT output signal compares each sample data value it produces to a value that would be expected if the DUT were operating properly. If the sample data value does not match its expected value, the channel signals the host computer that the DUT has failed the test.
  • the host computer can then signal the other channels to halt the test, log the DUT as having failed the test, signal DUT handling equipment to move a next DUT to be tested into position in the tester, and then signal the channels to start a new test.
  • the DUT passes. a test, one of the channels, or some central resource, signals the host computer that the test is complete.
  • Some tests call for a more complicated analysis of acquired sample data. For example when we test an A/D converter producing a sequence of N-bit digital output words representing the time varying magnitude of an input analog test signal, we may want a host computer to perform a discrete Fourier analysis on the A/D converter output sequence to determine its frequency components .
  • Some special purpose testers can perform complicated data analysis in real time because they have dedicated hardware logic for quickly analyzing the acquired data and have direct paths from each channel for quickly delivering the acquired data to the that dedicated hardware logic in real time. However in a general purpose IC tester there is no central dedicated hardware logic for analyzing the acquired test data.
  • a host computer can be programmed to analyze the acquired data, but a host computer can't acquire and analyze the data in real time, particularly if the data is being generated quickly. A host computer is too slow to perform the analysis in real time. Also the host computer typically communicates with the channels through a single parallel bus, and such a restricted data path would not allow the host to acquire a large amount of test data from the channels in real time. Since the host computer cannot access and analyze the channels ' sample data in real time, each channel simply stores its acquired sample data in a local acquisition memory during the test. The host computer then reads and analyzes the data in the channels ' acquisition memories when the test is complete.
  • What is needed is a general purpose IC tester that can obtain test data from the channels as the channels acquire it and which can be programmed to perform real-time analysis on that sample data .
  • a general purpose integrated circuit (IC) tester in accordance with the present invention includes a set of channels, one for each input or output pin or terminal of an - IC device under test (DUT) .
  • Each channel may either supply a test signal to a DUT pin or sample a DUT output signal appearing at the pin to produce sample data representing its magnitude or logic state.
  • a host computer transmits programming data to the channels via a conventional computer bus to tell them how to control their output test signals and when to sample the output signals.
  • the IC tester also includes a conventional amorphous logic circuit (ALC) of the type having a set of input and output terminals and a programmable logic circuit interconnecting the input and output terminals .
  • ALC amorphous logic circuit
  • the logic circuit may be programmed to process input data appearing at the ALC input terminals in any of a variety of ways to produce output data at the ALC output terminals. Some of the ALC input and output terminals are connected to the tester channels so that the ALC may receive sample data directly from each channel and so that the ALC can send control signals directly to each channel . Other ALC terminals are connected to a computer bus interface to allow the host computer to communicate with the ALC.
  • the host computer may also program the ALC to obtain and analyze the test data as the channels produce it, to control various operations of the channels during the test, and to communicate with the host, for example, to indicate when the test is complete and to provide test results .
  • FIG. 1 illustrates in block diagram form a general purpose integrated circuit (IC) tester in accordance with the present invention for testing an IC device under test (DUT) ,
  • IC integrated circuit
  • FIG. 2 illustrates an analog tester channel of FIG. 1 in more detailed block diagram form
  • FIG. 3 illustrates a digital tester channel of FIG. 1 in more detailed block diagram form.
  • FIG. 1 illustrates in block diagram form a general purpose integrated circuit (IC) tester 10 in accordance with the present invention for testing an IC device under test (DUT) 12.
  • DUT 12 may have analog input/output (I/O) terminals 14 or digital I/O terminals 16.
  • Tester 10 includes at least one analog channel 18 for each DUT analog I/O terminal 14 and at least one digital channel 20 for each DUT digital I/O terminal 16.
  • each analog channel 18 may send a time-varying analog test signal to a corresponding analog terminal 14 of DUT 12.
  • Each analog channel may also digitize an analog output signal produced at the terminal 14 by DUT 12 to produce an output waveform data sequence representing the time-varying behavior of the DUT output signal.
  • each digital channel 20 may send a time-varying digital test signal to a corresponding digital terminal 16 and/or may repetitively sample a DUT 12 digital output signal produced at that terminal 16 to determine its logic state and to produce a data sequence representing the time-varying behavior of the DUT output signal.
  • a host computer 22 sends programming data to channels 18 and 20 via a conventional parallel computer bus 24 before the start of a test to tell the channels what to do during the test.
  • a timing signal generator 26 supplies a set of periodic timing signals TS to channels 18 and 20 during the test, and channels 18 and 20 use timing signals TS as references when timing their test activities .
  • Host computer - 22 sets the frequency of timing signals TS before the start of the test by supplying programming data to timing signal generator 26 via bus 24.
  • Each of channels 18 and 20 is connected to I/O terminals 28 of a conventional amorphous logic circuit (ALC) 30 such as, for example, a programmable gate array.
  • ALC amorphous logic circuit
  • ALC 30 has a set of I/O terminals 28 and an internal array of logic gates interconnecting its I/O terminals 28.
  • the logic gate array receives digital input data and signals at those I/O terminals 28 that act as input terminals and produces in logical response thereto output data at I/O terminals 28 that act as output terminals.
  • host computer 22 sends data to a programming terminal 34 of ALC 30 to configure its internal logic gate array so as to establish a desired logical relationship between the ALC 30 input and output data.
  • Each channel 18 and 20 supplies its data sequence as ALC input data to a set of I/O terminals 28 of ALC 30.
  • the timing signals TS are also provided as input data to other ALC terminals 28.
  • a bus interface circuit 32 forwards output data produced at some ALC terminals 28 to host computer 22 via bus 24.
  • Tester 10 also includes a set of random access memories (RAMs) 36 that may be read or write accessed either via host computer 22 via bus 24 and/or by ALC 30 via some of its I/O terminals 28.
  • a set of connectors 38 may link various ALC I/O terminals 28 to other resources 40 that may be plugged into connectors 38.
  • Connectors 38 also link resources 40 to bus 24 and deliver timing signals TS to resources 40.
  • Other resources 40 that may be plugged into connectors 38 may include, for example, additional memory or high-speed signal processing devices such as additional amorphous logic circuits, programmable and dedicated purpose digital filters, digital pattern generators, counters and hardware logic circuits, etc. Such high speed signal processing devices can assist amorphous logic circuit 30 in carrying out real-time processing of acquired test data.
  • One or more software programmable devices such as programmable computers also be plugged into connectors 38 when they are needed for processing acquired test data other than in real time.
  • host computer 22 When it programs channels 18 and 20 before starting a test, host computer 22 also sends programming data to terminals 34 of ALC 30 via bus 24 and bus interface 32. That programming data programs ALC 30 to logically process input data arriving at various I/O terminals 28 to produce output data at other I/O terminals 28. Host computer 22 may also write data to various addresses of RAMs 36 and may provide programming data to any programmable resources 40 connected to bus 24 via connectors 38.
  • Bus interface 32 After programming tester 10 to perform a test, host computer sends a START command to bus interface 32 via bus 24. Bus interface 32 responds by sending a start signal pulse to an I/O terminal 28 of ALC 30.
  • ALC 30 may be programmed to respond to the start signal by forwarding it to all channels 18 and 20. Channels 18 and 20 respond to the start signal by carrying out their programmed test activities, with test activities of all channels being synchronized to timing signals TS .
  • the analog or digital channels 18 and 20 that sample DUT 12 output signals may send the waveform data sequences they produce to terminals 28 of ALC 30.
  • ALC 30 may be programmed to analyze the waveform data sequences as it receives them to determine characteristics of the DUT output signals and to thereafter send output data to host 22 via bus interface 32 and bus 24 reporting the result of its analysis. During the test, ALC 30 may also respond to input data from channels 18 and 20 by transmitting control signals to them to direct the course of their activities. During the test ALC 30 may read and write access RAMs 36 and may make use of resources 40 when analyzing the waveform data sequences .
  • DUT 12 is an 8-bit analog-to-digital converter for digitizing an analog waveform provided to one of its analog input terminals 14 to produce a sequence of 8-bit output data words at eight of its digital output terminals 16.
  • DUT 12 can test the behavior of DUT 12 by using one of analog channels 18 to send an analog waveform to its analog input terminal 14 and using eight of its digital channels 20 to periodically sample the DUT output data bits appearing at its eight digital output terminals to produce a waveform data sequence.
  • ALC 30 can be programmed, for example, to perform discrete Fourier analysis on the waveform data sequence, to determine its frequency components .
  • the analog channel 18 producing the analog test signal input to DUT 12 includes a digital-to-analog converter for converting an input waveform data sequence supplied by ALC 30 into the analog test signal.
  • Host computer 22 can program tester 10 to produce that waveform data sequence in several ways. It could, for example, program some of the internal logic of ALC 30 to directly generate the data sequence. Host computer 22 could also preload the data sequence into one of RAMs 36 before the test and program ALC 30 to read that data sequence out of the RAM and send it to the analog channel during the test. Or if a programmable pattern generator is plugged into connectors 38, host computer 22 may program that pattern generator to generate the waveform data sequence and program ALC 30 to forward that sequence to the appropriate analog channel 18.
  • the digital channels 20 that acquire the DUT 12 output waveform data sequence send each 8-bit word of that data sequence to ALC 30 as they acquire it.
  • Host computer 22 can program ALC 30 to process the DUT output data sequence in several ways. If real-time analysis is not necessary, host 22 could program ALC 30 to simply write the data sequence to one or more of RAMs 36. After the test has ended, the host computer can read that data sequence out of RAMs 36 and perform the necessary analysis. If real-time data analysis is needed, host computer 22 could program ALC 30 to directly perform the Fourier analysis on the data as it arrives from digital channels 20 and to store results of its analysis in RAMs 36 for subsequent delivery to the host after the test is complete.
  • host computer 22 may program ALC 30 to forward input data to the resource 40 and to receive and further process the resource's output data.
  • Host computer 22 could program tester 10 to test a digital-to-analog converter in an analogous manner by programming a set of digital channels 20 to send a digital data sequence to DUT 12, using a digitizer in one of analog channels 18 to digitize the DUT's analog output signal, and programming ALC 30 to analyze the waveform data sequence produced by the analog channel 18.
  • the analysis of the DUT output waveform data may be performed by relatively the fast hardware logic of amorphous logic circuit 30 or various other resources 40, rather than by the relatively slow host computer 22, the analysis can be performed in real time as the data is acquired, rather than at a much slower rate after the test is complete.
  • the tester architecture allows flexible interactions between real-time and non-real-time processing equipment.
  • the real-time portions of the data processing task can be carried out by the amorphous logic circuit 30 or other high speed hardware logic resources 40.
  • the non- real-time portions of the task can be performed later by host computer 22 or by computers or by other relatively slow data processing resources accessed via connectors 38. This frees the tester to begin testing another device.
  • ALC 30 of FIG. 1 is not further detailed herein.
  • Host computer 22, timing signal generator 26, bus interface circuit 32, and RAMS 36 and resources 40 such as programmable computers, programmable and dedicated purpose digital filters, digital pattern generators, counters and hardware logic circuits, are also well-known to those skilled in the art and are not further detailed herein.
  • FIG. 2 illustrates an analog tester channel 18 of FIG. 1 in block diagram form.
  • Analog channel 18 includes a digital-to- analog converter (DAC) 50 and a digitizer 52 each controlled by a sequencer 54.
  • DAC 50 responds to input waveform data from ALC 30 of FIG. 1 by producing an output analog signal of magnitude controlled by the value of its input data.
  • Sequencer 54 transmits control signals to DAC 50 telling it when to acquire input data from ALC 30 of FIG. 1, when to drive the DUT input terminal, and when to tristate its output signal.
  • Digitizer 52 responds to a control signal pulse from sequencer 54 by sampling the DUT output signal and sending a data value representing the magnitude of the DUT output signal to ALC 30 of FIG. 1.
  • Sequencer 54 programmed by data from host 22 via bus 24, times its output control signals with reference to the TS timing signals .
  • Control signals from ALC 30 of FIG. 1 tell sequencer 54 when to start, stop or branch its programmed sequence of operations. Since programmable sequencers, D/A converters and digitizers are well-known in the art, devices 50, 52 and 54 are not further detailed herein.
  • FIG. 3 illustrates a digital tester channel 20 of FIG. 1 in block diagram form.
  • Tester channel 20 includes a vector memory 60 for storing a vector data sequence from host computer 22 of FIG. 1 via bus 24.
  • a test is organized into a succession of test cycles, and each "vector" of the vector data sequence is a data word indicating an action or set of actions that the channel is to carry out during a test cycle.
  • ALC 30 of FIG. 1 transmits a start signal to a sequencer 61 telling it to begin read addressing vector memory 60 in response to one of timing signals TS indicating the start of each test cycle.
  • vector memory 60 reads out the vector for the next test cycle to a timing and formatting circuit 62.
  • Timing and formatting circuit 62 decodes the vector in a manner determined by input programming data from host computer 22 (FIG. 1) provided before the start of the test to produce control signal inputs to a drive circuit 64 and/or to a compare circuit 66.
  • Test Signal Drive circuit 64 generates the test signal input to the DUT.
  • the vector input to timing and formatting circuit 62 tells it when during a test cycle it is to signal drive circuit 64 to change the state of its output test signal. That test signal may be either logically high, logically low or tristated.
  • Compare circuit 66 samples the DUT output signal to determine its state. The vector input to timing and formatting circuit 62 also tells it when during a test cycle it is to signal compare circuit 66 to sample the DUT output signal. In one mode of operation, timing and formatting circuit 62 supplies "expect" data to compare circuit 66 indicating expected logic states of the DUT output signal for each test cycle. When compare circuit 66 determines that the DUT output signal is not of the expected state, it asserts a FAIL signal input to ALC 30 of FIG. 1. In another mode of operation compare circuit 66 simply samples the DUT output data state, sends a data bit indicating the sampled signal state directly to ALC 30, and asserts the FAIL signal if the DUT output signal state is neither high nor low.
  • a level generator 68 programmed by data from host computer 22 of FIG. 1, supplies reference voltage signals to drive circuit 64 and compare circuit 66 indicating the high and low logic levels.
  • ALC 30 of FIG. 1 supplies control signals to sequencer 61 that can cause it to start, branch or stop its operation, and sequencer 61 may be programmed to send control signals back to ALC 30 to indicate when it has reached the end of a test.
  • the components 60, 61, 62, 64 and 68 of the digital channel 20 of FIG. 3 are well-known to those skilled in the art and are not further detailed herein.

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Tests Of Electronic Circuits (AREA)

Abstract

A general purpose integrated circuit (I) tester (10) includes a set of channels (18), one for each input or output pin of an I device under test (DUT) (12). Each channel (18) is programmed by a host computer (22) to either supply a test signal to a DUT I/O pin (14, 16) or sample a DUT output signal appearing at the I/O pin (14, 16) and produce sample data representing its magnitude or logic state. The tester (10) also includes an amorphous logic circuit (ALC) (30) having a set of input and output terminals (28) and a programmable logic circuit interconnecting the input and output terminals. Some of the ALC input and output terminals (28) receive the sample data produced by each channel (18) and other ALC terminals send control signals directly to each channel (18). Other ALC terminals transmit data to the host computer (22).

Description

INTEGRATED CIRCUIT TESTER WITH AMORPHOUS LOGIC
Background of the Invention Field of the Invention
The present invention relates in general to integrated circuit (IC) testers and in particular to an IC tester having amorphous logic for real-time analysis of acquired test data.
Description of Related Art
A typical "per-pin" general purpose integrated circuit (IC) tester includes a set of channels, one for each pin of an IC device under test (DUT) . At various times during a test each channel may either send a test signal to a DUT pin or sample a DUT output signal to produce sample data representing the state or magnitude of the DUT output signal. A host computer separately programs each channel to tell it what to do during the test and when to do it . The host computer then sends a START signal concurrently to all channels to tell them to start the test. During the test all channels operate independently, but they each time their test activities with reference to a master clock signal so that test activities at all DUT pins are synchronized.
It is preferable to use a tester that can analyze data acquired by the channels in real time as it is being acquired. In doing so, the tester can immediately halt the test when it determines that a DUT is defective. This frees the tester to test another IC sooner than if the tester had to complete the full test on the DUT before analyzing any of the sample data. In some testers each channel sampling a DUT output signal compares each sample data value it produces to a value that would be expected if the DUT were operating properly. If the sample data value does not match its expected value, the channel signals the host computer that the DUT has failed the test. The host computer can then signal the other channels to halt the test, log the DUT as having failed the test, signal DUT handling equipment to move a next DUT to be tested into position in the tester, and then signal the channels to start a new test. When the DUT passes. a test, one of the channels, or some central resource, signals the host computer that the test is complete.
Some tests call for a more complicated analysis of acquired sample data. For example when we test an A/D converter producing a sequence of N-bit digital output words representing the time varying magnitude of an input analog test signal, we may want a host computer to perform a discrete Fourier analysis on the A/D converter output sequence to determine its frequency components . Some special purpose testers can perform complicated data analysis in real time because they have dedicated hardware logic for quickly analyzing the acquired data and have direct paths from each channel for quickly delivering the acquired data to the that dedicated hardware logic in real time. However in a general purpose IC tester there is no central dedicated hardware logic for analyzing the acquired test data. A host computer can be programmed to analyze the acquired data, but a host computer can't acquire and analyze the data in real time, particularly if the data is being generated quickly. A host computer is too slow to perform the analysis in real time. Also the host computer typically communicates with the channels through a single parallel bus, and such a restricted data path would not allow the host to acquire a large amount of test data from the channels in real time. Since the host computer cannot access and analyze the channels ' sample data in real time, each channel simply stores its acquired sample data in a local acquisition memory during the test. The host computer then reads and analyzes the data in the channels ' acquisition memories when the test is complete.
What is needed is a general purpose IC tester that can obtain test data from the channels as the channels acquire it and which can be programmed to perform real-time analysis on that sample data .
Summary of the Invention A general purpose integrated circuit (IC) tester in accordance with the present invention includes a set of channels, one for each input or output pin or terminal of an - IC device under test (DUT) . Each channel may either supply a test signal to a DUT pin or sample a DUT output signal appearing at the pin to produce sample data representing its magnitude or logic state. Before the start of a test, a host computer transmits programming data to the channels via a conventional computer bus to tell them how to control their output test signals and when to sample the output signals. The IC tester also includes a conventional amorphous logic circuit (ALC) of the type having a set of input and output terminals and a programmable logic circuit interconnecting the input and output terminals . The logic circuit may be programmed to process input data appearing at the ALC input terminals in any of a variety of ways to produce output data at the ALC output terminals. Some of the ALC input and output terminals are connected to the tester channels so that the ALC may receive sample data directly from each channel and so that the ALC can send control signals directly to each channel . Other ALC terminals are connected to a computer bus interface to allow the host computer to communicate with the ALC.
When it programs the channels to perform a test, the host computer may also program the ALC to obtain and analyze the test data as the channels produce it, to control various operations of the channels during the test, and to communicate with the host, for example, to indicate when the test is complete and to provide test results .
It is accordingly an object of the invention to provide a programmable general purpose IC tester that can acquire and flexibly analyze IC output data in real time.
The concluding portion of this specification particularly points out and distinctly claims the subject matter of the present invention. However those skilled in the art will best understand both the organization and method of operation of the invention, together with further advantages and objects thereof, by reading the remaining portions of the specification in view of the accompanying drawing (s) wherein like reference characters refer to like elements .
Brief Description of the Drawin (s) FIG. 1 illustrates in block diagram form a general purpose integrated circuit (IC) tester in accordance with the present invention for testing an IC device under test (DUT) ,
FIG. 2 illustrates an analog tester channel of FIG. 1 in more detailed block diagram form, and FIG. 3 illustrates a digital tester channel of FIG. 1 in more detailed block diagram form.
Description of the Preferred Embodiment ( s ) FIG. 1 illustrates in block diagram form a general purpose integrated circuit (IC) tester 10 in accordance with the present invention for testing an IC device under test (DUT) 12. DUT 12 may have analog input/output (I/O) terminals 14 or digital I/O terminals 16. Tester 10 includes at least one analog channel 18 for each DUT analog I/O terminal 14 and at least one digital channel 20 for each DUT digital I/O terminal 16. During a test each analog channel 18 may send a time-varying analog test signal to a corresponding analog terminal 14 of DUT 12. Each analog channel may also digitize an analog output signal produced at the terminal 14 by DUT 12 to produce an output waveform data sequence representing the time-varying behavior of the DUT output signal. Similarly, each digital channel 20 may send a time-varying digital test signal to a corresponding digital terminal 16 and/or may repetitively sample a DUT 12 digital output signal produced at that terminal 16 to determine its logic state and to produce a data sequence representing the time-varying behavior of the DUT output signal.
A host computer 22 sends programming data to channels 18 and 20 via a conventional parallel computer bus 24 before the start of a test to tell the channels what to do during the test. A timing signal generator 26 supplies a set of periodic timing signals TS to channels 18 and 20 during the test, and channels 18 and 20 use timing signals TS as references when timing their test activities . Host computer - 22 sets the frequency of timing signals TS before the start of the test by supplying programming data to timing signal generator 26 via bus 24. Each of channels 18 and 20 is connected to I/O terminals 28 of a conventional amorphous logic circuit (ALC) 30 such as, for example, a programmable gate array. ALC 30 has a set of I/O terminals 28 and an internal array of logic gates interconnecting its I/O terminals 28. The logic gate array receives digital input data and signals at those I/O terminals 28 that act as input terminals and produces in logical response thereto output data at I/O terminals 28 that act as output terminals. Before a test starts, host computer 22 sends data to a programming terminal 34 of ALC 30 to configure its internal logic gate array so as to establish a desired logical relationship between the ALC 30 input and output data. Each channel 18 and 20 supplies its data sequence as ALC input data to a set of I/O terminals 28 of ALC 30. The timing signals TS are also provided as input data to other ALC terminals 28. A bus interface circuit 32 forwards output data produced at some ALC terminals 28 to host computer 22 via bus 24.
Tester 10 also includes a set of random access memories (RAMs) 36 that may be read or write accessed either via host computer 22 via bus 24 and/or by ALC 30 via some of its I/O terminals 28. A set of connectors 38 may link various ALC I/O terminals 28 to other resources 40 that may be plugged into connectors 38. Connectors 38 also link resources 40 to bus 24 and deliver timing signals TS to resources 40. Other resources 40 that may be plugged into connectors 38 may include, for example, additional memory or high-speed signal processing devices such as additional amorphous logic circuits, programmable and dedicated purpose digital filters, digital pattern generators, counters and hardware logic circuits, etc. Such high speed signal processing devices can assist amorphous logic circuit 30 in carrying out real-time processing of acquired test data. One or more software programmable devices such as programmable computers also be plugged into connectors 38 when they are needed for processing acquired test data other than in real time.
When it programs channels 18 and 20 before starting a test, host computer 22 also sends programming data to terminals 34 of ALC 30 via bus 24 and bus interface 32. That programming data programs ALC 30 to logically process input data arriving at various I/O terminals 28 to produce output data at other I/O terminals 28. Host computer 22 may also write data to various addresses of RAMs 36 and may provide programming data to any programmable resources 40 connected to bus 24 via connectors 38.
After programming tester 10 to perform a test, host computer sends a START command to bus interface 32 via bus 24. Bus interface 32 responds by sending a start signal pulse to an I/O terminal 28 of ALC 30. ALC 30 may be programmed to respond to the start signal by forwarding it to all channels 18 and 20. Channels 18 and 20 respond to the start signal by carrying out their programmed test activities, with test activities of all channels being synchronized to timing signals TS . During the test, the analog or digital channels 18 and 20 that sample DUT 12 output signals may send the waveform data sequences they produce to terminals 28 of ALC 30. ALC 30 may be programmed to analyze the waveform data sequences as it receives them to determine characteristics of the DUT output signals and to thereafter send output data to host 22 via bus interface 32 and bus 24 reporting the result of its analysis. During the test, ALC 30 may also respond to input data from channels 18 and 20 by transmitting control signals to them to direct the course of their activities. During the test ALC 30 may read and write access RAMs 36 and may make use of resources 40 when analyzing the waveform data sequences .
The architecture of tester 10 provides great flexibility in the manner in which it acquires and processes test data and in the manner it responds to the test data. Suppose, for example, that DUT 12 is an 8-bit analog-to-digital converter for digitizing an analog waveform provided to one of its analog input terminals 14 to produce a sequence of 8-bit output data words at eight of its digital output terminals 16. We can test the behavior of DUT 12 by using one of analog channels 18 to send an analog waveform to its analog input terminal 14 and using eight of its digital channels 20 to periodically sample the DUT output data bits appearing at its eight digital output terminals to produce a waveform data sequence. ALC 30 can be programmed, for example, to perform discrete Fourier analysis on the waveform data sequence, to determine its frequency components . The analog channel 18 producing the analog test signal input to DUT 12 includes a digital-to-analog converter for converting an input waveform data sequence supplied by ALC 30 into the analog test signal. Host computer 22 can program tester 10 to produce that waveform data sequence in several ways. It could, for example, program some of the internal logic of ALC 30 to directly generate the data sequence. Host computer 22 could also preload the data sequence into one of RAMs 36 before the test and program ALC 30 to read that data sequence out of the RAM and send it to the analog channel during the test. Or if a programmable pattern generator is plugged into connectors 38, host computer 22 may program that pattern generator to generate the waveform data sequence and program ALC 30 to forward that sequence to the appropriate analog channel 18. The digital channels 20 that acquire the DUT 12 output waveform data sequence send each 8-bit word of that data sequence to ALC 30 as they acquire it. Host computer 22 can program ALC 30 to process the DUT output data sequence in several ways. If real-time analysis is not necessary, host 22 could program ALC 30 to simply write the data sequence to one or more of RAMs 36. After the test has ended, the host computer can read that data sequence out of RAMs 36 and perform the necessary analysis. If real-time data analysis is needed, host computer 22 could program ALC 30 to directly perform the Fourier analysis on the data as it arrives from digital channels 20 and to store results of its analysis in RAMs 36 for subsequent delivery to the host after the test is complete. If a digital filter or other resource 40 capable of carrying out a part or all of the Fourier analysis is plugged into socket 38, host computer 22 may program ALC 30 to forward input data to the resource 40 and to receive and further process the resource's output data. Host computer 22 could program tester 10 to test a digital-to-analog converter in an analogous manner by programming a set of digital channels 20 to send a digital data sequence to DUT 12, using a digitizer in one of analog channels 18 to digitize the DUT's analog output signal, and programming ALC 30 to analyze the waveform data sequence produced by the analog channel 18.
Since the analysis of the DUT output waveform data may be performed by relatively the fast hardware logic of amorphous logic circuit 30 or various other resources 40, rather than by the relatively slow host computer 22, the analysis can be performed in real time as the data is acquired, rather than at a much slower rate after the test is complete. When a test involves both real-time and "non-real-time" processing of acquired data, the tester architecture allows flexible interactions between real-time and non-real-time processing equipment. During the test the real-time portions of the data processing task can be carried out by the amorphous logic circuit 30 or other high speed hardware logic resources 40. The non- real-time portions of the task can be performed later by host computer 22 or by computers or by other relatively slow data processing resources accessed via connectors 38. This frees the tester to begin testing another device.
Since amorphous logic circuits such as programmable logic arrays and programmable gate arrays and the manner in which they may be programmed for use in a wide variety of digital signal processing applications are well-known to those skilled in the art, ALC 30 of FIG. 1 is not further detailed herein. Host computer 22, timing signal generator 26, bus interface circuit 32, and RAMS 36 and resources 40, such as programmable computers, programmable and dedicated purpose digital filters, digital pattern generators, counters and hardware logic circuits, are also well-known to those skilled in the art and are not further detailed herein.
FIG. 2 illustrates an analog tester channel 18 of FIG. 1 in block diagram form. Analog channel 18 includes a digital-to- analog converter (DAC) 50 and a digitizer 52 each controlled by a sequencer 54. DAC 50 responds to input waveform data from ALC 30 of FIG. 1 by producing an output analog signal of magnitude controlled by the value of its input data. Sequencer 54 transmits control signals to DAC 50 telling it when to acquire input data from ALC 30 of FIG. 1, when to drive the DUT input terminal, and when to tristate its output signal. Digitizer 52 responds to a control signal pulse from sequencer 54 by sampling the DUT output signal and sending a data value representing the magnitude of the DUT output signal to ALC 30 of FIG. 1. Sequencer 54, programmed by data from host 22 via bus 24, times its output control signals with reference to the TS timing signals . Control signals from ALC 30 of FIG. 1 tell sequencer 54 when to start, stop or branch its programmed sequence of operations. Since programmable sequencers, D/A converters and digitizers are well-known in the art, devices 50, 52 and 54 are not further detailed herein.
FIG. 3 illustrates a digital tester channel 20 of FIG. 1 in block diagram form. Tester channel 20 includes a vector memory 60 for storing a vector data sequence from host computer 22 of FIG. 1 via bus 24. A test is organized into a succession of test cycles, and each "vector" of the vector data sequence is a data word indicating an action or set of actions that the channel is to carry out during a test cycle. At the start of a test, ALC 30 of FIG. 1 transmits a start signal to a sequencer 61 telling it to begin read addressing vector memory 60 in response to one of timing signals TS indicating the start of each test cycle. In response to each input address from sequencer 61, vector memory 60 reads out the vector for the next test cycle to a timing and formatting circuit 62. Timing and formatting circuit 62 decodes the vector in a manner determined by input programming data from host computer 22 (FIG. 1) provided before the start of the test to produce control signal inputs to a drive circuit 64 and/or to a compare circuit 66.
Drive circuit 64 generates the test signal input to the DUT. The vector input to timing and formatting circuit 62 tells it when during a test cycle it is to signal drive circuit 64 to change the state of its output test signal. That test signal may be either logically high, logically low or tristated.
Compare circuit 66 samples the DUT output signal to determine its state. The vector input to timing and formatting circuit 62 also tells it when during a test cycle it is to signal compare circuit 66 to sample the DUT output signal. In one mode of operation, timing and formatting circuit 62 supplies "expect" data to compare circuit 66 indicating expected logic states of the DUT output signal for each test cycle. When compare circuit 66 determines that the DUT output signal is not of the expected state, it asserts a FAIL signal input to ALC 30 of FIG. 1. In another mode of operation compare circuit 66 simply samples the DUT output data state, sends a data bit indicating the sampled signal state directly to ALC 30, and asserts the FAIL signal if the DUT output signal state is neither high nor low. A level generator 68 programmed by data from host computer 22 of FIG. 1, supplies reference voltage signals to drive circuit 64 and compare circuit 66 indicating the high and low logic levels. ALC 30 of FIG. 1 supplies control signals to sequencer 61 that can cause it to start, branch or stop its operation, and sequencer 61 may be programmed to send control signals back to ALC 30 to indicate when it has reached the end of a test.
The components 60, 61, 62, 64 and 68 of the digital channel 20 of FIG. 3 are well-known to those skilled in the art and are not further detailed herein.
Thus has been shown and described an integrated circuit tester that employs amorphous logic for performing real-time data analysis of waveform data representing the behavior of DUT output signals. While the forgoing specification has described preferred embodiment ( s ) of the present invention, one skilled in the art may make many modifications to the preferred embodiment without departing from the invention in its broader aspects. The appended claims therefore are intended to cover all such modifications as fall within the true scope and spirit of the invention.

Claims

Claim(s) What is claimed is:
1. An integrated circuit (IC) tester for performing a test on an IC device under test (DUT) , the DUT having a plurality of DUT input and output terminals, said DUT producing DUT output signals at said DUT output terminals in response to DUT input signal received at said DUT input terminals, the IC tester comprising: a plurality of first tester channels, each being connected to a corresponding one of said DUT input terminals, and being programmed by input first programming data to supply a time- varying test signal to the corresponding DUT input terminal during said test; a plurality of second tester channels, each being connected to a corresponding one of said DUT output terminals and being programmed by input second programming data to produce a data sequence representing a time-varying behavior of a DUT output signal transmitted from the corresponding DUT output terminal; and an amorphous logic circuit (ALC) having a plurality of
ALC input terminals, a plurality of ALC output terminals, and a plurality of logic gates interconnected between said ALC input terminals and ALC output terminals in a manner determined by input third programming data, said logic gates receiving said ALC input data and producing said ALC output data in logical response to said ALC input data in accordance with the manner in which they are interconnected, wherein said ALC input terminals receive the data sequence produced by each of said second channels as ALC input data, and wherein said ALC produces ALC output data at said ALC output terminals in logical response to the sample data sequences supplied to its input terminals.
2. The IC tester in accordance with claim 1 further comprising: a computer for producing said first, second and third programming data as output prior to said test, and bus means for conveying said first programming data to - said first tester channels, said second programming data to said second tester channels, and said third programming data to said ALC .
3. The IC tester in accordance with claim 2 wherein said bus means also conveys at least a portion of said ALC output data to said computer.
4. The IC tester in accordance with claim 1 wherein said ALC output data represents a characteristic of said at least one DUT output signal .
5. The IC tester in accordance with claim 1 further comprising memory means connected to ones of said ALC output and input terminals for receiving and storing ALC output data provided at said ALC output terminals and for reading out stored data and providing it as ALC input data at said ALC input terminals .
6. The IC tester in accordance with claim 1 further comprising : hardware data processing means for receiving and processing ALC output data to produce ALC input data, and connector means for receiving and holding said hardware data processing means, for connecting said hardware data processing means to ones of said ALC input and output terminals and for delivering ALC output data from said ALC to said hardware data processing means and for delivering ALC input data from said hardware data processing means to said ALC.
7. The IC tester in accordance with claim 1 further comprising: data generating means for generating a data sequence, and connector means for receiving and holding said data generating means, for connecting said data generating means to ones of said ALC input terminals and for delivering said data sequence as ALC input data to said ALC .
8. The IC tester in accordance with claim 1 wherein each of said first and second tester channels is also connected to at least one of said ALC output terminals for receiving ALC output data, and wherein the output data received by each of said first and second tester channel controls operations thereof.
9. An integrated circuit (IC) tester for performing a test on an IC device under test (DUT) , the DUT having a plurality of DUT input and output terminals, said DUT producing DUT output signals at said DUT output terminals in response to DUT input signal received at said DUT input terminals, the IC tester comprising: a plurality of first tester channels, each connected to a corresponding one of said DUT input terminals and being programmed by input first programming data to supply a time- varying test signal to the corresponding DUT input terminal during said test in response to input first control data; a plurality of second tester channels, each connected to a corresponding one of said DUT output terminals and being programmed by input second programming data to produce a data sequence representing a time-varying behavior of a DUT output signal transmitted from the corresponding DUT output terminal in response to input second control data; and an amorphous logic circuit (ALC) having a plurality of input ALC terminals, a plurality of output ALC terminals, and a plurality of logic gates interconnected between said ALC input and output terminals in a manner determined by input third programming data, said logic gates receiving said ALC input data and producing said ALC output data in logical response to said ALC input data in accordance with the manner in which they are interconnected, wherein said ALC input terminals receive the data sequence produced by each of said second channels as ALC input data, wherein said ALC produces ALC output data at said ALC output terminals in logical response to the sample data sequences supplied to its input - terminals, and wherein at least one of said ALC output terminals is connected to said first and second tester channels for delivering ALC output data as said input first and second control data.
10. The IC tester in accordance with claim 9 further comprising: a computer for producing said first, second and third programming data as output prior to said test, and bus means for conveying said first programming data to said first tester channels, said second programming data to said second tester channels, and said third programming data to said ALC.
11. The IC tester in accordance with claim 9 wherein at least a portion of said ALC output data represents a characteristic of at least one of said DUT output signals.
12. The IC tester in accordance with claim 9 further comprising memory means connected to ones of said ALC output and input terminals for receiving and storing ALC output data provided at said ALC output terminals and for reading out stored data and providing it as ALC input data at said ALC input terminals.
13. The IC tester in accordance with claim 9 further comprising: hardware data processing means for receiving and processing ALC output data to produce ALC input data, and connector means for receiving and holding said hardware data processing means, for connecting said hardware data processing means to ones of said ALC input and output terminals and for delivering ALC output data from said ALC to said hardware data processing means and for delivering ALC input data from said hardware data processing means to said ALC.
14. The IC tester in accordance with claim 9 further comprising: data generating means for generating a data sequence, and connector means for receiving and holding said data generation means, for connecting said data generating means to ones of said ALC input terminals and for delivering said data sequence as ALC input data to said ALC .
15. An integrated circuit (IC) tester for performing a test on an IC device under test (DUT) , the DUT having a plurality of DUT input and output terminals, said DUT producing DUT output signals at said DUT output terminals in response to DUT input signal received at said DUT input terminals, the IC tester comprising: a plurality of first tester channels, each connected to a corresponding one of said DUT input terminals and being programmed by input first programming data to supply a time- varying test signal to the corresponding DUT input terminal during said test in response to input first control data; a plurality of second tester channels, each connected to a corresponding one of said DUT output terminals and being programmed by input second programming data to produce a data sequence representing a time-varying behavior of a DUT output signal transmitted from the corresponding DUT output terminal in response to input second control data; and an amorphous logic circuit (ALC) having a plurality of input ALC terminals, a plurality of output ALC terminals, and a plurality of logic gates interconnected between said ALC input and output terminals in a manner determined by input third programming data, said logic gates receiving said ALC input data and producing said ALC output data in logical response to said ALC input data in accordance with the manner in which they are interconnected, wherein said ALC input terminals receive the data sequence produced by each of said second channels as ALC input data, wherein said ALC produces ALC output data at said ALC output terminals in logical response to the sample data sequences supplied to its input terminals, and wherein at least one of said ALC output terminals is connected to said first and second tester channels for delivering ALC output data as said input first and second control data; a computer for producing said first, second and third programming data as output prior to said test; and bus means for conveying said first programming data to said first tester channels, for conveying said second programming data to said second tester channels, for conveying said third programming data to said ALC and for conveying at least a portion of said ALC output data representing a characteristic of at least one of said DUT output signals to said computer.
16. The IC tester in accordance with claim 15 further comprising memory means connected to ones of said ALC output and input terminals for receiving and storing ALC output data produced at said ALC output terminals and for reading out stored data and providing at said ALC input terminals as ALC input data.
17. The IC tester in accordance with claim 16 further comprising: hardware data processing means for receiving and processing ALC output data to produce ALC input data, and connector means for receiving and holding said hardware data processing means, for connecting said hardware data processing means to ones of said ALC input and output terminals and for delivering ALC output data from said ALC to said hardware data processing means and for delivering ALC input data from said hardware data processing means to said ALC.
18. The IC tester in accordance with claim 16 further comprising: data generating means for generating a data sequence, and connector means for receiving and holding said data generation means, for connecting said data generating means to ones of said ALC input terminals and for delivering said data sequence as ALC input data to said ALC .
PCT/US1999/012757 1998-06-12 1999-06-07 Integrated circuit tester with amorphous logic WO1999064881A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
KR1020007013813A KR20010052611A (en) 1998-06-12 1999-06-07 Integrated circuit tester with amorphous logic
EP99927320A EP1095287A4 (en) 1998-06-12 1999-06-07 Integrated circuit tester with amorphous logic
JP2000553821A JP2002517762A (en) 1998-06-12 1999-06-07 Integrated circuit tester with amorphous logic

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/096,812 US6057679A (en) 1998-06-12 1998-06-12 Integrated circuit tester having amorphous logic for real-time data analysis
US09/096,812 1998-06-12

Publications (1)

Publication Number Publication Date
WO1999064881A1 true WO1999064881A1 (en) 1999-12-16

Family

ID=22259192

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1999/012757 WO1999064881A1 (en) 1998-06-12 1999-06-07 Integrated circuit tester with amorphous logic

Country Status (5)

Country Link
US (1) US6057679A (en)
EP (1) EP1095287A4 (en)
JP (1) JP2002517762A (en)
KR (1) KR20010052611A (en)
WO (1) WO1999064881A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2040169A2 (en) * 2007-09-11 2009-03-25 IT-Designers GmbH Device for testing the function of a target system

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6536006B1 (en) * 1999-11-12 2003-03-18 Advantest Corp. Event tester architecture for mixed signal testing
US6651204B1 (en) * 2000-06-01 2003-11-18 Advantest Corp. Modular architecture for memory testing on event based test system
US7225107B2 (en) * 2001-05-24 2007-05-29 Test Advantage, Inc. Methods and apparatus for data analysis
DE10110777A1 (en) * 2001-03-07 2002-09-12 Philips Corp Intellectual Pty Arrangement and method for testing integrated circuits
KR100429116B1 (en) 2001-05-14 2004-04-28 삼성전자주식회사 System and method for automatically analyzing and managing loss factors in test process of semiconductor Integrated Circuit devices
US6747469B2 (en) * 2001-11-08 2004-06-08 Koninklijke Philips Electronics N.V. Preconditioning integrated circuit for integrated circuit testing
US20030115517A1 (en) * 2001-12-18 2003-06-19 Rutten Ivo Wilhelmus Johaooes Marie Microprocessor-based probe for integrated circuit testing
US6883113B2 (en) * 2002-04-18 2005-04-19 Bae Systems Information And Electronic Systems Integration, Inc. System and method for temporally isolating environmentally sensitive integrated circuit faults
KR100505661B1 (en) * 2002-12-20 2005-08-03 삼성전자주식회사 System for semiconductor test and method for operating the same
US6996470B2 (en) * 2003-08-01 2006-02-07 Moac Llc Systems and methods for geophysical imaging using amorphous computational processing
CN101044411B (en) * 2005-04-12 2010-09-08 模拟设备股份有限公司 self-test circuit for high-definition multimedia interface integrated circuit
US8327204B2 (en) * 2005-10-27 2012-12-04 Dft Microsystems, Inc. High-speed transceiver tester incorporating jitter injection
US7813297B2 (en) * 2006-07-14 2010-10-12 Dft Microsystems, Inc. High-speed signal testing system having oscilloscope functionality
US7681091B2 (en) * 2006-07-14 2010-03-16 Dft Microsystems, Inc. Signal integrity measurement systems and methods using a predominantly digital time-base generator
US7908531B2 (en) * 2006-09-29 2011-03-15 Teradyne, Inc. Networked test system
WO2008098202A2 (en) * 2007-02-09 2008-08-14 Dft Microsystems, Inc. Physical-layer testing of high-speed serial links in their mission environments
TWM320674U (en) * 2007-03-29 2007-10-11 Princeton Technology Corp Circuit testing apparatus
JP2009038770A (en) * 2007-08-03 2009-02-19 Advantest Corp Testing apparatus and manufacturing method
US7917319B2 (en) * 2008-02-06 2011-03-29 Dft Microsystems Inc. Systems and methods for testing and diagnosing delay faults and for parametric testing in digital circuits
US10296433B2 (en) * 2012-06-01 2019-05-21 Litepoint Corporation Method for transferring and confirming transfer of predefined data to a device under test (DUT) during a test sequence
US9965716B2 (en) * 2015-08-14 2018-05-08 Capital One Services, Llc Two-piece transaction card construction

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4242751A (en) * 1978-08-28 1980-12-30 Genrad, Inc. Automatic fault-probing method and apparatus for checking electrical circuits and the like
US4709366A (en) * 1985-07-29 1987-11-24 John Fluke Mfg. Co., Inc. Computer assisted fault isolation in circuit board testing
US5235271A (en) * 1989-09-08 1993-08-10 Kabushiki Kaisha Toshiba System and method for testing manufactured lots of electronic devices
US5581491A (en) * 1993-09-20 1996-12-03 Hewlett-Packard Company High-throughput testing apparatus

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4551837A (en) * 1983-03-25 1985-11-05 International Telephone & Telegraph Corp. High speed operational recurring signature evaluator for digital equipment tester
DE4005583A1 (en) * 1989-03-17 1990-09-20 Lazar Mordkovic Potasnik Multifunction analysis system for rapid events - with simultaneous measuring and processing of analogue signal values
DE4305442C2 (en) * 1993-02-23 1999-08-05 Hewlett Packard Gmbh Method and device for generating a test vector
US5951705A (en) * 1997-10-31 1999-09-14 Credence Systems Corporation Integrated circuit tester having pattern generator controlled data bus

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4242751A (en) * 1978-08-28 1980-12-30 Genrad, Inc. Automatic fault-probing method and apparatus for checking electrical circuits and the like
US4709366A (en) * 1985-07-29 1987-11-24 John Fluke Mfg. Co., Inc. Computer assisted fault isolation in circuit board testing
US5235271A (en) * 1989-09-08 1993-08-10 Kabushiki Kaisha Toshiba System and method for testing manufactured lots of electronic devices
US5581491A (en) * 1993-09-20 1996-12-03 Hewlett-Packard Company High-throughput testing apparatus

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1095287A4 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP2040169A2 (en) * 2007-09-11 2009-03-25 IT-Designers GmbH Device for testing the function of a target system
EP2040169A3 (en) * 2007-09-11 2012-12-26 IT-Designers GmbH Device for testing the function of a target system

Also Published As

Publication number Publication date
EP1095287A1 (en) 2001-05-02
US6057679A (en) 2000-05-02
JP2002517762A (en) 2002-06-18
EP1095287A4 (en) 2004-12-29
KR20010052611A (en) 2001-06-25

Similar Documents

Publication Publication Date Title
US6057679A (en) Integrated circuit tester having amorphous logic for real-time data analysis
US6154715A (en) Integrated circuit tester with real time branching
US4216539A (en) In-circuit digital tester
US6195772B1 (en) Electronic circuit testing methods and apparatus
US6028439A (en) Modular integrated circuit tester with distributed synchronization and control
US4500993A (en) In-circuit digital tester for testing microprocessor boards
JP3577332B2 (en) Electronic device testing equipment
EP0042222A2 (en) Programmable sequence generator for in-circuit digital tester
US4066882A (en) Digital stimulus generating and response measuring means
US4816750A (en) Automatic circuit tester control system
EP0149048B1 (en) Method and apparatus for testing semiconductor devices
US6202186B1 (en) Integrated circuit tester having pattern generator controlled data bus
EP0491290A2 (en) IC Tester
US6181151B1 (en) Integrated circuit tester with disk-based data streaming
US4799220A (en) Dynamic system for testing an equipment
US5925145A (en) Integrated circuit tester with cached vector memories
KR20010020427A (en) Single pass doublet mode integrated circuit tester
US5066909A (en) Apparatus for testing an electronic circuit having an arbitrary output waveform
US5838694A (en) Dual source data distribution system for integrated circuit tester
US5894484A (en) Integrated circuit tester with distributed instruction processing
US4864570A (en) Processing pulse control circuit for use in device performing signature analysis of digital circuits
USRE31828E (en) In-circuit digital tester
US6321352B1 (en) Integrated circuit tester having a disk drive per channel
KR100492231B1 (en) Pulse generation on the analog channel of an automatic tester (ATE) tester
GB2195028A (en) Testing electrical circuits

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 1999927320

Country of ref document: EP

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2000 553821

Kind code of ref document: A

Format of ref document f/p: F

WWE Wipo information: entry into national phase

Ref document number: 1020007013813

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1999927320

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020007013813

Country of ref document: KR

WWW Wipo information: withdrawn in national office

Ref document number: 1999927320

Country of ref document: EP

WWR Wipo information: refused in national office

Ref document number: 1020007013813

Country of ref document: KR